content burround from unw. cs. columbia. edu/rjunfeng/10sp-w4118/1ectures/... Ilimois It used. 1 11/13/16 1 frames ( = keigth) 16 bits 6 for frame H Men have 26 frames each with 210 words Pioces page : Frame size alole 37-41 Each pure table 1 dept with piecess control block Say bene 8. bit address Physical Piccers X page table memory have & frames (36.25) frames have 25=32 words x0 2 010 ×2 3 011 ×3 ex Pure X // ... 14 100 5 101 91000001 6 110 Piccesy purphable 7 111 Franklin . - 21 ble but still need all of process on mem atome! also internal from on last block of process. ex 8 b.t logical address for process X

010 00001

pagest Laffest

Segmenhation like flaging with diff size frames

can havediff sized segments ( like frames As paging)

like pageng logical address has 2 ports

like pageng logical address has 2 pert 1-logical -1 010 00001 m m sage offset

diff is the segment table
two base & length
T tmax size
like paging

- there segments map to blocks of memory

- no internal freig. (external though) best CA. First Fit;

- programment can control how process is segmented corupiters

bit more complex than smyle paging.

StAI all process on men at once



| Stack   1 400 6300                                     | 1400 505                |
|--------------------------------------------------------|-------------------------|
| 2   2   400   4300   3   1100   3200   3   1100   3200 | 3200 heap<br>4300 stack |
| also bits to determine read, wite, dity                | 6700 program 6700       |

11/13/16 D Trapped here 11/14/16 First class 85 A physical address 6 bit logical address each frame is 16 by Les 1) how wany page table entries? (2) what if home 86/4 logical address?  $\begin{bmatrix} 4 & 1 & 4 \\ 2 & 1 & 4 \\ 2 & 1 & 4 \end{bmatrix}$ (3) how wany physical pages? (24 = 16 mboth cases) (a) how many logical (6 bAs) 22=4 (8 bAs) 29=16 add some with to pass table valid bit: map to a valid physical page

add some bits to pack table

valid bit: map to availed physical page

read I with execute bits

all checked by MMV on each mem access

 $\begin{array}{c|c} P_{x} & V_{rwe} \\ \hline P_{x} & V_{rwe} \\ \hline P_{x} & P_{x3} \\ \hline P_$ 

can allocate from free-page-list one page at a time from bead of this list.