# Getting Started with tinyTPU

### with Xilinx Zynq SoC

|                                   | © Jonas Fuhrmann<br>2018-11-22 |
|-----------------------------------|--------------------------------|
| Create a Project                  | 2                              |
| Create AXI IP Core                | 2                              |
| Create Block Design               | 5                              |
| Synthesise the Design             | 8                              |
| Implement the Design              | 9                              |
| Add Sample Project in Xilinx SDK  | 11                             |
| Create FSBL and Boot Image        | 13                             |
| Load and execute the Sample Model | 14                             |

#### Create a Project

Open Vivado and create a new Project. Give it a name and choose the board/part you want to use. In our case, we are using the MYIR z-turn board with Zynq 7020 SoC. Board files for this board can be found here: <a href="https://github.com/g3k/zturn-stuff">https://github.com/g3k/zturn-stuff</a>

#### Create AXI IP Core

Click on *Tools* → *Create and Package new IP*.

Choose *Create a new AXI4 peripheral* on the next slide.



Name your IP *tinyTPU* with version 1.0 and click next.

Choose the AXI4 Lite Slave interface type and use a 32-Bit data width. The name should be S00\_AXI.



Click Edit IP and a new project will open up.



In the new project remove the existing VHDL files and add all VHDL files from *src/vhdl*, excluding all files starting with TB\_. The type of the entities *RUNTIME\_COUNTER*, *ACTIVATION*, *WEIGHT\_CONTROL*, *DSP\_COUNTER* and *MATRIX\_MULTIPLY\_CONTROL* should be changed to *VHDL 2008* from *VHDL*.

The TPU is configured to use all possible DSP and BRAM ressources on the Zynq 7020. If you want to change the size of the TPU, you should change the constants *MATRIX\_WIDTH*, *WEIGHT\_BUFFER\_DEPTH* and *UNIFIED\_BUFFER\_DEPTH* in *tinyTPU\_v1\_0\_S00\_AXI.vhd* as desired.

Press Merge File Groups in Packaging Steps.

Change all settings as shown below.



Merge all changes and press Re-Package IP. The project can then be closed.

### Create Block Design

In the main project, click *Create Block Design*. Add the *ZYNQ7 Processing System* and apply the board presets. Click on the Zynq IP and change the fabric clock as seen below.



You may be able to reach higher clock speeds than 177.77 MHz, but this was the maximum, when using all DSP blocks and BRAM on Zynq 7020.

Make sure that one General Purpose Master AXI Interface is enabled.



Enable the Fabric Interrupts as shown below and press OK.



Now add the *tinyTPU AXI IP* and press *Run Block Automation*. The tool should then connect the AXI Interfaces correctly by inferring a *Processor System Reset* and *AXI Interconnect*. You then have to connect the *SYNCHRONIZE* signal with the Zyng's *IRQ F2P* port.

#### The block design should look like this:



Press *Validate Design*. There shouldn't be any error. Close the block design and generate the output product as *Global*. Point at the newly created block design in *Sources* and choose *Create HDL Wrapper* by right clicking and let Vivado handle the generation.

## Synthesise the Design

Open *Settings* and click on *Synthesis*. Change the settings shown below. This will help to reach the frequency goal.



Apply the changes and press Run Synthesis.

### Implement the Design

Open *Settings* and click on *Synthesis*. Change the settings shown below. This will help to reach the frequency goal.





A tcl post script, which executes an added run of *Post-Route Phys Opt Design* can sometimes help reaching the goal and would just look like something like this: phys\_opt\_design -directive AddRetime

Apply the changes and press *Run Implementation*. Press *Generate Bitstream* after the implementation is finished.

#### Add Sample Project in Xilinx SDK

Got to File → Export Hardware and check Include Bitstream. Press OK. Now press File → Launch SDK and the Xilinx SDK should start. Create an empty application project and a Board Support Package (BSP) should be generated. Add all C sources from src/C. Right click on the BSP and select Board Support Package Settings and check the xilffs library.



Now right click on the project and choose *C/C++ Build Settings*. Add the shown line to Debugging:



This will enable the SD-Card example program. If you want to transfer data over serial instead of using the SD-Card, you should type *RPC* instead of *SD*. You can now build the project.

#### Create FSBL and Boot Image

Create a new application project with *First Stage Bootloader (Zynq FSBL)* template. Right click on the main project and select *Create Boot Image*. The FSBL and Bitstream should be selected automatically.



Click *Create Image* and copy the generated file BOOT.bin to the SD-Card. The SD-Card can now be used to load the generated hardware and software on the Zynq SoC.

#### Load and execute the Sample Model

Definition of a sample model can be found in *src/python*.

*mnist\_model.py* will train a model with the MNIST dataset. This model is trained without bias and the weights are limited to the range from -1 to 127/128.

quantize weights.py modelname.h5 will quantize the weights of a given model.

**export\_weights.py modelname.h5** will export the weights of each layer of a given model, which will be stored as csv files.

**export\_inputs.py inputname.csv** will acquire the MNIST test input data and export it to a given csv file.

*transfer\_input.py inputname.csv index matrix\_width* takes the given csv file, takes *matrix\_width* input vectors at position *index* and exports these as splitted up matrices with the width *matrix\_width* to a formatted txt file. This file can be loaded from the SD-Card from the sample program.

*transfer\_weights.py matrix\_width* takes the exported weights and splits them up into *matrix\_width* by *matrix\_width* matrices, which get exported to a formatted txt file for the SD-Card sample program.

*transfer\_instructions matrix\_width* will create a formatted txt file with instructions with the help of *matrix\_width* and the known exported model in csv format.

The *matrix\_width* is always the width of the matrix multiply unit which is 14, if not modified. The formatted txt files can be stored on the SD-Card for execution. The sample program expects a serial input, naming the file to execute (e.g. weights.txt, which loads weights to the weight buffer). Instructions are buffered to transmit them fast. After the execution of the instructions, the execution time, measured in hardware, will be printed and also stored in a file called *TIMINGS.CSV* and the results are ready to be read from the TPU.

To acquire all the calculations from the TPU, a txt file can be created, which instructs the program to read from the TPU's unified buffer and to store the results in a file called *RESULTS.CSV*. This txt file should look like this:

#### results:[

#### [address,length,append]

where address is the address of the unified buffer that should be read, length is the number of vectors which should be read and append indicates, if *RESULTS.CSV* should be appended (1) or overwritten (0) with the results.

Info: A newline character should be placed at the end of the txt file. Filenames shouldn't be too long, because the filesystem driver doesn't support long filenames.