© 2006 Pearson Education, Inc., Upper Saddle River, NJ. All rights reserved. This material is protected under all copyright laws as they currently exist. No portion of this material may be reproduced, in any form or by any means, without permission in writing by the publisher.

For exclusive use of adopters of the book *Digital Design Principles and Practices*, Fourth Edition, by John F. Wakerly, ISBN 0-13-186389-4.

- 3.201 The "probably" cases may cause damage to the gate if sustained.
  - (a) 0
- (b) 1
- (c) 0
- (d) undefined

- (e) 1
- (f) probably 1
- (g) probably 0
- (h) probably 0
- 3.206 Simple, inverting CMOS gates generally have two transistors per input. Four examples that meet the requirements of the problem are 4-input NAND, 4-input NOR, 2-in, 2-wide AND-OR-INVERT, and 2-in, 2-wide OR-AND-INVERT.
- 3e3.22 3.208 Current is positive if it flows *into* a node. Therefore, an output with negative current is *sourcing* current.
- 3.209 The 74HC00 output drive is so weak, it's not good for driving much:
  - (a) Assume that in the LOW state the output pulls down to  $0.33\,\mathrm{V}$  (the maximum  $V_{\mathrm{OL}}$  spec). Then the output current is  $(5.0\,\mathrm{V})/120\Omega = 41.7\,\mathrm{mA}$ , which is way more than the 4-mA commercial spec.
  - (b) For this problem, you first have to find the Thévenin equivalent of the load, or  $148.5\Omega$  in series with  $2.25\,\text{V}$ . In the HIGH state, the gate must pull the output up to  $3.84\,\text{V}$ , a difference of  $1.59\,\text{V}$  across  $148.5\Omega$ , requiring  $10.7\,\text{mA}$ , which is out of spec. In the LOW state, we have a voltage drop of  $2.25\,\text{V} 0.33\,\text{V}$  across  $148.5\Omega$ , so the output must sink  $12.9\,\text{mA}$ , again out of spec.
- 3.211 The purpose of decoupling capacitors is to provide the instantaneous power-supply current that is required during output transitions. Printed-circuit board traces have inductance, which acts as a barrier to current flow at high frequencies (fast transition rates). The farther the capacitor is from the device that needs decoupling, the larger is the instantaneous voltage drop across the connecting signal path, resulting in larger spike (up or down) in the device's power-supply voltage.
- 3e3.32 3.213(a) 5 ns.
- 3e3.39 3.218 The resistor must drop 5.0 2.0 0.37 = 2.63 V with 5mA of current through it. Therefore  $r = 2.63/0.005 = 526\Omega$ ; a good standard value would be  $510\Omega$ .
- 3.222 For each interfacing situation, we compute the fanout in the LOW state by dividing  $I_{\rm OLmax}$  of the driving gate by  $I_{\rm ILmax}$  of the driving gate. Similarly, the fanout in the HIGH state is computed by dividing  $I_{\rm OLmax}$  of the driving gate by  $I_{\rm IHmax}$  of the driven gate. The overall fanout is the lower of these two results.

|                   | Low-state                         |        | High-state                   |        | Overall | Excess |       |
|-------------------|-----------------------------------|--------|------------------------------|--------|---------|--------|-------|
| Case              | Ratio                             | Fanout | Ratio                        | Fanout | Fanout  | State  | Drive |
| 74LS driving 74LS | $\frac{8\text{mA}}{0.4\text{mA}}$ | 20     | $\frac{400 \mu A}{20 \mu A}$ | 20     | 20      | none   |       |
| 74LS driving 74S  | $\frac{8mA}{2mA}$                 | 4      | $\frac{400\mu A}{50\mu A}$   | 8      | 4       | HIGH   | 200μΑ |

## 3e3.55 3.226

|   |                         |                         |                        |                             | LOW-state                             |                      |     | HIGH-state                            |                             |     |  |
|---|-------------------------|-------------------------|------------------------|-----------------------------|---------------------------------------|----------------------|-----|---------------------------------------|-----------------------------|-----|--|
|   | $R_{ m VCC} \ (\Omega)$ | $R_{ m GND} \ (\Omega)$ | $V_{ m Thev} \ ( m V)$ | $R_{	ext{Thev}} \ (\Omega)$ | $V_{\text{Thev}} - V_{\text{OL}}$ (V) | I <sub>OL</sub> (mA) | OK? | $V_{\text{OH}} - V_{\text{Thev}}$ (V) | <i>I</i> <sub>OH</sub> (μA) | OK? |  |
| _ | 470                     | _                       | 5.0                    | 470                         | 4.5                                   | 9.57                 | no  | <0                                    | _                           | yes |  |
| _ | 330                     | 470                     | 2.9375                 | 193.875                     | 2.4375                                | 12.57                | no  | <0                                    | _                           | yes |  |

## 3e3.56 3.227

|                    | LOW-state          |                       |        | HIGH-state       |      |                                  |        |
|--------------------|--------------------|-----------------------|--------|------------------|------|----------------------------------|--------|
| Case               | V <sub>ILmax</sub> | V <sub>OLmax(T)</sub> | Margin | $V_{\mathrm{I}}$ | Hmin | $V_{\mathrm{OHmin}(\mathrm{T})}$ | Margin |
| 74HCT driving 74LS | 0.8V               | 0.33 V                | 0.47 V | 2                | .0V  | 3.84 V                           | 1.84V  |

© 2006 Pearson Education, Inc., Upper Saddle River, NJ. All rights reserved. This material is protected under all copyright laws as they currently exist. No portion of this material may be reproduced, in any form or by any means, without permission in writing by the publisher.

For exclusive use of adopters of the book *Digital Design Principles and Practices*, Fourth Edition, by John F. Wakerly, ISBN 0-13-186389-4.

3.228 For each interfacing situation, we compute the fanout in the LOW state by dividing  $I_{\rm OLmax}$  of the driving gate by  $I_{\rm ILmax}$  of the driven gate. Similarly, the fanout in the HIGH state is computed by dividing  $I_{\rm OHmax}$  of the driving gate by  $I_{\rm ILmax}$  of the driven gate. The overall fanout is the lower of these two results.

|                    | LOW-state                         |        | HIGH-state       |        | Overall | Excess |         |
|--------------------|-----------------------------------|--------|------------------|--------|---------|--------|---------|
| Case               | Ratio                             | Fanout | Ratio            | Fanout | Fanout  | State  | Drive   |
| 74HCT driving 74LS | $\frac{4\text{mA}}{0.4\text{mA}}$ | 10     | 4000 μA<br>20 μA | 200    | 10      | HIGH   | 3800 μΑ |

3.233 Including the DC load, a CMOS output's rise and fall times can be analyzed using the equivalent circuit shown to the right. This problem analyzes the fall time. Part (a) of the figure below shows the electrical conditions in the circuit when the output is in a steady HIGH state. Note that two resistors form a voltage divider, so the HIGH output is  $4.583\,\mathrm{V}$ , not quite  $5.0\,\mathrm{V}$  as it was in Section 3.6.1. At time t=0 the CMOS output changes to the LOW state, resulting in the situation depicted in (b). The output will eventually reach a steady LOW voltage of  $0.227\,\mathrm{V}$ , again determined by a voltage divider.







At time t=0,  $V_{\rm OUT}$  is still 4.583 V, but the Thévenin equivalent of the voltage source and the two resistors in the LOW state is 90.9  $\Omega$  in series with a 0.227-V voltage source. At time  $t=\infty$ , the capacitor will be discharged to the Thévenin-equivalent voltage and  $V_{\rm OUT}$  will be 0.227 V. In between, the value of  $V_{\rm OUT}$  is governed by an exponential law:

$$V_{\text{OUT}} = 0.227\text{V} + (4.583 - 0.227\text{V}) \cdot e^{-t/(R_n C_L)}$$
$$= 4.356 \cdot e^{-t/(90.9 \cdot 100 \cdot 10^{-12})}\text{V}$$
$$= 4.356 \cdot e^{(-t)/(90.9 \cdot 10^{-9})}\text{V}$$

Because of the DC load resistance, the time constant is a little shorter than it was in Section 3.6.1, at 9.09 ns.

To obtain the fall time, we must solve the preceding equation for  $V_{\text{OUT}} = 3.5$  and  $V_{\text{OUT}} = 1.5$ , yielding

$$t = -9.09 \cdot 10^{-9} \cdot \ln \frac{V_{\text{OUT}}}{4.356}$$
  

$$t_{3.5} = 1.99 \text{ ns}$$
  

$$t_{1.5} = 9.69 \text{ ns}$$

The fall time  $t_f$  is the difference between these two numbers, or 7.7 ns. This is slightly shorter than the 8.5 ns result in Section 3.6.1 because of the slightly shorter time constant.

© 2006 Pearson Education, Inc., Upper Saddle River, NJ. All rights reserved. This material is protected under all copyright laws as they currently exist. No portion of this material may be reproduced, in any form or by any means, without permission in writing by the publisher.

For exclusive use of adopters of the book *Digital Design Principles and Practices*, Fourth Edition, by John F. Wakerly, ISBN 0-13-186389-4.

## 3e3.85 3.236

```
/* Transistor parameters */
#define DIODEDROP 0.6 /* volts */
#define BETA 10;
#define VCE SAT 0.2
                        /* volts */
#define RCE_SAT_50
                       /* ohms */
#define MAX_LEAK 0.00001 /* amperes */
main()
{
    float Vcc, Vin, R1, R2; /* circuit parameters */
    float Ib, Ic, Vce;
                             /* circuit conditions */
    if (Vin < DIODEDROP) { /* cut off */</pre>
       Ib = 0.0;
       Ic = Vcc/R2; /* Tentative leakage current, limited by large R2 */
       if (Ic > MAX_LEAK) Ic = MAX_LEAK; /* Limited by transistor */
       Vce = Vcc - (Ic * R2);
    }
                             /* active or saturated */
    else {
        Ib = (Vin - DIODEDROP) / R1;
        if ((Vcc - ((BETA * Ib) * R2)) >= VCE_SAT) {    /* active */
            Ic = BETA * Ib;
            Vce = Vcc - (Ic * R2);
        else {
                             /* saturated */
           Vce = VCE_SAT;
           Ic = (Vcc - Vce) / (R2 + RCE\_SAT);
    }
```