

# **Hspice Tutorial**

2008

Professor: Jin-Fu Li

TAs:

陳詠孝 & 陳亭如



### **Contents**

- Introduction
- Simulation Input and Controls
- Waveform Instructions
- Simulation Output
- Appendix

Y.-S. Chen \_\_\_\_\_

ARES

## Introduction(1/2)



## Introduction(2/2)

#### • SPICE:

Simulation Program with Integrated Circuit Emphasis

- · Hspice 是一個電路模擬軟體,用來模擬所設計電路的行為及功能特性。
- · Hspice 係以電晶體、二極體、電阻及電容等各種元件模型為基礎,透過數值方法來計算電路各節點的 電壓、電流變化。
- ·對於非線性的電路系統,Hspice 是在計算近似解, 所得 結果的正確性和元件模型、演算法則有密切關係。
- Hspice 主要提供穩態、暫態及小信號頻率響應模擬 ,使 用者需依所設計的電路種類自行規劃分析的指令及相關的 輸入。

Y.-S. Chen \_\_\_\_\_

### **Basic Flow for SPICE**



## Basics for Using SPICE Tools

#### SPICE 之外所需的基本概念

- 了解元件的基本特性
- 熟悉所設計電路的功能
- 了解電路的輸入信號特性
- 了解電路各項規格的相依性及優先程度
- 了解需要驗證的電路規格及對應的模擬種類及電路組態
- 了解電路元件參數與架構對各項電路特性的相關性,以利 模擬結果的改進



### **Contents**

- Introduction
- Simulation Input and Controls
- Waveform Instructions
- Simulation Output
- Appendix

Y.-S. Chen \_\_\_\_\_

ARES

### Instance and Element Names

|   | С | Capacitor       |
|---|---|-----------------|
|   | 1 | Current         |
|   | L | Inductor        |
| * | M | MOSFET          |
|   | R | Resistor        |
|   | V | Voltage Source  |
|   | X | Subcircuit Call |



#### Unit and Scale Factor

#### • Units:

```
R Ohm (e.g. R1 node1 node2 1K)
```

L Henry (e.g. L1 node1 node2 1n)

C Farad (e.g. C1 node1 node2 1p)

#### Scale Factors:

#### **Examples:**

1pF 1nH

10Meg Hz

vdb(v3)

## Instance and Element Descriptions

Mname D G S B N/PMOS W=?u L=?u

Mp out in vdd vdd pch W=3u L=1u

C1 out gnd 1p 
$$\frac{1}{1}$$

### Subcircuit

.SUBCKT <Subname> <node1> <node2>......

次電路區塊描述

.ENDS <Subname>

.subckt inv out in Wn=0.22u Wp=0.22u Lmin=0.18u mp0 out in vdd vdd pch w=Wp I=Lmin mn0 out in vss vss nch w=Wn I=Lmin .ends inv

如果要在SPICE檔案中呼叫次電路時,格式如下:

Xname <node1> <node2>..... <Subname>

xinv dout0 d0 inv Wn=0.22u Wp=0.22u Lmin=0.18u

Y.-S. Chen \_\_\_\_\_

\*\*\*\*\* inv \*\*\*\*\*

.global vdd vss
.subckt inv in out
MM0 out in vdd vdd pch w=3u l=350n
MM1 out in vss vss nch w=1u l=350n
.ENDS

x1 in net1 inv
x2 net1 out inv



x1 in 1 inv x2 1 out inv x1 in 0 inv x2 0 out inv





## Input Control Statement

#### GLOBAL

- ALL nodes are assumed to be local
- Node names can across all subcircuits by .GLOBAL

.GLOBAL VDD VSS

#### Netlist Structure



### **Control Statements**

| .AC      | 電路之交流分析(頻率響應) |
|----------|---------------|
| .DC      | 電路之直流分析       |
| .OP      | 靜態點分析         |
| .NOISE   | 雜訊分析          |
| ★ .TRAN  | 暫態分析          |
| .SUBCKT  | 定義次電路         |
| .ENDS    | 次電路之結束        |
| .OPTIONS | 可設定參數及其他功能    |
| .PRINT   | 指定輸出的內容       |
| .PLOT    | 圖形式輸出         |
| .TEMP    | 指定模擬環境的溫度     |
| .END     | 檔案結束          |

```
Inverter
.prot
.lib
        'mm0355v.l' tt
.unprot
.options captab probe accurate
        25
.temp
                          VSS!
.global
                 VDD!
Vdd
                 VDD!
                                   dc
                                            3.3
                          0
Vss
                 VSS!
                          0
                                   dc
                                            0
.op
        50p
                 100n
.tran
        v(in) v(out)
.probe
                          in
                                            VDD!
                                                             l= 0.35u w= 20u
Mp
                 out
                                   VDD!
                                                    pch
                          in
                                   VSS!
                                            VSS!
                                                    nch
                                                             I= 0.35u w= 4u
Mn
                 out
.end
```

Y.-S. Chen \_\_\_\_\_\_

Title. To note what circuit is described in this file. Inverter It will be skipped when SPICE is running. The content between .prot and .unprot will not .prot display in the .lis file. Usually, it was used .lib'mm0355v.l' tt when you have some circuit secrets or you .unprot don't want the useless information, such as .options captab probe accurate the library, show up in the list file. .temp 25 .lib command is used to specify the location of the technology library and the corner used in this simulation. Simulation temperature Increase the simulation accuracy and the simulation time as well. Display the node capacitance in the .lis file. Only the node or element specified with .probe command will be displayed in the output file.



.end ← .end: EOF.

Y.-S. Chen Additional space is need. Or the .end statement will be ignored.



### .dc Statement

#### **Inverter** .prot .dc: dc voltage sweep. .lib 'mm0355v.l' tt The voltage source Vin will change its .unprot voltage from 0V to 3.3V with a step of .options captab probe accurate 0.1V. .temp 25 VSS! .global VDD! dc Vdd VDD! 0 VSS! dc Vss 0 You must specify a certain do .op value for the voltage source .dc sweep vin 0 3.3 while performing dc sweep. v(out) .probe Vin in dc 1.65 0 VDD! l= 0.35u w = 20uMp in VDD! pch out VSS! VSS! Mn out in nch l = 0.35uw = 4u.end Y.-S. Chen

#### .ac Statement



### **Contents**

- Introduction
- Simulation Input and Controls
- Waveform Instructions
- Simulation Output
- Appendix

Y.-S. Chen \_\_\_\_\_

#### **Transient Sources**

- **★** Pulse (PULSE Function)
- ★ Sinusoidal (SIN Function)
- **Exponential (EXP Function)**
- Piecewise Linear (PWL Function)
  - **Single-Frequency FM (SFFM Function)**
  - **Single-Frequency AM (AM Function)**

### **PULSE**

PULSE (Periodic Waveform)
 PULSE (V1 V2 td tr tf pw per)



#### **PWL**

PWL (Piece Wise Linear Waveform)
 PWL (t1 V1 t2 V2 t3 V3 ... R)



### SIN

• SIN (Sinusoidal Waveform)

SIN (Voffset Vacmag < Freq Tdelay Dfactor > )

Vin 3 0 SIN ( 0V 1V 100Meg 2ns 5e7 )



### **Contents**

- Introduction
- Simulation Input and Controls
- Waveform Instructions
- Simulation Output
- Appendix

Y.-S. Chen \_\_\_\_\_

## Timing Measurement

.meas tran Tr trig v(out) val="3.3\*0.1" rise=2 targ v(out) val="3.3\*0.9" rise=2





#### SP檔



### Power

- Command:
- meas tran pwr avg power
  - 在暫態分析中,量測整個電路的平均功率消耗
  - 結果顯示在\*.mt0檔

Y.-S. Chen \_\_\_\_\_

### **Contents**

- Introduction
- Simulation Input and Controls
- Waveform Instructions
- Simulation Output
- Appendix

Y.-S. Chen \_\_\_\_\_

ARES

## Appendix

