# Quals Question Prof. Olukotun

Computer Architecture

- Q: What are precise exceptions?
- A: All instructions before exception PC have been execute d and have modified machine state.

All instructions following exception PC are unexecuted
The instructions following the exception PC are restartable

- Q: Give an example instruction that must be handled precisely
- A: Page fault
- Q: How do you implement precise interrupts in a simple instruction pipeline that has inorder instruction completion?
- A: Post exception in a status register that can be checked at a common commit point.

  At the commit point in the execution pipeline all interrupts must have occurred but the state to the machine must not have been modified. In a DLX style pipeline this point is just before the write-back stage.
- Q: How do you implement precise interrupts in a machine that has out-of-order instruction completion?
- A: A possible answer is use a reorder buffer.
- Q: How does the reorder buffer work?

The reorder buffer is FIFO queue that is placed between the output of the functional units and the write-back port of the register file. It keeps the register file in a precise state. The entries of the reorder buffer are en queued when instructions are issued. Each entry contains the following fields: destination register, result value, PC, interrupt status, valid. Instructions are removed from the head of the queue when they have valid result values after they have written back their results. Exceptions are checked for an instruction when the instruction reaches the head of the queue. If an instruction causes an exception all entries behind it in the reorder buffer are discarded and do not write back their results. Bypassing of result values from the reorder buffer is required for maximum performance.

2-bit branch prediction counter



#### Question:

The above counter requires 2 bits per branch in a branch history table.

Suppose you may keep as much state (bits) as you want, devise a general scheme to improve branch prediction accuracy. Use the code sequence and branch history trace below to devlop your answer. Show specifically how your scheme would be an improvement over the 2-bit counter prediction accuracy for branch b3.

| b1:         | Т | r N | N  | N | N | Т | Т | N | Т | Т | Т | Т |
|-------------|---|-----|----|---|---|---|---|---|---|---|---|---|
| <b>b2</b> : | N | N   | Т  | Τ | N | Т | Т | Т | Т | Т | N | N |
| h3.         | т | т   | N. | т | т | N | N | т | N | N | N | N |

#### Answer:

There are many possible answers. The best approach is to realize that the behavior of branch b3 is correlated with the behaviors of branches b1 and b2. And that in general branch behavior may be corelated with previous branches. Thus, by keeping track of whether the last n branches were taken or not taken and by associating a 2 -bit counter with each combination of branch outcomes we may significantly increase branch prediction accuracy. Really good answers showed how the branch history trace for b3 can be broken into four cases using the branch histories of b1 and b2. The best answers showed how you would implement this scheme in a branch history table.

### Kunle Olukotun January 1994 Quals Questions



### Question:

For this pipeline what percentage of branches must be taken so that the "always taken" and "always not taken" schemes have the same performance

### Answer:

To solve this problem we need to equate the branch penalties for each prediction scheme. If t is the percentage of taken branches, then we get the following equation:

Always taken 2t + 4(1 - t) = Always not taken

The rest is algebra

t = 66.7 %

To: shankle@ee.Stanford.EDU Subject: Quals question

- 1: Thu, 09 Feb 95 10:48:36 PST
- .n: kunle@ogun.Stanford.EDU
- Q. If I wanted to compare the performance of two computer systems on a set of floating point intensive benchmarks using MFLOPS, how would I go about it?
- A. Measure normalized MFLOPS of each benchmark. Begin by counting the number of normalized floating point operations in the source program. This number, which is the same for both computers, is divided by execution time of the benchmark to produce MFLOPS. Use harmonic mean to get an average MFLOPS rating across the set of benchmarks for each computer. This measure will track execution time which is the real measure of performance. Compare the machines using the average MFLOPS rating.
- 2. Compare a branch prediction buffer (BPB) and a branch target buffer (BTB).
- A. Talk about the cost versus performance of the two schemes. BPB: low cost. Can reduce cost by eliminating the tag. Only useful for conditional branches.
  - BTB: higher cost because it must store tag and target address. BTB can be used for both conditional branches and unconditional branches. The BTB has lower branch delay on a hit than the BPB.
- Given the same area a BPB would have more entries and better prediction accuracy and than the BTB.

Kunle leave

-

1

### Cache

16384 bytes Fully associative LRU replacement

### **Application**

int x[8192], y, i, j; /\* 4 byte integers \*/



Q: Graph the miss rate vs. block size for the cache and application.

A: Shown on graph

Q: What types of locality are being exploited at the various block sizes?

A: 48-temporal, 8B-none, 16B-64B-spatial

Q: What types of misses occur at the at the various block sizes? Use 3-Cs model A: 4B-compulsory, 8B-64B-compulsory, capacity. No conflict misses.

Q: Which block size provides the best performance? Assume 4B wide refill bus. A: Depends on latency (LA) and bandwidth (BW) of cache refill. To achieve higher performance with a 64B block than with a 4B block; LA > 60B/BW.

### Kunle Olukotun

Computer Architecture

Which application class will benefit most from each enhancement? Explain your reasoning.

|                                                | Floating point<br>Scientific | Large DB application |
|------------------------------------------------|------------------------------|----------------------|
| Large Icache                                   |                              |                      |
| Static branch prediciton                       |                              |                      |
| Lots of registers in the ISA                   |                              |                      |
| Victim cache                                   |                              |                      |
| Software Prefetching                           |                              |                      |
| 4-way S.A. Icache                              |                              |                      |
| Fetch both branch target and fall-through      |                              |                      |
| Wide Instruction issue with dynamic scheduling |                              |                      |
| More branch displacement bits                  |                              |                      |
| Nonblocking cache with many outstanding misses |                              |                      |
| Large Dcache block size                        | e                            |                      |
| Deep pipelining                                |                              |                      |
| Hardware Prefetching                           | 95                           |                      |
| High Main Memory bandwidth                     |                              |                      |

computer Architecture

### K. Olukotun

- 1. What's a non-blocking cache (NBC)?
- 2. How does it improve AMAT?
- 3. What do you need in processor and memory system to make a NBC most effective?
- 4. Fill in the graph below? (assume a pipelined memory system)



#### **Assumptions**

- 1. fully associative non-blocking data cache, initially empty .
- 2. 8 byte cache line size
- 3. write back, write allocate
- 4. 10 cycle miss penalty
- 5. single issue fully pipelined processor
- 6. perfect branch prediction

### Quals Question: Professor Olukotun

| 1. | Why | is d | ynamic | branch | prediction | important | in  | modern | processors | ? |
|----|-----|------|--------|--------|------------|-----------|-----|--------|------------|---|
|    |     | 7.00 | J      |        | P          | ****      | *** | *****  | Proceducio |   |

- 2. Given then general classes of scientific and transaction processing applications. In which class are branches harder to predict? Why?
- 3. What is the simplest dynamic predictor you could use?
- 4. Given an unlimited number of single bit predictors without using any other kinds of history for any particular application at what point will the branch prediction accuracy saturate?
- 5. Suppose we want to improve the branch prediction accuracy beyond this point by using more branch history. There are two types of history, what are their names?
- 6. Define local and global history, explain how they can be used to improve branch prediction accuracy. Why are more predictors required? Why does this work?
- 7. Assume branch B1, B2 and B3 are executed repeatedly in a loop and two bits of history are kept for each branch. For each history bit determine which history information (local or global) will provide the best branch accuracy for branches B2 and B3. Indicate your answer by placing a G or an L in the appropriate box.

Assume any initial condition of the predictors that you like.

| b1: | T | Ν | Т | T | T | N | Т | Ν | G/L G/L |
|-----|---|---|---|---|---|---|---|---|---------|
|     |   |   |   |   |   |   |   |   |         |
| b3: | T | T | N | T | N | T | T | T |         |

8. How can you decide dynamically which history to use?

Oyekunle Olukotun

## **Parallelism and Locality**

Assumptions

- 1. How do parallelism and locality get used in modern microprocessor designs?
- 20 issue OOO processor, unlimited window size
  - Perfect branch prediction
- 4 MB F.A. 1-word line cache, single cycle access
  - •100 cycle main memory access
    - · Nonblocking cache
    - · No structural hazards

```
1. Program mallocs and initializes a 1 MB linked list
    data structure
2. Program runs a C loop:
  for (p=head; p!=NIL; p = p->link)
      ++(p->value);
         J
                    test
                    R5, 0(R4)
loop:
         LW
         ADDI
                    R5, R5, #1
         SW
                    R5, 0(R4)
         LW
                    R4, 4(R4)
                    R4, loop
test:
         BNEZ
    Assume 100,000 iterations with this data set
```

```
1. X and Y are in main memory
2. Cloop: for (i=0; i < 100,000; i++)
           Y(i) = a*X(i) + Y(i);
foo: LD
             F2, 0 (R1)
                             ; load X(i)
      MULTD F4, F2, F0
                             ; multiply a*X(i)
             F6, 0 (R2)
                             ; load Y(i)
      LD
      ADDD
             F6, F4, F6
                             ; add a*X(i) + Y(i)
      SD
             0 (R2), F6
                             ; store Y(i)
             R1, R1, #8
                             ; increment X index
      ADDI
      ADDI
             R2, R2, #8
                             ; increment Y index
             R3, R1, #100000; test if done
      SGTI
             R3, foo
                             ; loop if not done
      BEQZ
```

2. Which loop is faster? Why? How much faster?

# Perfect Branch Prediction vs. Perfect Data Cache

## Warm up question

The genie of computer architecture has give you <u>one</u> wish. You can have a processor with perfect branch prediction or a perfect cache. Which do you choose and why?

## Perfect Branch Prediction vs. Perfect Data Cache

## Assumptions

- Single issue out-of-order processor, unlimited window size
- 10 cycle branch delay
- Single cycle access, nonblocking cache, 1 word block size
- Memory accesses have 10% miss rate
- 100 cycle main memory access
- No structural hazards

```
for (i=0; i < 100,000; i++)
     Y(i) = (X(i) == 0.0) ? X(i) : Y(i-1);
     addiu $s3, $s0, #400000 ; initialize $s3
; X(i) == 0.0
                             ; 50% mispredict
     bfpf yi-1
j yi
yi-1: lw $f2, -4($s1)
yi: sw $f2, 0($s1)
                       ; Y(i-1)
                          ; store Y(i)
     addiu $s0, $s0, #4
                            ; increment X index
     addiu $s1, $s1, #4
                            ; increment Y index
     slt $s2, $s0, $s3
                            ; test if done
                             ; 0% mispredict
     bnez $s2, loop
```

Which performs better perfect branch prediction or perfect cache?

# Perfect Branch Prediction vs. Perfect Data Cache

## Assumptions

- Single issue out-of-order processor, unlimited window size
- 10 cycle branch delay
- Single cycle access, nonblocking cache, 1 word block size
- Memory accesses have 10% miss rate
- 100 cycle main memory access
- · No structural hazards

```
for (p=head; p!=NIL;)
   if (p->value == 0)
       p = p - > link1;
   else
       p = p -> link2;
       J
                test
       lw
loop:
                $50, 0($51)
       bnez
                $s0, link2
                                 ; 50% misprediction
       lw
                $$1, 4($$1)
       J
                test
link2: lw
              $$1, 8($$1)
       bnez
                $s1, loop
test:
                                 ; 0% misprediction
```

Assume 100,000 iterations

Which performs better perfect branch prediction or perfect cache?

# **Hiding Memory Latency**

## Assumptions

- 32 KB cache
- 1 GB data structure

```
for (i = 10,000; i > 0, i--)
   for (p=head; p!=NIL;)
        if (p->value < i)</pre>
                 p = p - > left;
        else
                 p = p->right;
        addiu
                 $s2, $s0, #10000
                                             ; initialize $s2
iloop: J
                 test
jloop: lw
                 $s0, 0($s1)
        slt
                 $s0, $s0, $s2
                                             ; p->value < i
                 $s0, right
        bnez
        lw
                 $s1, 4($s1)
                                             ; p = p - > left
        J
                 test
right:
                 $s1, 8($s1)
        lw
                                             ; p = p-right
                 $s1, jloop
test:
        bnez
        addiu
                 $s2, $s2, -1
                                             ; subtract 1
                 $s2, iloop
        bgtz
```

How well will your techniques work on this loop?

# **Hiding Memory Latency**

• Name some techniques for hiding/tolerating memory latency?

• What characteristics of applications and architecture are required to make these techniques work?

**Assumptions** 

## **Hash Table Code**

```
1. 1 KB F. A. data cache
1 Element element[N ELEMENTS], *bucket[1024]
                                                          2. 16 byte cache line
2 for (i = 0; i < N ELEMENTS; i++)
                                                          3. 100 cycle miss penalty
                                                          4. sizeof(Element) = 16 bytes
    Element *ptrCurr, **ptrUpdate;
3
                                                          5. *Element = 8 bytes
    int hash index;
4
                                                          6. N ELEMENTS > 1024
    /* Find the location at which the new element is to be inserted. */
    hash index = element[i].value & 1023;
5
    ptrUpdate = &bucket[hash index];
    ptrCurr = bucket[hash index];
    /* Find the place in the chain to insert the new element. */
    while (ptrCurr && ptrCurr->value <= element[i].value)
9
10
      ptrUpdate = &ptrCurr->next;
      ptrCurr = ptrCurr->next;
11
    /* Update pointers to insert the new element into the chain. */
12
    element[i].next = *ptrUpdate;
    *ptrUpdate = &element[i];
13
 }
```

Explain how you would use architectural/software techniques to run this code as fast as possible





Given processor with:

- 1. 8 fully pipelined FP units
- 2. 8 byte/cycle memory BW
- 3. 4 byte floats

Plot the performance bounds on the graph



### Given a processor with:

- 1. 8 fully pipelined FP units
- 2. 8 byte/cycle memory BW
- 3. 4 byte floats

# What's the performance bound on the SAXPY loop below?

1. X and Y are in main memory

foo:

```
2. Cloop: for (i=0; i < 100,000; i++)
 Y(i) = a*X(i) + Y(i);
```

```
F2, 0 (R1) // load X(i)
\mathbf{LF}
        F4, F2, F0 // multiply a*X(i)
MULTF
        F6, 0 (R2) // load Y(i)
\mathbf{LF}
        F6, F4, F6 // add a*X(i) + Y(i)
ADDF
        0 (R2), F6 // store Y(i)
SF
        R1, R1, #4 // increment X index
ADDI
        R2, R2, #4 // increment Y index
ADDI
SGTI
        R3, R1, #100000// test if done
                    // loop if not done
        R3, foo
BEQZ
```



Given processor with:

- 1. 8 fully pipelined FP units
- 2. 8 byte/cycle memory BW
- 3. 4 byte floats

Plot the performance bounds on the graph



### Given a processor with:

- 1. 8 fully pipelined FP units
- 2. 8 byte/cycle memory BW
- 3. 4 byte floats

SGTI BEOZ

# What's the performance bound on the SAXPY loop below?

```
1. X and Y are in main memory
2. C loop: for (i=0; i < 100,000; i++)
             Y(i) = a*X(i) + Y(i);
foo:
                 F2, 0 (R1) // load X(i)
        LF
                 F4, F2, F0 // multiply a*X(i)
        MULTF
        _{
m LF}
                 F6, 0 (R2) // load Y(i)
                 F6, F4, F6 // add a*X(i) + Y(i)
        ADDF
                 0 (R2), F6 // store Y(i)
        SF
                 R1, R1, #4 // increment X index
        ADDI
                 R2, R2, #4 // increment Y index
        ADDI
                 R3, R1, \#100000// test if done
```

// loop if not done

R3, foo

# **Computation on Meshes**

```
for(i = 0; i < 100M; i++) {
    edge = edges_of_mesh[i]
    flux = flux_calc(edge) /* millions of instructions */
    v0 = head(edge)
    v1 = tail(edge)
    Flux[v0] += flux
    Flux[v1] -= flux
}</pre>
```

- 1. What types of data locality exist in this loop?
- 2. How would you exploit this data locality? (two ways)
- 3. Instruction stream parallelism vs. data stream parallelism. What is benefit of each and which works here?
- 4. What are issues with data parallelism here?
- 5. Name three ways of dealing with them?