

# Embedded System and Microcomputer Principle

LAB8 Watchdog -- IWDG

2023 Fall wangq9@mail.sustech.edu.cn



#### **CONTENTS**

- 1 IWDG Description
- 2 IWDG Registers
- How to Program
- 4 Practice



01

IWDG Description

有分科技大学 SOUTHERN UNIVERSITY OF SCIENCE AND TECHNOLOGY

- -- What is watchdog
- A watchdog timer, usually simplified as watchdog, is an electronic timer that used to detect the device fault and reset the device to recover it when there is a fault.
- It is widely used in embedded systems.
- There is a down counter in a watchdog timer. The system will restart when the counter counts to a reload value.
- In normal case, a system should refresh the counter of watchdog periodically to maintain the system not to be restart.
- If the system has fault and cannot refresh the counter periodically, it will count to reload value and restart the system.

有分科技大学 SOUTHERN UNIVERSITY OF SCIENCE AND TECHNOLOGY

- -- Watchdog of STM32F103
- The STM32F10xxx have two embedded watchdogs
   peripherals which offer a combination of high safety level,
   timing accuracy and flexibility of use.
- Both watchdog peripherals (Independent and Window) serve to detect and resolve malfunctions due to software failure, and to trigger system reset or an interrupt (window watchdog only) when the counter reaches a given timeout value.

- 有分科技大学 SOUTHERN UNIVERSITY OF SCIENCE AND TECHNOLOGY
- -- Watchdog of STM32F103(continued)
- The independent watchdog (**IWDG**) is clocked by a dedicated low-speed 40kHZ clock (**LSI**) and thus stays active even if the main clock fails.
- The IWDG is best suited to applications which require the watchdog to run as a totally independent process outside the main application, but have lower timing accuracy constraints.
- The window watchdog (WWDG) clock is prescaled from the APB1 clock and has a configurable time-window that can be programmed to detect abnormally late or early application behavior.
- The WWDG is best suited to applications which require the watchdog to react within an accurate timing window.

- -- IWDG main features
- Independent watchdog (IWDG)
- Free-running downcounter
- clocked from an independent RC oscillator (can operate in Standby and Stop modes)
- Reset (if watchdog activated) when the downcounter value of 0x000 is reached



有分科技大学 SOUTHERN UNIVERSITY OF SCIENCE AND TECHNOLOGY

- -- IWDG functional description
- When the IWDG is started by writing the value 0xCCCC in the Key register(IWDG\_KR), the counter starts counting down from the reset value of 0xFFF. When it reaches the end of count value (0x000) a reset signal is generated (IWDG reset).
- Whenever the key value 0xAAAA is written in the IWDG\_KR register, the IWDG\_RLR value is reloaded in the counter and the watchdog reset is prevented.



Independent watchdog block diagram

有分科技大学 SOUTHERN UNIVERSITY OF SCIENCE AND TECHNOLOGY

- -- IWDG timeout calculation
- $T_{out} = presaler * reload / f_{LSI}$
- $f_{LSI} = 40 \text{kHz}$ , presaler = 4 \*  $2^{PR[2:0]}$ , reload = RLR
- Minimum timeout: one watchdog clock cycle
- Maximum timeout: (maximum value of IWDG\_RLR register) \* watchdog clock cycle

| Prescaler divider | PR[2:0] bits | Min timeout (ms) RL[11:0]=<br>0x000 | Max timeout (ms) RL[11:0]=<br>0xFFF |
|-------------------|--------------|-------------------------------------|-------------------------------------|
| /4                | 0            | 0.1                                 | 409.6                               |
| /8                | 1            | 0.2                                 | 819.2                               |
| /16               | 2            | 0.4                                 | 1638.4                              |
| /32               | 3            | 0.8                                 | 3276.8                              |
| /64               | 4            | 1.6                                 | 6553.6                              |
| /128              | 5            | 3.2                                 | 13107.2                             |
| /256              | 6 (or 7)     | 6.4                                 | 26214.4                             |

Min/max IWDG timeout period at 40kHz (LSI)

- -- IWDG configuration steps
- Cancel register write protection
- Set the prescaled coefficient of the independent watchdog to determine the clock
- Set the reload value to determine the overflow time
- Enable watchdog
- The application keeps refreshing (feeding the dog)





02

**IWDG** Registers



IWDG\_KR: Key register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24  | 23   | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8   | 7     | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|-----|------|----|----|----|----|----|----|----|----|----|----|----|----|----|---|-----|-------|----|---|---|---|---|---|---|
|    |    |    |    |    |    |    | Doc | onio | d  |    |    |    |    |    |    |    |    |    |    |    |    |   | KEY | [15:0 | )] |   |   |   |   |   |   |
|    |    |    |    |    |    |    | Res | erve | u  |    |    |    |    |    |    | w  | w  | w  | w  | w  | W  | W | w   | w     | W  | w | w | w | w | w | w |

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 KEY[15:0]: Key value (write only, read 0000h)

These bits must be written by software at regular intervals with the key value AAAAh, otherwise the watchdog generates a reset when the counter reaches 0.

Writing the key value 5555h to enable access to the IWDG\_PR and IWDG\_RLR registers (see Section 19.3.2)

Writing the key value CCCCh starts the watchdog (except if the hardware watchdog option is selected)



#### IWDG\_PR: Prescaler register

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| Decented | Р  | R[2: | 0] | ٦ |
|----------|----|------|----|---|
| Reserved | rw | rw   | rw |   |

Bits 31:3 Reserved, must be kept at reset value.

Bits 2:0 PR[2:0]: Prescaler divider

These bits are write access protected see Section 19.3.2. They are written by software to select the prescaler divider feeding the counter clock. PVU bit of IWDG\_SR must be reset in order to be able to change the prescaler divider.

000: divider /4

001: divider /8

010: divider /16

011: divider /32

100: divider /64

101: divider /128

110: divider /256

111: divider /256



#### IWDG\_RLR: Reload register



Bits 31:12 Reserved, must be kept at reset value.

Bits11:0 RL[11:0]: Watchdog counter reload value

These bits are write access protected see Section 19.3.2. They are written by software to define the value to be loaded in the watchdog counter each time the value AAAAh is written in the IWDG\_KR register. The watchdog counter counts down from this value. The timeout period is a function of this value and the clock prescaler. Refer to Table 96.

The RVU bit in the IWDG\_SR register must be reset in order to be able to change the reload value.

Note: Reading this register returns the reload value from the VDD voltage domain. This value may not be up to date/valid if a write operation to this register is ongoing on this register. For this reason the value read from this register is valid only when the RVU bit in the IWDG\_SR register is reset.



#### IWDG\_SR: Status register

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| _ | <br> |       |   | <br> | <br> | • • • | <br> | <br> | <br> | <br> | <br> |     |
|---|------|------|------|------|------|------|------|-------|---|------|------|-------|------|------|------|------|------|-----|
|   |      |      |      |      |      |      | Dor  | serve | d |      |      |       |      |      |      |      | RVU  | PVU |
|   |      |      |      |      |      |      | RES  | Serve | u |      |      |       |      |      |      |      | r    | r   |

Bits 31:2 Reserved, must be kept at reset value.

Bit 1 RVU: Watchdog counter reload value update

This bit is set by hardware to indicate that an update of the reload value is ongoing. It is reset by hardware when the reload value update operation is completed in the  $V_{DD}$  voltage domain (takes up to 5 RC 40 kHz cycles).

Reload value can be updated only when RVU bit is reset.

Bit 0 **PVU**: Watchdog prescaler value update

This bit is set by hardware to indicate that an update of the prescaler value is ongoing. It is reset by hardware when the prescaler update operation is completed in the  $V_{DD}$  voltage domain (takes up to 5 RC 40 kHz cycles).

Prescaler value can be updated only when PVU bit is reset.



03



- Our Goal
  - Use KEY1 interrupt to refresh IWDG.
  - If the program is reset, the variable output restarts to count from 0.
  - If IWDG is refreshed before the downcounter has reached 0, the variable output counts increasingly by 1 each clock.



- Configure GPIO
  - Set PA15(KEY1) as external interrupt source





- Configure USART1
  - Set the USART1 as asynchronous mode





- Configure NVIC
  - Enable EXTI line[15:10] interrupt





- Configure IWDG
  - Active the IWDG
  - Set the prescaler and reload value





- Some functions we used
  - Call HAL\_IWDG\_Refresh() function to refresh the IWDG (feed dog)

```
HAL_StatusTypeDef HAL_IWDG_Refresh(IWDG_HandleTypeDef *hiwdg)
{
    /* Reload IWDG counter with value defined in the reload register */
    __HAL_IWDG_RELOAD_COUNTER(hiwdg);

    /* Return function status */
    return HAL_OK;
}
```



 Configure the external interrupt, and refresh the IWDG by pressing the KEY1 in stm32f1xx\_it.c

```
extern IWDG_HandleTypeDef hiwdg;
void HAL_GPIO_EXTI_Callback(uint16_t GPIO_Pin)
       switch (GPIO_Pin) {
                case KEY1 Pin:
                        if (HAL_GPIO_ReadPin(KEY1_GPIO_Port, KEY1_Pin) == GPIO_PIN_RESET){
                                HAL_IWDG_Refresh(&hiwdg);
                        break:
                default:
                        break;
```



- Set a variable in main.c to show if the program is reset
- If the program is reset, the variable i will reset to 0.

```
int i = 0;
unsigned char msg[100];
HAL_UART_Transmit(&huart1, "Restart\r\n", 9, HAL_MAX_DELAY);
while (1)
        /* USER CODE END WHILE */
        /* USER CODE BEGIN 3 */
        i++;
        sprintf(msg, "i = %d\r\n", i);
        HAL_UART_Transmit(&huart1, (uint8_t*)msg, strlen(msg), HAL_MAX_DELAY);
        HAL_Delay(1000);
/* USER CODE END 3 */
```



- When the program is reset, the value of variable i comes back to 0, 1, 2 (shown as Fig.1).
- When press the KEY1 continuously, the value of variable i will increase (shown as Fig.2).

```
| ATK | XCOM V2.6 | Restart | i = 1 | i = 2 | Restart | i = 1 | i = 2 | Restart | i = 1 | i = 2 | Restart | i = 1 | i = 2 | Restart | i = 1 | i = 2 | Restart | i = 1 | i = 2 | Restart | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i = 1 | i =
```

Fig.1 The program resets periodically

Fig.2 The program runs continuously



04

Practice

#### 4. Practice



- Run the IWDG demo on MiniSTM32 board.
- Tell what the timeout of IWDG is.
- Use the timer interrupt to refresh the IWDG in a suitable time interval instead of external interrupt of KEY1, and tell the parameters of IWDG and TIMER of your design.