# CS301 Embedded System and Microcomputer Principle

Lecture 3: ARM Assembly

2023 Fall



Recap



3b. Input value reading

IDR



## Compiler

- A high level language (such as C, C++, Fortran, etc.) is converted into either machine code or mnemonics using a computer package called a compiler.
- Most programs are written in a high level language
- but assembly language programming is commonly used for engineering systems which must operate in real time e.g. a mobile phone.
- Nobody writes computer programs using machine code.



#### **Assembler**

- A computer package called an assembler converts an assembly language program into a machine code program.
- E.g.

| Mnemonic      |                   | Machine Code      | in Memory  |
|---------------|-------------------|-------------------|------------|
| MOV r12, #114 |                   | 0xE3A0C072        | 0X00008000 |
| MOV r7, #0xCB | _                 | 0xE3A070CB linker |            |
| MOV r6, r14   | $\longrightarrow$ | 0xE1A0600E        | OX00008008 |
| MOV r7, r12   |                   | 0xE1A0700C        | 0X0000800C |

- In ARM mode, each instruction occupying 4 adjacent memory locations, as each instruction is 32 bits long. Cortex-M is Thumb-2 mode (mix of 16/32bits instructions)
- The machine code can be downloaded to the microprocessor memory.



## **Assembly Language**

- Mnemonics(助记符)
  - In general nobody remembers all of the machine code for any particular processor (or indeed any).
  - Instead we use mnemonics
    - mnemonics are words or phrases which are easy to remember and can replace something which is difficult to remember.
- Assembly language
  - If the mnemonics for every instruction in a computer program were listed in the order that they were executed then the resulting list would be an assembly language program.
- Example:

MOV r6, r14 MOV r7, #0xCB MOV r7, r12 MOV r12, #114



## **Assembly Format**

label opcode operand1, operand2, operand3 ; comments

- label
  - Place marker, memory address of the current instruction
  - Used by branch instructions to implement if-then or goto
- opcode
  - The name of the instruction
  - Operation to be performed by processor core
- operands
  - Registers
  - Constants (called immediate values)
- comments
  - Everything after the semicolon (;) is a comment
  - Explain programmers' intentions or assumptions



## **Assembly Instructions**

- Arithmetic and logic
  - Add, Subtract, Multiply, Shift, Rotate
- Data movement
  - Load, Store, Move
- Compare and branch
  - Compare, Branch



#### Instructions for Arithmetic

 The ARM7 can add, subtract and multiply numbers (but not divide).

- Opcode destination, source1, source2
  - Opcodes: ADD, SUB, MUL, etc.
- Examples:
  - ADD R5,R2,R1
    - R5 = R2 + R1
  - SUB R5,R1,#23
    - R5 = R1 23
  - RSB R5,R1,R2
    - R5 = R2 R1 , reverse subtraction
  - MUL R5,R2,R1
    - R5 = R2 \* R1
    - If the result is more than 32 bits long, the destination register, R5 only holds the bottom 32 bits of the result and the rest is lost



# **Flags**

```
a = 10000

b = 10000

c = a + b
```

- Are a and b signed or unsigned numbers?
  - CPU does not know the answer at all.
  - Therefore, the hardware sets up both the carry flag and the overflow flag.
  - It is software's (programmers'/compilers') responsibility to interpret the flags.
  - Noted: In computers, numbers are stored in their two's complement representation.

# Condition Flags in Program Status 有分析技术等 Register



- Condition Flags: NZCV
  - Negative bit
    - N = 1 if most significant bit of result is 1
  - Zero bit
    - Z = 1 if all bits of result are 0
  - Carry bit
    - For unsigned addition, C = 1 if carry takes place
    - For unsigned subtraction, C = 0 if borrow takes place (carry = not borrow)
    - For shift/rotation, C = last bit shifted out
  - oVerflow bit
    - V = 1 if adding 2 same-signed numbers produces a result with the opposite sign
      - Positive + Positive = Negative, or
      - Negative + negative = Positive
    - Non-arithmetic operations does not touch V bit, such as MOV, AND, LSL



## Carry

Carry/borrow flag bit for unsigned numbers



- Carry flag = 1, indicating carry has occurred on unsigned addition.
- Carry flag is 1 because the result crosses the boundary between 31 and 0.



- Carry flag = 0, indicating borrow has occurred on unsigned subtraction.
- For subtraction, carry = NOT borrow.



#### **Overflow**

Two's Complement Signed Integer Add/Sub

Overflow occurs if  $sum \ge 2^n$  when adding two positives, i.e. result becomes negative.



overflow occurs if  $sum < -2^n$  when adding two negatives, i.e. result becomes negative

Overflow never occurs when adding two numbers with different signs



#### **Exercise**

Assume a four-bit system unsigned and signed operations

| Expression  | Result | Carry<br>if unsigned | Overflow if signed |
|-------------|--------|----------------------|--------------------|
| 0100 + 0010 | 0110   |                      |                    |
| 0100 + 0110 | 1010   |                      |                    |
| 1100 + 1110 | 1010   |                      |                    |
| 1100 + 1010 | 0110   |                      |                    |



#### **Exercise**

Assume a four-bit system unsigned and signed operations

| Expression  | Result | Carry<br>if unsigned | Overflow if signed |
|-------------|--------|----------------------|--------------------|
| 0100 + 0010 | 0110   | No                   | No                 |
| 0100 + 0110 | 1010   | No                   | Yes                |
| 1100 + 1110 | 1010   | Yes                  | No                 |
| 1100 + 1010 | 0110   | Yes                  | Yes                |



## **Updating NZCV flags in PSR**

- Most instructions update NZCV flags only if 'S' suffix is present
  - ADD r0, r1, r2 ; r0 = r1 + r2, NZCV flags unchanged
  - ADDS r0, r1, r2; r0 = r1 + r2, NZCV flags updated
- Some instructions update NZCV flags even if no S is specified.
  - CMP: Compare, like SUBS but without destination register
  - CMP r1, r2 vs SUBS r0, r1, r2

| Flags not<br>changed |                   | Flags<br>updated |
|----------------------|-------------------|------------------|
| ADD                  | $\longrightarrow$ | ADDS             |
| SUB                  | $\longrightarrow$ | SUBS             |
| MUL                  | $\longrightarrow$ | MULS             |
| AND                  | $\longrightarrow$ | ANDS             |
| ORR                  | $\longrightarrow$ | ORRS             |
| LSL                  | $\rightarrow$     | LSLS             |
| MOV                  | $\longrightarrow$ | MOVS             |



#### **Example**

#### NZCV results:

- N (Negative) = 0; bit 31 of result is 0
- Z (Zero) = 1; IsZero(result)
- C (Carry) = 1; carry, result crosses the boundary of 32 bits
- V (oVerflow) = 0; adding +ve and -ve values, never overflow



#### **Example**

#### NZCV results:

- N (Negative) = 1; bit 31 of result is 1
- Z(Zero) = 0; not zero
- C (Carry) = 0; carry, result doesn't cross 32 bits boundary
- V (oVerflow) = 1; overflow, +ve add +ve, result becomes -ve



## **Example**

 Show the status of the C and Z flags after the addition of 0x38 and 0x2F in the following instructions:

```
MOV R6, #0x38 ; R6 = 0x38

MOV R7, #0x2F ; R17 = 0x2F

ADDS R6, R6, R7 ; add R7 to R6
```

 Show the status of the Z flag after the subtraction of 0x23 from 0xA5 in the following instructions:

```
LDR R0,=0xA5

LDR R1,=0x23

SUBS R0,R0,R1 ;subtract R1 from R0
```



## Flags in PSR Register

Debug





## Instructions using logic

- AND r0, r1, r2; Bitwise AND, r0 = r1 AND r2
  - clear a specific bit(s) of a byte
- ORR r0, r1, r2; Bitwise OR, r0 = r1 OR r2
  - set a specific bit(s) of a byte
- EOR r0, r1, r2; Bitwise Exclusive OR, r0 = r1 EOR r2
  - toggle a specific bit(s) of a byte
- BIC r0, r1, r2; Bit clear, r0 = r1 AND ~r2

$$ORR \stackrel{0\times04}{0\times34} \quad \stackrel{0\ 0\ 0\ 1\ 1\ 0\ 1\ 0\ 0}{0\ 1\ 1\ 0\ 1\ 0\ 0} \qquad BIC \quad OXFE \qquad \begin{array}{c} 1\ 1\ 1\ 1\ 1\ 1\ 1\ 1 \\ \underline{0\ 0\ 1\ 1\ 0\ 0\ 0\ 1} \\ \underline{0\times11} \\ \underline$$



## Instructions using logic

LSL r3, r2, #3; Logical Shift Left

$$; r2 = 0x0000\_0003$$

; 
$$r3 = 0x0000\_0018 (24 = 2^3 * 3)$$

• LSR r1, r2, #3; Logical Shift Right, r1 = r2 >> 3

$$r2 = 0x0000_0010$$

LSR r1, r2, #3

; 
$$r1 = 0 \times 0000 - 0002 (2 = 16/2^3)$$

ROR r2, r2, #10; Rotate Right



#### If rotate left by 12 bits

; 
$$r0 = 0xF000_0000$$

ROR r2, r0, #20

For shift/rotation, C = last bit shifted out

;  $r2 = 0x0000\_0F00$  (Rotate left by m bits is equivalent to rotate right ROR by 32-m bits)



#### **Data Transfer Instructions**

- MOV r0, r1; Move, r0 = r1
- MVN r0, r1; r0 = 1's Complement of r1
- LDR r0, [r1]; load value from memory location[r1] to r0
- STR r0, [r1]; store value r0 into memory location[r1]





#### Load

- Loading Word from Memory
  - LDR r1, [r0]; r1 = memory.word[r0]
  - the data travels from memory to register



Processor Core



Memory



#### **Store**

- Storing Word to Memory
  - STR r1, [r0]; memory.word[r0] = r1
  - the data travels from register to memory



Processor Core





#### **Store**

- Storing Word to Memory
  - STR r1, [r0]; memory.word[r0] = r1
  - the data travels from register to memory



Processor Core



Memory



## Little Endian vs Big Endian

- Little-endian
  - LSB of a word is at least memory address
- Big-endian
  - MSB of a word is at least memory address





Oxffffffff

# Little endian or Big endian

- Microprocessors can be either 'little endian' or 'big endian'
- The ARM7 processor can be configured as either little endian or big endian.

 Intel (e.g. the Pentium) uses little endian whereas MIPS uses big endian. Registers

 Cortex M uses little endian by default Register Value 12: LDR R5, [R11] 0x0800017D 13: 0x00000000 14: 0xFFFFFFF5 0x08000188 F8DB5000 r5, [r11, #0x00] LDR 0x00000000B $0 \sim 000000000$ 0xE7FE5000 **R5** Memory 1 Kю UXUUUUUUUUU R7  $0 \times 0000000000$ Address: 0x0800018A R8 0x00000000 R9 0x00000000 0x0800018A: 00 50 FE E7 R10 0.5000000000R11 0x0800018A R12  $0 \times 0000000000$ 0x080001B4: 03 0x200006187Call Stack + Locals Memory R14 (LR)



#### **Addressing Mode**

- Immediate
  - MOV R1, #0x25
  - ADD R6, R6, #0x40
- Register addressing mode
  - MOV R2, R4
  - ADD R3, R2, R1
- Register indirect (indexed)
  - STR R5, [R6]
  - LDR R10, [R3]



## **Immediate Addressing**

- Immediate addressing means that the instruction code contains a value to be used.
- Restrictions
  - The immediate value has to be specified by 12 bits
  - but it does not have to be the least significant byte, and the remaining 4 bits to specify the location of the 8 bits
  - E.g.
  - MOV r4, #0xFF0
    - Will put 0x00000FF0 into r4 and (0...0 1111 1111 0000)
  - MOV r11, #0x3FC0000 (0011 1111 1100 .....)
    - Will put 0x03FC0000 into r11. ( 0011 1111 1100 0....0)



## **Indirect Addressing**

- Base plus offset addressing
- Uses a value in a register (the 'base') plus a binary number (the 'offset') to identify a memory address.
- E.g.
  - LDR r6, [r11, #12]
  - means load into r6 the data held in the memory location that has the address given by the value in register r11 added to 12.



## **Automatic updating**

- In many applications there is a great deal of data movement between the CPU and memory and it can be very useful if the base register is updated on each load or store.
- The instruction:
  - LDR r6, [r11, #12]!
  - does the same as the instruction on the previous slide
  - but 12 is added to the value in r11.
  - The automatic updating is identified by the !, 'pling'.



## Pre-indexed and post-indexed

- Pre-indexing:
  - LDR r6, [r11, #12]!
  - Offset 12 is added to the base register r11, before r11 is used as a memory address.
- Post-indexing
  - LDR r6, [r11], #12
  - Offset 12 is added to the base register r11, after r11 is used for the memory address.
- There is no pling, !, for post-indexing because the base register is always updated.



#### **Branch Instruction**

#### • If-then-else

```
C Program
if (a == 1)
    b = 3;
else
    b = 4;
```

```
; r1 = a, r2 = b
CMP r1, #1 ; compare a and 1
BNE else ; go to else if a ≠ 1
then MOV r2, #3 ; b = 3
B endif ; go to endif
else MOV r2, #4 ; b = 4
endif
```

CMP Rn, Op2 (Rn – Op2, Same as SUBS, except result is discarded.)

B label (branch to label.)



| Compare | Signed | Unsigned |
|---------|--------|----------|
| >       | BGT    | BHI      |
| >=      | BGE    | BHS      |
| <       | BLT    | BLO      |
| <=      | BLE    | BLS      |
| ==      | BEQ    |          |
| !=      | BNE 33 |          |



#### **Branch Instruction**

For Loop

```
C Program
int i;
int sum = 0;
for(i = 0; i < 10; i++){
   sum += i;
}</pre>
```

```
i = 0
sum = 0
i < 10
i++
```

```
MOV r0, #0 ; i
MOV r1, #0 ; sum

B check
loop ADD r1, r1, r0 ; sum += i
ADD r0, r0, #1 ; i++
check CMP r0, #10 ; check whether i < 10
BLT loop ; loop if signed less than endloop
```



#### **Branch Instruction**

While Loop

```
C Program
int i;
int sum = 0;
while (i < 10){
   sum += i;
   i++;
}</pre>
```

```
i = 0
sum = 0
i < 10
i++
```

```
MOV r0, #0 ; i
MOV r1, #0 ; sum

loop CMP r0, #10 ; check whether i < 10
BGE endloop ; skip if \(\geq \)
ADD r1, r1, r0 ; sum += i
ADD r0, r0, #1 ; i++
B loop
endloop
```