#### CS301 Embedded System and Microcomputer Principle

Lecture 6: Serial Communication - UART

2023 Fall



# Recap





#### **Communication Interfaces**

- Communication interfaces:
  - For exchanging information with external devices
  - Communication protocols

| Abbreviation     | Full Name                                                 |
|------------------|-----------------------------------------------------------|
| U(S)ART          | Universal (synchronous) asynchronous receiver/transmitter |
| SSI/SPI          | Synchronous serial interface/Serial peripheral interface  |
| I <sup>2</sup> C | Inter-integrated circuit                                  |
| USB              | Universal serial bus                                      |
| Ethernet         | High-speed network                                        |
| CAN              | Controller area network                                   |
|                  |                                                           |



# **Communication Interfaces**

|      | Abbreviation                          |                            | Bou       | ındary address                     |                             | Peripheral             | Bus  |            |
|------|---------------------------------------|----------------------------|-----------|------------------------------------|-----------------------------|------------------------|------|------------|
|      | Appreviation                          |                            | 0x4001 58 | 800 - 0x4001 7FFF                  | Reserved                    |                        |      |            |
|      | U(S)ART                               |                            | 0x4001 54 | 400 - 0x4001 57FF                  | 0 - 0x4001 57FF TIM11 timer |                        |      |            |
|      | SSI/SPI                               |                            | 0x4001 50 | 000 - 0x4001 53FF                  | TIM10 tim                   | TIM10 timer            |      |            |
|      | 331/371                               |                            | 0x4001 4C |                                    | TIM9 time                   | er                     | †    |            |
|      | I <sup>2</sup> C                      |                            | 0x4001 4  | 900 - 0x4001 4BFF                  | Reserved                    |                        |      |            |
|      | LICE                                  |                            | 0x4001 3  | C00 - 0x4001 3FFF                  | ADC3                        |                        |      |            |
|      | USB                                   |                            | 0x4001 3  | 300 - 0x4001 3BFF                  | USART1                      |                        |      |            |
|      | Ethernet                              |                            | 0x4001 34 | 400 - 0x4001 37FF                  | TIM8 time                   | er                     | _    |            |
|      | CAN                                   |                            | 0x4001 30 | 000 - 0x4001 33FF                  | SPI1                        |                        |      |            |
| 0.46 | CAN                                   |                            | 0x4001 20 | C00 - 0x4001 2FFF                  | TIM1 timer                  |                        |      |            |
|      | 000 6400 - 0x4000 67FF                | bxCAN1                     | 0x4001_2  | 800 - 0x4001 2BFF                  | ADC2                        |                        | APB2 | I          |
|      | 000 6800 - 0x4000 6BFF                | bxCAN2                     | -101      |                                    |                             | I                      |      |            |
|      | 000 6000 <sup>(1)</sup> - 0x4000 63FF | Shared USB/CAN SRAM        | 512 bytes | Boundary add                       | lress                       | Peripheral             |      | Bus        |
|      | 000 5C00 - 0x4000 5FFF                | USB device FS registers    |           | 0xA000 0000 - 0xA0                 | 00 0FFF                     | FSMC                   |      |            |
|      |                                       | N2C2                       |           | 0x5000 0000 - 0x500                | 3 FFFF                      | USB OTG FS             |      |            |
| +    | 000 5400 - 0x4000 57FF                | I2C1                       |           | 0x4003 0000 - 0x4FFF FFFF Reserved |                             | Reserved               |      |            |
| 0x40 | 000 5000 - 0x4000 53FF UART5          |                            |           | 0x4002 8000 - 0x4002 9FFF E        |                             | Ethernet               |      |            |
| 0x40 | 000 4C00 - 0x4000 4FFF                | 0 4C00 - 0x4000 4FFF UART4 |           | 0x4002 3400 - 0x4002 7FFF Res      |                             | Reserved               |      | 7          |
| 0x40 | 000 4800 - 0x4000 4BFF                | USART3                     |           | 0x4002 3000 - 0x4002 33FF          |                             | CRC                    |      | 7          |
| 0x40 | 000 4400 - 0x4000 47FF                | USART2                     |           | 0x4002 2000 - 0x4002 23FF          |                             | Flash memory interface |      | † <u>-</u> |
| 0x40 | 000 4000 - 0x4000 43FF                | Reserved                   | Reserved  |                                    | 22 4555                     | Danaminal              |      | AHB        |
| 0x40 | 000 3C00 - 0x4000 3FFF                | SPI3/I2S                   |           | APB1                               |                             |                        |      |            |



# **Outline**

- UART Protocol
- UART in Practice
- USART in STM32



# **Serial vs. Parallel Communication**

| Characteristics      | Transmission<br>Rate | Anti-<br>Interference<br>Ability | Communication Distance | I/O<br>Resource<br>Usage | Cost |
|----------------------|----------------------|----------------------------------|------------------------|--------------------------|------|
| Serial Transfer      | Low                  | High                             | High                   | Low                      | Low  |
| Parallel<br>Transfer | High                 | Low                              | Low                    | High                     | High |

#### Serial Transfer



#### Parallel Transfer





# Synchronous vs. Asynchronous Communication

- Synchronous Communication
  - Shares the same clock signal, which is sent along with data;
  - The device that generates the clock is called the *master* and other devices are *slaves*
- Asynchronous Communication
  - no clock transmitted, fewer wires
  - it relies on synchronous signals like start and stop bits within the data signal





**Synchronous** 

Asynchronous



#### **Direction of Communication**

Half

- Simplex Communication:
  - Data can only be transmitted in one direction
- Half-Duplex Communication
  - Data can be transmitted in both directions but need time division
- Full-Duplex Communication
  - Data can be simultaneously transmitted in both directions

**Simplex Transmitter** Receiver **Transmitter** Receiver **Duplex** Receiver **Transmitter** Transmitter Receiver Full **Duplex** Receiver **Transmitter** 



#### **UART**

- UART (Universal Asynchronous Receiver-Transmitter)
  - a universal serial asynchronous communication bus with two data lines, enables full-duplex transmission and reception, and is commonly used in embedded systems for communication between a host and peripheral devices.
- How to synchronize the transmissions of the two ends which run on independent clocks?
  - Use absolute (real) time
  - Transmit short data (e.g. one byte) at a time, assuming the two clocks run at same rate during that period of time





#### **Frame Format**



- Data are sent in short frames, each of which typically contains a single byte
- Data frame
  - One logic-low start bit
  - Data (LSBit first, and size of 5~8 bits)
  - One optional parity bit to make total number of ones in data even or odd
  - One or two logic-high stop bits



# Frame Example

• Example: 8-N-1 format: 8-bit data, no parity bit, 1 stop bit



- For each frame transmittion:
- The line is high when no data is sent
- The transmitter sends a 0 bit as a start bit (ST)
- The receiver uses the falling edge to be synched with the sender
- Then data 0x55 is sent (LSBit first)
- The line becomes high for 1 stop bit (SP) to make sure that the next start bit makes a falling edge
- → sequence sent is 0101010101



# **Transmission Speed**

- Receiver must know the transmission rate Baud Rate(波特率)
  - # of signal changes per second, e.g., 9600 baud (bps)
    - In UART, each signal change represents one bit, so baud rate (Baud) and bits per second (**bps**) are equal
  - 8-N-1 format, Since each 8 bits of data are accompanied by a start and a stop bit, maximum data rate is only 8/10 of baud rate

#### Example:

- Baud rate is 9600 bps. Each frame has a start bit, 8 data bits, a stop bit, and no parity bit.
- Transmission rate in byte per second of actual data
  - 9600bps/(1 + 8 + 1) = 960 bytes/second
- The start and stop bits are the protocol overhead



## **Outline**

- UART Protocol
- UART in Practice
- USART in STM32



# Synchronization of two ends

- Problem: Transmitter and Receiver have their own clocks, and they might be different in phase.
  - The data is sampled at the middle of each clock cycle
  - E.g. Phase difference might lead to transmission error for 8-N-1 format





# Synchronization of two ends

- Solution: How close must the two ends run their clocks?
  - The final sample is taken 9.5 bit periods after the initial falling edge and must lie within the stop bit
  - The permissible error is therefore about  $\pm 0.5$  bit period in 9.5 periods or  $\pm 5\%$
  - There may be errors in both receiver and transmitter, so each should be accurate to within about ±2.5%





# **Bit Level Reorganization**

 Problem: After the cable propagation, the signal may be interfered and has glitches





# **Bit Level Reorganization**

- Solution: Oversampling
  - Receiver sample clock is 16x faster than baud rate
  - 3 samples in the middle from the 16 are picked for voting
  - 2 out of 3 scheme determines the bit level
  - Noise flag is set if 3 selected sample are not identical





#### **Error Detection**

- Problem: How to check the data integrity?
- Solution: Parity bit is added to the tail of frame.
  - Even Parity: total number of "1" bits in data and parity is even
  - Odd Parity: total number of "1" bits in data and parity is odd
  - Example: Data = 10101011 (five "1" bits)
    - The parity bit should be 0 for odd parity and 1 for even parity
  - This can detect single-bit data corruption





#### **UART Connection**

- Universal
  - UART is programmable.
- Asynchronous
  - Sender provides no clock signal to receivers





# **UART** physical implementation

- Problem of directly using UART
  - UART is a communication mechanism, it only defines the timing sequence, but does not specify the electrical characteristics of the interface.
  - When using UART communication, processors typically use TTL levels. However, there are differences in the voltage levels used by different processors, so UART connections between different processors usually cannot be directly connected.
  - UART does not specify a standard for connectors when different devices are connected
- In practice, we use RS232, which defines the electrical and mechanical characteristics of the interface



#### **RS-232**

- RS232 defines the electrical and mechanical characteristics of the interface for serial communication.
  - while UART has everything to do with logic and programming, but RS232 refers to the electronics and hardware needed for serial communications

| Standard | Voltage signal                                 | Max<br>distance | Max<br>speed | Number of devices supported per port |  |  |
|----------|------------------------------------------------|-----------------|--------------|--------------------------------------|--|--|
| RS-232   | logic 1: -15V to -3V,<br>logic 0: +3 to +15 V) | 50 feet         | 20Kbit/s     | 1 master, 1 receiver                 |  |  |
| RS-485   | Differential<br>(-7V to +12V)                  | 4000<br>feet    | 10Mbit/s     | 32 masters, 32 receivers             |  |  |



## **RS-232 DB9 Connector**

#### • 9 pins

| Pin | Description               |
|-----|---------------------------|
| 1   | Data carrier detect (DCD) |
| 2   | Received data (RxD)       |
| 3   | Transmitted data (TxD)    |
| 4   | Data terminal ready       |
|     | (DTR)                     |
| 5   | Signal ground (GND)       |
| 6   | Data set ready (DSR)      |
| 7   | Request to send (RTS)     |
| 8   | Clear to send (CTS)       |
| 9   | Ring indicator (RI)       |





#### **UART Between Devices**

 A level converter chips converts UART default TTL voltage level to RS-232 voltage level



USB to UART converter adapts UART port to a standard USB interface





## **Outline**

- UART Protocol
- UART in Practice
- USART in STM32



#### **USART**

- USART: Universal synchronous/asynchronous Receiver-transmitter
  - Support both synchronous and asynchronous communications
- An integrated hardware peripheral in STM32
  - capable of generating data frame timing based on a byte of data in the data register, sending it out through the TX pin, and automatically receiving data frame timing from the RX pin, concatenating it into a byte of data stored in the data register
  - It comes with a built-in baud rate generator
  - It can be configured with data bit length, stop bit length, and optional parity bit.





# **USART** Registers

- Control registers
- Transmit and receive register
- Status register
- Baud rate register



| Register name | Offset | Description        |
|---------------|--------|--------------------|
| USARTx_SR     | 0x0000 | Status register    |
| USARTx_DR     | 0x0004 | Data register      |
| USARTx_BRR    | 0x0008 | Baud rate register |
| USARTx_CR1    | 0x000C | Control Register 1 |
| USARTx_CR2    | 0x0010 | Control Register 2 |
| USARTx_CR3    | 0x0014 | Control Register 3 |



# **Baud Rate Registers**

- Baud rate register (USART\_BRR)
  - USARTDIV is an unsigned fixed point number that is coded on the USART\_BRR register. It's used to configure the Tx/Rx Baud rate

| 31 | 30                 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21       | 20         | 19 | 18 | 17 | 16 |
|----|--------------------|----|----|----|----|----|----|----|----|----------|------------|----|----|----|----|
|    | Reserved           |    |    |    |    |    |    |    |    |          |            |    |    |    |    |
| 15 | 14                 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5        | 4          | 3  | 2  | 1  | 0  |
|    | DIV_Mantissa[11:0] |    |    |    |    |    |    |    |    | DIV_Frac | ction[3:0] |    |    |    |    |
| rw | rw                 | rw | rw | rw | rw | rw | rw | rw | rw | rw       | rw         | rw | rw | rw | rw |

Bits 31:16 Reserved, forced by hardware to 0.

Bits 15:4 DIV\_Mantissa[11:0]: mantissa of USARTDIV

These 12 bits define the mantissa of the USART Divider (USARTDIV)

Bits 3:0 DIV\_Fraction[3:0]: fraction of USARTDIV

These 4 bits define the fraction of the USART Divider (USARTDIV)



# **Baud Rate Configuration**

- Baud rate register (USART\_BRR)
  - The baud rate for the receiver and transmitter (Rx and Tx) are both set to the same value as programmed in the Mantissa and Fraction values of USARTDIV(分频系数).



USARTDIV = DIV\_Mantissa + (DIV\_Fraction / 16)



# **Example**

 Example: Configure USART\_BRR register values for baud rate = 115200 for USART1, suppose USART input clock is 72MHz

$$baud = \frac{USART freq}{16 \times USARTDIV}$$

USARTDIV = DIV\_Mantissa + (DIV\_Fraction / 16)

```
115200 = 72000000/(16* USARTDIV) → USARTDIV = 39.0625 (39.0625)<sub>10</sub> = (100111.0001)<sub>2</sub> = 0x27.1 → USART_BRR = 0x271

Or you can calculate using:
DIV\_Fraction = 16*0.0625 = 1 = 0x1
DIV\_Mantissa = mantissa (39.0625) = 39 = 0x27
Then, USART\_BRR = 0x271
uint16\_t \ mantissa;
uint16\_t \ fraction;
/* USARTDIV = DIV\_Mantissa + (DIV\_Fraction/16) */
mantissa = 39;
fraction = 0.0625 * 16 + 0.5 = 0x1;
USART1->BRR = (mantissa << 4) + fraction;
```



# **Example**

 Calculate the value of USART\_BRR to program USARTDIV = 50.99

DIV\_Fraction = 16\*0.99 = 15.84
The nearest real number is 16 = 0x10 => overflow of DIV\_frac[3:0] => carry must be added up to the mantissa

DIV\_Mantissa = mantissa (50.990 + carry) = 51 = 0x33 Then, USART\_BRR = 0x330 to get USARTDIV = 51.000