







License: CERN OHL v1.2
Copyright © 2014 Inverse Path S.r.l.
Inverse Path S.r.l.
Sheet: /i.MX53 MISC/
File: imx53-misc.sch

Title: USB armory test board

Size: A3 Date: 20 Aug 2014 Rev: ALPHA
KiCad E.D.A. eeschema (2014-jan-25)-product Id: 4/10





License: CERN OHL v1.2
Copyright © 2014 Inverse Path S.r.l.
Inverse Path S.r.l.
Sheet: /Interfaces/
File: interfaces.sch

Title: USB armory test board

Size: A3 Date: 20 Aug 2014

KiCad E.D.A. eeschema (2014–jan–25)–product

Id: 5/10

/-



powered: NVCC\_LVDS, NVCC\_LVDS\_BG https://community.freescale.com/thread/309316 floating: LVDS0\_\*, LVDS1\_\* Freescale QSB and SABRE reference schematics floating: LVDS\_BG\_RES MX53UG Rev. 1, 3/2011, pg 30 Design checklist, Recommendation 21 LVDSO\_\* and LVDS1\_\* pads are muxed, NVCC\_LVDS, NVCC\_LVDS\_BG, LVDS\_BG\_RES are not.

> × R1 CSIO\_DAT4 × R2 CSIO DATS DIO\_PIN15 E4 X CSIO DATE DISPO\_DATO
> DISPO\_DAT1
> DISPO\_DAT2
> DISPO\_DAT3
> DISPO\_DAT4
> DISPO\_DAT5
> DISPO\_DAT5
> DISPO\_DAT6
> DISPO\_DAT7 × R3 CSIO\_DAT7 × T1 SIO\_DAT8 × R4 SIO\_DAT9 DISPO\_DAT6
> DISPO\_DAT7
>
> DISPO\_DAT7 R5 (UART1\_TX SIO\_DAT10 T2 UART1\_RX) SIO\_DAT11 × T3 CSIO\_DAT12 × T6 CSIO\_DAT13 DISPO DAT13 DISPO\_DAT13
>
> DISPO\_DAT14
>
> DISPO\_DAT15
>
> DISPO\_DAT16
>
> DISPO\_DAT17
>
> DISPO\_DAT17
>
> DISPO\_DAT19
>
> DISPO\_DAT19
>
> DISPO\_DAT20
>
> DISPO U2F CSI0\_DAT14 MX53 × U1 × U2 SIO\_DAT15 × T4 SIO\_DAT16 DISPO\_DAT20 F4 ×
> DISPO\_DAT21 C1 ×
> DISPO\_DAT22 E3 × × T5 SIO\_DAT17 × U3 DISPO\_DAT23 C3 X CSIO\_DAT18 × U4 DIO\_DISP\_CLK H4 × CSIO\_DAT19 × P4 CSIO\_VSYNC × P1 CSIO\_PIXCLK × P2 CSIO\_MCLK × P3 CSIO\_DATA\_EN

PMIC\_LD03\_2V8

License: CERN OHL v1.2 Copyright © 2014 Inverse Path S.r.l.

Inverse Path S.r.l. Sheet: /Unused/

File: unused.sch Title: USB armory test board

Size: A3 Date: 20 Aug 2014
KiCad E.D.A. eeschema (2014-jan-25)-product Rev: ALPHA

TVDAC\_VREF Y18 × TVDAC\_COMP AA19 X TVDAC\_IOR TVDAC\_AHVDDRGB\_2 V16

floating: SATA\_REFCLKP, SATA\_REFCLKM, SATA\_RXP, SATA\_RXM, SATA\_TXM, SATA\_TXP, SATA\_REXT IMX531EC Rev. 6, 03/2013, pg 117 4.7.13.4 SATA Connectivity when not in use

Warning: The temperature sensor is disabled when  $\ensuremath{\mathsf{SATA}}$  module is not powered.

SATA\_RXP B12 X SATA\_RXM A12 X

SATA\_TXM SATA\_TXP A10 X

SATA\_REXT C13 ×

grounded: VP1, VP2, VPH1, VPH2 IMX53IEC Rev. 6, 03/2013, pg 117 4.7.13.4 SATA Connectivity when not in use

U2H

MX53

All the SATA pads are not muxed.

A15 VP1

B9 VPH2

× B14 SATA\_REFCLKP × A14 SATA\_REFCLKM

B15 VP2

U16 TVDAC\_AHVDDRGB\_1 U17

All the TVE pads are not muxed.

TVE module not used, but we use the GPIO powered by this TVE power rail. Next revision: consider using alternate GPIOs.

floating: TVDAC\_VREF https://community.freescale.com/thread/309316

floating: TVDAC\_COMP MX53UG Rev. 1, 3/2011, pg 29 Design checklist, Recommendation 14

floating: TVDAC\_IO\*, TVCDC\_IO\* MX53UG Rev. 1, 3/2011, pg 29 Design checklist, Recommendation 15

\*floating: TVDAC\_DHVDD, TVDAC\_AHVDDRGB\* IMX53IEC Rev. 6, 03/2013, pg 26 4.2.3 Power Supplies Usage





BOOT\_CFG1[7:6] = 01 - Boot from ESDHC interfaces
BOOT\_CFG1[5] = 0 - SD/eSD
BOOT\_CFG1[4] = 0 - Fast Boot Support: Normal Boot
BOOT\_CFG1[4] = 0 - Normal Speed Mode
BOOT\_CFG1[3] = 0 - Normal Speed Mode
BOOT\_CFG1[2] = x - ignored in SD/eSD boot mode
BOOT\_CFG1[1]/BT\_FREQ = 0 - ARM Frequency 800 MHz
BOOT\_CFG1[0]/BT\_MMU\_ENABLE = 0 - MMU/Cache is disabled during the boot

 $\begin{array}{lll} {\sf BOOT\_CFG2[7:5]} = xx1 - {\sf Bus\ Width:\ 4\ bit} \\ {\sf BOOT\_CFG2[4]/AXI-DDR\ Freq} = 0 - 200\ {\sf MHz\ AXI,\ 400MHz\ DDR} \\ {\sf BOOT\_CFG2[3]/OSC\_FREQ\_SEL} = 0 - {\sf auto\ detection} \end{array}$ 

License: CERN OHL v1.2 Copyright © 2014 Inverse Path S.r.l. Inverse Path S.r.l. Sheet: /Boot/ File: boot.sch Title: USB armory test board Size: A3 Date: 20 Aug 2014
KiCad E.D.A. eeschema (2014-jan-25)-product Rev: ALPHA



