

# AD19SDMUXLP\_36to24\_M10

# 19 bit Sigma Delta ADC with multiplexer

#### 1.0 DESCRIPTION

AD19SDMUXLP\_36to24\_M10 is a Sigma Delta 19bit Analog-to-Digital converter with input multiplexers.

#### TECHNOLOGY/AREA/STATUS

Process: M10\_ULP

Process option: 6 Metal/ Go2, Hvt

Area: 0.65 mm<sup>2</sup> Status: MAT05

#### FEATURES:

- Output is 19 bit Parallel

- Conversion frequency : 10Ksps

## CLOCK REQUIREMENT

- 6.4 MHz

#### SUPPLY REQUIREMENT

- 1.2v/3.3v

#### **PERFORMANCE**

- THD 90 dB
- SNR 100 dB

#### OTHER FEATURES

- Programmable Gain
- Sleep Mode with fast wakeup time
- Low Power/Low Speed Modes
- Differential/Single ended operation

#### 2.0 SYMBOL/PIN DESCRPITION



6/20/14 Revision 0.1 Company Confidential

| Name       | I/O            | Function                                                                                                                                                                                                                                                                                     |
|------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| S<4:0>     | DIGITAL INPUT  | SELECT LINES USED TO SELECT ANALOG INPUT CHANNEL. IF S<4:0>=N (in decimal) THEN AINP <n> and AINM<n> IS SELECTED AS DIFFERENTIAL MODE, IF SEMODE=0. OR AINP<n> IS SELECTED AS SINGLE ENDED INPUT, IF SEMODE=1 (AINM0 IS NEGATIVE INPUT IN THIS MODE)</n></n></n>                             |
| PGA<2:0>   | DIGITAL INPUT  | SELECT LINES DEFINES PROGRAMMABLE GAIN FOR ANA-<br>LOG INPUT.  PGA<2:0> =000 GAIN = 1  PGA<2:0> =001 GAIN = 2  PGA<2:0> =010 GAIN = 4  PGA<2:0> =011 GAIN = 8  PGA<2:0> =100 GAIN = 16  PGA<2:0> =101 GAIN = 32  PGA<2:0> =101 GAIN = 32  PGA<2:0> =111 GAIN = 1/2  PGA<2:0> =111 GAIN = 1/3 |
| AINP<18:0> | ANALOG INPUT   | POSITIVE ANALOG INPUT CHANNEL TO ADC.                                                                                                                                                                                                                                                        |
| AINM<18:0> | ANALOG INPUT   | NEGATIVE ANALOG INPUT CHANNEL TO ADC. IN CASE OF SINGLE ENDED OPERATION: AINM<0> INPUT IS TAKEN AS NEGATIVE INPUT AND MUST BE CONNECTED TO A LOW NOISE DC VOLTAGE = VCOM. VCOM CAN VARY FROM 0 TO AVDD. THE EFFECTIVE ADC INPUT= GAIN*(AINP-AINM)                                            |
| AVDD       | ANALOG SUPPLY  | POSITIVE SUPPLY VOLTAGE FOR ANALOG PART OF ADC                                                                                                                                                                                                                                               |
| AGND       | ANALOG SUPPLY  | NEGATIVE SUPPLY VOLTAGE FOR ANALOG PART OF ADC                                                                                                                                                                                                                                               |
| VREFP      | ANALOG INPUT   | POSITIVE REFERENCE VOLTAGE APPLIED TO ADC.THIS MUST BE VERY LOW NOISE VOLTAGE SOURCE.AN EXTER- NAL DECOUPLING CAP > 10uf MUST BE APPLIED AT THIS VOLTAGE ALONG WITH A 100nf CAPCITOR LOCATED VERY CLOSE TO THE DEVICE PIN. SNR THIS REFERENCE VOLTAGE MUST BE > 105 dB                       |
| VREFN      | ANALOG INPUT   | NEGATIVE REFERENCE VOLTAGE APPLIED TO ADC .THIS PIN IS CONNECTED TO EXTERNAL CLEAN GROUND.                                                                                                                                                                                                   |
| vdd        | DIGITAL SUPPLY | DIGITAL SUPPLY FOR ADC                                                                                                                                                                                                                                                                       |
| gnd        | DIGITAL SUPPLY | DIGITAL GROUND FOR ADC                                                                                                                                                                                                                                                                       |
| CLK        | DIGITAL INPUT  | INPUT CLOCK FOR ADC                                                                                                                                                                                                                                                                          |

| Name                | I/O            | Function                                                                                                                                                                                                |
|---------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SEMODE              | DIGITAL INPUT  | SINGLE ENDED MODE SELECTION BIT. IF SEMODE=0, THE ADC OPERATES AS DIFFERENTIAL INPUT ADC. IF SEMODE=1, AINM<0> IS TAKEN AS NEGATIVE INPUT. AINP<9:0> IS SELECTED AS POSITIVE INPUT DEPENDING ON S<3:0>. |
| LPMODE<1:0>         | DIGITAL INPUT  | SPEED/POWER CONTROL BITS FOR ADC. PLEASE REFER TO SECTION 3.0 FOR DETAIL.                                                                                                                               |
| RESETN              | DIGITAL INPUT  | ACTIVE LOW RESET.MUST BE APPLIED ONCE AT THE BEGINNING OF OPERATION AFTER POWER UP.                                                                                                                     |
| START               | DIGITAL INPUT  | POSITIVE LEVEL AT START INPUT INITIATES THE CONVERSION PROCESS.                                                                                                                                         |
| OKIN                | ANALOG INPUT   | WHEN OKIN = 0V (DENOTES vdd 1.2v IS NOT PRESENT) ANALOG IS IN POWER DOWN WHEN OKIN = AVDD (DENOTES vdd 1.2v IS PRESENT) ANALOG IS FUNCTIONAL THIS PIN HAS GOT HIGHER PRIORITY OVER "EN" PIN.            |
| EN                  | DIGITAL INPUT  | ENABLE SIGNAL FOR ADC, IF EN=1 ADC IS FUNCTIONAL MODE EN=0 IS POWER DOWN MODE                                                                                                                           |
| SLEEP               | DIGITAL INPUT  | IF EN=1 AND SLEEP =0 ADC IS FUNCTIONAL MODE;<br>EN=1 AND SLEEP= 1 ADC IS IN SLEEP MODE;<br>EN=0 AND SLEEP=X ADC IS IN POWER DOWN                                                                        |
| EOC                 | DIGITAL OUTPUT | END OF CONVERSION SIGNAL. EOC IS PULLED HIGH AFTER CONVERSION. EOC=1 DENOTES THAT DIGITAL DATA IS READY                                                                                                 |
| D<18:0>             | DIGITAL OUTPUT | 19 BIT DIGITAL DATA.THIS BUS CONTAINS VALID DATA ONLY IF "EOC" IS HIGH                                                                                                                                  |
| TEST IN/OUT<br>PINS | TBD            | TBD                                                                                                                                                                                                     |
| SCAN IN/OUT<br>PINS | TBD            | TBD                                                                                                                                                                                                     |

Revision 0.1

\*all "Digital Inputs" And "Digital Outputs" Level Are 0-1.2v

\*all "Analog Inputs" And "Analog Outputs" Level Are 0-3.3v



### 3.0 ELECTRICAL PARAMETERS

|                                                          | Parameters                                     | MIN                            | ТҮР                                              | MAX            |
|----------------------------------------------------------|------------------------------------------------|--------------------------------|--------------------------------------------------|----------------|
| ANALOG INPUT<br>RANGE<br>Single Ended<br>AINM = dc (0 to | AINP<br>GAIN is set by<br>PGA>=1               |                                | VREFP/GAIN                                       |                |
| avdd)                                                    | GAIN set by PGA <1                             |                                | VREFP                                            |                |
| ANALOG INPUT<br>RANGE<br>Differential                    | (AINP-AINM) GAIN is set by PGA>=1              |                                | +/- VREFP/GAIN                                   |                |
|                                                          | GAIN is set by PGA<1                           |                                | +/- VREFP                                        |                |
| ANALOG INPUT<br>COMMON MODE                              | (AINP+AINM)/2                                  | AGND                           | AVDD/2                                           | AVDD           |
| DIFFERENTIAL<br>INPUT<br>IMPEDENCE<br>Zd                 | For Gain=1<br>For Gain=2<br>For Gain=4,8,16,32 | -20% from Typ                  | 960/Fclk KOhm<br>480/Fclk Kohm<br>240/Fclk Kohm  | +20 % from Typ |
|                                                          | Fclk= Input Clock frequency in MHz             |                                |                                                  |                |
| COMMON MODE<br>INPUT<br>IMPEDENCE<br>Zc                  | For Gain=1<br>For Gain=2<br>For Gain=4,8,16,32 | -20% from Typ                  | 800/Fclk K Ohm<br>400/Fclk Kohm<br>200/Fclk Kohm | +20 % from Typ |
|                                                          | Fclk= Input Clock frequency in MHz             |                                |                                                  |                |
| CURRENT<br>DRAWN FROM                                    | From AINP                                      | (AINP-AINM)/Zd + (INCM-VCM)/Zc |                                                  |                |
| INPUT                                                    | From AINM                                      | (AINM-AINP)/Zd + (INCM-VCM)/Zc |                                                  |                |
|                                                          |                                                | INCM=(AINP+AINM)/2, VCM=AVDD/2 |                                                  |                |
| IMPEDENCE AT<br>VREFP                                    | For Gain=1,2,4,8,16,32                         | -20% from Typ                  | (384/Fclk<br>KOhm)  200Kohm                      | +20 % from Typ |
|                                                          | Gain=1/2                                       |                                | 192/Fclk Kohm   <br>200Kohm                      |                |
|                                                          | Gain=1/3                                       |                                | 130/Fclk<br>Kohm  200Kohm                        |                |
|                                                          | Fclk= Input Clock in MHz                       |                                |                                                  |                |

|                       | Parameters                          | MIN                               | ТҮР                                     | MAX                                    |
|-----------------------|-------------------------------------|-----------------------------------|-----------------------------------------|----------------------------------------|
| POWER SUPPLY          | ANALOG SUPPLY                       | 2.4V/2.2V*                        | 3.3V                                    | 3.6V                                   |
|                       | DIGITAL SUPPLY                      | 0.8V                              | 1.2V                                    | 1.32V                                  |
| EXTERNAL REF-         | VREFP                               | 1.1                               | AVDD                                    | AVDD                                   |
| ERENCE VOLT-<br>AGES  | VREFN                               | 0V                                | 0V                                      | 0V                                     |
| RESOLUTION            |                                     |                                   | 19 bit                                  |                                        |
| OUTPUT DATA<br>FORMAT |                                     |                                   | Parallel<br>Unsigned<br>Binary          |                                        |
|                       | GAIN*(AINP-AINM)                    |                                   | 10000000000000000000                    |                                        |
|                       | GAIN*(AINP-AINM)<br>=VREFP          |                                   | 111111111111111111111                   |                                        |
|                       | GAIN*(AINP-AINM)<br>=-VREFP         |                                   | 000000000000000000000000000000000000000 |                                        |
| CLOCK<br>REQUIREMENT  | FREQUENCY                           |                                   |                                         |                                        |
| rescentive.           | LPMODE<1:0>=00<br>=01<br>=10<br>=11 | 2.56MHz<br>1.28MHz<br>640KHz<br>0 | 6.4MHz<br>2.56MHz<br>1.28MHz<br>640KHz  | 6.4MHz<br>2.56MHz<br>1.28MHz<br>640KHz |
|                       | DUTY CYCLE                          | 40%                               | 50%                                     | 60%                                    |
|                       | RMS JITTER<br>(LONG TREM)           |                                   |                                         | 250pS                                  |
| CONVERSION<br>TIME    | NORMAL MODE                         |                                   | 640 Cycles                              |                                        |
| OUTPUT RATE           | LPMODE<1:0>=00<br>=01<br>=10<br>=11 | 4 Ksps<br>2 Ksps<br>1Ksps<br>0    | 10Ksps<br>4Ksps<br>2Ksps<br>1Ksps       | 10Ksps<br>4ksps<br>2Ksps<br>1Ksps      |
| START UP TIME         | FROM POWER<br>DOWN                  |                                   |                                         | 100uS                                  |
|                       | FROM SLEEP                          |                                   |                                         | 2uS                                    |



|                                                                           | Parameters                                                              | MIN                                           | ТҮР                                  | MAX                                                      |
|---------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------|--------------------------------------|----------------------------------------------------------|
| PERFORMANCE                                                               | INL                                                                     |                                               |                                      | +/- 4 LSB                                                |
| PARAMETERS (Differential                                                  | DNL                                                                     |                                               |                                      | +/- 1 LSB                                                |
| Mode) With AVDD= VREFP=3.3V  In Single Ended Mode: SNR and THD would be   | GAIN ERROR Gain Drift With Temperature With AVDD With Input Common Mode |                                               |                                      | +/- 1%  0.01 %/degreeC  0.2 %/V  0.1 %/V                 |
| At 2.4V (Avdd=Vrefp) SNR will be 3 dB worse as compare to Avdd=Verfp=3.3v | OFFSET Offset Drift With Temperature With AVDD With Input Common Mode   |                                               |                                      | +/- 100 LSB<br>0.25 LSB/degree C<br>20 LSB/V<br>10 LSB/V |
|                                                                           | SNR Gain=1 Gain=2 and 1/2 Gain=4 and 1/3 Gain=8 Gain=16 Gain=32         | 100dB<br>97dB<br>94dB<br>88dB<br>82dB<br>76dB |                                      |                                                          |
|                                                                           | THD (in All Gain)                                                       | 100 dB                                        |                                      |                                                          |
| TEMPERATURE                                                               |                                                                         | -40                                           | 25                                   | 125                                                      |
| AREA                                                                      | EEA                                                                     |                                               |                                      | 0.65 mm^2                                                |
| CURRENT CONSUMPTION**                                                     | AVDD<br>LPMODE=00<br>01<br>10<br>11                                     |                                               | 0.9 mA<br>0.7 mA<br>0.5 mA<br>0.4 mA |                                                          |
|                                                                           | vdd<br>LPMODE=00<br>01<br>10<br>11                                      |                                               | TBD TBD TBD TBD                      |                                                          |
|                                                                           | AVDD<br>vdd<br>(POWER DOWN-<br>MODE,EN=0)                               |                                               |                                      | 1uA<br>TBD                                               |
|                                                                           | AVDD<br>vdd<br>(SLEEP MODE<br>EN=1,SLEEP=1)                             |                                               |                                      | 40uA<br>TBD                                              |

- \* at AVDD=2.2V Full speed is not acheiveable.Max speed achievable is 7.5Ksps i.e. Input Clock frequency should be 4.8MHz
- \*\* Power consumption max/min would vary wrt typ by +/- 30%.
- \*\*\* Gain= 4 and above are functional ONLY when Avdd=3.3v +/- 10% in full speed mode i.e LPMODE=11.

Gain=4 and above are functional for till Avdd=2.4V in lower speed Mode i.e. LPMODE=00/01/10

#### 4.0 GAIN AND INPUT RANGE



Differential Mode Gain=1
Digital Output (min to max)



Differential Mode Gain=2
Digital Output (min to max)

(AINP+AINM)/2 =(VREFP+VERFM)/2



Differential Mode Gain=2
Digital Output (min to max)
(AINP+AINM)/2 =(VREFP+VERFM)/4



Differential Mode Gain=2
Digital Output (min to max)
(AINP+AINM)/2 =3\*(VREFP+VERFM)/4

Revision 0.1

#### 5.0 INPUT/REFERENCE INTERFACE







#### 6.0 FUNCTIONAL/TIMNG DESCRIPTION

Functional/Timing description is shown below.

EN and SLEEP inputs to be configured for ADC functional mode selection. The ADC would be in power up condition and ready for conversion after the delay specified in section 3.0.

RESETN must be applied (1 to 0 to 1) prior to application of START. The width of RESETN must be atleast 2 CLK pulses wide.

EOC remains at '0' initially.

To start a conversion process: START = '1' to be applied.

START is detected at falling edge of CLK.Conversion process starts from the subsequent falling edge. At the onset of conversion process: If EOC was at '0' (for the first conversion after power up) it remains at '0'. If EOC was at '1' (due to end of one conversion process) it will be pulled to '0'.

The mux/gain/lpmode selection bits are captured in the same falling edge of CLK in which EOC is pulled to '0'. The setting decided by

these bits remains unchanged for that particular conversion cycle.

Conversion takes total 638 cycles.

During conversion process: START will not be detected any more. At that time START can go High or Low any number of times without impacting the conversion process.

The START pulse should be at least one CLK pulse wide (from rising edge to rising edge of CLK) for a safe initiation of a Conversion Process.

EOC is pulled High (at falling edge of CLK)after conversion i.e. 638 cycles. The valid digital data is available in data output lines when EOC=1.

EOC remains '1' till a new "START=1" is detected at CLK falling edge.

It can be clearly seen that maximum sample rate is achieved when START is constantly kept at '1'.

With this configuration output is available in every 640 Cycle.

Hence output rate is = CLK/640.

Also EOC remains Low for 638 cycles and High for 2 cycle.



### 7.0 INTEGRATION GUIDELINE

*To be added* 

### 8.0 RECOMMENDED IO RING

*To be added* 

### 9.0 HISTORY

| Date       | Document<br>Version | Applicable IP Version | Changes wrt previous version                                    | Prepared by           |
|------------|---------------------|-----------------------|-----------------------------------------------------------------|-----------------------|
| 30-08-2012 | 0.1                 | 1.0                   | First Release<br>(derived from<br>AD19SDMUX_36to24_M10<br>v0.7) | Chandrajit<br>Debnath |
| 12-05-2014 | 0.2                 | 1.0                   | - INL/DNL/THD updated                                           | Chandrajit<br>Debnath |