

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

www.ti.com

## MSP430 SoC With RF Core

#### **FEATURES**

- True System-on-Chip (SoC) for Low-Power Wireless Communication Applications
- Wide Supply Voltage Range:
   3.6 V Down to 1.8 V
- Ultralow Power Consumption:
  - CPU Active Mode (AM): 160 μA/MHz
  - Standby Mode (LPM3 RTC Mode): 2.0 μA
  - Off Mode (LPM4 RAM Retention): 1.0 μA
  - RTC Only Mode (LPM3.5): 1.0 μA
  - Shutdown Mode (LPM4.5): 0.3 μA
  - Radio in RX: 15 mA, 250 kbps, 915 MHz
- MSP430™ System and Peripherals
  - 16-Bit RISC Architecture, Extended Memory, up to 20-MHz System Clock
  - Wake-Up From Standby Mode in Less Than 6 μs
  - Flexible Power Management System With SVS and Brownout
  - Unified Clock System With FLL
  - 16-Bit Timer TA0, Timer\_A With Five Capture/Compare Registers
  - 16-Bit Timer TA1, Timer\_A With Three Capture/Compare Registers
  - Hardware Real-Time Clock
  - Two Universal Serial Communication Interfaces
    - USCI\_A0 Supports UART, IrDA, SPI
    - USCI\_B0 Supports I<sup>2</sup>C™, SPI
  - 10-Bit A/D Converter With Internal Reference, Sample-and-Hold, and Autoscan Features (Only CC430F614x and CC430F514x)
  - Comparator
  - Integrated LCD Driver With Contrast Control for up to 96 Segments (Only CC430F614x)
  - 128-Bit AES Security Encryption and Decryption Coprocessor
  - 32-Bit Hardware Multiplier
  - Three-Channel Internal DMA

- Serial Onboard Programming, No External Programming Voltage Needed
- Embedded Emulation Module (EEM)
- High-Performance Sub-1-GHz RF Transceiver Core
  - Same as in CC1101
  - Wide Supply Voltage Range: 2.0 V to 3.6 V
  - Frequency Bands: 300 MHz to 348 MHz, 389 MHz to 464 MHz, and 779 MHz to 928 MHz
  - Programmable Data Rate From 0.6 kBaud to 500 kBaud
  - High Sensitivity (-117 dBm at 0.6 kBaud,
     -111 dBm at 1.2 kBaud, 315 MHz, 1% Packet Error Rate)
  - Excellent Receiver Selectivity and Blocking Performance
  - Programmable Output Power Up to +12 dBm for All Supported Frequencies
  - 2-FSK, 2-GFSK, and MSK Supported as well as OOK and Flexible ASK Shaping
  - Flexible Support for Packet-Oriented Systems: On-Chip Support for Sync Word Detection, Address Check, Flexible Packet Length, and Automatic CRC Handling
  - Support for Automatic Clear Channel Assessment (CCA) Before Transmitting (for Listen-Before-Talk Systems)
  - Digital RSSI Output
  - Suited for Systems Targeting Compliance With EN 300 220 (Europe) and FCC CFR Part 15 (US)
  - Suited for Systems Targeting Compliance
     With Wireless M-Bus Standard
     EN 13757-4:2005
  - Support for Asynchronous and Synchronous Serial Receive/Transmit Mode for Backward Compatibility With Existing Radio Communication Protocols
- Family Members Summarized in Table 1
- For Complete Module Descriptions, See the CC430 Family User's Guide (SLAU259)

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

MSP430 is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.



www.ti.com

#### DESCRIPTION

The Texas Instruments CC430 family of ultralow-power microcontroller system-on-chip with integrated RF transceiver cores consists of several devices featuring different sets of peripherals targeted for a wide range of applications. The architecture, combined with seven low-power modes (including LPM3.5 and LMP4.5), is optimized to achieve extended battery life in portable measurement applications. The device features the powerful MSP430™ 16-bit RISC CPU, 16-bit registers, and constant generators that contribute to maximum code efficiency.

The CC430 family provides a tight integration between the microcontroller core, its peripherals, software, and the RF transceiver, making these true system-on-chip solutions easy to use as well as improving performance.

The CC430F614x series are microcontroller system-on-chip configurations combining the excellent performance of the state-of-the-art CC1101 sub-1-GHz RF transceiver with the MSP430 CPUXV2, up to 32 kB of in-system programmable flash memory, up to 4 kB of RAM, two 16-bit timers, a high-performance 10-bit A/D converter with eight external inputs plus internal temperature and battery sensors, comparator, universal serial communication interfaces (USCIs), 128-bit AES security accelerator, hardware multiplier, DMA, real-time clock module with alarm capabilities, LCD driver, and up to 44 I/O pins.

The CC430F514x and CC430F512x series are microcontroller system-on-chip configurations combining the excellent performance of the state-of-the-art CC1101 sub-1-GHz RF transceiver with the MSP430 CPUXV2, up to 32 kB of in-system programmable flash memory, up to 4 kB of RAM, two 16-bit timers, a high performance 10-bit A/D converter with six external inputs plus internal temperature and battery sensors on CC430F514x devices, comparator, universal serial communication interfaces (USCI), 128-bit AES security accelerator, hardware multiplier, DMA, real-time clock module with alarm capabilities, and up to 30 I/O pins.

Typical applications for these devices include wireless analog and digital sensor systems, heat cost allocators, thermostats, metering (AMR, AMI), smart grid wireless networks etc.

Family members available are summarized in Table 1.

For complete module descriptions, see the CC430 Family User's Guide (SLAU259).

**Table 1. Family Members** 

|            |                 |              |                        |                      | allilly wich                                |                                        |                        |        |     |         |
|------------|-----------------|--------------|------------------------|----------------------|---------------------------------------------|----------------------------------------|------------------------|--------|-----|---------|
|            |                 |              |                        |                      | US                                          | SCI                                    |                        |        |     |         |
| Device     | Program<br>(KB) | SRAM<br>(KB) | Timer_A <sup>(1)</sup> | LCD_B <sup>(2)</sup> | Channel<br>A:<br>UART,<br>LIN, IrDA,<br>SPI | Channel<br>B:<br>SPI, I <sup>2</sup> C | ADC10_A <sup>(2)</sup> | Comp_B | I/O | Package |
| CC430F6147 | 32              | 4            | 5, 3                   | 96 seg               | 1                                           | 1                                      | 8 ext,<br>4 int ch.    | 8 ch.  | 44  | 64 RGC  |
| CC430F6145 | 16              | 2            | 5, 3                   | 96 seg               | 1                                           | 1                                      | 8 ext,<br>4 int ch.    | 8 ch.  | 44  | 64 RGC  |
| CC430F6143 | 8               | 2            | 5, 3                   | 96 seg               | 1                                           | 1                                      | 8 ext,<br>4 int ch.    | 8 ch.  | 44  | 64 RGC  |
| CC430F5147 | 32              | 4            | 5, 3                   | n/a                  | 1                                           | 1                                      | 6 ext,<br>4 int ch.    | 6 ch.  | 30  | 48 RGZ  |
| CC430F5145 | 16              | 2            | 5, 3                   | n/a                  | 1                                           | 1                                      | 6 ext,<br>4 int ch.    | 6 ch.  | 30  | 48 RGZ  |
| CC430F5143 | 8               | 2            | 5, 3                   | n/a                  | 1                                           | 1                                      | 6 ext,<br>4 int ch.    | 6 ch.  | 30  | 48 RGZ  |
| CC430F5125 | 16              | 2            | 5, 3                   | n/a                  | 1                                           | 1                                      | n/a                    | 6 ch.  | 30  | 48 RGZ  |
| CC430F5123 | 8               | 2            | 5, 3                   | n/a                  | 1                                           | 1                                      | n/a                    | 6 ch.  | 30  | 48 RGZ  |

<sup>(1)</sup> Each number in the sequence represents an instantiation of Timer\_A with its associated number of capture compare registers and PWM output generators available. For example, a number sequence of 5, 3 would represent two instantiations of Timer\_A, the first instantiation having 5 and the second instantiation having 3 capture compare registers and PWM output generators, respectively.

<sup>(2)</sup> n/a = not available

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

# Table 2. Ordering Information<sup>(1)</sup>

| -              | PACKAGED DEVICES <sup>(2)</sup> |                          |  |  |  |  |
|----------------|---------------------------------|--------------------------|--|--|--|--|
| T <sub>A</sub> | PLASTIC 64-PIN QFN (RGC)        | PLASTIC 48-PIN QFN (RGZ) |  |  |  |  |
|                | CC430F6147IRGC                  | CC430F5147IRGZ           |  |  |  |  |
|                | CC430F6145IRGC                  | CC430F5145IRGZ           |  |  |  |  |
| -40°C to 85°C  | CC430F6143IRGC                  | CC430F5143IRGZ           |  |  |  |  |
|                |                                 | CC430F5125IRGZ           |  |  |  |  |
|                |                                 | CC430F5123IRGZ           |  |  |  |  |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

<sup>(2)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



www.ti.com

## CC430F614x Functional Block Diagram



NOTE: Edge-selectable interrupt and LPM3.5 and LPM4.5 wake-up input capability is available for ports P1 and P2.

CC430F614x

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013



NOTE: The secondary digital functions on ports P1, P2, and P3 are fully mappable. Pinout shows only the default mapping. See Table 10 for details.

CAUTION: LCDCAP/R33 must be connected to VSS if not used.



www.ti.com

### CC430F514x Functional Block Diagram



NOTE: Edge-selectable interrupt and LPM3.5 and LPM4.5 wake-up input capability is available for ports P1 and P2.

CC430F614x

SLAS555A - NOVEMBER 2012 - REVISED FEBRUARY 2013



NOTE: The secondary digital functions on ports P1, P2, and P3 are fully mappable. Pinout shows only the default mapping. See Table 10 for details.



www.ti.com

### CC430F512x Functional Block Diagram



NOTE: Edge-selectable interrupt and LPM3.5 and LPM4.5 wake-up input capability is available for ports P1 and P2.

CC430F614x

www.ti.com

#### RGZ PACKAGE (TOP VIEW)



NOTE: The secondary digital functions on ports P1, P2, and P3 are fully mappable. Pinout shows only the default mapping. See Table 10 for details.



www.ti.com

## Table 3. CC430F614x Terminal Functions

| TERMINAL NO.                                  |    | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                    |  |
|-----------------------------------------------|----|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                               |    | 1/0(1)             | DESCRIPTION                                                                                                                                                                                                                                                                                    |  |
| P1.7/ PM_UCA0CLK/<br>PM_UCB0STE/ R03          | 1  | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_A0 clock input/output; USCI_B0 SPI slave transmit enable Input/output port of lowest analog LCD voltage (V5)                                                                             |  |
| P1.6/ PM_UCA0TXD/<br>PM_UCA0SIMO/ R13/ LCDREF | 2  | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_A0 UART transmit data; USCI_A0 SPI slave in master out Input/output port of third most positive analog LCD voltage (V3 or V4) External reference voltage input for regulated LCD voltage |  |
| P1.5/ PM_UCA0RXD/<br>PM_UCA0SOMI/ R23         | 3  | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_A0 UART receive data; USCI_A0 SPI slave out master in Input/output port of second most positive analog LCD voltage (V2)                                                                  |  |
| LCDCAP/ R33                                   | 4  | I/O                | LCD capacitor connection Input/output port of most positive analog LCD voltage (V1) CAUTION: Must be connected to VSS if not used.                                                                                                                                                             |  |
| COM0                                          | 5  | 0                  | LCD common output COM0 for LCD backplane                                                                                                                                                                                                                                                       |  |
| P5.7/ COM1/ S26                               | 6  | I/O                | General-purpose digital I/O<br>LCD common output COM1 for LCD backplane<br>LCD segment output S26                                                                                                                                                                                              |  |
| P5.6/ COM2/ S25                               | 7  | I/O                | General-purpose digital I/O<br>LCD common output COM2 for LCD backplane<br>LCD segment output S25                                                                                                                                                                                              |  |
| P5.5/ COM3/ S24                               | 8  | I/O                | General-purpose digital I/O<br>LCD common output COM3 for LCD backplane<br>LCD segment output S24                                                                                                                                                                                              |  |
| P5.4/ S23                                     | 9  | I/O                | General-purpose digital I/O<br>LCD segment output S23                                                                                                                                                                                                                                          |  |
| VCORE                                         | 10 |                    | Regulated core power supply                                                                                                                                                                                                                                                                    |  |
| DVCC                                          | 11 |                    | Digital power supply                                                                                                                                                                                                                                                                           |  |
| P1.4/ PM_UCB0CLK/<br>PM_UCA0STE/ S22          | 12 | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_B0 clock input/output; USCI_A0 SPI slave transmit enable LCD segment output S22                                                                                                          |  |
| P1.3/ PM_UCB0SIMO/<br>PM_UCB0SDA/ S21         | 13 | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_B0 SPI slave in master out; USCI_B0 I2C data LCD segment output S21                                                                                                                      |  |
| P1.2/ PM_UCB0SOMI/<br>PM_UCB0SCL/ S20         | 14 | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_B0 SPI slave out master in; UCSI_B0 I2C clock LCD segment output S20                                                                                                                     |  |
| P1.1/ PM_RFGDO2/ S19                          | 15 | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: Radio GDO2 output LCD segment output S19                                                                                                                                                      |  |
| P1.0/ PM_RFGDO0/ S18                          | 16 | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: Radio GDO0 output LCD segment output S18                                                                                                                                                      |  |
| P3.7/ PM_SMCLK/ S17                           | 17 | I/O                | General-purpose digital I/O with mappable secondary function Default mapping: SMCLK output LCD segment output S17                                                                                                                                                                              |  |
| P3.6/ PM_RFGDO1/ S16                          | 18 | I/O                | General-purpose digital I/O with mappable secondary function Default mapping: Radio GDO1 output LCD segment output S16                                                                                                                                                                         |  |
| P3.5/ PM_TA0CCR4A/ S15                        | 19 | I/O                | General-purpose digital I/O with mappable secondary function Default mapping: TA0 CCR4 compare output or capture input LCD segment output S15                                                                                                                                                  |  |
| P3.4/ PM_TA0CCR3A/ S14                        | 20 | I/O                | General-purpose digital I/O with mappable secondary function Default mapping: TA0 CCR3 compare output or capture input LCD segment output S14                                                                                                                                                  |  |
| P3.3/ PM_TA0CCR2A/ S13                        | 21 | I/O                | General-purpose digital I/O with mappable secondary function Default mapping: TA0 CCR2 compare output or capture input LCD segment output S13                                                                                                                                                  |  |

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

# Table 3. CC430F614x Terminal Functions (continued)

| TERMINAL                           |    |                    | Δ ,                                                                                                                                           |  |  |  |
|------------------------------------|----|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME NO.                           |    | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                   |  |  |  |
| P3.2/ PM_TA0CCR1A/ S12             | 22 | I/O                | General-purpose digital I/O with mappable secondary function Default mapping: TA0 CCR1 compare output or capture input LCD segment output S12 |  |  |  |
| P3.1/ PM_TA0CCR0A/ S11             | 23 | I/O                | General-purpose digital I/O with mappable secondary function Default mapping: TA0 CCR0 compare output or capture input LCD segment output S11 |  |  |  |
| P3.0/ PM_CBOUT0/ PM_TA0CLK/<br>S10 | 24 | I/O                | General-purpose digital I/O with mappable secondary function Default mapping: Comparator_B output; TA0 clock input LCD segment output S10     |  |  |  |
| DVCC                               | 25 |                    | Digital power supply                                                                                                                          |  |  |  |
| P4.7/ S9                           | 26 | I/O                | General-purpose digital I/O<br>LCD segment output S9                                                                                          |  |  |  |
| P4.6/ S8                           | 27 | I/O                | General-purpose digital I/O<br>LCD segment output S8                                                                                          |  |  |  |
| P4.5/ S7                           | 28 | I/O                | General-purpose digital I/O<br>LCD segment output S7                                                                                          |  |  |  |
| P4.4/ S6                           | 29 | I/O                | General-purpose digital I/O<br>LCD segment output S6                                                                                          |  |  |  |
| P4.3/ S5                           | 30 | I/O                | General-purpose digital I/O<br>LCD segment output S5                                                                                          |  |  |  |
| P4.2/ S4                           | 31 | I/O                | General-purpose digital I/O<br>LCD segment output S4                                                                                          |  |  |  |
| P4.1/ S3                           | 32 | I/O                | General-purpose digital I/O<br>LCD segment output S3                                                                                          |  |  |  |
| P4.0/ S2                           | 33 | I/O                | General-purpose digital I/O<br>LCD segment output S2                                                                                          |  |  |  |
| P5.3/ S1                           | 34 | I/O                | General-purpose digital I/O<br>LCD segment output S1                                                                                          |  |  |  |
| P5.2/ S0                           | 35 | I/O                | General-purpose digital I/O<br>LCD segment output S0                                                                                          |  |  |  |
| RF_XIN                             | 36 | I                  | Input terminal for RF crystal oscillator or external clock input                                                                              |  |  |  |
| RF_XOUT                            | 37 | 0                  | Output terminal for RF crystal oscillator                                                                                                     |  |  |  |
| AVCC_RF                            | 38 |                    | Radio analog power supply                                                                                                                     |  |  |  |
| AVCC_RF                            | 39 |                    | Radio analog power supply                                                                                                                     |  |  |  |
| RF_P                               | 40 | RF<br>I/O          | Positive RF input to LNA in receive mode Positive RF output from PA in transmit mode                                                          |  |  |  |
| RF_N                               | 41 | RF<br>I/O          | Negative RF input to LNA in receive mode<br>Negative RF output from PA in transmit mode                                                       |  |  |  |
| AVCC_RF                            | 42 |                    | Radio analog power supply                                                                                                                     |  |  |  |
| AVCC_RF                            | 43 |                    | Radio analog power supply                                                                                                                     |  |  |  |
| RBIAS                              | 44 |                    | External bias resistor for radio reference current                                                                                            |  |  |  |
| GUARD                              | 45 |                    | Power supply connection for digital noise isolation                                                                                           |  |  |  |
| PJ.0/ TDO                          | 46 | I/O                | General-purpose digital I/O Test data output port                                                                                             |  |  |  |
| PJ.1/ TDI/ TCLK                    | 47 | I/O                | General-purpose digital I/O Test data input or test clock input                                                                               |  |  |  |
| PJ.2/ TMS                          | 48 | I/O                | General-purpose digital I/O Test mode select                                                                                                  |  |  |  |
| PJ.3/ TCK                          | 49 | I/O                | General-purpose digital I/O<br>Test clock                                                                                                     |  |  |  |
| TEST/ SBWTCK                       | 50 | I                  | Test mode pin - select digital I/O on JTAG pins<br>Spy-bi-wire input clock                                                                    |  |  |  |



Table 3. CC430F614x Terminal Functions (continued)

# www.ti.com

| TERMINAL NO.                                 |    | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                       |  |
|----------------------------------------------|----|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                              |    | 1,0                | DESCRIPTION                                                                                                                                                                                                                                                                                                                                       |  |
| RST/NMI/ SBWTDIO                             | 51 | I/O                | Reset input active low Non-maskable interrupt input Spy-bi-wire data input/output                                                                                                                                                                                                                                                                 |  |
| DVCC                                         | 52 |                    | Digital power supply                                                                                                                                                                                                                                                                                                                              |  |
| AVSS                                         | 53 |                    | Analog ground supply for ADC10                                                                                                                                                                                                                                                                                                                    |  |
| P5.1/ XOUT                                   | 54 | I/O                | General-purpose digital I/O Output terminal of crystal oscillator XT1                                                                                                                                                                                                                                                                             |  |
| P5.0/ XIN                                    | 55 | I/O                | General-purpose digital I/O Input terminal for crystal oscillator XT1                                                                                                                                                                                                                                                                             |  |
| AVCC                                         | 56 |                    | Analog power supply                                                                                                                                                                                                                                                                                                                               |  |
| P2.7/ PM_ADC10CLK/<br>PM_DMAE0/ CB7 (/A7)    | 57 | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: ADC10CLK output; DMA external trigger input Comparator_B input CB7 Analog input A7 - 10-bit ADC                                                                                                                                                  |  |
| P2.6/ PM_ACLK/ CB6 (/A6)                     | 58 | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: ACLK output Comparator_B input CB6 Analog input A6 - 10-bit ADC                                                                                                                                                                                  |  |
| P2.5/ PM_SVMOUT/ CB5<br>(/A5/ VREF+/ VeREF+) | 59 | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: SVM output Comparator_B input CB5 Analog input A5 - 10-bit ADC Output of reference voltage to the ADC Positive terminal for the ADC reference voltage for both sources, the internal reference voltage, or an external applied reference voltage |  |
| P2.4/ PM_RTCCLK/ CB4<br>(/A4/ VeREF-)        | 60 | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: RTCCLK output Comparator_B input CB4 Analog input A4 - 10-bit ADC Negative terminal for the ADC reference voltage for an external applied reference voltage                                                                                      |  |
| P2.3/ PM_TA1CCR2A/ CB3 (/A3)                 | 61 | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: TA1 CCR2 compare output or capture input Comparator_B input CB3 Analog input A3 - 10-bit ADC                                                                                                                                                     |  |
| P2.2/ PM_TA1CCR1A/ CB2 (/A2)                 | 62 | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: TA1 CCR1 compare output or capture input Comparator_B input CB2 Analog input A2 - 10-bit ADC                                                                                                                                                     |  |
| P2.1/PM_TA1CCR0A/CB1(/A1)                    | 63 | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: TA1 CCR0 compare output or capture input Comparator_B input CB1 Analog input A1 - 10-bit ADC                                                                                                                                                     |  |
| P2.0/ PM_CBOUT1/ PM_TA1CLK/<br>CB0 (/A0)     | 64 | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: Comparator_B output; TA1 clock input Comparator_B input CB0 Analog input A0 - 10-bit ADC                                                                                                                                                         |  |
| VSS - Exposed die attach pad                 |    |                    | Ground supply The exposed die attach pad must be connected to a solid ground plane as this is the ground connection for the chip.                                                                                                                                                                                                                 |  |

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

### Table 4. CC430F514x and CC430F512x Terminal Functions

| TERMINAL                                 |     | (1)                |                                                                                                                                                                                                                 |  |
|------------------------------------------|-----|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                                     | NO. | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                     |  |
| P2.2/ PM_TA1CCR1A/ CB2/ (A2)             | 1   | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: TA1 CCR1 compare output or capture input Comparator_B input CB2 Analog input A2 - 10-bit ADC (only CC430F514x) |  |
| P2.1/ PM_TA1CCR0A/ CB1/ (A1)             | 2   | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: TA1 CCR0 compare output or capture input Comparator_B input CB1 Analog input A1 - 10-bit ADC (only CC430F514x) |  |
| P2.0/ PM_CBOUT1/ PM_TA1CLK/<br>CB0/ (A0) | 3   | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: Comparator_B output; TA1 clock input Comparator_B input CB0 Analog input A0 - 10-bit ADC (only CC430F514x)     |  |
| P1.7/ PM_UCA0CLK/<br>PM_UCA0STE          | 4   | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_A0 clock input/output; USCI_B0 SPI slave transmit enable                                                  |  |
| P1.6/ PM_UCA0TXD/<br>PM_UCA0SIMO         | 5   | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_A0 UART transmit data; USCI_A0 SPI slave in master out                                                    |  |
| P1.5/ PM_UCA0RXD/<br>PM_UCA0SOMI         | 6   | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_A0 UART receive data; USCI_A0 SPI slave out master in                                                     |  |
| VCORE                                    | 7   |                    | Regulated core power supply                                                                                                                                                                                     |  |
| DVCC                                     | 8   |                    | Digital power supply                                                                                                                                                                                            |  |
| P1.4/ PM_UCB0CLK/<br>PM_UCA0STE          | 9   | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_B0 clock input/output; USCI_A0 SPI slave transmit enable                                                  |  |
| P1.3/ PM_UCB0SIMO/<br>PM_UCB0SDA         | 10  | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_B0 SPI slave in master out; USCI_B0 I2C data                                                              |  |
| P1.2/ PM_UCB0SOMI/<br>PM_UCB0SCL         | 11  | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_B0 SPI slave out master in; UCSI_B0 I2C clock                                                             |  |
| P1.1/ PM_RFGDO2                          | 12  | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: Radio GDO2 output                                                                                              |  |
| P1.0/ PM_RFGDO0                          | 13  | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: Radio GDO0 output                                                                                              |  |
| P3.7/ PM_SMCLK                           | 14  | I/O                | General-purpose digital I/O with mappable secondary function Default mapping: SMCLK output                                                                                                                      |  |
| P3.6/ PM_RFGDO1                          | 15  | I/O                | General-purpose digital I/O with mappable secondary function Default mapping: Radio GDO1 output                                                                                                                 |  |
| P3.5/ PM_TA0CCR4A                        | 16  | I/O                | General-purpose digital I/O with mappable secondary function Default mapping: TA0 CCR4 compare output or capture input                                                                                          |  |
| P3.4/ PM_TA0CCR3A                        | 17  | I/O                | General-purpose digital I/O with mappable secondary function Default mapping: TA0 CCR3 compare output or capture input                                                                                          |  |
| P3.3/ PM_TA0CCR2A                        | 18  | I/O                | General-purpose digital I/O with mappable secondary function Default mapping: TA0 CCR2 compare output or capture input                                                                                          |  |
| P3.2/ PM_TA0CCR1A                        | 19  | I/O                | General-purpose digital I/O with mappable secondary function Default mapping: TA0 CCR1 compare output or capture input                                                                                          |  |
| P3.1/ PM_TA0CCR0A                        | 20  | I/O                | General-purpose digital I/O with mappable secondary function Default mapping: TA0 CCR0 compare output or capture input                                                                                          |  |
| P3.0/ PM_CBOUT0/ PM_TA0CLK               | 21  | I/O                | General-purpose digital I/O with mappable secondary function Default mapping: Comparator_B output; TA0 clock input                                                                                              |  |
| DVCC                                     | 22  |                    | Digital power supply                                                                                                                                                                                            |  |
| P2.7/ PM_ADC10CLK/<br>PM_DMAE0           | 23  | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: ADC10CLK output; DMA external trigger input                                                                    |  |
| P2.6/ PM_ACLK                            | 24  | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: ACLK output                                                                                                    |  |
| RF_XIN                                   | 25  | 1                  | Input terminal for RF crystal oscillator, or external clock input                                                                                                                                               |  |
| RF_XOUT                                  | 26  | 0                  | Output terminal for RF crystal oscillator                                                                                                                                                                       |  |
| AVCC_RF                                  | 27  |                    | Radio analog power supply                                                                                                                                                                                       |  |

TEXAS INSTRUMENTS

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

www.ti.com

## Table 4. CC430F514x and CC430F512x Terminal Functions (continued)

| TERMINAL                                    |    | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                    |  |  |
|---------------------------------------------|----|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME NO.                                    |    | 1/0                | DESCRIPTION                                                                                                                                                                                                                                                                                                                                    |  |  |
| AVCC_RF                                     | 28 |                    | Radio analog power supply                                                                                                                                                                                                                                                                                                                      |  |  |
| RF_P                                        | 29 | RF<br>I/O          | Positive RF input to LNA in receive mode Positive RF output from PA in transmit mode                                                                                                                                                                                                                                                           |  |  |
| RF_N                                        | 30 | RF<br>I/O          | Negative RF input to LNA in receive mode<br>Negative RF output from PA in transmit mode                                                                                                                                                                                                                                                        |  |  |
| AVCC_RF                                     | 31 |                    | Radio analog power supply                                                                                                                                                                                                                                                                                                                      |  |  |
| AVCC_RF                                     | 32 |                    | Radio analog power supply                                                                                                                                                                                                                                                                                                                      |  |  |
| RBIAS                                       | 33 |                    | External bias resistor for radio reference current                                                                                                                                                                                                                                                                                             |  |  |
| GUARD                                       | 34 |                    | Power supply connection for digital noise isolation                                                                                                                                                                                                                                                                                            |  |  |
| PJ.0/ TDO                                   | 35 | I/O                | General-purpose digital I/O Test data output port                                                                                                                                                                                                                                                                                              |  |  |
| PJ.1/ TDI/ TCLK                             | 36 | I/O                | General-purpose digital I/O Test data input or test clock input                                                                                                                                                                                                                                                                                |  |  |
| PJ.2/ TMS                                   | 37 | I/O                | General-purpose digital I/O Test mode select                                                                                                                                                                                                                                                                                                   |  |  |
| PJ.3/ TCK                                   | 38 | I/O                | General-purpose digital I/O<br>Test clock                                                                                                                                                                                                                                                                                                      |  |  |
| TEST/ SBWTCK                                | 39 | I                  | Test mode pin - select digital I/O on JTAG pins<br>Spy-bi-wire input clock                                                                                                                                                                                                                                                                     |  |  |
| RST/NMI/ SBWTDIO                            | 40 | I/O                | Reset input active low Non-maskable interrupt input Spy-bi-wire data input/output                                                                                                                                                                                                                                                              |  |  |
| DVCC                                        | 41 |                    | Digital power supply                                                                                                                                                                                                                                                                                                                           |  |  |
| AVSS                                        | 42 |                    | Analog ground supply for ADC10                                                                                                                                                                                                                                                                                                                 |  |  |
| P5.1/ XOUT                                  | 43 | I/O                | General-purpose digital I/O Output terminal of crystal oscillator XT1                                                                                                                                                                                                                                                                          |  |  |
| P5.0/ XIN                                   | 44 | I/O                | General-purpose digital I/O Input terminal for crystal oscillator XT1                                                                                                                                                                                                                                                                          |  |  |
| AVCC                                        | 45 |                    | Analog power supply                                                                                                                                                                                                                                                                                                                            |  |  |
| P2.5/ PM_SVMOUT/ CB5/<br>(A5/ VREF+/VeREF+) | 46 | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: SVM output Comparator_B input CB5 Analog input A5 - 10-bit ADC (only CC430F514x) Positive terminal for the ADC reference voltage for both sources, the internal reference voltage, or an external applied reference voltage (only CC430F514x) |  |  |
| P2.4/ PM_RTCCLK/ CB4/<br>(A4/ VeREF-)       | 47 | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: RTCCLK output Comparator_B input CB4 Analog input A4 - 10-bit ADC (only CC430F514x) Negative terminal for the ADC reference voltage for an external applied reference voltage (only CC430F514x)                                               |  |  |
| P2.3/ PM_TA1CCR2A/ CB3/ (A3)                | 48 | I/O                | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: TA1 CCR2 compare output or capture input Comparator_B input CB3 Analog input A3 - 10-bit ADC (only CC430F514x)                                                                                                                                |  |  |
| VSS - Exposed die attach pad                |    |                    | Ground supply The exposed die attach pad must be connected to a solid ground plane as this is the ground connection for the chip.                                                                                                                                                                                                              |  |  |

#### SHORT-FORM DESCRIPTION

### Sub-1-GHz Radio

INSTRUMENTS

The implemented sub-1-GHz radio module is based on the industry-leading CC1101, requiring very few external components. Figure 1 shows a high-level block diagram of the implemented radio.



Figure 1. Sub-1 GHz Radio Block Diagram

The radio features a low-IF receiver. The received RF signal is amplified by a low-noise amplifier (LNA) and down-converted in quadrature to the intermediate frequency (IF). At IF, the I/Q signals are digitized. Automatic gain control (AGC), fine channel filtering, demodulation bit and packet synchronization are performed digitally.

The transmitter part is based on direct synthesis of the RF frequency. The frequency synthesizer includes a completely on-chip LC VCO and a 90° phase shifter for generating the I and Q LO signals to the down-conversion mixers in receive mode.

The 26-MHz crystal oscillator generates the reference frequency for the synthesizer, as well as clocks for the ADC and the digital part.

A memory mapped register interface is used for data access, configuration and status request by the CPU.

The digital baseband includes support for channel configuration, packet handling, and data buffering.

For complete module descriptions, see the CC430 Family User's Guide (SLAU259).

TEXAS INSTRUMENTS

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

www.ti.com

#### **CPU**

The MSP430 CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand.

The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-to-register operation execution time is one cycle of the CPU clock.

Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator, respectively. The remaining registers are general-purpose registers.

Peripherals are connected to the CPU using data, address, and control buses and can be handled with all instructions.

The instruction set consists of the original 51 instructions with three formats and seven address modes and additional instructions for the expanded address range. Each instruction can operate on word and byte data.

### **Operating Modes**

The CC430 has one active mode and seven software selectable low-power modes of operation. An interrupt event can wake up the device from any of the low-power modes, service the request, and restore back to the low-power mode on return from the interrupt program.

The following eight operating modes can be configured by software:

- Active mode (AM)
  - All clocks are active
- Low-power mode 0 (LPM0)
  - CPU is disabled
  - ACLK and SMCLK remain active, MCLK is disabled
  - FLL loop control remains active
- Low-power mode 1 (LPM1)
  - CPU is disabled
  - FLL loop control is disabled
  - ACLK and SMCLK remain active, MCLK is disabled
- Low-power mode 2 (LPM2)
  - CPU is disabled
  - MCLK and FLL loop control and DCOCLK are disabled
  - DCO's dc-generator remains enabled
  - ACLK remains active
- Low-power mode 3 (LPM3)
  - CPU is disabled
  - MCLK, FLL loop control, and DCOCLK are disabled
  - DCO's dc-generator is disabled
  - ACLK remains active

- Low-power mode 4 (LPM4)
  - CPU is disabled
  - ACLK is disabled
  - MCLK, FLL loop control, and DCOCLK are disabled
  - DCO's dc-generator is disabled
  - Crystal oscillator is stopped
  - Complete data retention
- Low-power mode 3.5 (LPM3.5)
  - Internal regulator disabled
  - No data retention except Backup RAM and RTC
  - RTC enabled and clocked by low-frequency crystal oscillator XT1
  - Wake up from RST/NMI, RTC, P1, P2
- Low-power mode 4.5 (LPM4.5)
  - Internal regulator disabled
  - No data retention except Backup RAM
  - Wake up from RST/NMI, P1, P2

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

### **Interrupt Vector Addresses**

The interrupt vectors and the power-up start address are located in the address range 0FFFFh to 0FF80h. The vector contains the 16-bit address of the appropriate interrupt-handler instruction sequence.

Table 5. Interrupt Sources, Flags, and Vectors

| INTERRUPT SOURCE                                                                                          | INTERRUPT FLAG                                                                                                     | SYSTEM<br>INTERRUPT | WORD<br>ADDRESS | PRIORITY    |
|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|-------------|
| System Reset Power-Up External Reset Watchdog Timeout, Password Violation Flash Memory Password Violation | WDTIFG, KEYV (SYSRSTIV) <sup>(1)(2)</sup>                                                                          | Reset               | OFFFEh          | 63, highest |
| <b>System NMI</b> PMM Vacant Memory Access JTAG Mailbox                                                   | SVMLIFG, SVMHIFG, DLYLIFG, DLYHIFG,<br>VLRLIFG, VLRHIFG, VMAIFG, JMBNIFG,<br>JMBOUTIFG (SYSSNIV) <sup>(1)(3)</sup> | (Non)maskable       | 0FFFCh          | 62          |
| User NMI<br>NMI<br>Oscillator Fault<br>Flash Memory Access Violation                                      | NMIIFG, OFIFG, ACCVIFG (SYSUNIV) <sup>(1)(3)</sup>                                                                 | (Non)maskable       | 0FFFAh          | 61          |
| Comparator_B                                                                                              | Comparator_B Interrupt Flags (CBIV) <sup>(1)</sup>                                                                 | Maskable            | 0FFF8h          | 60          |
| Watchdog Interval Timer Mode                                                                              | WDTIFG                                                                                                             | Maskable            | 0FFF6h          | 59          |
| USCI_A0 Receive or Transmit                                                                               | UCA0RXIFG, UCA0TXIFG (UCA0IV)(1)                                                                                   | Maskable            | 0FFF4h          | 58          |
| USCI_B0 Receive or Transmit                                                                               | UCB0RXIFG, UCB0TXIFG, I2C Status Interrupt Flags (UCB0IV) <sup>(1)</sup>                                           | Maskable            | 0FFF2h          | 57          |
| ADC10_A<br>(Reserved on CC430F512x)                                                                       | ADC10IFG0, ADC10INIFG, ADC10LOIFG,<br>ADC10HIIFG, ADC10TOVIFG, ADC10OVIFG<br>(ADC10IV) <sup>(1)</sup>              | Maskable            | 0FFF0h          | 56          |
| TA0                                                                                                       | TA0CCR0 CCIFG0                                                                                                     | Maskable            | 0FFEEh          | 55          |
| TA0                                                                                                       | TA0CCR1 CCIFG1 TA0CCR4 CCIFG4,<br>TA0IFG (TA0IV) <sup>(1)</sup>                                                    | Maskable            | 0FFECh          | 54          |
| RF1A CC1101-based Radio                                                                                   | Radio Interface Interrupt Flags (RF1AIFIV) Radio Core Interrupt Flags (RF1AIV)                                     | Maskable            | 0FFEAh          | 53          |
| DMA                                                                                                       | DMA0IFG, DMA1IFG, DMA2IFG (DMAIV) <sup>(1)</sup>                                                                   | Maskable            | 0FFE8h          | 52          |
| TA1                                                                                                       | TA1CCR0 CCIFG0                                                                                                     | Maskable            | 0FFE6h          | 51          |
| TA1                                                                                                       | TA1CCR1 CCIFG1 TA1CCR2 CCIFG2,<br>TA1IFG (TA1IV) <sup>(1)</sup>                                                    | Maskable            | 0FFE4h          | 50          |
| I/O Port P1                                                                                               | P1IFG.0 to P1IFG.7 (P1IV) <sup>(1)</sup>                                                                           | Maskable            | 0FFE2h          | 49          |
| I/O Port P2                                                                                               | P2IFG.0 to P2IFG.7 (P2IV) <sup>(1)</sup>                                                                           | Maskable            | 0FFE0h          | 48          |
| LCD_B<br>(Reserved on CC430F514x and<br>CC430F512x)                                                       | LCD_B Interrupt Flags (LCDBIV) <sup>(1)</sup>                                                                      | Maskable            | 0FFDEh          | 47          |
| RTC_D                                                                                                     | RTCRDYIFG, RTCTEVIFG, RTCAIFG, RT0PSIFG, RT1PSIFG, RTCOFIFG (RTCIV) <sup>(1)</sup>                                 | Maskable            | 0FFDCh          | 46          |
| AES                                                                                                       | AESRDYIFG                                                                                                          | Maskable            | 0FFDAh          | 45          |
|                                                                                                           |                                                                                                                    |                     | 0FFD8h          | 44          |
| Reserved                                                                                                  | Reserved <sup>(4)</sup>                                                                                            |                     | <u>:</u>        | i i         |
|                                                                                                           |                                                                                                                    |                     | 0FF80h          | 0, lowest   |

<sup>(1)</sup> Multiple source flags

<sup>(2)</sup> A reset is generated if the CPU tries to fetch instructions from within peripheral space.

<sup>(3) (</sup>Non)maskable: the individual interrupt enable bit can disable an interrupt event, but the general interrupt enable cannot disable it.

<sup>(4)</sup> Reserved interrupt vectors at addresses are not used in this device and can be used for regular program code if necessary. To maintain compatibility with other devices, it is recommended to reserve these locations.



www.ti.com

## **Memory Organization**

# Table 6. Memory Organization<sup>(1)</sup>

|                           |               | CC430F6147<br>CC430F5147    | CC430F6145<br>CC430F5145<br>CC430F5125 | CC430F6143<br>CC430F5143<br>CC430F5123 |
|---------------------------|---------------|-----------------------------|----------------------------------------|----------------------------------------|
| Main Memory (flash)       | Total<br>Size | 32kB                        | 16kB                                   | 8kB                                    |
| Main: Interrupt vector    |               | 00FFFFh-00FF80h             | 00FFFFh-00FF80h                        | 00FFFFh-00FF80h                        |
| Main: code memory         | Bank 0        | 32kB<br>00FFFFh-008000h     | 16kB<br>00FFFFh-00C000h                | 8kB<br>00FFFFh-00E000h                 |
| RAM                       | Total<br>Size | 4kB                         | 2kB                                    | 2kB                                    |
|                           | Sect 1        | 2kB<br>002BFFh-002400h      | not available                          | not available                          |
|                           | Sect 0        | 1.875kB<br>0023FFh-001C80h  | 1.875kB<br>0023FFh-001C80h             | 1.875kB<br>0023FFh-001C80h             |
| Backup RAM <sup>(2)</sup> |               | 128B<br>001C7Fh-001C00h     | 128B<br>001C7Fh-001C00h                | 128B<br>001C7Fh-001C00h                |
| Device Descriptor         |               | 128 B<br>001AFFh to 001A80h | 128 B<br>001AFFh to 001A80h            | 128 B<br>001AFFh to 001A80h            |
| Device Descriptor         |               | 128 B<br>001A7Fh to 001A00h | 128 B<br>001A7Fh to 001A00h            | 128 B<br>001A7Fh to 001A00h            |
|                           | Info A        | 128 B<br>0019FFh to 001980h | 128 B<br>0019FFh to 001980h            | 128 B<br>0019FFh to 001980h            |
| Information memory        | Info B        | 128 B<br>00197Fh to 001900h | 128 B<br>00197Fh to 001900h            | 128 B<br>00197Fh to 001900h            |
| (flash)                   | Info C        | 128 B<br>0018FFh to 001880h | 128 B<br>0018FFh to 001880h            | 128 B<br>0018FFh to 001880h            |
|                           | Info D        | 128 B<br>00187Fh to 001800h | 128 B<br>00187Fh to 001800h            | 128 B<br>00187Fh to 001800h            |
|                           | BSL 3         | 512 B<br>0017FFh to 001600h | 512 B<br>0017FFh to 001600h            | 512 B<br>0017FFh to 001600h            |
| Bootstrap loader          | BSL 2         | 512 B<br>0015FFh to 001400h | 512 B<br>0015FFh to 001400h            | 512 B<br>0015FFh to 001400h            |
| (BSL) memory (flash)      | BSL 1         | 512 B<br>0013FFh to 001200h | 512 B<br>0013FFh to 001200h            | 512 B<br>0013FFh to 001200h            |
|                           | BSL 0         | 512 B<br>0011FFh to 001000h | 512 B<br>0011FFh to 001000h            | 512 B<br>0011FFh to 001000h            |
| Peripherals               |               | 4 KB<br>000FFFh to 0h       | 4 KB<br>000FFFh to 0h                  | 4 KB<br>000FFFh to 0h                  |

All memory regions not specified here are vacant memory and any access to them causes a Vacant Memory Interrupt. Content retained in LPM3.5 and LPM4.5.



### **Bootstrap Loader (BSL)**

INSTRUMENTS

The BSL enables users to program the flash memory or RAM using various serial interfaces. Access to the device memory via the BSL is protected by an user-defined password. BSL entry requires a specific entry sequence on the RST/NMI/SBWTDIO and TEST/SBWTCK pins. For a complete description of the features of the BSL and its implementation, see the MSP430 Programming Via the Bootstrap Loader User's Guide (SLAU319).

Table 7. UART BSL Pin Requirements and Functions

| DEVICE SIGNAL   | BSL FUNCTION          |
|-----------------|-----------------------|
| RST/NMI/SBWTDIO | Entry sequence signal |
| TEST/SBWTCK     | Entry sequence signal |
| P1.6            | Data transmit         |
| P1.5            | Data receive          |
| VCC             | Power supply          |
| VSS             | Ground supply         |

### **JTAG Operation**

#### JTAG Standard Interface

The CC430 family supports the standard JTAG interface which requires four signals for sending and receiving data. The JTAG signals are shared with general-purpose I/O. The TEST/SBWTCK pin is used to enable the JTAG signals. In addition to these signals, the RST/NMI/SBWTDIO is required to interface with MSP430 development tools and device programmers. The JTAG pin requirements are shown in Table 8. For further details on interfacing to development tools and device programmers, see the MSP430 Hardware Tools User's Guide (SLAU278). For a complete description of the features of the JTAG interface and its implementation, see MSP430 Programming Via the JTAG Interface (SLAU320).

Table 8. JTAG Pin Requirements and Functions

|                 | -         |                             |
|-----------------|-----------|-----------------------------|
| DEVICE SIGNAL   | DIRECTION | FUNCTION                    |
| PJ.3/TCK        | IN        | JTAG clock input            |
| PJ.2/TMS        | IN        | JTAG state control          |
| PJ.1/TDI/TCLK   | IN        | JTAG data input, TCLK input |
| PJ.0/TDO        | OUT       | JTAG data output            |
| TEST/SBWTCK     | IN        | Enable JTAG pins            |
| RST/NMI/SBWTDIO | IN        | External reset              |
| VCC             |           | Power supply                |
| VSS             |           | Ground supply               |

### Spy-Bi-Wire Interface

In addition to the standard JTAG interface, the CC430 family supports the two wire Spy-Bi-Wire interface. Spy-Bi-Wire can be used to interface with MSP430 development tools and device programmers. The Spy-Bi-Wire interface pin requirements are shown in Table 9. For further details on interfacing to development tools and device programmers, see the MSP430 Hardware Tools User's Guide (SLAU278). For a complete description of the features of the JTAG interface and its implementation, see MSP430 Programming Via the JTAG Interface (SLAU320).

Table 9. Spy-Bi-Wire Pin Requirements and Functions

| DEVICE SIGNAL   | DIRECTION | FUNCTION                      |
|-----------------|-----------|-------------------------------|
| TEST/SBWTCK     | IN        | Spy-Bi-Wire clock input       |
| RST/NMI/SBWTDIO | IN, OUT   | Spy-Bi-Wire data input/output |
| VCC             |           | Power supply                  |
| VSS             |           | Ground supply                 |

TEXAS INSTRUMENTS

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

www.ti.com

### **Flash Memory**

The flash memory can be programmed via the JTAG port, Spy-Bi-Wire (SBW), or in-system by the CPU. The CPU can perform single-byte, single-word, and long-word writes to the flash memory. Features of the flash memory include:

- Flash memory has n segments of main memory and four segments of information memory (Info A to Info D) of 128 bytes each. Each segment in main memory is 512 bytes in size.
- Segments 0 to n may be erased in one step, or each segment may be individually erased.
- Segments Info A to Info D can be erased individually, or as a group with the main memory segments. Segments Info A to Info D are also called *information memory*.
- Segment A can be locked separately.

### **RAM Memory**

The RAM memory is made up of n sectors. Each sector can be completely powered down to save leakage, however all data is lost. Features of the RAM memory include:

- RAM memory has n sectors of 2k bytes each.
- Each sector 0 to n can be complete disabled; however, data retention is lost.
- Each sector 0 to n automatically enters low-power retention mode when possible.

### **Backup RAM**

The backup RAM provides 128 bytes of memory that are retained even in LPM3.5 and LPM4.5 when the core is powered down.

### **Peripherals**

Peripherals are connected to the CPU through data, address, and control buses and can be handled using all instructions. For complete module descriptions, see the CC430 Family User's Guide (SLAU259).

#### **Oscillator and System Clock**

The Unified Clock System (UCS) module includes support for a 32768-Hz watch crystal oscillator, an internal very-low-power low-frequency oscillator (VLO), an internal trimmed low-frequency oscillator (REFO), an integrated internal digitally-controlled oscillator (DCO), and a high-frequency crystal oscillator. The UCS module is designed to meet the requirements of both low system cost and low-power consumption. The UCS module features digital frequency locked loop (FLL) hardware that, in conjunction with a digital modulator, stabilizes the DCO frequency to a programmable multiple of the watch crystal frequency. The internal DCO provides a fast turn-on clock source and stabilizes in less than 5 µs. The UCS module provides the following clock signals:

- Auxiliary clock (ACLK), sourced from a 32768-Hz watch crystal, a high-frequency crystal, the internal low-frequency oscillator (VLO), or the trimmed low-frequency oscillator (REFO).
- Main clock (MCLK), the system clock used by the CPU. MCLK can be sourced by same sources made available to ACLK.
- Sub-Main clock (SMCLK), the subsystem clock used by the peripheral modules. SMCLK can be sourced by same sources made available to ACLK.
- ACLK/n, the buffered output of ACLK, ACLK/2, ACLK/4, ACLK/8, ACLK/16, ACLK/32.

#### **Power Management Module (PMM)**

The PMM includes an integrated voltage regulator that supplies the core voltage to the device and contains programmable output levels to provide for power optimization. The PMM also includes supply voltage supervisor (SVS) and supply voltage monitoring (SVM) circuitry, as well as brownout protection. The brownout circuit is implemented to provide the proper internal reset signal to the device during power-on and power-off. The SVS/SVM circuitry detects if the supply voltage drops below a user-selectable level and supports both supply voltage supervision (the device is automatically reset) and supply voltage monitoring (SVM, the device is not automatically reset). SVS and SVM circuitry is available on the primary supply and core supply.



### Digital I/O

There are up to five 8-bit I/O ports implemented: ports P1 through P5.

- All individual I/O bits are independently programmable.
- Any combination of input, output, and interrupt conditions is possible.
- · Programmable pullup or pulldown on all ports.
- Programmable drive strength on all ports.
- Edge-selectable interrupt and LPM3.5 and LPM4.5 wake-up input capability is available for all the eight bits of ports P1 and P2.
- Read and write access to port-control registers is supported by all instructions.
- Ports can be accessed byte-wise (P1 through P5) or word-wise in pairs (PA and PB).

### **Port Mapping Controller**

**NSTRUMENTS** 

The port mapping controller allows the flexible and re-configurable mapping of digital functions to port pins of ports P1 through P3.

**Table 10. Port Mapping Mnemonics and Functions** 

| VALUE             | PxMAPy MNEMONIC                                                            | INPUT PIN FUNCTION<br>(PxDIR.y = 0)                            | OUTPUT PIN FUNCTION<br>(PxDIR.y = 1)         |  |
|-------------------|----------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------|--|
| 0                 | PM_NONE                                                                    | None                                                           | DVSS                                         |  |
| 1 (1)             | PM_CBOUT0                                                                  |                                                                | Comparator_B output (on TA0 clock input)     |  |
| 147               | PM_TA0CLK                                                                  | TA0 clock input                                                | -                                            |  |
| 2(1)              | PM_CBOUT1                                                                  | -                                                              | Comparator_B output (on TA1 clock input)     |  |
| 2. /              | PM_TA1CLK                                                                  | TA1 clock input                                                | -                                            |  |
| 3                 | PM_ACLK                                                                    | None                                                           | ACLK output                                  |  |
| 4                 | PM_MCLK                                                                    | None                                                           | MCLK output                                  |  |
| 5                 | PM_SMCLK                                                                   | None                                                           | SMCLK output                                 |  |
| 6                 | PM_RTCCLK                                                                  | None                                                           | RTCCLK output                                |  |
| 7 <sup>(1)</sup>  | PM_ADC10CLK                                                                | -                                                              | ADC10CLK output                              |  |
| <i>/</i> \( ''    | PM_DMAE0                                                                   | DMA external trigger input                                     | -                                            |  |
| 8                 | PM_SVMOUT                                                                  | None                                                           | SVM output                                   |  |
| 9                 | PM_TA0CCR0A                                                                | TA0 CCR0 capture input CCI0A                                   | TA0 CCR0 compare output Out0                 |  |
| 10                | PM_TA0CCR1A                                                                | TA0 CCR1 capture input CCI1A                                   | TA0 CCR1 compare output Out1                 |  |
| 11                | PM_TA0CCR2A                                                                | TA0 CCR2 capture input CCI2A                                   | TA0 CCR2 compare output Out2                 |  |
| 12                | PM_TA0CCR3A                                                                | TA0 CCR3 capture input CCI3A                                   | TA0 CCR3 compare output Out3                 |  |
| 13                | PM_TA0CCR4A                                                                | TA0 CCR4 capture input CCI4A                                   | TA0 CCR4 compare output Out4                 |  |
| 14                | PM_TA1CCR0A                                                                | TA1 CCR0 capture input CCI0A                                   | TA1 CCR0 compare output Out0                 |  |
| 15                | PM_TA1CCR1A                                                                | TA1 CCR1 capture input CCI1A                                   | TA1 CCR1 compare output Out1                 |  |
| 16                | PM_TA1CCR2A                                                                | TA1 CCR2 capture input CCI2A                                   | TA1 CCR2 compare output Out2                 |  |
| 17 <sup>(2)</sup> | PM_UCA0RXD                                                                 | USCI_A0 UART RXD (D                                            | Pirection controlled by USCI - input)        |  |
| 17.7              | PM_UCA0SOMI                                                                | USCI_A0 SPI slave out ma                                       | aster in (direction controlled by USCI)      |  |
| 18 <sup>(2)</sup> | PM_UCA0TXD                                                                 | USCI_A0 UART TXD (Direction controlled by USCI - output)       |                                              |  |
| 10\'/             | PM_UCA0SIMO                                                                | USCI_A0 SPI slave in master out (direction controlled by USCI) |                                              |  |
| 19 <sup>(3)</sup> | PM_UCA0CLK                                                                 | USCI_A0 clock input/ou                                         | utput (direction controlled by USCI)         |  |
| 19\*'             | PM_UCB0STE                                                                 | USCI_B0 SPI slave transmit er                                  | nable (direction controlled by USCI - input) |  |
| 20 (4)            | PM_UCB0SOMI                                                                | USCI_B0 SPI slave out ma                                       | aster in (direction controlled by USCI)      |  |
| 20` ′             | PM_UCB0SCL USCI_B0 I2C clock (open drain and direction controlled by USCI) |                                                                |                                              |  |

<sup>(1)</sup> Input or output function is selected by the corresponding setting in the port direction register PxDIR.

<sup>(2)</sup> UART or SPI functionality is determined by the selected USCI mode.

<sup>(3)</sup> UCA0CLK function takes precedence over UCB0STE function. If the mapped pin is required as UCA0CLK input or output, USCI\_B0 is forced to 3-wire SPI mode even if 4-wire mode is selected.

<sup>4)</sup> SPI or I2C functionality is determined by the selected USCI mode. If I2C functionality is selected, the output of the mapped pin drives only the logical 0 to V<sub>SS</sub> level.

Texas Instruments

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

### **Table 10. Port Mapping Mnemonics and Functions (continued)**

| VALUE                    | PxMAPy MNEMONIC | INPUT PIN FUNCTION<br>(PxDIR.y = 0)                                                                                        | OUTPUT PIN FUNCTION<br>(PxDIR.y = 1)         |
|--------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|
| 21 <sup>(4)</sup>        | PM_UCB0SIMO     | USCI_B0 SPI slave in mas                                                                                                   | ster out (direction controlled by USCI)      |
| 21(")                    | PM_UCB0SDA      | USCI_B0 I2C data (open d                                                                                                   | rain and direction controlled by USCI)       |
| 22 <sup>(5)</sup>        | PM_UCB0CLK      | USCI_B0 clock input/ou                                                                                                     | tput (direction controlled by USCI)          |
| 22(0)                    | PM_UCA0STE      | USCI_A0 SPI slave transmit en                                                                                              | nable (direction controlled by USCI - input) |
| 23                       | PM_RFGDO0       | Radio GDO0 (dir                                                                                                            | rection controlled by Radio)                 |
| 24                       | PM_RFGDO1       | Radio GDO1 (direction controlled by Radio)                                                                                 |                                              |
| 25                       | PM_RFGDO2       | Radio GDO2 (dir                                                                                                            | rection controlled by Radio)                 |
| 26                       | Reserved        | None                                                                                                                       | DVSS                                         |
| 27                       | Reserved        | None                                                                                                                       | DVSS                                         |
| 28                       | Reserved        | None                                                                                                                       | DVSS                                         |
| 29                       | Reserved        | None                                                                                                                       | DVSS                                         |
| 30                       | Reserved        | None                                                                                                                       | DVSS                                         |
| 31 (0FFh) <sup>(6)</sup> | PM_ANALOG       | Disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. |                                              |

<sup>(5)</sup> UCB0CLK function takes precedence over UCA0STE function. If the mapped pin is required as UCB0CLK input or output, USCI\_A0 is forced to 3-wire SPI mode even if 4-wire mode is selected.

### **Table 11. Default Mapping**

| PIN         | PxMAPy MNEMONIC        | INPUT PIN FUNCTION (PxDIR.y = 0)                                                                                                   | OUTPUT PIN FUNCTION<br>(PxDIR.y = 1)                                   |
|-------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|
| P1.0/P1MAP0 | PM_RFGDO0              | None                                                                                                                               | Radio GDO0                                                             |
| P1.1/P1MAP1 | PM_RFGDO2              | None                                                                                                                               | Radio GDO2                                                             |
| P1.2/P1MAP2 | PM_UCB0SOMI/PM_UCB0SCL | USCI_B0 SPI slave out master USCI_B0 I2C clock (open drain a                                                                       |                                                                        |
| P1.3/P1MAP3 | PM_UCB0SIMO/PM_UCB0SDA | USCI_B0 SPI slave in master of USCI_B0 I2C data (open drain a                                                                      | ut (direction controlled by USCI)<br>and direction controlled by USCI) |
| P1.4/P1MAP4 | PM_UCB0CLK/PM_UCA0STE  | USCI_B0 clock input/output (USCI_A0 SPI slave transmit enable                                                                      |                                                                        |
| P1.5/P1MAP5 | PM_UCA0RXD/PM_UCA0SOMI | USCI_A0 UART RXD (Directi<br>USCI_A0 SPI slave out master                                                                          |                                                                        |
| P1.6/P1MAP6 | PM_UCA0TXD/PM_UCA0SIMO | USCI_A0 UART TXD (Direction USCI_A0 SPI slave in master of                                                                         |                                                                        |
| P1.7/P1MAP7 | PM_UCA0CLK/PM_UCB0STE  | USCI_A0 clock input/output (direction controlled by USCI) USCI_B0 SPI slave transmit enable (direction controlled by USCI - input) |                                                                        |
| P2.0/P2MAP0 | PM_CBOUT1/PM_TA1CLK    | TA1 clock input                                                                                                                    | Comparator_B output                                                    |
| P2.1/P2MAP1 | PM_TA1CCR0A            | TA1 CCR0 capture input CCI0A                                                                                                       | TA1 CCR0 compare output Out0                                           |
| P2.2/P2MAP2 | PM_TA1CCR1A            | TA1 CCR1 capture input CCI1A                                                                                                       | TA1 CCR1 compare output Out1                                           |
| P2.3/P2MAP3 | PM_TA1CCR2A            | TA1 CCR2 capture input CCI2A                                                                                                       | TA1 CCR2 compare output Out2                                           |
| P2.4/P2MAP4 | PM_RTCCLK              | None                                                                                                                               | RTCCLK output                                                          |
| P2.5/P2MAP5 | PM_SVMOUT              | None                                                                                                                               | SVM output                                                             |
| P2.6/P2MAP6 | PM_ACLK                | None                                                                                                                               | ACLK output                                                            |
| P2.7/P2MAP7 | PM_ADC10CLK/PM_DMAE0   | DMA external trigger input                                                                                                         | ADC10CLK output                                                        |
| P3.0/P3MAP0 | PM_CBOUT0/PM_TA0CLK    | TA0 clock input Comparator_B output                                                                                                |                                                                        |
| P3.1/P3MAP1 | PM_TA0CCR0A            | TA0 CCR0 capture input CCI0A                                                                                                       | TA0 CCR0 compare output Out0                                           |
| P3.2/P3MAP2 | PM_TA0CCR1A            | TA0 CCR1 capture input CCI1A                                                                                                       | TA0 CCR1 compare output Out1                                           |
| P3.3/P3MAP3 | PM_TA0CCR2A            | TA0 CCR2 capture input CCI2A                                                                                                       | TA0 CCR2 compare output Out2                                           |
| P3.4/P3MAP4 | PM_TA0CCR3A            | TA0 CCR3 capture input CCI3A                                                                                                       | TA0 CCR3 compare output Out3                                           |
| P3.5/P3MAP5 | PM_TA0CCR4A            | TA0 CCR4 capture input CCI4A                                                                                                       | TA0 CCR4 compare output Out4                                           |

<sup>(6)</sup> The value of the PM\_ANALOG mnemonic is set to 0FFh. The port mapping registers are only 5 bits wide and the upper bits are ignored resulting in a read out value of 31.

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

### **Table 11. Default Mapping (continued)**

| PIN         | PxMAPy MNEMONIC | INPUT PIN FUNCTION<br>(PxDIR.y = 0) | OUTPUT PIN FUNCTION<br>(PxDIR.y = 1) |
|-------------|-----------------|-------------------------------------|--------------------------------------|
| P3.6/P3MAP6 | PM_RFGDO1       | None                                | Radio GDO1                           |
| P3.7/P3MAP7 | PM_SMCLK        | None                                | SMCLK output                         |

### System Module (SYS)

The SYS module handles many of the system functions within the device. These include power on reset and power up clear handling, NMI source selection and management, reset interrupt vector generators, boot strap loader entry mechanisms, as well as, configuration management (device descriptors). It also includes a data exchange mechanism via JTAG called a JTAG mailbox that can be used in the application.

Table 12. System Module Interrupt Vector Registers

| INTERRUPT VECTOR REGISTER | ADDRESS | INTERRUPT EVENT                     | VALUE      | PRIORITY |
|---------------------------|---------|-------------------------------------|------------|----------|
| SYSRSTIV, System Reset    | 019Eh   | No interrupt pending                | 00h        |          |
|                           |         | Brownout (BOR)                      | 02h        | Highest  |
|                           |         | RST/NMI (POR)                       | 04h        |          |
|                           |         | DoBOR (BOR)                         | 06h        |          |
|                           |         | Reserved                            | 08h        |          |
|                           |         | Security violation (BOR)            | 0Ah        |          |
|                           |         | SVSL (POR)                          | 0Ch        |          |
|                           |         | SVSH (POR)                          | 0Eh        |          |
|                           |         | SVML_OVP (POR)                      | 10h        |          |
|                           |         | SVMH_OVP (POR)                      | 12h        |          |
|                           |         | DoPOR (POR)                         | 14h        |          |
|                           |         | WDT timeout (PUC)                   | 16h        |          |
|                           |         | WDT password violation (PUC)        | 18h        |          |
|                           |         | KEYV flash password violation (PUC) | 1Ah        |          |
|                           |         | Reserved                            | 1Ch        |          |
|                           |         | Peripheral area fetch (PUC)         | 1Eh        |          |
|                           |         | PMM password violation (PUC)        | 20h        |          |
|                           |         | Reserved                            | 22h to 3Eh | Lowest   |
| SYSSNIV, System NMI       | 019Ch   | No interrupt pending                | 00h        |          |
|                           |         | SVMLIFG                             | 02h        | Highest  |
|                           |         | SVMHIFG                             | 04h        |          |
|                           |         | DLYLIFG                             | 06h        |          |
|                           |         | DLYHIFG                             | 08h        |          |
|                           |         | VMAIFG                              | 0Ah        |          |
|                           |         | JMBINIFG                            | 0Ch        |          |
|                           |         | JMBOUTIFG                           | 0Eh        |          |
|                           |         | VLRLIFG                             | 10h        |          |
|                           |         | VLRHIFG                             | 12h        |          |
|                           |         | Reserved                            | 14h to 1Eh | Lowest   |
| SYSUNIV, User NMI         | 019Ah   | No interrupt pending                | 00h        |          |
|                           |         | NMIFG                               | 02h        | Highest  |
|                           |         | OFIFG                               | 04h        |          |
|                           |         | ACCVIFG                             | 06h        |          |
|                           |         | Reserved                            | 08h to 1Eh | Lowest   |



www.ti.com

#### **DMA Controller**

The DMA controller allows movement of data from one memory address to another without CPU intervention. Using the DMA controller can increase the throughput of peripheral modules. The DMA controller reduces system power consumption by allowing the CPU to remain in sleep mode, without having to awaken to move data to or from a peripheral.

Table 13. DMA Trigger Assignments<sup>(1)</sup>

| TRICOER |                          | CHANNEL                  |                          |
|---------|--------------------------|--------------------------|--------------------------|
| TRIGGER | 0                        | 1                        | 2                        |
| 0       | DMAREQ                   | DMAREQ                   | DMAREQ                   |
| 1       | TA0CCR0 CCIFG            | TA0CCR0 CCIFG            | TA0CCR0 CCIFG            |
| 2       | TA0CCR2 CCIFG            | TA0CCR2 CCIFG            | TA0CCR2 CCIFG            |
| 3       | TA1CCR0 CCIFG            | TA1CCR0 CCIFG            | TA1CCR0 CCIFG            |
| 4       | TA1CCR2 CCIFG            | TA1CCR2 CCIFG            | TA1CCR2 CCIFG            |
| 5       | Reserved                 | Reserved                 | Reserved                 |
| 6       | Reserved                 | Reserved                 | Reserved                 |
| 7       | Reserved                 | Reserved                 | Reserved                 |
| 8       | Reserved                 | Reserved                 | Reserved                 |
| 9       | Reserved                 | Reserved                 | Reserved                 |
| 10      | Reserved                 | Reserved                 | Reserved                 |
| 11      | Reserved                 | Reserved                 | Reserved                 |
| 12      | Reserved                 | Reserved                 | Reserved                 |
| 13      | Reserved                 | Reserved                 | Reserved                 |
| 14      | RFRXIFG                  | RFRXIFG                  | RFRXIFG                  |
| 15      | RFTXIFG                  | RFTXIFG                  | RFTXIFG                  |
| 16      | UCA0RXIFG                | UCA0RXIFG                | UCA0RXIFG                |
| 17      | UCA0TXIFG                | UCA0TXIFG                | UCA0TXIFG                |
| 18      | UCB0RXIFG                | UCB0RXIFG                | UCB0RXIFG                |
| 19      | UCB0TXIFG                | UCB0TXIFG                | UCB0TXIFG                |
| 20      | Reserved                 | Reserved                 | Reserved                 |
| 21      | Reserved                 | Reserved                 | Reserved                 |
| 22      | Reserved                 | Reserved                 | Reserved                 |
| 23      | Reserved                 | Reserved                 | Reserved                 |
| 24      | ADC10IFG0 <sup>(2)</sup> | ADC10IFG0 <sup>(2)</sup> | ADC10IFG0 <sup>(2)</sup> |
| 25      | Reserved                 | Reserved                 | Reserved                 |
| 26      | Reserved                 | Reserved                 | Reserved                 |
| 27      | Reserved                 | Reserved                 | Reserved                 |
| 28      | Reserved                 | Reserved                 | Reserved                 |
| 29      | MPY ready                | MPY ready                | MPY ready                |
| 30      | DMA2IFG                  | DMA0IFG                  | DMA1IFG                  |
| 31      | DMAE0                    | DMAE0                    | DMAE0                    |

<sup>(1)</sup> Reserved DMA triggers may be used by other devices in the family. Reserved DMA triggers will not cause any DMA trigger event when selected.

### Watchdog Timer (WDT\_A)

The primary function of the watchdog timer is to perform a controlled system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the timer can be configured as an interval timer and can generate interrupts at selected time intervals.

<sup>(2)</sup> Only on CC430F614x and CC430F514x. Reserved on CC430F512x.



www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

### CRC16

The CRC16 module produces a signature based on a sequence of entered data values and can be used for data checking purposes. The CRC16 module signature is based on the CRC-CCITT standard.

### **Hardware Multiplier**

The multiplication operation is supported by a dedicated peripheral module. The module performs operations with 32-bit, 24-bit, 16-bit, and 8-bit operands. The module is capable of supporting signed and unsigned multiplication as well as signed and unsigned multiply and accumulate operations.

#### **AES128 Accelerator**

The AES accelerator module performs encryption and decryption of 128-bit data with 128-bit keys according to the Advanced Encryption Standard (AES) (FIPS PUB 197) in hardware.

### **Universal Serial Communication Interface (USCI)**

The USCI module is used for serial data communication. The USCI module supports synchronous communication protocols such as SPI (3 or 4 pin) and I<sup>2</sup>C, and asynchronous communication protocols such as UART, enhanced UART with automatic baudrate detection, and IrDA.

The USCI\_An module provides support for SPI (3 or 4 pin), UART, enhanced UART, and IrDA.

The USCI\_Bn module provides support for SPI (3 or 4 pin) and I2C.

A USCI\_A0 and USCI\_B0 module are implemented.

514x Texas Instruments

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

www.ti.com

#### TA0

TA0 is a 16-bit timer/counter (Timer\_A type) with five capture/compare registers. TA0 can support multiple capture/compares, PWM outputs, and interval timing. TA0 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

**Table 14. TA0 Signal Connections** 

| DEVICE INPUT SIGNAL           | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT<br>SIGNAL | DEVICE OUTPUT<br>SIGNAL                            |
|-------------------------------|-------------------|--------------|-------------------------|----------------------------------------------------|
| PM_TA0CLK                     | TACLK             |              |                         |                                                    |
| ACLK (internal)               | ACLK              | T:           | NIA                     |                                                    |
| SMCLK (internal)              | SMCLK             | Timer        | NA                      |                                                    |
| RFCLK/192 <sup>(1)</sup>      | INCLK             |              |                         |                                                    |
| PM_TA0CCR0A                   | CCI0A             |              |                         | PM_TA0CCR0A                                        |
| DVSS                          | CCI0B             | 0000         | TAO                     |                                                    |
| DVSS                          | GND               | CCR0         | TA0                     |                                                    |
| DVCC                          | V <sub>CC</sub>   |              |                         |                                                    |
| PM_TA0CCR1A                   | CCI1A             |              |                         | PM_TA0CCR1A                                        |
| CBOUT (internal)              | CCI1B             | CCR1         | TA1                     | ADC10 (internal) <sup>(2)</sup><br>ADC10SHSx = {1} |
| DVSS                          | GND               |              |                         |                                                    |
| DVCC                          | V <sub>CC</sub>   |              |                         |                                                    |
| PM_TA0CCR2A                   | CCI2A             |              | TA2                     | PM_TA0CCR2A                                        |
| ACLK (internal)               | CCI2B             | CCR2         |                         |                                                    |
| DVSS                          | GND               | CCR2         | TAZ                     |                                                    |
| DVCC                          | V <sub>CC</sub>   |              |                         |                                                    |
| PM_TA0CCR3A                   | CCI3A             |              |                         | PM_TA0CCR3A                                        |
| GDO1 from radio<br>(internal) | CCI3B             | CCR3         | TA3                     |                                                    |
| DVSS                          | GND               |              |                         |                                                    |
| DVCC                          | V <sub>CC</sub>   |              |                         |                                                    |
| PM_TA0CCR4A                   | CCI4A             |              |                         | PM_TA0CCR4A                                        |
| GDO2 from radio<br>(internal) | CCI4B             | CCR4         | TA4                     |                                                    |
| DVSS                          | GND               |              |                         |                                                    |
| DVCC                          | V <sub>CC</sub>   |              |                         |                                                    |

<sup>(1)</sup> If a different RFCLK divider setting is selected for a radio GDO output, this divider setting is also used for the Timer\_A INCLK.

<sup>(2)</sup> Only on CC430F614x and CC430F514x.

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

#### TA1

TA1 is a 16-bit timer/counter (Timer\_A type) with three capture/compare registers. TA1 can support multiple capture/compares, PWM outputs, and interval timing. TA1 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

**Table 15. TA1 Signal Connections** 

| DEVICE INPUT SIGNAL         | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT<br>SIGNAL | DEVICE OUTPUT<br>SIGNAL<br>PZ |
|-----------------------------|-------------------|--------------|-------------------------|-------------------------------|
| PM_TA1CLK                   | TACLK             |              |                         |                               |
| ACLK (internal)             | ACLK              | <b>T</b> '   | N/A                     |                               |
| SMCLK (internal)            | SMCLK             | Timer        | NA                      |                               |
| RFCLK/192 <sup>(1)</sup>    | INCLK             |              |                         |                               |
| PM_TA1CCR0A                 | CCI0A             |              |                         | PM_TA1CCR0A                   |
| RF Async. Output (internal) | CCI0B             | CCR0 TA      | TAO                     | RF Async. Input (internal)    |
| DVSS                        | GND               |              |                         |                               |
| DVCC                        | V <sub>CC</sub>   |              |                         |                               |
| PM_TA1CCR1A                 | CCI1A             |              |                         | PM_TA1CCR1A                   |
| CBOUT (internal)            | CCI1B             | CCR1         | TA1                     |                               |
| DVSS                        | GND               | CCRT         | IAI                     |                               |
| DVCC                        | V <sub>CC</sub>   |              |                         |                               |
| PM_TA1CCR2A                 | CCI2A             |              |                         | PM_TA1CCR2A                   |
| ACLK (internal)             | CCI2B             | CCR2 TA2     | TAO                     |                               |
| DVSS                        | GND               |              |                         |                               |
| DVCC                        | V <sub>CC</sub>   |              |                         |                               |

<sup>(1)</sup> If a different RFCLK divider setting is selected for a radio GDO output, this divider setting is also used for the Timer\_A INCLK.

### Real-Time Clock (RTC D)

The RTC\_D module can be used as a general-purpose 32-bit counter (counter mode) or as an integrated real-time clock (RTC) (calendar mode). In counter mode, the RTC\_D also includes two independent 8-bit timers that can be cascaded to form a 16-bit timer/counter. Both timers can be read and written by software. Calendar mode integrates an internal calendar which compensates for months with less than 31 days and includes leap year correction. The RTC\_D also supports flexible alarm functions and offset-calibration hardware.

#### **REF Voltage Reference (Including Output)**

The reference module (REF) is responsible for generation of all critical reference voltages that can be used by the various analog peripherals in the device. These include the ADC10\_A, LCD\_B, and COMP\_B modules.

It can also provide the ADC reference voltages to the VREF+ pin (see the pin schematics).

#### LCD B (Only CC430F614x)

The LCD\_B driver generates the segment and common signals required to drive a Liquid Crystal Display (LCD). The LCD\_B controller has dedicated data memories to hold segment drive information. Common and segment signals are generated as defined by the mode. Static, 2-mux, 3-mux, and 4-mux LCDs are supported. The module can provide a LCD voltage independent of the supply voltage with its integrated charge pump. It is possible to control the level of the LCD voltage and thus contrast by software. The module also provides an automatic blinking capability for individual segments.

### Comparator\_B

The primary function of the Comparator\_B module is to support precision slope analog-to-digital conversions, battery voltage supervision, and monitoring of external analog signals.

TEXAS INSTRUMENTS

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

www.ti.com

### ADC10\_A (Only CC430F614x and CC430F514x)

The ADC10\_A module supports fast, 10-bit analog-to-digital conversions. The module implements a 10-bit SAR core, sample select control, reference generator and a conversion result buffer. A window comparator with a lower and upper limit allows CPU independent result monitoring with three window comparator interrupt flags.

### **Embedded Emulation Module (EEM) (S Version)**

The Embedded Emulation Module (EEM) supports real-time in-system debugging. The S version of the EEM implemented on all devices has the following features:

- Three hardware triggers or breakpoints on memory access
- · One hardware trigger or breakpoint on CPU register write access
- Up to four hardware triggers can be combined to form complex triggers or breakpoints
- One cycle counter
- Clock control on module level

## **Peripheral File Map**

NSTRUMENTS

## **Table 16. Peripherals**

| MODULE NAME                                                                      | BASE ADDRESS | OFFSET ADDRESS<br>RANGE |
|----------------------------------------------------------------------------------|--------------|-------------------------|
| Special Functions (see Table 17)                                                 | 0100h        | 000h-01Fh               |
| PMM (see Table 18)                                                               | 0120h        | 000h-00Fh               |
| Flash Control (see Table 19)                                                     | 0140h        | 000h-00Fh               |
| CRC16 (see Table 20)                                                             | 0150h        | 000h-007h               |
| RAM Control (see Table 21)                                                       | 0158h        | 000h-001h               |
| Watchdog (see Table 22)                                                          | 015Ch        | 000h-001h               |
| UCS (see Table 23)                                                               | 0160h        | 000h-01Fh               |
| SYS (see Table 24)                                                               | 0180h        | 000h-01Fh               |
| Shared Reference (see Table 25)                                                  | 01B0h        | 000h-001h               |
| Port Mapping Control (see Table 26)                                              | 01C0h        | 000h-007h               |
| Port Mapping Port P1 (see Table 27)                                              | 01C8h        | 000h-007h               |
| Port Mapping Port P2 (see Table 28)                                              | 01D0h        | 000h-007h               |
| Port Mapping Port P3 (see Table 29)                                              | 01D8h        | 000h-007h               |
| Port P1, P2 (see Table 30)                                                       | 0200h        | 000h-01Fh               |
| Port P3, P4 (see Table 31)<br>(P4 not available on CC430F514x and<br>CC430F512x) | 0220h        | 000h-01Fh               |
| Port P5 (see Table 32)                                                           | 0240h        | 000h-01Fh               |
| Port PJ (see Table 33)                                                           | 0320h        | 000h-01Fh               |
| TA0 (see Table 34)                                                               | 0340h        | 000h-03Fh               |
| TA1 (see Table 35)                                                               | 0380h        | 000h-03Fh               |
| RTC_D (see Table 36)                                                             | 04A0h        | 000h-01Fh               |
| 32-Bit Hardware Multiplier (see Table 37)                                        | 04C0h        | 000h-02Fh               |
| DMA Module Control (see Table 38)                                                | 0500h        | 000h-00Fh               |
| DMA Channel 0 (see Table 39)                                                     | 0510h        | 000h-00Fh               |
| DMA Channel 1 (see Table 40)                                                     | 0520h        | 000h-00Fh               |
| DMA Channel 2 (see Table 41)                                                     | 0530h        | 000h-00Fh               |
| USCI_A0 (see Table 42)                                                           | 05C0h        | 000h-01Fh               |
| USCI_B0 (see Table 43)                                                           | 05E0h        | 000h-01Fh               |
| ADC10 (see Table 44)<br>(only CC430F614x and CC430F514x)                         | 0740h        | 000h-01Fh               |
| Comparator_B (see Table 45)                                                      | 08C0h        | 000h-00Fh               |
| AES Accelerator (see Table 46)                                                   | 09C0h        | 000h-00Fh               |
| LCD_B (see Table 47 (only CC430F614x)                                            | 0A00h        | 000h-05Fh               |
| Radio Interface (see Table 48)                                                   | 0F00h        | 000h-03Fh               |



Table 17. Special Function Registers (Base Address: 0100h)

**ISTRUMENTS** 

www.ti.com

| REGISTER DESCRIPTION  | REGISTER | OFFSET |
|-----------------------|----------|--------|
| SFR interrupt enable  | SFRIE1   | 00h    |
| SFR interrupt flag    | SFRIFG1  | 02h    |
| SFR reset pin control | SFRRPCR  | 04h    |

## Table 18. PMM Registers (Base Address: 0120h)

| REGISTER DESCRIPTION     | REGISTER | OFFSET |
|--------------------------|----------|--------|
| PMM Control 0            | PMMCTL0  | 00h    |
| PMM control 1            | PMMCTL1  | 02h    |
| SVS high side control    | SVSMHCTL | 04h    |
| SVS low side control     | SVSMLCTL | 06h    |
| PMM interrupt flags      | PMMIFG   | 0Ch    |
| PMM interrupt enable     | PMMIE    | 0Eh    |
| PMM power mode 5 control | PM5CTL0  | 10h    |

### Table 19. Flash Control Registers (Base Address: 0140h)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| Flash control 1      | FCTL1    | 00h    |
| Flash control 3      | FCTL3    | 04h    |
| Flash control 4      | FCTL4    | 06h    |

## Table 20. CRC16 Registers (Base Address: 0150h)

| REGISTER DESCRIPTION          | REGISTER  | OFFSET |
|-------------------------------|-----------|--------|
| CRC data input                | CRC16DI   | 00h    |
| CRC data input reverse byte   | CRCDIRB   | 02h    |
| CRC initialization and result | CRCINIRES | 04h    |
| CRC result reverse byte       | CRCRESR   | 06h    |

## Table 21. RAM Control Registers (Base Address: 0158h)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| RAM control 0        | RCCTL0   | 00h    |

## Table 22. Watchdog Registers (Base Address: 015Ch)

| REGISTER DESCRIPTION   | REGISTER | OFFSET |
|------------------------|----------|--------|
| Watchdog timer control | WDTCTL   | 00h    |

### Table 23. UCS Registers (Base Address: 0160h)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| UCS control 0        | UCSCTL0  | 00h    |
| UCS control 1        | UCSCTL1  | 02h    |
| UCS control 2        | UCSCTL2  | 04h    |
| UCS control 3        | UCSCTL3  | 06h    |
| UCS control 4        | UCSCTL4  | 08h    |
| UCS control 5        | UCSCTL5  | 0Ah    |
| UCS control 6        | UCSCTL6  | 0Ch    |
| UCS control 7        | UCSCTL7  | 0Eh    |
| UCS control 8        | UCSCTL8  | 10h    |

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

### Table 24. SYS Registers (Base Address: 0180h)

| REGISTER DESCRIPTION                | REGISTER  | OFFSET |
|-------------------------------------|-----------|--------|
| System control                      | SYSCTL    | 00h    |
| Bootstrap loader configuration area | SYSBSLC   | 02h    |
| JTAG mailbox control                | SYSJMBC   | 06h    |
| JTAG mailbox input 0                | SYSJMBI0  | 08h    |
| JTAG mailbox input 1                | SYSJMBI1  | 0Ah    |
| JTAG mailbox output 0               | SYSJMBO0  | 0Ch    |
| JTAG mailbox output 1               | SYSJMBO1  | 0Eh    |
| Bus Error vector generator          | SYSBERRIV | 18h    |
| User NMI vector generator           | SYSUNIV   | 1Ah    |
| System NMI vector generator         | SYSSNIV   | 1Ch    |
| Reset vector generator              | SYSRSTIV  | 1Eh    |

### Table 25. Shared Reference Registers (Base Address: 01B0h)

| REGISTER DESCRIPTION     | REGISTER | OFFSET |
|--------------------------|----------|--------|
| Shared reference control | REFCTL   | 00h    |

### Table 26. Port Mapping Control Registers (Base Address: 01C0h)

| REGISTER DESCRIPTION          | REGISTER  | OFFSET |
|-------------------------------|-----------|--------|
| Port mapping key register     | PMAPKEYID | 00h    |
| Port mapping control register | PMAPCTL   | 02h    |

### Table 27. Port Mapping Port P1 Registers (Base Address: 01C8h)

| REGISTER DESCRIPTION       | REGISTER | OFFSET |
|----------------------------|----------|--------|
| Port P1.0 mapping register | P1MAP0   | 00h    |
| Port P1.1 mapping register | P1MAP1   | 01h    |
| Port P1.2 mapping register | P1MAP2   | 02h    |
| Port P1.3 mapping register | P1MAP3   | 03h    |
| Port P1.4 mapping register | P1MAP4   | 04h    |
| Port P1.5 mapping register | P1MAP5   | 05h    |
| Port P1.6 mapping register | P1MAP6   | 06h    |
| Port P1.7 mapping register | P1MAP7   | 07h    |

### Table 28. Port Mapping Port P2 Registers (Base Address: 01D0h)

| REGISTER DESCRIPTION       | REGISTER | OFFSET |
|----------------------------|----------|--------|
| Port P2.0 mapping register | P2MAP0   | 00h    |
| Port P2.1 mapping register | P2MAP1   | 01h    |
| Port P2.2 mapping register | P2MAP2   | 02h    |
| Port P2.3 mapping register | P2MAP3   | 03h    |
| Port P2.4 mapping register | P2MAP4   | 04h    |
| Port P2.5 mapping register | P2MAP5   | 05h    |
| Port P2.6 mapping register | P2MAP6   | 06h    |
| Port P2.7 mapping register | P2MAP7   | 07h    |

TEXAS INSTRUMENTS

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

www.ti.com

## Table 29. Port Mapping Port P3 Registers (Base Address: 01D8h)

| REGISTER DESCRIPTION       | REGISTER | OFFSET |
|----------------------------|----------|--------|
| Port P3.0 mapping register | P3MAP0   | 00h    |
| Port P3.1 mapping register | P3MAP1   | 01h    |
| Port P3.2 mapping register | P3MAP2   | 02h    |
| Port P3.3 mapping register | P3MAP3   | 03h    |
| Port P3.4 mapping register | P3MAP4   | 04h    |
| Port P3.5 mapping register | P3MAP5   | 05h    |
| Port P3.6 mapping register | P3MAP6   | 06h    |
| Port P3.7 mapping register | P3MAP7   | 07h    |

## Table 30. Port P1, P2 Registers (Base Address: 0200h)

| REGISTER DESCRIPTION           | REGISTER | OFFSET |
|--------------------------------|----------|--------|
| Port P1 input                  | P1IN     | 00h    |
| Port P1 output                 | P1OUT    | 02h    |
| Port P1 direction              | P1DIR    | 04h    |
| Port P1 pullup/pulldown enable | P1REN    | 06h    |
| Port P1 drive strength         | P1DS     | 08h    |
| Port P1 selection              | P1SEL    | 0Ah    |
| Port P1 interrupt vector word  | P1IV     | 0Eh    |
| Port P1 interrupt edge select  | P1IES    | 18h    |
| Port P1 interrupt enable       | P1IE     | 1Ah    |
| Port P1 interrupt flag         | P1IFG    | 1Ch    |
| Port P2 input                  | P2IN     | 01h    |
| Port P2 output                 | P2OUT    | 03h    |
| Port P2 direction              | P2DIR    | 05h    |
| Port P2 pullup/pulldown enable | P2REN    | 07h    |
| Port P2 drive strength         | P2DS     | 09h    |
| Port P2 selection              | P2SEL    | 0Bh    |
| Port P2 interrupt vector word  | P2IV     | 1Eh    |
| Port P2 interrupt edge select  | P2IES    | 19h    |
| Port P2 interrupt enable       | P2IE     | 1Bh    |
| Port P2 interrupt flag         | P2IFG    | 1Dh    |

# Table 31. Port P3, P4 Registers (Base Address: 0220h)

| REGISTER DESCRIPTION           | REGISTER | OFFSET |
|--------------------------------|----------|--------|
| Port P3 input                  | P3IN     | 00h    |
| Port P3 output                 | P3OUT    | 02h    |
| Port P3 direction              | P3DIR    | 04h    |
| Port P3 pullup/pulldown enable | P3REN    | 06h    |
| Port P3 drive strength         | P3DS     | 08h    |
| Port P3 selection              | P3SEL    | 0Ah    |
| Port P4 input                  | P4IN     | 01h    |
| Port P4 output                 | P4OUT    | 03h    |
| Port P4 direction              | P4DIR    | 05h    |
| Port P4 pullup/pulldown enable | P4REN    | 07h    |
| Port P4 drive strength         | P4DS     | 09h    |
| Port P4 selection              | P4SEL    | 0Bh    |

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

## Table 32. Port P5 Registers (Base Address: 0240h)

| REGISTER DESCRIPTION           | REGISTER | OFFSET |
|--------------------------------|----------|--------|
| Port P5 input                  | P5IN     | 00h    |
| Port P5 output                 | P5OUT    | 02h    |
| Port P5 direction              | P5DIR    | 04h    |
| Port P5 pullup/pulldown enable | P5REN    | 06h    |
| Port P5 drive strength         | P5DS     | 08h    |
| Port P5 selection              | P5SEL    | 0Ah    |

### Table 33. Port J Registers (Base Address: 0320h)

| REGISTER DESCRIPTION           | REGISTER | OFFSET |
|--------------------------------|----------|--------|
| Port PJ input                  | PJIN     | 00h    |
| Port PJ output                 | PJOUT    | 02h    |
| Port PJ direction              | PJDIR    | 04h    |
| Port PJ pullup/pulldown enable | PJREN    | 06h    |
| Port PJ drive strength         | PJDS     | 08h    |

### Table 34. TA0 Registers (Base Address: 0340h)

| REGISTER DESCRIPTION       | REGISTER | OFFSET |
|----------------------------|----------|--------|
| TA0 control                | TA0CTL   | 00h    |
| Capture/compare control 0  | TA0CCTL0 | 02h    |
| Capture/compare control 1  | TA0CCTL1 | 04h    |
| Capture/compare control 2  | TA0CCTL2 | 06h    |
| Capture/compare control 3  | TA0CCTL3 | 08h    |
| Capture/compare control 4  | TA0CCTL4 | 0Ah    |
| TA0 counter register       | TA0R     | 10h    |
| Capture/compare register 0 | TA0CCR0  | 12h    |
| Capture/compare register 1 | TA0CCR1  | 14h    |
| Capture/compare register 2 | TA0CCR2  | 16h    |
| Capture/compare register 3 | TA0CCR3  | 18h    |
| Capture/compare register 4 | TA0CCR4  | 1Ah    |
| TA0 expansion register 0   | TA0EX0   | 20h    |
| TA0 interrupt vector       | TAOIV    | 2Eh    |

## Table 35. TA1 Registers (Base Address: 0380h)

| REGISTER DESCRIPTION       | REGISTER | OFFSET |
|----------------------------|----------|--------|
| TA1 control                | TA1CTL   | 00h    |
| Capture/compare control 0  | TA1CCTL0 | 02h    |
| Capture/compare control 1  | TA1CCTL1 | 04h    |
| Capture/compare control 2  | TA1CCTL2 | 06h    |
| TA1 counter register       | TA1R     | 10h    |
| Capture/compare register 0 | TA1CCR0  | 12h    |
| Capture/compare register 1 | TA1CCR1  | 14h    |
| Capture/compare register 2 | TA1CCR2  | 16h    |
| TA1 expansion register 0   | TA1EX0   | 20h    |
| TA1 interrupt vector       | TA1IV    | 2Eh    |



Table 36. Real Time Clock Registers (Base Address: 04A0h)

### www.ti.com

| REGISTER DESCRIPTION               | REGISTER       | OFFSET |
|------------------------------------|----------------|--------|
| RTC control 0                      | RTCCTL0        | 00h    |
| RTC control 1                      | RTCCTL1        | 01h    |
| RTC control 2                      | RTCCTL2        | 02h    |
| RTC control 3                      | RTCCTL3        | 03h    |
| RTC prescaler 0 control            | RTCPS0CTL      | 08h    |
| RTC prescaler 1 control            | RTCPS1CTL      | 0Ah    |
| RTC prescaler 0                    | RTCPS0         | 0Ch    |
| RTC prescaler 1                    | RTCPS1         | 0Dh    |
| RTC interrupt vector word          | RTCIV          | 0Eh    |
| RTC seconds/counter register 1     | RTCSEC/RTCNT1  | 10h    |
| RTC minutes/counter register 2     | RTCMIN/RTCNT2  | 11h    |
| RTC hours/counter register 3       | RTCHOUR/RTCNT3 | 12h    |
| RTC day of week/counter register 4 | RTCDOW/RTCNT4  | 13h    |
| RTC days                           | RTCDAY         | 14h    |
| RTC month                          | RTCMON         | 15h    |
| RTC year low                       | RTCYEARL       | 16h    |
| RTC year high                      | RTCYEARH       | 17h    |
| RTC alarm minutes                  | RTCAMIN        | 18h    |
| RTC alarm hours                    | RTCAHOUR       | 19h    |
| RTC alarm day of week              | RTCADOW        | 1Ah    |
| RTC alarm days                     | RTCADAY        | 1Bh    |

# Table 37. 32-Bit Hardware Multiplier Registers (Base Address: 04C0h)

| REGISTER DESCRIPTION                                    | REGISTER  | OFFSET |
|---------------------------------------------------------|-----------|--------|
| 16-bit operand 1 - multiply                             | MPY       | 00h    |
| 16-bit operand 1 - signed multiply                      | MPYS      | 02h    |
| 16-bit operand 1 - multiply accumulate                  | MAC       | 04h    |
| 16-bit operand 1 - signed multiply accumulate           | MACS      | 06h    |
| 16-bit operand 2                                        | OP2       | 08h    |
| 16 x 16 result low word                                 | RESLO     | 0Ah    |
| 16 x 16 result high word                                | RESHI     | 0Ch    |
| 16 x 16 sum extension register                          | SUMEXT    | 0Eh    |
| 32-bit operand 1 - multiply low word                    | MPY32L    | 10h    |
| 32-bit operand 1 - multiply high word                   | MPY32H    | 12h    |
| 32-bit operand 1 - signed multiply low word             | MPYS32L   | 14h    |
| 32-bit operand 1 - signed multiply high word            | MPYS32H   | 16h    |
| 32-bit operand 1 - multiply accumulate low word         | MAC32L    | 18h    |
| 32-bit operand 1 - multiply accumulate high word        | MAC32H    | 1Ah    |
| 32-bit operand 1 - signed multiply accumulate low word  | MACS32L   | 1Ch    |
| 32-bit operand 1 - signed multiply accumulate high word | MACS32H   | 1Eh    |
| 32-bit operand 2 - low word                             | OP2L      | 20h    |
| 32-bit operand 2 - high word                            | OP2H      | 22h    |
| 32 × 32 result 0 - least significant word               | RES0      | 24h    |
| 32 x 32 result 1                                        | RES1      | 26h    |
| 32 × 32 result 2                                        | RES2      | 28h    |
| 32 x 32 result 3 - most significant word                | RES3      | 2Ah    |
| MPY32 control register 0                                | MPY32CTL0 | 2Ch    |

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

## Table 38. DMA Module Control Registers (Base Address: 0500h)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| DMA module control 0 | DMACTL0  | 00h    |
| DMA module control 1 | DMACTL1  | 02h    |
| DMA module control 2 | DMACTL2  | 04h    |
| DMA module control 3 | DMACTL3  | 06h    |
| DMA module control 4 | DMACTL4  | 08h    |
| DMA interrupt vector | DMAIV    | 0Ah    |

### Table 39. DMA Channel 0 Registers (Base Address: 0510h)

| REGISTER DESCRIPTION                   | REGISTER | OFFSET |
|----------------------------------------|----------|--------|
| DMA channel 0 control                  | DMA0CTL  | 00h    |
| DMA channel 0 source address low       | DMA0SAL  | 02h    |
| DMA channel 0 source address high      | DMA0SAH  | 04h    |
| DMA channel 0 destination address low  | DMA0DAL  | 06h    |
| DMA channel 0 destination address high | DMA0DAH  | 08h    |
| DMA channel 0 transfer size            | DMA0SZ   | 0Ah    |

### Table 40. DMA Channel 1 Registers (Base Address: 0520h)

| REGISTER DESCRIPTION                   | REGISTER | OFFSET |
|----------------------------------------|----------|--------|
| DMA channel 1 control                  | DMA1CTL  | 00h    |
| DMA channel 1 source address low       | DMA1SAL  | 02h    |
| DMA channel 1 source address high      | DMA1SAH  | 04h    |
| DMA channel 1 destination address low  | DMA1DAL  | 06h    |
| DMA channel 1 destination address high | DMA1DAH  | 08h    |
| DMA channel 1 transfer size            | DMA1SZ   | 0Ah    |

## Table 41. DMA Channel 2 Registers (Base Address: 0530h)

| REGISTER DESCRIPTION                   | REGISTER | OFFSET |
|----------------------------------------|----------|--------|
| DMA channel 2 control                  | DMA2CTL  | 00h    |
| DMA channel 2 source address low       | DMA2SAL  | 02h    |
| DMA channel 2 source address high      | DMA2SAH  | 04h    |
| DMA channel 2 destination address low  | DMA2DAL  | 06h    |
| DMA channel 2 destination address high | DMA2DAH  | 08h    |
| DMA channel 2 transfer size            | DMA2SZ   | 0Ah    |



www.ti.com

## Table 42. USCI\_A0 Registers (Base Address: 05C0h)

| REGISTER DESCRIPTION       | REGISTER   | OFFSET |
|----------------------------|------------|--------|
| USCI control 1             | UCA0CTL1   | 00h    |
| USCI control 0             | UCA0CTL0   | 01h    |
| USCI baud rate 0           | UCA0BR0    | 06h    |
| USCI baud rate 1           | UCA0BR1    | 07h    |
| USCI modulation control    | UCA0MCTL   | 08h    |
| USCI status                | UCA0STAT   | 0Ah    |
| USCI receive buffer        | UCA0RXBUF  | 0Ch    |
| USCI transmit buffer       | UCA0TXBUF  | 0Eh    |
| USCI LIN control           | UCA0ABCTL  | 10h    |
| USCI IrDA transmit control | UCA0IRTCTL | 12h    |
| USCI IrDA receive control  | UCA0IRRCTL | 13h    |
| USCI interrupt enable      | UCA0IE     | 1Ch    |
| USCI interrupt flags       | UCA0IFG    | 1Dh    |
| USCI interrupt vector word | UCA0IV     | 1Eh    |

### Table 43. USCI\_B0 Registers (Base Address: 05E0h)

| REGISTER DESCRIPTION             | REGISTER  | OFFSET |
|----------------------------------|-----------|--------|
| USCI synchronous control 1       | UCB0CTL1  | 00h    |
| USCI synchronous control 0       | UCB0CTL0  | 01h    |
| USCI synchronous bit rate 0      | UCB0BR0   | 06h    |
| USCI synchronous bit rate 1      | UCB0BR1   | 07h    |
| USCI synchronous status          | UCB0STAT  | 0Ah    |
| USCI synchronous receive buffer  | UCB0RXBUF | 0Ch    |
| USCI synchronous transmit buffer | UCB0TXBUF | 0Eh    |
| USCI I2C own address             | UCB0I2COA | 10h    |
| USCI I2C slave address           | UCB0I2CSA | 12h    |
| USCI interrupt enable            | UCB0IE    | 1Ch    |
| USCI interrupt flags             | UCB0IFG   | 1Dh    |
| USCI interrupt vector word       | UCB0IV    | 1Eh    |

## Table 44. ADC10\_A Registers (Base Address: 0740h)

| REGISTER DESCRIPTION                     | REGISTER   | OFFSET |
|------------------------------------------|------------|--------|
| ADC10_A Control register 0               | ADC10CTL0  | 00h    |
| ADC10_A Control register 1               | ADC10CTL1  | 02h    |
| ADC10_A Control register 2               | ADC10CTL2  | 04h    |
| ADC10_A Window Comparator Low Threshold  | ADC10LO    | 06h    |
| ADC10_A Window Comparator High Threshold | ADC10HI    | 08h    |
| ADC10_A Memory Control Register 0        | ADC10MCTL0 | 0Ah    |
| ADC10_A Conversion Memory Register       | ADC10MEM0  | 12h    |
| ADC10_A Interrupt Enable                 | ADC10IE    | 1Ah    |
| ADC10_A Interrupt Flags                  | ADC10IGH   | 1Ch    |
| ADC10_A Interrupt Vector Word            | ADC10IV    | 1Eh    |

CC430F614x CC430F514x CC430F512x

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

## Table 45. Comparator\_B Registers (Base Address: 08C0h)

| REGISTER DESCRIPTION         | REGISTER | OFFSET |
|------------------------------|----------|--------|
| Comp_B control register 0    | CBCTL0   | 00h    |
| Comp_B control register 1    | CBCTL1   | 02h    |
| Comp_B control register 2    | CBCTL2   | 04h    |
| Comp_B control register 3    | CBCTL3   | 06h    |
| Comp_B interrupt register    | CBINT    | 0Ch    |
| Comp_B interrupt vector word | CBIV     | 0Eh    |

## Table 46. AES Accelerator Registers (Base Address: 09C0h)

| REGISTER DESCRIPTION               | REGISTER | OFFSET |
|------------------------------------|----------|--------|
| AES accelerator control register 0 | AESACTL0 | 00h    |
| Reserved                           |          | 02h    |
| AES accelerator status register    | AESASTAT | 04h    |
| AES accelerator key register       | AESAKEY  | 06h    |
| AES accelerator data in register   | AESADIN  | 008h   |
| AES accelerator data out register  | AESADOUT | 00Ah   |

## Table 47. LCD\_B Registers (Base Address: 0A00h)

| REGISTER DESCRIPTION               | REGISTER   | OFFSET |
|------------------------------------|------------|--------|
| LCD_B control register 0           | LCDBCTL0   | 000h   |
| LCD_B control register 1           | LCDBCTL1   | 002h   |
| LCD_B blinking control register    | LCDBBLKCTL | 004h   |
| LCD_B memory control register      | LCDBMEMCTL | 006h   |
| LCD_B voltage control register     | LCDBVCTL   | 008h   |
| LCD_B port control register 0      | LCDBPCTL0  | 00Ah   |
| LCD_B port control register 1      | LCDBPCTL1  | 00Ch   |
| LCD_B charge pump control register | LCDBCTL0   | 012h   |
| LCD_B interrupt vector word        | LCDBIV     | 01Eh   |
| LCD_B memory 1                     | LCDM1      | 020h   |
| LCD_B memory 2                     | LCDM2      | 021h   |
|                                    |            |        |
| LCD_B memory 14                    | LCDM14     | 02Dh   |
| LCD_B blinking memory 1            | LCDBM1     | 040h   |
| LCD_B blinking memory 2            | LCDBM2     | 041h   |
|                                    |            |        |
| LCD_B blinking memory 14           | LCDBM14    | 04Dh   |

TEXAS INSTRUMENTS

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

www.ti.com

## Table 48. Radio Interface Registers (Base Address: 0F00h)

| REGISTER DESCRIPTION                              | REGISTER    | OFFSET |
|---------------------------------------------------|-------------|--------|
| Radio interface control register 0                | RF1AIFCTL0  | 00h    |
| Radio interface control register 1                | RF1AIFCTL1  | 02h    |
| Radio interface error flag register               | RF1AIFERR   | 06h    |
| Radio interface error vector word                 | RF1AIFERRV  | 0Ch    |
| Radio interface interrupt vector word             | RF1AIFIV    | 0Eh    |
| Radio instruction word register                   | RF1AINSTRW  | 10h    |
| Radio instruction word register, 1-byte auto-read | RF1AINSTR1W | 12h    |
| Radio instruction word register, 2-byte auto-read | RF1AINSTR2W | 14h    |
| Radio data in register                            | RF1ADINW    | 16h    |
| Radio status word register                        | RF1ASTATW   | 20h    |
| Radio status word register, 1-byte auto-read      | RF1ASTAT1W  | 22h    |
| Radio status word register, 2-byte auto-read      | RF1AISTAT2W | 24h    |
| Radio data out register                           | RF1ADOUTW   | 28h    |
| Radio data out register, 1-byte auto-read         | RF1ADOUT1W  | 2Ah    |
| Radio data out register, 2-byte auto-read         | RF1ADOUT2W  | 2Ch    |
| Radio core signal input register                  | RF1AIN      | 30h    |
| Radio core interrupt flag register                | RF1AIFG     | 32h    |
| Radio core interrupt edge select register         | RF1AIES     | 34h    |
| Radio core interrupt enable register              | RF1AIE      | 36h    |
| Radio core interrupt vector word                  | RF1AIV      | 38h    |

CC430F614x CC430F514x CC430F512x

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

## Absolute Maximum Ratings(1)

over operating free-air temperature range (unless otherwise noted)

| Voltage applied at DVCC and AVCC pins to V <sub>SS</sub>                 | -0.3 V to 4.1 V                                       |
|--------------------------------------------------------------------------|-------------------------------------------------------|
| Voltage applied to any pin (excluding VCORE, RF_P, RF_N, and R_BIAS) (2) | -0.3 V to (V <sub>CC</sub> + 0.3 V),<br>4.1 V Maximum |
| Voltage applied to VCORE, RF_P, RF_N, and R_BIAS <sup>(2)</sup>          | -0.3 V to 2.0 V                                       |
| Input RF level at pins RF_P and RF_N                                     | 10 dBm                                                |
| Diode current at any device terminal                                     | ±2 mA                                                 |
| Storage temperature range <sup>(3)</sup> , T <sub>stg</sub>              | -55°C to 150°C                                        |
| Maximum junction temperature, T <sub>J</sub>                             | 95°C                                                  |

- (1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltages referenced to V<sub>SS</sub>.
- (3) Higher temperature may be applied during board soldering according to the current JEDEC J-STD-020 specification with peak reflow temperatures not higher than classified on the device label on the shipping boxes or reels.

## Thermal Packaging Characteristics CC430F51xx

| 0   | Junction-to-ambient thermal resistance, still air | Low-K board  | 48 QFN (RGZ) | 98°C/W |
|-----|---------------------------------------------------|--------------|--------------|--------|
| DJA | Junction-to-ambient thermal resistance, still all | High-K board | 48 QFN (RGZ) | 28°C/W |

## Thermal Packaging Characteristics CC430F61xx

| O lunction to ambient thermal registeries of ill air            | Low-K board  | 64 QFN (RGC) | 83°C/W | l |
|-----------------------------------------------------------------|--------------|--------------|--------|---|
| $\theta_{JA}$ Junction-to-ambient thermal resistance, still air | High-K board | 64 QFN (RGC) | 26°C/W | l |

## **Recommended Operating Conditions**

Typical values are specified at  $V_{CC} = 3.3 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$  (unless otherwise noted)

|                    |                                                                                                                                                                                                                                                        |                                                                         | MIN | NOM | MAX | UNIT |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----|-----|-----|------|
| V <sub>CC</sub>    | Supply voltage range applied at all DVCC and AVCC pins (1)(2) during program execution and flash                                                                                                                                                       | PMMCOREVx = 0<br>(default after POR)                                    | 1.8 |     | 3.6 | ٧    |
| - 66               | programming with PMM default settings. Radio is not operational with PMMCOREVx = $0, 1.$ <sup>(3)</sup>                                                                                                                                                | PMMCOREVx = 1                                                           | 2.0 |     | 3.6 | V    |
|                    | Supply voltage range applied at all DVCC and AVCC pins (1)(2) during program execution, flash programming                                                                                                                                              | PMMCOREVx = 2                                                           | 2.2 |     | 3.6 | V    |
| V <sub>CC</sub>    | pins <sup>(1)(2)</sup> during program execution, flash programming and radio operation with PMM default settings. <sup>(3)</sup>                                                                                                                       | PMMCOREVx = 3                                                           | 2.4 |     | 3.6 | >    |
| V <sub>CC</sub>    | Supply voltage range applied at all DVCC and AVCC pins (1)(2) during program execution, flash programming and radio operation with PMMCOREVx = 2, high-side SVS level lowered (SVSHRVLx = SVSHRRRLx = 1) or high-side SVS disabled (SVSHE = 0). (4)(3) | PMMCOREVx = 2,<br>SVSHRVLx = SVSHRRRLx = 1<br>or SVSHE = 0              | 2.0 |     | 3.6 | ٧    |
| V <sub>SS</sub>    | Supply voltage applied at the exposed die attach VSS and AVSS pin                                                                                                                                                                                      |                                                                         |     | 0   |     | ٧    |
| T <sub>A</sub>     | Operating free-air temperature                                                                                                                                                                                                                         |                                                                         | -40 |     | 85  | °C   |
| T <sub>J</sub>     | Operating junction temperature                                                                                                                                                                                                                         |                                                                         | -40 |     | 85  | °C   |
| C <sub>VCORE</sub> | Recommended capacitor at VCORE                                                                                                                                                                                                                         |                                                                         |     | 470 |     | nF   |
| C <sub>VCORE</sub> | Reduced capacitor at VCORE                                                                                                                                                                                                                             | f <sub>SYSTEM</sub> ≤ 16 MHz,<br>PMMCOREVx ≤ 2, V <sub>CC</sub> ≥ 2.2 V | 100 |     |     | nF   |
| C <sub>DVCC</sub>  | Recommended capacitor at DVCC                                                                                                                                                                                                                          |                                                                         | 4.7 |     |     | μF   |

<sup>(1)</sup> It is recommended to power AVCC and DVCC from the same source. A maximum difference of 0.3 V between AVCC and DVCC can be tolerated during power up and operation.

<sup>(2)</sup> The minimum supply voltage is defined by the supervisor SVS levels when it is enabled. See the PMM, SVS High Side threshold parameters for the exact values and further details.

<sup>(3)</sup> Modules may have a different supply voltage range specification. See the specification of the respective module in this data sheet.

<sup>(4)</sup> Lowering the high-side SVS level or disabling the high-side SVS might cause the LDO to operate out of regulation but the core voltage still stays within its limits and is still supervised by the low-side SVS to ensure reliable operation.



www.ti.com

## **Recommended Operating Conditions (continued)**

Typical values are specified at  $V_{CC}$  = 3.3 V and  $T_A$  = 25°C (unless otherwise noted)

|                     |                                                                                          |                                   | MIN NOM N                                                       | XAN | UNIT |
|---------------------|------------------------------------------------------------------------------------------|-----------------------------------|-----------------------------------------------------------------|-----|------|
| f <sub>SYSTEM</sub> |                                                                                          | PMMCOREVx = 0 (default condition) | 0                                                               | 8   | MHz  |
|                     | Processor (MCLK) frequency <sup>(5)</sup> (see Figure 2)                                 | PMMCOREVx = 1                     | 0                                                               | 12  | MHz  |
|                     |                                                                                          | PMMCOREVx = 2                     | 0                                                               | 16  | MHz  |
|                     |                                                                                          | PMMCOREVx = 3                     | 0                                                               | 20  | MHz  |
| P <sub>INT</sub>    | Internal power dissipation                                                               |                                   | $V_{CC} \times I_{DVCC}$                                        |     | W    |
| P <sub>IO</sub>     | I/O power dissipation of I/O pins powered by DVCC                                        |                                   | $(V_{CC} - V_{IOH}) \times I_{IOH}$<br>$V_{IOL} \times I_{IOL}$ | +   | W    |
| P <sub>MAX</sub>    | Maximum allowed power dissipation, P <sub>MAX</sub> > P <sub>IO</sub> + P <sub>INT</sub> |                                   | (T <sub>J</sub> - T <sub>A</sub> ) / θ <sub>JA</sub>            |     | W    |

(5) Modules may have a different maximum input clock specification. See the specification of the respective module in this data sheet.



The numbers within the fields denote the supported PMMCOREVx settings.

Figure 2. Maximum System Frequency



#### **Electrical Characteristics**

**NSTRUMENTS** 

## Active Mode Supply Current Into V<sub>CC</sub> Excluding External Current

over recommended operating free-air temperature (unless otherwise noted)(1)(2)(3)

|                                     |                  |                 |                   | FREQUENCY (f <sub>DCO</sub> = f <sub>MCLK</sub> = f <sub>SMCLK</sub> ) |       |      |       |      |      |        |      |        |      |      |
|-------------------------------------|------------------|-----------------|-------------------|------------------------------------------------------------------------|-------|------|-------|------|------|--------|------|--------|------|------|
| PARAMETER                           | EXECUTION MEMORY | V <sub>CC</sub> | <b>PMMCOREV</b> x | 1 N                                                                    | 1 MHz |      | 8 MHz |      | ИНz  | 16 MHz |      | 20 MHz |      | UNIT |
|                                     | III DICT         |                 |                   | TYP                                                                    | MAX   | TYP  | MAX   | TYP  | MAX  | TYP    | MAX  | TYP    | MAX  |      |
|                                     |                  |                 | 0                 | 0.23                                                                   | 0.26  | 1.35 | 1.60  |      |      |        |      |        |      |      |
| (4)                                 | Flash            | Flash 3.0 V     | 1                 | 0.25                                                                   | 0.28  | 1.55 |       | 2.30 | 2.65 |        |      |        |      | mA   |
| I <sub>AM, Flash</sub> (4)          |                  |                 | 2                 | 0.27                                                                   | 0.30  | 1.75 |       | 2.60 |      | 3.45   | 3.90 |        |      |      |
|                                     |                  |                 | 3                 | 0.28                                                                   | 0.32  | 1.85 |       | 2.75 |      | 3.65   |      | 4.55   | 5.10 |      |
|                                     |                  |                 | 0                 | 0.18                                                                   | 0.20  | 0.95 | 1.10  |      |      |        |      |        |      |      |
| (5)                                 | DAM              | 201/            | 1                 | 0.20                                                                   | 0.22  | 1.10 |       | 1.60 | 1.85 |        |      |        |      | ^    |
| I <sub>AM, RAM</sub> <sup>(5)</sup> | RAM              | RAM 3.0 V       | 2                 | 0.21                                                                   | 0.24  | 1.20 |       | 1.80 |      | 2.40   | 2.70 |        |      | mA   |
|                                     |                  |                 | 3                 | 0.22                                                                   | 0.25  | 1.30 |       | 1.90 |      | 2.50   |      | 3.10   | 3.60 |      |

- All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current. The currents are characterized with a Micro Crystal MS1V-T1K crystal with a load capacitance of 12.5 pF. The internal and external load capacitance are chosen to closely match the required 12.5 pF.
- Characterized with program executing typical data processing.  $f_{ACLK}$  = 32786 Hz,  $f_{DCO}$  =  $f_{MCLK}$  =  $f_{SMCLK}$  at specified frequency. XTS = CPUOFF = SCG0 = SCG1 = OSCOFF= SMCLKOFF = 0.
- Active mode supply current when program executes in flash at a nominal supply voltage of 3.0 V.
- Active mode supply current when program executes in RAM at a nominal supply voltage of 3.0 V.

## **Typical Characteristics - Active Mode Supply Currents**

## **Active Mode Supply Current** vs MCLK Frequency





Low-Power Mode Supply Currents (Into V<sub>CC</sub>) Excluding External Current

www.ti.com

|                           |                                                |                                                     |           |     | Temperature (T <sub>A</sub> ) |      |     |     |     |     |     |      |
|---------------------------|------------------------------------------------|-----------------------------------------------------|-----------|-----|-------------------------------|------|-----|-----|-----|-----|-----|------|
|                           | PARAMETER                                      | V <sub>cc</sub>                                     | PMMCOREVx | -40 | °C                            | 25   | C   | 60° | ,C  | 85  | ,C  | UNIT |
|                           |                                                |                                                     |           | TYP | MAX                           | TYP  | MAX | TYP | MAX | TYP | MAX |      |
|                           | Low-power mode 0 <sup>(3)(4)</sup>             | 2.2 V                                               | 0         | 80  | 100                           | 80   | 100 | 80  | 100 | 80  | 100 |      |
| I <sub>LPM0,1MHz</sub>    | Low-power mode o                               | 3.0 V                                               | 3         | 90  | 110                           | 90   | 110 | 90  | 110 | 90  | 110 | μA   |
|                           | Low-power mode 2 <sup>(5)(4)</sup> 2.2 V 3.0 V | 2.2 V                                               | 0         | 6.5 | 11                            | 6.5  | 11  | 6.5 | 11  | 6.5 | 11  |      |
| I <sub>LPM2</sub>         |                                                | 3.0 V                                               | 3         | 7.5 | 12                            | 7.5  | 12  | 7.5 | 12  | 7.5 | 12  | μA   |
|                           |                                                |                                                     | 0         | 1.8 |                               | 2.0  | 2.6 | 3.0 | 4.0 | 4.4 | 5.9 |      |
|                           | Low-power mode 3,                              | -power mode 3,<br>tal mode <sup>(6) (4)</sup> 3.0 V | 1         | 1.9 |                               | 2.1  |     | 3.2 |     | 4.8 |     |      |
| I <sub>LPM3,XT1LF</sub>   | crystal mode (6) (4)                           |                                                     | 2         | 2.0 |                               | 2.2  |     | 3.4 |     | 5.1 |     | μA   |
|                           |                                                |                                                     | 3         | 2.0 |                               | 2.2  | 2.9 | 3.5 | 4.8 | 5.3 | 7.4 |      |
|                           |                                                |                                                     | 0         | 0.9 |                               | 1.1  | 2.3 | 2.1 | 3.7 | 3.5 | 5.6 | μA   |
|                           | Low-power mode 3,                              | 0.01/                                               | 1         | 1.0 |                               | 1.2  |     | 2.3 |     | 3.9 |     |      |
| I <sub>LPM3,VLO,WDT</sub> | VLO mode, only WDT enabled <sup>(7)(4)</sup>   | 3.0 V                                               | 2         | 1.1 |                               | 1.3  |     | 2.5 |     | 4.2 |     | μΑ   |
|                           |                                                |                                                     | 3         | 1.1 |                               | 1.3  | 2.6 | 2.6 | 4.5 | 4.4 | 7.1 | İ    |
|                           |                                                |                                                     | 0         | 0.8 |                               | 1.0  | 2.2 | 2.0 | 3.6 | 3.4 | 5.5 |      |
|                           |                                                | 0.01/                                               | 1         | 0.9 |                               | 1.1  |     | 2.2 |     | 3.8 |     |      |
| I <sub>LPM4</sub>         | Low-power mode 4 <sup>(8)(4)</sup>             | 3.0 V                                               | 2         | 1.0 |                               | 1.2  |     | 2.4 |     | 4.1 |     | μA   |
|                           |                                                |                                                     | 3         | 1.0 |                               | 1.2  | 2.5 | 2.5 | 4.4 | 4.3 | 7.0 | Ï    |
|                           | 1 2 5 (9)                                      | 2.2 V                                               | n/a       | 0.7 |                               | 0.9  | 1.4 | 1.0 | 1.5 | 1.2 | 1.7 | μA   |
| I <sub>LPM3.5</sub>       | Low-power mode 3.5 <sup>(9)</sup>              | 3.0 V                                               | n/a       | 1.0 |                               | 1.0  | 1.5 | 1.2 | 1.7 | 1.4 | 1.8 | μΑ   |
|                           | 1 4 = (10)                                     | 2.2 V                                               | n/a       | 0.2 |                               | 0.25 | 0.7 | 0.4 | 0.9 | 0.6 | 1.1 | μA   |
| I <sub>LPM4.5</sub>       | Low-power mode 4.5 <sup>(10)</sup>             | 3.0 V                                               | n/a       | 0.3 |                               | 0.3  | 0.8 | 0.4 | 0.9 | 0.7 | 1.2 | μΑ   |

- All inputs are tied to 0 V or to V<sub>CC</sub>. Outputs do not source or sink any current.
- The currents are characterized with a Micro Crystal MS1V-T1K crystal with a load capacitance of 12.5 pF. The internal and external load capacitance are chosen to closely match the required 12.5 pF.
- Current for watchdog timer clocked by SMCLK included. ACLK = low frequency crystal operation (XTS = 0, XT1DRIVEx = 0).  $\text{CPUOFF} = 1, \, \text{SCG0} = 0, \, \text{SCG1} = 0, \, \text{OSCOFF} = 0 \, \, \text{(LPM0)}; \, f_{\text{ACLK}} = 32768 \, \, \text{Hz}, \, f_{\text{MCLK}} = 0 \, \, \text{MHz}, \, f_{\text{SMCLK}} = f_{\text{DCO}} = 1 \, \, \text{MHz}, \, f_{\text{CMCLK}} = 0 \, \, \text{MHz},$
- Current for brownout and high-side supervisor (SVS<sub>H</sub>) normal mode included. Low-side supervisor (SVS<sub>I</sub>) and low-side monitor (SVM<sub>I</sub>) disabled. High-side monitor disabled (SVM<sub>H</sub>). RAM retention enabled.
- (5) Current for watchdog timer clocked by ACLK and RTC clocked by LFXT1 (32768 Hz) included. ACLK = low frequency crystal operation (XTS = 0, XT1DRIVEx = 0).
  - CPUOFF = 1, SCG0 = 0, SCG1 = 1, OSCOFF = 0 (LPM2); f<sub>ACLK</sub> = 32768 Hz, f<sub>MCLK</sub> = 0 MHz, f<sub>SMCLK</sub> = f<sub>DCO</sub> = 0 MHz; DCO setting = 1 MHz operation, DCO bias generator enabled.
- (6) Current for watchdog timer clocked by ACLK and RTC clocked by LFXT1 (32768 Hz) included. ACLK = low frequency crystal operation (XTS = 0, XT1DRIVEx = 0).
- $\mathsf{CPUOFF} = \mathsf{1}, \, \mathsf{SCG0} = \mathsf{1}, \, \mathsf{SCG1} = \mathsf{1}, \, \mathsf{OSCOFF} = \mathsf{0} \, (\mathsf{LPM3}); \, \mathsf{f}_{\mathsf{ACLK}} = \mathsf{32768} \, \, \mathsf{Hz}, \, \mathsf{f}_{\mathsf{MCLK}} = \mathsf{f}_{\mathsf{SMCLK}} = \mathsf{f}_{\mathsf{DCO}} = \mathsf{0} \, \, \mathsf{MHz}$
- (7) Current for watchdog timer clocked by VLO included.
- $CPUOFF = 1, \ SCG0 = 1, \ SCG1 = 1, \ OSCOFF = 0 \ (LPM3); \ f_{ACLK} = f_{VLO}, \ f_{MCLK} = f_{SMCLK} = f_{DCO} = 0 \ MHz$
- (8) CPUOFF = 1, SCG0 = 1, SCG1 = 1, OSCOFF = 1 (LPM4); f<sub>DCO</sub> = f<sub>ACLK</sub> = f<sub>MCLK</sub> = f<sub>SMCLK</sub> = 0 MHz
  (9) Internal regulator disabled. No data retention except Backup RAM. CPUOFF = 1, SCG0 = 1, SCG1 = 1, OSCOFF = 1, PMMREGOFF = 1 (LPMx.5), RTC active (Calendar mode) with RTCHOLD = 0 (LPM3.5) and f<sub>XT1</sub> = 32768 Hz, f<sub>DCO</sub> = f<sub>ACLK</sub> = f<sub>MCLK</sub> = 0 MHz. (10) Internal regulator disabled. No data retention except bBackup RAM. CPUOFF = 1, SCG0 = 1, SCG1 = 1, OSCOFF = 1, PMMREGOFF
- = 1 (LPMx.5), RTC disabled with RTCHOLD = 1 (LPM4.5),  $f_{DCO} = f_{ACLK} = f_{MCLK} = f_{SMCLK} = 0$  MHz.

CC430F614x



## **Typical Characteristics - Low-Power Mode Supply Currents**



TEXAS INSTRUMENTS

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

www.ti.com

## Low-Power Mode With LCD Supply Currents (Into V<sub>cc</sub>) Excluding External Current

|                                                    |                                                     |                           |     | Temperature (T <sub>A</sub> ) |     |      |     |      |     |      |     |    |
|----------------------------------------------------|-----------------------------------------------------|---------------------------|-----|-------------------------------|-----|------|-----|------|-----|------|-----|----|
|                                                    | PARAMETER                                           | V <sub>CC</sub> PMMCOREVx | -40 | -40°C                         |     | 25°C |     | 60°C |     | 85°C |     |    |
|                                                    |                                                     |                           |     | TYP                           | MAX | TYP  | MAX | TYP  | MAX | TYP  | MAX |    |
|                                                    | Low-power mode 3                                    |                           | 0   | 3.1                           |     | 3.3  | 4.0 | 4.3  |     | 5.8  | 7.4 |    |
| I <sub>LPM3</sub>                                  | (LPM3) current, LCD 4-                              | 3.0 V                     | 1   | 3.2                           |     | 3.4  |     | 4.5  |     | 6.2  |     |    |
| int. bias                                          | LCD, mux mode, internal biasing, charge pump        | 3.0 V                     | 2   | 3.3                           |     | 3.5  |     | 4.7  |     | 6.5  |     | μA |
| disabled <sup>(3)</sup>                            | biasing, charge pump<br>disabled <sup>(3)</sup> (4) |                           | 3   | 3.3                           |     | 3.5  | 4.3 | 4.8  |     | 6.7  | 8.9 |    |
|                                                    |                                                     |                           | 0   |                               |     | 4.0  |     |      |     |      |     |    |
|                                                    |                                                     | 2.2 V                     | 1   |                               |     | 4.1  |     |      |     |      |     | •  |
|                                                    | Low-power mode 3 (LPM3) current, LCD 4-             |                           | 2   |                               |     | 4.2  |     |      |     |      |     | •  |
| I <sub>LPM3</sub><br>LCD,CP                        | mux mode, internal                                  |                           | 0   |                               |     | 4.2  |     |      |     |      |     | μΑ |
| biasing, charge pump<br>enabled <sup>(3)</sup> (5) | biasing, charge pump                                | 3.0 V                     | 1   |                               |     | 4.3  |     |      |     |      |     |    |
|                                                    | Chabica                                             |                           | 2   |                               |     | 4.5  |     |      |     |      |     |    |
|                                                    |                                                     | 3                         |     |                               | 4.5 |      |     |      |     |      |     |    |

- (1) All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current.
- (2) The currents are characterized with a Micro Crystal MS1V-T1K crystal with a load capacitance of 12.5 pF. The internal and external load capacitance are chosen to closely match the required 12.5 pF.
- (3) Current for watchdog timer and RTC clocked by ACLK included. ACLK = low frequency crystal operation (XTS = 0, XT1DRIVEx = 0). CPUOFF = 1, SCG0 = 1, SCG1 = 1, OSCOFF = 0 (LPM3); f<sub>ACLK</sub> = 32768 Hz, f<sub>MCLK</sub> = f<sub>SMCLK</sub> = f<sub>DCO</sub> = 0 MHz Current for brownout, high-side supervisor (SVS<sub>H</sub>) normal mode included. Low-side supervisor and monitors disabled (SVS<sub>L</sub>, SVM<sub>L</sub>). High side monitor disabled (SVM<sub>H</sub>). RAM retention enabled.
- (4) LCDMx = 11 (4-mux mode), LCDREXT=0, LCDEXTBIAS=0 (internal biasing), LCD2B=0 (1/3 bias), LCDCPEN=0 (charge pump disabled), LCDSSEL=0, LCDPREx=101, LCDDIVx=00011 (f<sub>LCD</sub> = 32768 Hz/32/4 = 256 Hz) Even segments S0, S2,...=0, odd segments S1, S3,...=1. No LCD panel load.
- (5) LCDMx = 11 (4-mux mode), LCDREXT=0, LCDEXTBIAS=0 (internal biasing), LCD2B=0 (1/3 bias), LCDCPEN = 1 (charge pump enabled), VLCDx = 1000 (V<sub>LCD</sub>= 3 V typ.), LCDSSEL=0, LCDPREx=101, LCDDIVx=00011 (f<sub>LCD</sub> = 32768 Hz/32/4 = 256 Hz) Even segments S0, S2,...=0, odd segments S1, S3,...=1. No LCD panel load.



CC430F614x CC430F512x

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

## **Digital Inputs**

|                        | PARAMETER                                                                                  | TEST CONDITIONS                                                                        | V <sub>cc</sub> | MIN  | TYP | MAX  | UNIT     |
|------------------------|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------|------|-----|------|----------|
| V                      | Decitive going input threehold voltage                                                     |                                                                                        | 1.8 V           | 0.80 |     | 1.40 | V        |
| V <sub>IT+</sub>       | Positive-going input threshold voltage                                                     |                                                                                        | 3 V             | 1.50 |     | 2.10 | V        |
| V                      | No costi de accione inscrit de contrata de la coltana                                      |                                                                                        | 1.8 V           | 0.45 |     | 1.00 | V        |
| V <sub>IT-</sub>       | Negative-going input threshold voltage                                                     |                                                                                        | 3 V             | 0.75 |     | 1.65 | V        |
| V                      | Input voltage hysteresis (V <sub>IT+</sub> - V <sub>IT-</sub> )                            |                                                                                        | 1.8 V           | 0.3  |     | 0.8  | <b>V</b> |
| V <sub>hys</sub>       | input voltage hysteresis (V <sub>IT+</sub> - V <sub>IT-</sub> )                            |                                                                                        | 3 V             | 0.4  |     | 1.0  | V        |
| R <sub>Pull</sub>      | Pullup/pulldown resistor                                                                   | For pullup: $V_{IN} = V_{SS}$ ,<br>For pulldown: $V_{IN} = V_{CC}$                     |                 | 20   | 35  | 50   | kΩ       |
| C <sub>I</sub>         | Input capacitance                                                                          | $V_{IN} = V_{SS}$ or $V_{CC}$                                                          |                 |      | 5   |      | pF       |
| I <sub>lkg(Px.x)</sub> | High-impedance leakage current                                                             | (1)(2)                                                                                 |                 |      |     | ±50  | nA       |
| t <sub>(int)</sub>     | External interrupt timing (external trigger pulse duration to set interrupt flag) $^{(3)}$ | Ports with interrupt capability (see block diagram and terminal function descriptions) | 1.8 V, 3 V      | 20   |     |      | ns       |

The leakage current is measured with  $V_{SS}$  or  $V_{CC}$  applied to the corresponding pin(s), unless otherwise noted. The leakage of the digital port pins is measured individually. The port pin is selected for input and the pullup/pulldown resistor is disabled.

An external signal sets the interrupt flag every time the minimum interrupt pulse duration  $t_{(int)}$  is met. It may be set by trigger signals shorter than t(int).



www.ti.com

## **Digital Outputs**

|                       | PARAMETER                                                           | TEST CONDITIONS                                          | V <sub>cc</sub>                            | MIN                    | MAX                    | UNIT |
|-----------------------|---------------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------|------------------------|------------------------|------|
| $V_{OH}$              | High-level output voltage,<br>Reduced Drive Strength <sup>(1)</sup> | $I_{(OHmax)} = -1 \text{ mA, PxDS.y} = 0^{(2)}$          | 1.8 V                                      | V <sub>CC</sub> - 0.25 | $V_{CC}$               | V    |
| $V_{OH}$              | High-level output voltage,<br>Reduced Drive Strength <sup>(1)</sup> | $I_{(OHmax)} = -3 \text{ mA}, PxDS.y = 0^{(3)}$          | 1.8 V                                      | V <sub>CC</sub> - 0.60 | $V_{CC}$               | V    |
| V <sub>OH</sub>       | High-level output voltage,<br>Reduced Drive Strength <sup>(1)</sup> | $I_{(OHmax)} = -2 \text{ mA}, PxDS.y = 0^{(2)}$          | 3.0 V                                      | V <sub>CC</sub> - 0.25 | V <sub>CC</sub>        | V    |
| V <sub>OH</sub>       | High-level output voltage,<br>Reduced Drive Strength <sup>(1)</sup> | $I_{(OHmax)} = -6 \text{ mA}, PxDS.y = 0^{(3)}$          | 3.0 V                                      | V <sub>CC</sub> - 0.60 | V <sub>cc</sub>        | V    |
| $V_{OL}$              | Low-level output voltage,<br>Reduced Drive Strength <sup>(1)</sup>  | $I_{(OLmax)} = 1 \text{ mA, PxDS.y} = 0^{(2)}$           | 1.8 V                                      | V <sub>SS</sub>        | V <sub>SS</sub> + 0.25 | V    |
| $V_{OL}$              | Low-level output voltage,<br>Reduced Drive Strength <sup>(1)</sup>  | $I_{(OLmax)} = 3 \text{ mA}, PxDS.y = 0^{(3)}$           | 1.8 V                                      | V <sub>SS</sub>        | V <sub>SS</sub> + 0.60 | V    |
| $V_{OL}$              | Low-level output voltage,<br>Reduced Drive Strength <sup>(1)</sup>  | $I_{(OLmax)} = 2 \text{ mA}, PxDS.y = 0^{(2)}$           | 3.0 V                                      | V <sub>SS</sub>        | V <sub>SS</sub> + 0.25 | V    |
| $V_{OL}$              | Low-level output voltage,<br>Reduced Drive Strength <sup>(1)</sup>  | $I_{(OLmax)} = 6 \text{ mA}, PxDS.y = 0^{(3)}$           | 3.0 V                                      | V <sub>SS</sub>        | V <sub>SS</sub> + 0.60 | V    |
| $V_{OH}$              | High-level output voltage, Full Drive Strength                      | $I_{(OHmax)} = -3 \text{ mA}, PxDS.y = 1^{(2)}$          | 1.8 V                                      | V <sub>CC</sub> - 0.25 | $V_{CC}$               | V    |
| V <sub>OH</sub>       | High-level output voltage,<br>Full Drive Strength                   | I <sub>(OHmax)</sub> = -10 mA, PxDS.y = 1 <sup>(3)</sup> | 1.8 V                                      | V <sub>CC</sub> - 0.60 | V <sub>CC</sub>        | V    |
| V <sub>OH</sub>       | High-level output voltage,<br>Full Drive Strength                   | I <sub>(OHmax)</sub> = -5 mA, PxDS.y = 1 <sup>(2)</sup>  | 3 V                                        | V <sub>CC</sub> - 0.25 | V <sub>CC</sub>        | V    |
| V <sub>OH</sub>       | High-level output voltage,<br>Full Drive Strength                   | I <sub>(OHmax)</sub> = -15 mA, PxDS.y = 1 <sup>(3)</sup> | 3 V                                        | V <sub>CC</sub> - 0.60 | V <sub>CC</sub>        | V    |
| V <sub>OL</sub>       | Low-level output voltage,<br>Full Drive Strength                    | I <sub>(OLmax)</sub> = 3 mA, PxDS.y = 1 <sup>(2)</sup>   | 1.8 V                                      | V <sub>SS</sub>        | V <sub>SS</sub> + 0.25 | V    |
| V <sub>OL</sub>       | Low-level output voltage,<br>Full Drive Strength                    | I <sub>(OLmax)</sub> = 10 mA, PxDS.y = 1 <sup>(3)</sup>  | 1.8 V                                      | V <sub>SS</sub>        | V <sub>SS</sub> + 0.60 | V    |
| V <sub>OL</sub>       | Low-level output voltage,<br>Full Drive Strength                    | I <sub>(OLmax)</sub> = 5 mA, PxDS.y = 1 <sup>(2)</sup>   | 3 V                                        | V <sub>SS</sub>        | V <sub>SS</sub> + 0.25 | V    |
| V <sub>OL</sub>       | Low-level output voltage,<br>Full Drive Strength                    | I <sub>(OLmax)</sub> = 15 mA, PxDS.y = 1 <sup>(3)</sup>  | 3 V                                        | V <sub>SS</sub>        | V <sub>SS</sub> + 0.60 | V    |
| ,                     | Port output frequency                                               | 0 0 7 7 (4)(5)                                           | $V_{CC} = 1.8 \text{ V},$<br>PMMCOREVx = 0 |                        | 16                     |      |
| f <sub>Px.y</sub>     | (with load)                                                         | $C_L = 20 \text{ pF}, R_L^{(4)(5)}$                      | V <sub>CC</sub> = 3 V,<br>PMMCOREVx = 2    |                        | 25                     | MHz  |
| _                     |                                                                     | 2. 7(5)                                                  | $V_{CC} = 1.8 \text{ V},$<br>PMMCOREVx = 0 |                        | 16                     |      |
| f <sub>Port_CLK</sub> | Clock output frequency                                              | $C_L = 20 \text{ pF}^{(5)}$                              | $V_{CC} = 3 V$ ,<br>PMMCOREVx = 2          |                        | 25                     | MHz  |

<sup>(1)</sup> Selecting reduced drive strength may reduce EMI.

The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±48 mA to hold the maximum voltage drop specified.

The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±100 mA to hold the maximum voltage drop specified.

A resistive divider with 2 x R1 between V<sub>CC</sub> and V<sub>SS</sub> is used as load. The output is connected to the center tap of the divider. For full drive strength, R1 = 550  $\Omega$ . For reduced drive strength, R1 = 1.6 k $\Omega$ .  $C_L$  = 20 pF is connected to the output to  $V_{SS}$ . The output voltage reaches at least 10% and 90%  $V_{CC}$  at the specified toggle frequency.

CC430F614x

CC430F512x

www.ti.com

## Typical Characteristics - Outputs, Reduced Drive Strength (PxDS.y = 0)



Typical Characteristics - Outputs, Full Drive Strength (PxDS.y = 1)







Figure 12.

# TYPICAL HIGH-LEVEL OUTPUT CURRENT vs HIGH-LEVEL OUTPUT VOLTAGE



TYPICAL LOW-LEVEL OUTPUT CURRENT vs LOW-LEVEL OUTPUT VOLTAGE



Figure 13.

## TYPICAL HIGH-LEVEL OUTPUT CURRENT vs HIGH-LEVEL OUTPUT VOLTAGE



Figure 15.

CC430F614x CC430F514x CC430F512x

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

## Crystal Oscillator, XT1, Low-Frequency Mode<sup>(1)</sup>

|                        | PARAMETER                                                                                  | TEST CONDITIONS                                                                                                     | V <sub>cc</sub> | MIN | TYP    | MAX   | UNIT |
|------------------------|--------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------|-----|--------|-------|------|
|                        |                                                                                            | f <sub>OSC</sub> = 32768 Hz, XTS = 0,<br>XT1BYPASS = 0, XT1DRIVEx = 1, T <sub>A</sub> = 25°C                        |                 |     | 0.075  |       |      |
| $\Delta I_{DVCC.LF}$   | Differential XT1 oscillator crystal current consumption from lowest drive setting, LF mode | f <sub>OSC</sub> = 32768 Hz, XTS = 0,<br>XT1BYPASS = 0, XT1DRIVEx = 2, T <sub>A</sub> = 25°C                        | 3 V             |     | 0.170  |       | μΑ   |
|                        | -                                                                                          | f <sub>OSC</sub> = 32768 Hz, XTS = 0,<br>XT1BYPASS = 0, XT1DRIVEx = 3, T <sub>A</sub> = 25°C                        |                 |     | 0.290  |       |      |
| f <sub>XT1,LF0</sub>   | XT1 oscillator crystal frequency, LF mode                                                  | XTS = 0, XT1BYPASS = 0                                                                                              |                 |     | 32768  |       | Hz   |
| f <sub>XT1,LF,SW</sub> | XT1 oscillator logic-level square-<br>wave input frequency, LF mode                        | XTS = 0, XT1BYPASS = 1 <sup>(2)(3)</sup>                                                                            |                 | 10  | 32.768 | 50    | kHz  |
| $OA_LF$                | Oscillation allowance for                                                                  | $XTS = 0$ , $XT1BYPASS = 0$ , $XT1DRIVEx = 0$ , $f_{XT1,LF} = 32768$ Hz, $C_{L,eff} = 6$ pF                         |                 |     | 210    |       | 1.0  |
|                        | LF crystals <sup>(4)</sup>                                                                 | $XTS = 0$ , $XT1BYPASS = 0$ , $XT1DRIVEx = 1$ , $f_{XT1,LF} = 32768 Hz$ , $C_{L,eff} = 12 pF$                       |                 |     | 300    |       | kΩ   |
|                        |                                                                                            | $XTS = 0$ , $XCAPx = 0^{(6)}$                                                                                       |                 |     | 2      |       |      |
|                        | Integrated effective load                                                                  | XTS = 0, XCAPx = 1                                                                                                  |                 |     | 5.5    |       |      |
| $C_{L,eff}$            | capacitance, LF mode <sup>(5)</sup>                                                        | XTS = 0, XCAPx = 2                                                                                                  |                 |     | 8.5    |       | pF   |
|                        |                                                                                            | XTS = 0, XCAPx = 3                                                                                                  |                 |     | 12.0   |       |      |
|                        | Duty cycle, LF mode                                                                        | XTS = 0, Measured at ACLK,<br>$f_{XT1,LF}$ = 32768 Hz                                                               |                 | 30  |        | 70    | %    |
| f <sub>Fault,LF</sub>  | Oscillator fault frequency,<br>LF mode <sup>(7)</sup>                                      | $XTS = 0^{(8)}$                                                                                                     |                 | 10  |        | 10000 | Hz   |
|                        | Startup time, LF mode                                                                      | $f_{OSC} = 32768$ Hz, XTS = 0,<br>XT1BYPASS = 0, XT1DRIVEx = 0,<br>$T_A = 25^{\circ}C$ , $C_{L,eff} = 6$ pF         | 3 V             |     | 1000   |       | ma   |
| t <sub>START,LF</sub>  |                                                                                            | $f_{OSC} = 32768$ Hz, XTS = 0,<br>XT1BYPASS = 0, XT1DRIVEx = 3,<br>$T_A = 25^{\circ}\text{C}$ , $C_{L,eff} = 12$ pF | 3 V             |     | 500    |       | ms   |

- (1) To improve EMI on the XT1 oscillator, the following guidelines should be observed.
  - (a) Keep the trace between the device and the crystal as short as possible.
  - (b) Design a good ground plane around the oscillator pins.
  - (c) Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.
  - (d) Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.
  - (e) Use assembly materials and praxis to avoid any parasitic load on the oscillator XIN and XOUT pins.
  - (f) If conformal coating is used, ensure that it does not induce capacitive or resistive leakage between the oscillator pins.
- (2) When XT1BYPASS is set, XT1 circuits are automatically powered down. Input signal is a digital square wave with parametrics defined in the Schmitt-trigger Inputs section of this datasheet.
- (3) Maximum frequency of operation of the entire device cannot be exceeded.
- (4) Oscillation allowance is based on a safety factor of 5 for recommended crystals. The oscillation allowance is a function of the XT1DRIVEx settings and the effective load. In general, comparable oscillator allowance can be achieved based on the following guidelines, but should be evaluated based on the actual crystal selected for the application:
  - (a) For XT1DRIVEx = 0,  $C_{L,eff} \le 6 pF$
  - (b) For XT1DRIVEx = 1, 6 pF  $\leq$  C<sub>L,eff</sub>  $\leq$  9 pF
  - (c) For XT1DRIVEx = 2, 6 pF  $\leq$  C<sub>L,eff</sub>  $\leq$  10 pF
  - (d) For XT1DRIVEx = 3,  $C_{L,eff} \ge 6 pF$
- (5) Includes parasitic bond and package capacitance (approximately 2 pF per pin). Since the PCB adds additional capacitance, it is recommended to verify the correct load by measuring the ACLK frequency. For a correct setup, the effective load capacitance should always match the specification of the used crystal.
- (6) Requires external capacitors at both terminals. Values are specified by crystal manufacturers.
- (7) Frequencies below the MIN specification set the fault flag. Frequencies above the MAX specification do not set the fault flag. Frequencies in between might set the flag.
- (8) Measured with logic-level input frequency but also applies to operation with crystals.

**NSTRUMENTS** 

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

www.ti.com

## Internal Very-Low-Power Low-Frequency Oscillator (VLO)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    | PARAMETER                          | TEST CONDITIONS                 | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|--------------------|------------------------------------|---------------------------------|-----------------|-----|-----|-----|------|
| $f_{VLO}$          | VLO frequency                      | Measured at ACLK                | 1.8 V to 3.6 V  | 6   | 9.4 | 14  | kHz  |
| $df_{VLO}/d_{T}$   | VLO frequency temperature drift    | Measured at ACLK <sup>(1)</sup> | 1.8 V to 3.6 V  |     | 0.5 |     | %/°C |
| $df_{VLO}/dV_{CC}$ | VLO frequency supply voltage drift | Measured at ACLK <sup>(2)</sup> | 1.8 V to 3.6 V  |     | 4   |     | %/V  |
|                    | Duty cycle                         | Measured at ACLK                | 1.8 V to 3.6 V  | 40  | 50  | 60  | %    |

- Calculated using the box method: (MAX(-40 to  $85^{\circ}$ C) MIN(-40 to  $85^{\circ}$ C)) / MIN(-40 to  $85^{\circ}$ C) / ( $85^{\circ}$ C (-40°C)) Calculated using the box method: (MAX(1.8 to 3.6 V) MIN(1.8 to 3.6 V)) / MIN(1.8 to 3.6 V) / (3.6 V 1.8 V)

## Internal Reference, Low-Frequency Oscillator (REFO)

|                     | PARAMETER                           | TEST CONDITIONS                 | V <sub>CC</sub> | MIN | ГҮР  | MAX  | UNIT |
|---------------------|-------------------------------------|---------------------------------|-----------------|-----|------|------|------|
| I <sub>REFO</sub>   | REFO oscillator current consumption | $T_A = 25^{\circ}C$             | 1.8 V to 3.6 V  |     | 3    |      | μΑ   |
| f <sub>REFO</sub>   | REFO frequency calibrated           | Measured at ACLK                | 1.8 V to 3.6 V  | 32  | 768  |      | Hz   |
|                     | REFO absolute tolerance calibrated  | Full temperature range          | 1.8 V to 3.6 V  |     |      | ±3.5 | %    |
|                     | REFO absolute tolerance calibrated  | T <sub>A</sub> = 25°C           | 3 V             |     |      | ±1.5 | %    |
| $df_{REFO}/d_{T}$   | REFO frequency temperature drift    | Measured at ACLK <sup>(1)</sup> | 1.8 V to 3.6 V  | (   | 0.01 |      | %/°C |
| $df_{REFO}/dV_{CC}$ | REFO frequency supply voltage drift | Measured at ACLK <sup>(2)</sup> | 1.8 V to 3.6 V  |     | 1.0  |      | %/V  |
|                     | Duty cycle                          | Measured at ACLK                | 1.8 V to 3.6 V  | 40  | 50   | 60   | %    |
| t <sub>START</sub>  | REFO startup time                   | 40%/60% duty cycle              | 1.8 V to 3.6 V  |     | 25   |      | μs   |

- Calculated using the box method: (MAX(-40 to  $85^{\circ}$ C) MIN(-40 to  $85^{\circ}$ C)) / MIN(-40 to  $85^{\circ}$ C) / ( $85^{\circ}$ C (-40°C)) Calculated using the box method: (MAX(1.8 to 3.6 V) MIN(1.8 to 3.6 V)) / MIN(1.8 to 3.6 V) / (3.6 V 1.8 V)

www.ti.com

#### **DCO Frequency**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                     | PARAMETER                                            | TEST CONDITIONS                                          | MIN  | TYP | MAX  | UNIT  |
|-------------------------------------|------------------------------------------------------|----------------------------------------------------------|------|-----|------|-------|
| f <sub>DCO(0,0)</sub>               | DCO frequency (0, 0) <sup>(1)</sup>                  | DCORSELx = 0, DCOx = 0, MODx = 0                         | 0.07 |     | 0.20 | MHz   |
| f <sub>DCO(0,31)</sub>              | DCO frequency (0, 31) <sup>(1)</sup>                 | DCORSELx = 0, DCOx = 31, MODx = 0                        | 0.70 |     | 1.70 | MHz   |
| f <sub>DCO(1,0)</sub>               | DCO frequency (1, 0) <sup>(1)</sup>                  | DCORSELx = 1, $DCOx = 0$ , $MODx = 0$                    | 0.15 |     | 0.36 | MHz   |
| f <sub>DCO(1,31)</sub>              | DCO frequency (1, 31) <sup>(1)</sup>                 | DCORSELx = 1, DCOx = 31, MODx = 0                        | 1.47 |     | 3.45 | MHz   |
| f <sub>DCO(2,0)</sub>               | DCO frequency (2, 0) <sup>(1)</sup>                  | DCORSELx = 2, $DCOx = 0$ , $MODx = 0$                    | 0.32 |     | 0.75 | MHz   |
| f <sub>DCO(2,31)</sub>              | DCO frequency (2, 31) <sup>(1)</sup>                 | DCORSELx = 2, DCOx = 31, MODx = 0                        | 3.17 |     | 7.38 | MHz   |
| f <sub>DCO(3,0)</sub>               | DCO frequency (3, 0) <sup>(1)</sup>                  | DCORSELx = 3, $DCOx = 0$ , $MODx = 0$                    | 0.64 |     | 1.51 | MHz   |
| f <sub>DCO(3,31)</sub>              | DCO frequency (3, 31) <sup>(1)</sup>                 | DCORSELx = 3, DCOx = 31, MODx = 0                        | 6.07 |     | 14.0 | MHz   |
| f <sub>DCO(4,0)</sub>               | DCO frequency (4, 0) <sup>(1)</sup>                  | DCORSELx = 4, DCOx = 0, MODx = 0                         | 1.3  |     | 3.2  | MHz   |
| f <sub>DCO(4,31)</sub>              | DCO frequency (4, 31) <sup>(1)</sup>                 | DCORSELx = 4, DCOx = 31, MODx = 0                        | 12.3 |     | 28.2 | MHz   |
| f <sub>DCO(5,0)</sub>               | DCO frequency (5, 0) <sup>(1)</sup>                  | DCORSELx = 5, DCOx = 0, MODx = 0                         | 2.5  |     | 6.0  | MHz   |
| f <sub>DCO(5,31)</sub>              | DCO frequency (5, 31) <sup>(1)</sup>                 | DCORSELx = 5, DCOx = 31, MODx = 0                        | 23.7 |     | 54.1 | MHz   |
| f <sub>DCO(6,0)</sub>               | DCO frequency (6, 0) <sup>(1)</sup>                  | DCORSELx = 6, DCOx = 0, MODx = 0                         | 4.6  |     | 10.7 | MHz   |
| f <sub>DCO(6,31)</sub>              | DCO frequency (6, 31) <sup>(1)</sup>                 | DCORSELx = 6, DCOx = 31, MODx = 0                        | 39.0 |     | 88.0 | MHz   |
| f <sub>DCO(7,0)</sub>               | DCO frequency (7, 0) <sup>(1)</sup>                  | DCORSELx = 7, DCOx = 0, MODx = 0                         | 8.5  |     | 19.6 | MHz   |
| f <sub>DCO(7,31)</sub>              | DCO frequency (7, 31) <sup>(1)</sup>                 | DCORSELx = 7, DCOx = 31, MODx = 0                        | 60   |     | 135  | MHz   |
| S <sub>DCORSEL</sub>                | Frequency step between range DCORSEL and DCORSEL + 1 | $S_{RSEL} = f_{DCO(DCORSEL+1,DCO)}/f_{DCO(DCORSEL,DCO)}$ | 1.2  |     | 2.3  | ratio |
| S <sub>DCO</sub>                    | Frequency step between tap DCO and DCO + 1           | $S_{DCO} = f_{DCO(DCORSEL,DCO+1)}/f_{DCO(DCORSEL,DCO)}$  | 1.02 |     | 1.12 | ratio |
|                                     | Duty cycle                                           | Measured at SMCLK                                        | 40   | 50  | 60   | %     |
| df <sub>DCO</sub> /dT               | DCO frequency temperature drift                      | f <sub>DCO</sub> = 1 MHz                                 |      | 0.1 |      | %/°C  |
| df <sub>DCO</sub> /dV <sub>CC</sub> | DCO frequency voltage drift                          | f <sub>DCO</sub> = 1 MHz                                 |      | 1.9 |      | %/V   |

(1) When selecting the proper DCO frequency range (DCORSELx), the target DCO frequency, f<sub>DCO</sub>, should be set to reside within the range of f<sub>DCO(n, 0),MAX</sub> ≤ f<sub>DCO</sub> ≤ f<sub>DCO(n, 31),MIN</sub>, where f<sub>DCO(n, 0),MAX</sub> represents the maximum frequency specified for the DCO frequency, range n, tap 0 (DCOx = 0) and f<sub>DCO(n,31),MIN</sub> represents the minimum frequency specified for the DCO frequency, range n, tap 31 (DCOx = 31). This ensures that the target DCO frequency resides within the range selected. It should also be noted that if the actual f<sub>DCO</sub> frequency for the selected range causes the FLL or the application to select tap 0 or 31, the DCO fault flag is set to report that the selected range is at its minimum or maximum tap setting.



Figure 16. Typical DCO frequency

TEXAS INSTRUMENTS

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

www.ti.com

## PMM, Brown-Out Reset (BOR)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                              | PARAMETER                                                      | TEST CONDITIONS                          | MIN  | TYP  | MAX  | UNIT |
|------------------------------|----------------------------------------------------------------|------------------------------------------|------|------|------|------|
| V(DV <sub>CC</sub> _BOR_IT-) | $BOR_H$ on voltage, $DV_CC$ falling level                      | $\mid dDV_{CC}/d_t \mid < 3 \text{ V/s}$ |      |      | 1.45 | V    |
| V(DV <sub>CC</sub> _BOR_IT+) | BOR <sub>H</sub> off voltage,<br>DV <sub>CC</sub> rising level | $\mid dDV_{CC}/d_t \mid < 3 \text{ V/s}$ | 0.80 | 1.30 | 1.50 | V    |
| V(DV <sub>CC</sub> _BOR_hys) | BOR <sub>H</sub> hysteresis                                    |                                          | 60   |      | 250  | mV   |
| t <sub>RESET</sub>           | Pulse duration required at RST/NMI pin to accept a reset       |                                          | 2    |      |      | μs   |

## PMM, Core Voltage

|                          | PARAMETER                                    | TEST CONDITIONS                                               | MIN TYP MAX | UNIT |
|--------------------------|----------------------------------------------|---------------------------------------------------------------|-------------|------|
| V <sub>CORE3</sub> (AM)  | Core voltage, active mode, PMMCOREV = 3      | 2.4 V ≤ DV <sub>CC</sub> ≤ 3.6 V                              | 1.90        | V    |
| V <sub>CORE2</sub> (AM)  | Core voltage, active mode, PMMCOREV = 2      | 2.2 V ≤ DV <sub>CC</sub> ≤ 3.6 V                              | 1.80        | V    |
| V <sub>CORE1</sub> (AM)  | Core voltage, active mode, PMMCOREV = 1      | 2.0 V ≤ DV <sub>CC</sub> ≤ 3.6 V                              | 1.60        | V    |
| V <sub>CORE0</sub> (AM)  | Core voltage, active mode, PMMCOREV = 0      | 1.8 V ≤ DV <sub>CC</sub> ≤ 3.6 V                              | 1.40        | V    |
| V <sub>CORE3</sub> (LPM) | Core voltage, low-current mode, PMMCOREV = 3 | 2.4 V ≤ DV <sub>CC</sub> ≤ 3.6 V                              | 1.93        | V    |
| V <sub>CORE2</sub> (LPM) | Core voltage, low-current mode, PMMCOREV = 2 | $2.2 \text{ V} \leq \text{DV}_{\text{CC}} \leq 3.6 \text{ V}$ | 1.90        | V    |
| V <sub>CORE1</sub> (LPM) | Core voltage, low-current mode, PMMCOREV = 1 | 2.0 V ≤ DV <sub>CC</sub> ≤ 3.6 V                              | 1.70        | V    |
| V <sub>CORE0</sub> (LPM) | Core voltage, low-current mode, PMMCOREV = 0 | 1.8 V ≤ DV <sub>CC</sub> ≤ 3.6 V                              | 1.50        | V    |



## PMM, SVS High Side

**ISTRUMENTS** 

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                                         | TEST CONDITIONS                                                                      | MIN  | TYP  | MAX  | UNIT |
|------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------|------|------|------|------|
|                        |                                                   | SVSHE = 0, DV <sub>CC</sub> = 3.6 V                                                  |      | 0    |      | nA   |
| I <sub>(SVSH)</sub>    | SVS current consumption                           | SVSHE = 1, $DV_{CC}$ = 3.6 V, $SVSHFP$ = 0                                           |      | 200  |      | nΑ   |
|                        |                                                   | SVSHE = 1, DV <sub>CC</sub> = 3.6 V, SVSHFP = 1                                      |      | 1.5  |      | μA   |
|                        |                                                   | SVSHE = 1, SVSHRVL = 0                                                               | 1.55 | 1.62 | 1.69 |      |
| \                      | SVS <sub>H</sub> on voltage level <sup>(1)</sup>  | SVSHE = 1, SVSHRVL = 1                                                               | 1.75 | 1.82 | 1.89 | V    |
| $V_{(SVSH\_IT-)}$      |                                                   | SVSHE = 1, SVSHRVL = 2                                                               | 1.95 | 2.02 | 2.09 |      |
|                        |                                                   | SVSHE = 1, SVSHRVL = 3                                                               | 2.05 | 2.12 | 2.19 |      |
|                        |                                                   | SVSHE = 1, SVSMHRRL = 0                                                              | 1.60 | 1.70 | 1.80 |      |
|                        | SVS <sub>H</sub> off voltage level <sup>(1)</sup> | SVSHE = 1, SVSMHRRL = 1                                                              | 1.80 | 1.90 | 2.00 | V    |
|                        |                                                   | SVSHE = 1, SVSMHRRL = 2                                                              | 2.00 | 2.10 | 2.20 |      |
| V                      |                                                   | SVSHE = 1, SVSMHRRL = 3                                                              | 2.10 | 2.20 | 2.30 |      |
| V(SVSH_IT+)            |                                                   | SVSHE = 1, SVSMHRRL = 4                                                              | 2.25 | 2.35 | 2.50 |      |
|                        |                                                   | SVSHE = 1, SVSMHRRL = 5                                                              | 2.52 | 2.65 | 2.78 |      |
|                        |                                                   | SVSHE = 1, SVSMHRRL = 6                                                              | 2.85 | 3.00 | 3.15 |      |
|                        |                                                   | SVSHE = 1, SVSMHRRL = 7                                                              | 2.85 | 3.00 | 3.15 |      |
| •                      | CVC propagation dolay                             | SVSHE = 1, $dV_{DVCC}/dt = 10 \text{ mV/}\mu\text{s}$ , SVSHFP = 1                   |      | 2.5  |      |      |
| t <sub>pd(SVSH)</sub>  | SVS <sub>H</sub> propagation delay                | SVSHE = 1, $dV_{DVCC}/dt = 1 \text{ mV/}\mu\text{s}$ , SVSHFP = 0                    |      | 20   |      | μs   |
|                        | CVC on or off dolay time                          | SVSHE = $0 \rightarrow 1$ , $dV_{DVCC}/dt = 10 \text{ mV/}\mu\text{s}$ , SVSHFP = 1  |      | 12.5 |      |      |
| t <sub>(SVSH)</sub>    | SVS <sub>H</sub> on or off delay time             | SVSHE = $0 \rightarrow 1$ , $dV_{DVCC}/dt = 1 \text{ mV/}\mu\text{s}$ , SVSHFP = $0$ |      | 100  |      | μs   |
| dV <sub>DVCC</sub> /dt | DV <sub>CC</sub> rise time                        |                                                                                      | 0    |      | 1000 | V/s  |

<sup>(1)</sup> The SVS<sub>H</sub> settings available depend on the VCORE (PMMCOREVx) setting. See the *Power Management Module and Supply Voltage Supervisor* chapter in the *CC430 Family User's Guide* (SLAU259) on recommended settings and use.

## PMM, SVM High Side

|                       | PARAMETER                                               | TEST CONDITIONS                                                                      | MIN  | TYP  | MAX  | UNIT |
|-----------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------|------|------|------|------|
|                       |                                                         | SVMHE = 0, DV <sub>CC</sub> = 3.6 V                                                  |      | 0    |      | nA   |
| I <sub>(SVMH)</sub>   | SVM <sub>H</sub> current consumption                    | SVMHE= 1, DV <sub>CC</sub> = 3.6 V, SVMHFP = 0                                       |      | 200  |      | nA   |
|                       |                                                         | SVMHE = 1, DV <sub>CC</sub> = 3.6 V, SVMHFP = 1                                      |      | 1.5  |      | μΑ   |
|                       |                                                         | SVMHE = 1, SVSMHRRL = 0                                                              | 1.60 | 1.70 | 1.80 |      |
|                       |                                                         | SVMHE = 1, SVSMHRRL = 1                                                              | 1.80 | 1.90 | 2.00 |      |
|                       | SVM <sub>H</sub> on or off voltage level <sup>(1)</sup> | SVMHE = 1, SVSMHRRL = 2                                                              | 2.00 | 2.10 | 2.20 |      |
|                       |                                                         | SVMHE = 1, SVSMHRRL = 3                                                              | 2.10 | 2.20 | 2.30 |      |
| V <sub>(SVMH)</sub>   |                                                         | SVMHE = 1, SVSMHRRL = 4                                                              | 2.25 | 2.35 | 2.50 | V    |
|                       |                                                         | SVMHE = 1, SVSMHRRL = 5                                                              | 2.52 | 2.65 | 2.78 |      |
|                       |                                                         | SVMHE = 1, SVSMHRRL = 6                                                              | 2.85 | 3.00 | 3.15 |      |
|                       |                                                         | SVMHE = 1, SVSMHRRL = 7                                                              | 2.85 | 3.00 | 3.15 |      |
|                       |                                                         | SVMHE = 1, SVMHOVPE = 1                                                              |      | 3.75 |      |      |
|                       | C)/M propagation dolor                                  | SVMHE = 1, dV <sub>DVCC</sub> /dt = 10 mV/µs, SVMHFP = 1                             |      | 2.5  |      |      |
| t <sub>pd(SVMH)</sub> | SVM <sub>H</sub> propagation delay                      | SVMHE = 1, dV <sub>DVCC</sub> /dt = 1 mV/µs, SVMHFP = 0                              |      | 20   |      | μs   |
|                       | CV/M an an off dalaction                                | SVMHE = $0 \rightarrow 1$ , $dV_{DVCC}/dt = 10 \text{ mV/}\mu\text{s}$ , SVMHFP = 1  |      | 12.5 |      |      |
| t <sub>(SVMH)</sub>   | SVM <sub>H</sub> on or off delay time                   | SVMHE = $0 \rightarrow 1$ , $dV_{DVCC}/dt = 1 \text{ mV/}\mu\text{s}$ , SVMHFP = $0$ |      | 100  |      | μs   |

<sup>(1)</sup> The SVM<sub>H</sub> settings available depend on the VCORE (PMMCOREVx) setting. See the Power Management Module and Supply Voltage Supervisor chapter in the CC430 Family User's Guide (SLAU259) on recommended settings and use.



www.ti.com

#### PMM, SVS Low Side

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                             | TEST CONDITIONS                                                                      | MIN | TYP  | MAX | UNIT |
|-----------------------|---------------------------------------|--------------------------------------------------------------------------------------|-----|------|-----|------|
| I <sub>(SVSL)</sub>   |                                       | SVSLE = 0, PMMCOREV = 2                                                              |     | 0    |     | nA   |
|                       | SVS <sub>L</sub> current consumption  | SVSLE = 1, PMMCOREV = 2, SVSLFP = 0                                                  |     | 200  |     | nΑ   |
|                       |                                       | SVSLE = 1, PMMCOREV = 2, SVSLFP = 1                                                  |     | 1.5  |     | μΑ   |
|                       | 0.40                                  | SVSLE = 1, dV <sub>CORE</sub> /dt = 10 mV/µs, SVSLFP = 1                             |     | 2.5  |     |      |
| t <sub>pd(SVSL)</sub> | SVS <sub>L</sub> propagation delay    | SVSLE = 1, dV <sub>CORE</sub> /dt = 1 mV/µs, SVSLFP = 0                              |     | 20   |     | μs   |
|                       | 0.40                                  | SVSLE = $0 \rightarrow 1$ , $dV_{CORE}/dt = 10 \text{ mV/}\mu\text{s}$ , SVSLFP = 1  |     | 12.5 |     |      |
| t <sub>(SVSL)</sub>   | SVS <sub>L</sub> on or off delay time | SVSLE = $0 \rightarrow 1$ , $dV_{CORE}/dt = 1 \text{ mV/}\mu\text{s}$ , SVSLFP = $0$ |     | 100  |     | μs   |

#### PMM, SVM Low Side

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                             | TEST CONDITIONS                                                                     | MIN | TYP  | MAX | UNIT |
|-----------------------|---------------------------------------|-------------------------------------------------------------------------------------|-----|------|-----|------|
| I <sub>(SVML)</sub>   |                                       | SVMLE = 0, PMMCOREV = 2                                                             |     | 0    |     | nA   |
|                       | SVM <sub>L</sub> current consumption  | SVMLE= 1, PMMCOREV = 2, SVMLFP = 0                                                  |     | 200  |     | nA   |
|                       |                                       | SVMLE= 1, PMMCOREV = 2, SVMLFP = 1                                                  |     | 1.5  |     | μΑ   |
|                       | OVAA maanamatta adalaa                | SVMLE = 1, dV <sub>CORE</sub> /dt = 10 mV/µs, SVMLFP = 1                            |     | 2.5  |     |      |
| t <sub>pd(SVML)</sub> | SVM <sub>L</sub> propagation delay    | SVMLE = 1, $dV_{CORE}/dt = 1 \text{ mV/}\mu\text{s}$ , SVMLFP = 0                   |     | 20   |     | μs   |
|                       | SVM <sub>L</sub> on or off delay time | SVMLE = $0 \rightarrow 1$ , $dV_{CORE}/dt = 10 \text{ mV/}\mu\text{s}$ , SVMLFP = 1 |     | 12.5 |     |      |
| t(SVML)               |                                       | SVMLE = $0 \rightarrow 1$ , $dV_{CORE}/dt = 1$ mV/ $\mu$ s, SVMLFP = $0$            |     | 100  |     | μs   |

### Wake-up From Low-Power Modes and Reset

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                | PARAMETER                                               | TEST CONDITIONS                                                  |                             | MIN | TYP | MAX | UNIT |
|--------------------------------|---------------------------------------------------------|------------------------------------------------------------------|-----------------------------|-----|-----|-----|------|
| t <sub>WAKE-UP-</sub>          | Wake-up time from LPM2, LPM3, or                        | PMMCOREV = SVSMLRRL = n                                          | f <sub>MCLK</sub> ≥ 4.0 MHz |     |     | 5   |      |
| FAST                           | LPM4 to active mode <sup>(1)</sup>                      | (where n = 0, 1, 2, or 3),<br>SVSLFP = 1                         | f <sub>MCLK</sub> < 4.0 MHz |     |     | 6   | μs   |
| t <sub>WAKE-UP-</sub>          | Wake-up time from LPM2, LPM3 or LPM4 to active mode (2) | PMMCOREV = SVSMLRRL = n (where n = 0, 1, 2, or 3),<br>SVSLFP = 0 |                             |     | 150 | 165 | μs   |
| t <sub>WAKE-UP-</sub><br>LPM5  | Wake-up time from LPMx.5 to active mode (3)             |                                                                  |                             |     | 2   | 3   | ms   |
| t <sub>WAKE-UP-</sub><br>RESET | Wake-up time from RST or BOR event to active mode (3)   |                                                                  |                             |     | 2   | 3   | ms   |

- (1) This value represents the time from the wakeup event to the first active edge of MCLK. The wakeup time depends on the performance mode of the low-side supervisor (SVS<sub>L</sub>) and low side monitor (SVM<sub>L</sub>). Fastest wakeup times are possible with SVS<sub>L</sub>and SVM<sub>L</sub> in full performance mode or disabled when operating in AM, LPM0, and LPM1. Various options are available for SVS<sub>L</sub>and SVM<sub>L</sub> while operating in LPM2, LPM3, and LPM4. See the *Power Management Module and Supply Voltage Supervisor* chapter in the *CC430 Family User's Guide* (SLAU259).
- (2) This value represents the time from the wakeup event to the first active edge of MCLK. The wakeup time depends on the performance mode of the low-side supervisor (SVS<sub>L</sub>) and low side monitor (SVM<sub>L</sub>). In this case, the SVS<sub>L</sub> and SVM<sub>L</sub> are in normal mode (low current) mode when operating in AM, LPM0, and LPM1. Various options are available for SVS<sub>L</sub> and SVM<sub>L</sub> while operating in LPM2, LPM3, and LPM4. See the *Power Management Module and Supply Voltage Supervisor* chapter in the *CC430 Family User's Guide* (SLAU259).
- (3) This value represents the time from the wakeup event to the reset vector execution.

#### Timer A

|                     | PARAMETER                     | TEST CONDITIONS                                                 | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------------|-----------------------------------------------------------------|-----------------|-----|-----|-----|------|
| $f_{TA}$            | Timer_A input clock frequency | Internal: SMCLK, ACLK, External: TACLK, Duty cycle = 50% ± 10%  | 1.8 V,<br>3.0 V |     |     | 25  | MHz  |
| t <sub>TA,cap</sub> | Timer_A capture timing        | All capture inputs, minimum pulse duration required for capture | 1.8 V,<br>3.0 V | 20  |     |     | ns   |



CC430F614x CC430F512x

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

## **USCI (UART Mode) Recommended Operating Conditions**

|                     | PARAMETER                                          | CONDITIONS                                                        | V <sub>CC</sub> | MIN | TYP | MAX                 | UNIT |
|---------------------|----------------------------------------------------|-------------------------------------------------------------------|-----------------|-----|-----|---------------------|------|
| f <sub>USCI</sub>   | USCI input clock frequency                         | Internal: SMCLK, ACLK<br>External: UCLK<br>Duty cycle = 50% ± 10% |                 |     |     | f <sub>SYSTEM</sub> | MHz  |
| f <sub>BITCLK</sub> | BITCLK clock frequency (equals baud rate in MBaud) |                                                                   |                 |     |     | 1                   | MHz  |

## **USCI (UART Mode)**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                                          | PARAMETER                      | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP MAX | UNIT |
|----------------------------------------------------------|--------------------------------|-----------------|-----------------|-----|---------|------|
| t <sub>T</sub> UART receive deglitch time <sup>(1)</sup> |                                | 2.2 V           | 50              | 600 |         |      |
|                                                          | OART receive deglitch time *** |                 | 3 V             | 50  | 600     | ns   |

<sup>(1)</sup> Pulses on the UART receive input (UCxRX) shorter than the UART receive deglitch time are suppressed. To ensure that pulses are correctly recognized their width should exceed the maximum specification of the deglitch time.

### **USCI (SPI Master Mode) Recommended Operating Conditions**

| PARAMETER                          | CONDITIONS                                      | V <sub>CC</sub> | MIN | TYP | MAX                 | UNIT |
|------------------------------------|-------------------------------------------------|-----------------|-----|-----|---------------------|------|
| I tueci USCI input clock frequency | Internal: SMCLK, ACLK<br>Duty cycle = 50% ± 10% |                 |     |     | f <sub>SYSTEM</sub> | MHz  |

## **USCI (SPI Master Mode)**

|                       | PARAMETER                                 | TEST CONDITIONS          | PMM<br>COREVx | V <sub>CC</sub> | MIN | TYP N | АХ | UNIT |
|-----------------------|-------------------------------------------|--------------------------|---------------|-----------------|-----|-------|----|------|
|                       |                                           |                          | 0             | 1.8 V           | 55  |       |    | 20   |
|                       | COMI input data actum tima                |                          | 0             | 3.0 V           | 38  |       |    | ns   |
| t <sub>SU,MI</sub>    | SOMI input data setup time                |                          | 3             | 2.4 V           | 30  |       |    | 20   |
|                       |                                           |                          | 3             | 3.0 V           | 25  |       |    | ns   |
|                       |                                           |                          | 0             | 1.8 V           | 0   |       |    | 20   |
|                       | COMI input data hald time                 |                          | 0             | 3.0 V           | 0   |       |    | ns   |
| t <sub>HD,MI</sub>    | SOMI input data hold time                 |                          | 2             | 2.4 V           | 0   |       |    |      |
|                       |                                           |                          | 3             | 3.0 V           | 0   |       |    | ns   |
|                       |                                           |                          | 0             | 1.8 V           |     |       | 20 |      |
|                       | CIMO sustant data valid times (2)         | UCLK edge to SIMO valid, | 0             | 3.0 V           |     |       | 18 | ns   |
| t <sub>VALID,MO</sub> | SIMO output data valid time (2)           | $C_L = 20 \text{ pF}$    | 2             | 2.4 V           |     |       | 16 |      |
|                       |                                           |                          | 3             | 3.0 V           |     |       | 15 | ns   |
|                       |                                           |                          | 0             | 1.8 V           | -10 |       |    |      |
| _                     | CIMO sustant data hald time (3)           | 0 00 = 5                 | 0             | 3.0 V           | -8  |       |    | ns   |
| t <sub>HD,MO</sub>    | SIMO output data hold time <sup>(3)</sup> | C <sub>L</sub> = 20 pF   | 2             | 2.4 V           | -10 |       |    | 20   |
|                       |                                           |                          | 3             | 3.0 V           | -8  |       |    | ns   |

<sup>(1)</sup>  $f_{UCxCLK} = 1/2t_{LO/HI}$  with  $t_{LO/HI} \ge max(t_{VALID,MO}(usci) + t_{SU,SI}(Slave), t_{SU,MI}(usci) + t_{VALID,SO}(Slave))$ .

For the slave's parameters  $t_{SU,SI(Slave)}$  and  $t_{VALID,SO(Slave)}$  see the SPI parameters of the attached slave. Specifies the time to drive the next valid data to the SIMO output after the output changing UCLK clock edge. See the timing diagrams in Figure 17 and Figure 18.

<sup>(3)</sup> Specifies how long data on the SIMO output is valid after the output changing UCLK clock edge. Negative values indicate that the data on the SIMO output can become invalid before the output changing clock edge observed on UCLK. See the timing diagrams in Figure 17 and Figure 18.





Figure 17. SPI Master Mode, CKPH = 0



Figure 18. SPI Master Mode, CKPH = 1

CC430F614x CC430F512x

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

## **USCI (SPI Slave Mode)**

|                       | PARAMETER                                  | TEST CONDITIONS          | PMM<br>COREVx | $v_{cc}$ | MIN | TYP | MAX | UNIT |
|-----------------------|--------------------------------------------|--------------------------|---------------|----------|-----|-----|-----|------|
|                       |                                            |                          |               | 1.8 V    | 11  |     |     |      |
|                       | OTE land the OTE law to also               |                          | 0             | 3.0 V    | 8   |     |     |      |
| t <sub>STE,LEAD</sub> | STE lead time, STE low to clock            |                          |               | 2.4 V    | 7   |     |     | ns   |
|                       |                                            |                          | 3             | 3.0 V    | 6   |     |     | Ÿ    |
|                       |                                            |                          | 0             | 1.8 V    | 3   |     |     |      |
|                       | CTE landing a land plack to CTE high       |                          | 0             | 3.0 V    | 3   |     |     |      |
| t <sub>STE,LAG</sub>  | STE lag time, Last clock to STE high       |                          | 0             | 2.4 V    | 3   |     |     | ns   |
|                       |                                            |                          | 3             | 3.0 V    | 3   |     |     | Ÿ    |
|                       |                                            |                          | 0             | 1.8 V    |     |     | 66  |      |
|                       | STE access time, STE low to SOMI           |                          | 0             | 3.0 V    |     |     | 50  |      |
| t <sub>STE,ACC</sub>  | data out                                   |                          |               | 2.4 V    |     |     | 36  | ns   |
|                       |                                            |                          | 3             | 3.0 V    |     |     | 30  |      |
|                       |                                            |                          |               | 1.8 V    |     |     | 30  |      |
|                       | STE disable time, STE high to SOMI         |                          | 0             | 3.0 V    |     |     | 23  |      |
| t <sub>STE,DIS</sub>  | high impedance                             |                          |               | 2.4 V    |     |     | 16  | ns   |
|                       |                                            |                          | 3             | 3.0 V    |     |     | 13  |      |
|                       |                                            |                          | 0             | 1.8 V    | 5   |     |     |      |
|                       | ONAO insula data anton tina                |                          | 0             | 3.0 V    | 5   |     |     |      |
| t <sub>SU,SI</sub>    | SIMO input data setup time                 |                          |               | 2.4 V    | 2   |     |     | ns   |
|                       |                                            |                          | 3             | 3.0 V    | 2   |     |     | †    |
|                       |                                            |                          |               | 1.8 V    | 5   |     |     |      |
|                       | 0040                                       |                          | 0             | 3.0 V    | 5   |     |     |      |
| t <sub>HD,SI</sub>    | SIMO input data hold time                  |                          |               | 2.4 V    | 5   |     |     | ns   |
|                       |                                            |                          | 3             | 3.0 V    | 5   |     |     |      |
|                       |                                            |                          |               | 1.8 V    |     |     | 76  |      |
|                       | 2011                                       | UCLK edge to SOMI valid, | 0             | 3.0 V    |     |     | 60  |      |
| t <sub>VALID,SO</sub> | SOMI output data valid time <sup>(2)</sup> | C <sub>L</sub> = 20 pF   |               | 2.4 V    |     |     | 44  | ns   |
|                       |                                            |                          | 3             | 3.0 V    |     |     | 40  |      |
|                       |                                            |                          |               | 1.8 V    | 18  |     |     |      |
|                       | 20MI                                       | 0 00 = 5                 | 0             | 3.0 V    | 12  |     |     |      |
| t <sub>HD,SO</sub>    | SOMI output data hold time <sup>(3)</sup>  | C <sub>L</sub> = 20 pF   |               | 2.4 V    | 10  |     |     | ns   |
|                       |                                            |                          | 3             | 3.0 V    | 8   |     |     | •    |

 <sup>(1)</sup> f<sub>UCXCLK</sub> = 1/2t<sub>LO/HI</sub> with t<sub>LO/HI</sub> ≥ max(t<sub>VALID,MO(Master)</sub> + t<sub>SU,SI(USCI)</sub>, t<sub>SU,MI(Master)</sub> + t<sub>VALID,SO(USCI)</sub>).
 For the master's parameters t<sub>SU,MI(Master)</sub> and t<sub>VALID,MO(Master)</sub> see the SPI parameters of the attached master.

 (2) Specifies the time to drive the next valid data to the SOMI output after the output changing UCLK clock edge. See the timing diagrams

in Figure 17 and Figure 18.

Specifies how long data on the SOMI output is valid after the output changing UCLK clock edge. See the timing diagrams in Figure 17 and Figure 18.





Figure 19. SPI Slave Mode, CKPH = 0



Figure 20. SPI Slave Mode, CKPH = 1

## **USCI (I2C Mode)**

Instruments

Copyright © 2012–2013, Texas Instruments Incorporated

|                     | PARAMETER                                    | TEST CONDITIONS                                               | V <sub>cc</sub> | MIN | TYP MAX | UNIT    |
|---------------------|----------------------------------------------|---------------------------------------------------------------|-----------------|-----|---------|---------|
| f <sub>USCI</sub>   | USCI input clock frequency                   | Internal: SMCLK, ACLK, External: UCLK, Duty cycle = 50% ± 10% |                 |     | fsyster | MHz     |
| $f_{SCL}$           | SCL clock frequency                          |                                                               | 2.2 V, 3 V      | 0   | 400     | ) kHz   |
|                     | Hold time (repeated) START                   | f <sub>SCL</sub> ≤ 100 kHz                                    | 2.2 V, 3 V      | 4.0 |         |         |
| t <sub>HD,STA</sub> | Hold time (repeated) START                   | f <sub>SCL</sub> > 100 kHz                                    | 2.2 V, 3 V      | 0.6 |         | μs      |
| •                   | Setup time for a repeated START              | f <sub>SCL</sub> ≤ 100 kHz                                    | 2.2 V, 3 V      | 4.7 |         |         |
| t <sub>SU,STA</sub> | Setup time for a repeated START              | f <sub>SCL</sub> > 100 kHz                                    | 2.2 V, 3 V      | 0.6 |         | μs      |
| t <sub>HD,DAT</sub> | Data hold time                               |                                                               | 2.2 V, 3 V      | 0   |         | ns      |
| t <sub>SU,DAT</sub> | Data setup time                              |                                                               | 2.2 V, 3 V      | 250 |         | ns      |
|                     | Cotion time for CTOD                         | f <sub>SCL</sub> ≤ 100 kHz                                    | 2.2 V, 3 V      | 4.0 |         |         |
| t <sub>SU,STO</sub> | Setup time for STOP                          | f <sub>SCL</sub> > 100 kHz                                    | 2.2 V, 3 V      | 0.6 |         | μs      |
|                     | Pulse duration of spikes suppressed by input |                                                               | 2.2 V           | 50  | 60      |         |
| t <sub>SP</sub>     | filter                                       |                                                               | 3 V             | 50  | 60      | ns<br>) |



Figure 21. I2C Mode Timing

TEXAS INSTRUMENTS

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

www.ti.com

## **LCD\_B** Recommended Operating Conditions

|                                     | PARAMETER                                                                                      | CONDITIONS                                                                                  | MIN              | NOM                                                                   | MAX                   | UNIT |
|-------------------------------------|------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------|-----------------------|------|
| V <sub>CC,LCD_B,CPen,3.6</sub>      | Supply voltage range, charge pump enabled, V <sub>LCD</sub> ≤ 3.6 V                            | LCDCPEN = 1, $0000 < VLCDx \le 1111$<br>(charge pump enabled, $V_{LCD} \le 3.6 \text{ V}$ ) | 2.2              |                                                                       | 3.6                   | V    |
| V <sub>CC,LCD_B,CPen,3.3</sub>      | Supply voltage range, charge pump enabled, $V_{LCD} \le 3.3 \text{ V}$                         | LCDCPEN = 1, 0000 < VLCDx $\leq$ 1100 (charge pump enabled, $V_{LCD} \leq$ 3.3 V)           | 2.0              |                                                                       | 3.6                   | V    |
| V <sub>CC,LCD_B,int. bias</sub>     | Supply voltage range, internal biasing, charge pump disabled                                   | LCDCPEN = 0, VLCDEXT = 0                                                                    | 2.4              |                                                                       | 3.6                   | ٧    |
| V <sub>CC,LCD_B,ext. bias</sub>     | Supply voltage range, external biasing, charge pump disabled                                   | LCDCPEN = 0, VLCDEXT = 0                                                                    | 2.4              |                                                                       | 3.6                   | ٧    |
| V <sub>CC,LCD_B,VLCDEXT</sub>       | Supply voltage range, external LCD voltage, internal or external biasing, charge pump disabled | LCDCPEN = 0, VLCDEXT = 1                                                                    | 2.0              |                                                                       | 3.6                   | V    |
| V <sub>LCDCAP/R33</sub>             | External LCD voltage at LCDCAP/R33, internal or external biasing, charge pump disabled         | LCDCPEN = 0, VLCDEXT = 1                                                                    | 2.4              |                                                                       | 3.6                   | V    |
| C <sub>LCDCAP</sub>                 | Capacitor on LCDCAP when charge pump enabled                                                   | LCDCPEN = 1, VLCDx > 0000 (charge pump enabled)                                             |                  | 4.7                                                                   | 10                    | μF   |
| f <sub>Frame</sub>                  | LCD frame frequency range                                                                      | $f_{LCD} = 2 \times mux \times f_{FRAME}$<br>with mux = 1 (static), 2, 3, 4                 | 0                |                                                                       | 100                   | Hz   |
| f <sub>ACLK,in</sub>                | ACLK input frequency range                                                                     |                                                                                             | 30               | 32                                                                    | 40                    | kHz  |
| C <sub>Panel</sub>                  | Panel capacitance                                                                              | 100-Hz frame frequency                                                                      |                  |                                                                       | 10000                 | pF   |
| V <sub>R33</sub>                    | Analog input voltage at R33                                                                    | LCDCPEN = 0, VLCDEXT = 1                                                                    | 2.4              |                                                                       | V <sub>CC</sub> + 0.2 | V    |
| V <sub>R23,1/3bias</sub>            | Analog input voltage at R23                                                                    | LCDREXT = 1, LCDEXTBIAS = 1,<br>LCD2B = 0                                                   | V <sub>R13</sub> | V <sub>R03</sub> + 2/3<br>* (V <sub>R33</sub> -<br>V <sub>R03</sub> ) | $V_{R33}$             | V    |
| V <sub>R13,1/3bias</sub>            | Analog input voltage at R13 with 1/3 biasing                                                   | LCDREXT = 1, LCDEXTBIAS = 1,<br>LCD2B = 0                                                   | V <sub>R03</sub> | V <sub>R03</sub> + 1/3<br>* (V <sub>R33</sub> -<br>V <sub>R03</sub> ) | V <sub>R23</sub>      | V    |
| V <sub>R13,1/2bias</sub>            | Analog input voltage at R13 with 1/2 biasing                                                   | LCDREXT = 1, LCDEXTBIAS = 1,<br>LCD2B = 1                                                   | V <sub>R03</sub> | V <sub>R03</sub> + 1/2<br>* (V <sub>R33</sub> -<br>V <sub>R03</sub> ) | $V_{R33}$             | V    |
| V <sub>R03</sub>                    | Analog input voltage at R03                                                                    | R0EXT = 1                                                                                   | V <sub>SS</sub>  |                                                                       |                       | V    |
| V <sub>LCD</sub> - V <sub>R03</sub> | Voltage difference between V <sub>LCD</sub> and R03                                            | LCDCPEN = 0, R0EXT = 1                                                                      | 2.4              |                                                                       | V <sub>CC</sub> + 0.2 | V    |
| V <sub>LCDREF/R13</sub>             | External LCD reference voltage applied at LCDREF/R13                                           | VLCDREFx = 01                                                                               | 0.8              | 1.2                                                                   | 1.5                   | V    |



CC430F614x CC430F514x CC430F512x

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

## **LCD\_B Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted)

|                         | PARAMETER                                          | TEST CONDITIONS                                              | V <sub>cc</sub> | MIN | TYP             | MAX  | UNIT |
|-------------------------|----------------------------------------------------|--------------------------------------------------------------|-----------------|-----|-----------------|------|------|
| V <sub>LCD</sub>        | LCD voltage, with internal                         | VLCDx = 0000, VLCDEXT = 0                                    | 2.4 V to 3.6 V  |     | V <sub>CC</sub> |      | V    |
|                         | reference                                          | LCDCPEN = 1, VLCDx = 0001                                    | 2.0 V to 3.6 V  |     | 2.59            |      |      |
|                         |                                                    | LCDCPEN = 1, VLCDx = 0010                                    |                 |     | 2.65            |      |      |
|                         |                                                    | LCDCPEN = 1, VLCDx = 0011                                    |                 |     | 2.71            |      |      |
|                         |                                                    | LCDCPEN = 1, VLCDx = 0100                                    |                 |     | 2.78            |      |      |
|                         |                                                    | LCDCPEN = 1, VLCDx = 0101                                    |                 |     | 2.84            |      |      |
|                         |                                                    | LCDCPEN = 1, VLCDx = 0110                                    |                 |     | 2.91            |      |      |
|                         |                                                    | LCDCPEN = 1, VLCDx = 0111                                    |                 |     | 2.97            |      |      |
|                         |                                                    | LCDCPEN = 1, VLCDx = 1000                                    |                 |     | 3.03            |      |      |
|                         |                                                    | LCDCPEN = 1, VLCDx = 1001                                    |                 |     | 3.09            |      |      |
|                         |                                                    | LCDCPEN = 1, VLCDx = 1010                                    |                 |     | 3.15            |      |      |
|                         |                                                    | LCDCPEN = 1, VLCDx = 1011                                    |                 |     | 3.22            |      |      |
|                         |                                                    | LCDCPEN = 1, VLCDx = 1100                                    |                 |     | 3.28            |      |      |
|                         |                                                    | LCDCPEN = 1, VLCDx = 1101                                    | 2.2 V to 3.6 V  |     | 3.34            |      |      |
|                         |                                                    | LCDCPEN = 1, VLCDx = 1110                                    |                 |     | 3.40            |      |      |
|                         |                                                    | LCDCPEN = 1, VLCDx = 1111                                    |                 |     | 3.46            | 3.53 |      |
| I <sub>CC,Peak,CP</sub> | Peak supply currents due to charge pump activities | LCDCPEN = 1, VLCDx = 1111                                    | 2.2 V           |     | 200             |      | μA   |
| t <sub>LCD,CP,on</sub>  | Time to charge C <sub>LCD</sub> when discharge     | C <sub>LCDCAP</sub> = 4.7 μF,<br>LCDCPEN = 0→1, VLCDx = 1111 | 2.2 V           |     | 100             | 500  | ms   |
| I <sub>CP,Load</sub>    | Maximum charge pump load current                   | LCDCPEN = 1, VLCDx = 1111                                    | 2.2 V           | 50  |                 |      | μA   |
| R <sub>LCD,Seg</sub>    | LCD driver output impedance, segment lines         | LCDCPEN = 1, VLCDx = 1000,<br>$I_{LOAD} = \pm 10 \mu A$      | 2.2 V           |     |                 | 10   | kΩ   |
| R <sub>LCD,COM</sub>    | LCD driver output impedance, common lines          | LCDCPEN = 1, VLCDx = 1000,<br>I <sub>LOAD</sub> = ±10 µA     | 2.2 V           |     |                 | 10   | kΩ   |



www.ti.com

10-Bit ADC, Power Supply and Input Range Conditions

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)(1)

|                       | PARAMETER                                                                          | TEST CONDITIONS                                                                                                                                                           | V <sub>CC</sub> | MIN | TYP | MAX       | UNIT |
|-----------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|-----------|------|
| AV <sub>CC</sub>      | Analog supply voltage                                                              | AV <sub>CC</sub> and DV <sub>CC</sub> are connected together,<br>AV <sub>SS</sub> and DV <sub>SS</sub> are connected together,<br>$V_{(AVSS)} = V_{(DVSS)} = 0 \text{ V}$ |                 | 1.8 |     | 3.6       | V    |
| V <sub>(Ax)</sub>     | Analog input voltage range (2)                                                     | All ADC10_A pins: P1.0 to P1.5, P3.6, P3.7                                                                                                                                |                 |     |     | $AV_{CC}$ | V    |
|                       | Operating supply current into                                                      | f <sub>ADC10CLK</sub> = 5 MHz, ADC10ON = 1, REFON = 0,                                                                                                                    | 2.2 V           |     | 70  | 105       |      |
|                       | AVCC terminal. REF module and reference buffer off.                                | SHT0 = 0, SHT1 = 0, ADC10DIV = 0,<br>ADC10SREF = 00                                                                                                                       | 3 V             |     | 80  | 115       | μA   |
|                       | Operating supply current into AVCC terminal. REF module on, reference buffer on.   | $f_{ADC10CLK}$ = 5 MHz, ADC10ON = 1, REFON = 1,<br>SHT0 = 0, SHT1 = 0, ADC10DIV = 0,<br>ADC10SREF = 01                                                                    | 3 V             |     | 130 | 185       | μΑ   |
| I <sub>ADC10_</sub> A | Operating supply current into AVCC terminal. REF module off, reference buffer on.  | $f_{ADC10CLK} = 5$ MHz, ADC10ON = 1, REFON = 0,<br>SHT0 = 0, SHT1 = 0, ADC10DIV = 0,<br>ADC10SREF = 10, VEREF = 2.5 V                                                     | 3 V             |     | 120 | 170       | μA   |
|                       | Operating supply current into AVCC terminal. REF module off, reference buffer off. | f <sub>ADC10CLK</sub> = 5 MHz, ADC10ON = 1, REFON = 0,<br>SHT0 = 0, SHT1 = 0, ADC10DIV = 0,<br>ADC10SREF = 11, VEREF = 2.5 V                                              | 3 V             |     | 85  | 120       | μΑ   |
| C <sub>I</sub>        | Input capacitance                                                                  | Only one terminal Ax can be selected at one time from the pad to the ADC10_A capacitor array including wiring and pad.                                                    | 2.2 V           |     | 3.5 |           | pF   |
| D                     | Input MLIV ON registance                                                           | $AV_{CC} > 2.0 \text{ V}, 0 \text{ V} \le V_{Ax} \le AV_{CC}$                                                                                                             |                 |     |     | 36        | kΩ   |
| R <sub>I</sub>        | Input MUX ON resistance                                                            | $1.8 \text{ V} < \text{AV}_{CC} < 2.0 \text{ V}, 0 \text{ V} \le \text{V}_{Ax} \le \text{AV}_{CC}$                                                                        |                 |     |     | 96        | K12  |

<sup>(1)</sup> The leakage current is defined in the leakage current table with P2.x/Ax parameter.

## 10-Bit ADC, Timing Parameters

| !                       | PARAMETER                                  | TEST CONDITIONS                                                                                         | V <sub>CC</sub> | MIN  | TYP | MAX | UNIT |
|-------------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------|------|-----|-----|------|
| f <sub>ADC10CLK</sub>   |                                            | For specified performance of ADC10_A linearity parameters                                               | 2.2 V, 3 V      | 0.45 | 5   | 5.5 | MHz  |
| f <sub>ADC10OSC</sub>   | Internal ADC10_A oscillator <sup>(1)</sup> | ADC10DIV = 0, f <sub>ADC10CLK</sub> = f <sub>ADC10OSC</sub>                                             | 2.2 V, 3 V      | 4.2  | 4.8 | 5.4 | MHz  |
|                         | Conversion time                            | REFON = 0, Internal oscillator, 12 ADC10CLK cycles, 10-bit mode, f <sub>ADC10OSC</sub> = 4 MHz to 5 MHz | 2.2 V, 3 V      | 2.4  |     | 3.0 |      |
| t <sub>CONVERT</sub>    | Conversion time                            | External f <sub>ADC10CLK</sub> from ACLK, MCLK or SMCLK, ADC10SSEL ≠ 0                                  |                 |      |     |     | μs   |
| (2)t <sub>ADC10ON</sub> | Turn on settling time of the ADC           | See (3)                                                                                                 |                 |      |     | 100 | ns   |
|                         | Committee time                             | $R_S = 1000 \Omega$ , $R_I = 96 k\Omega$ , $C_I = 3.5 pF^{(4)}$                                         | 1.8 V           | 3    |     |     | μs   |
| t <sub>Sample</sub>     | Sampling time                              | $R_S$ = 1000 Ω, $R_I$ = 36 kΩ, $C_I$ = 3.5 pF <sup>(4)</sup>                                            | 3 V             | 1    |     |     | μs   |

<sup>(1)</sup> The ADC10OSC is sourced directly from MODOSC inside the UCS.

<sup>(2)</sup> The analog input voltage range must be within the selected reference voltage range V<sub>R+</sub> to V<sub>R-</sub>for valid conversion results. The external reference voltage requires decoupling capacitors. See <sup>()</sup>.

<sup>(2)</sup>  $12 \times ADC10DIV \times 1/f_{ADC10CLK}$ 

<sup>(3)</sup> The condition is that the error in a conversion started after t<sub>ADC10ON</sub> is less than ±0.5 LSB. The reference and input signal are already settled.

<sup>(4)</sup> Approximately eight Tau ( $\tau$ ) are needed to get an error of less than  $\pm 0.5$  LSB

CC430F614x CC430F514x CC430F512x

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

## 10-Bit ADC, Linearity Parameters

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                | PARAMETER                                            | TEST CONDITIONS                                                                                                                                                   | V <sub>CC</sub> | MIN  | TYP  | MAX  | UNIT              |
|----------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|------|------|-------------------|
| г              | Integral linearity error                             | 1.4 V ≤ (VEREF+ - VEREF-)min ≤ 1.6 V                                                                                                                              |                 | -1.0 |      | +1.0 |                   |
| EI             | Integral linearity error                             | 1.6 V < (VEREF+ - VEREF-)min ≤ V <sub>AVCC</sub>                                                                                                                  |                 | -1.0 |      | +1.0 | LSB               |
| E <sub>D</sub> | Differential linearity error                         | $(VEREF+ - VEREF-)min \le (VEREF+ - VEREF-),$<br>$C_{VEREF+} = 20 pF$                                                                                             |                 | -1.0 |      | +1.0 | LSB               |
| Eo             | Offset error                                         | $ \begin{tabular}{ll} (VEREF+ - VEREF-)min \le (VEREF+ - VEREF-), \\ Internal impedance of source $R_S < 100 \ \Omega$, \\ $C_{VEREF+} = 20 \ pF$ \end{tabular} $ |                 | -1.0 |      | +1.0 | LSB               |
|                | Gain error, external reference                       | (\/EREE+ - \/EREE-\min < (\/EREE+ - \/EREE-)                                                                                                                      |                 | -1.0 | +1.0 | LSB  |                   |
| $E_G$          | Gain error, external reference, buffered             | VEREF+ - VEREF-)min ≤ (VEREF+ - VEREF-),  C <sub>VEREF+</sub> = 20 pF                                                                                             |                 | -5   |      | +5   | LSB               |
|                | Gain error, internal reference                       | See (1)                                                                                                                                                           |                 | -1.5 |      | +1.5 | %V <sub>REF</sub> |
|                | Total unadjusted error, external reference           | (VEREF+ - VEREF-)min ≤ (VEREF+ - VEREF-),                                                                                                                         |                 | -2.0 | ±1.0 | +2.0 | LSB               |
| E <sub>T</sub> | Total unadjusted error, external reference, buffered | C <sub>VEREF+</sub> = 20 pF                                                                                                                                       |                 | -5   | ±1.0 | +5   | LSB               |
|                | Total unadjusted error, internal reference           | See (1)                                                                                                                                                           |                 | -1.5 | ±1.0 | +1.5 | %V <sub>REF</sub> |

<sup>(1)</sup> Dominated by the absolute voltage of the integrated reference voltage.

#### **REF, External Reference**

|                                                | PARAMETER                                     | TEST CONDITIONS                                                                                                       | V <sub>CC</sub> | MIN | TYP  | MAX       | UNIT |
|------------------------------------------------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|-----------|------|
| VEREF+                                         | Positive external reference voltage input     | VEREF+ > VEREF-(2)                                                                                                    |                 | 1.4 |      | $AV_{CC}$ | V    |
| VEREF-                                         | Negative external reference voltage input     | VEREF+ > VEREF- <sup>(3)</sup>                                                                                        |                 | 0   |      | 1.2       | V    |
| VEREF+ -<br>VEREF-                             | Differential external reference voltage input | VEREF+ > VEREF- <sup>(4)</sup>                                                                                        |                 | 1.4 |      | $AV_{CC}$ | V    |
| I <sub>(VEREF+)</sub><br>I <sub>(VEREF-)</sub> | Static input current                          | 1.4 V $\leq$ VEREF+ $\leq$ V(AVCC), VEREF- = 0 V $f_{ADC10CLK} = 5$ MHz, ADC10SHTx = 0x0001, Conversion rate 200 ksps | 2.2 V, 3 V      |     | ±8.5 | ±26       | μΑ   |
| I <sub>(VEREF+)</sub><br>I <sub>(VEREF-)</sub> | Static input current                          | 1.4 V $\leq$ VEREF+ $\leq$ V(AVCC), VEREF- = 0 V $f_{ADC10CLK} = 5$ MHZ, ADC10SHTX = 0x1000, Conversion rate 20 ksps  | 2.2 V, 3 V      |     |      | ±1        | μΑ   |
| C <sub>(VEREF+/-)</sub>                        | Capacitance at VEREF+ or VEREF- terminal      | See <sup>(5)</sup>                                                                                                    |                 | 10  |      |           | μF   |

<sup>(1)</sup> The external reference is used during ADC conversion to charge and discharge the capacitance array. The input capacitance, C<sub>1</sub>, is also the dynamic load for an external reference during conversion. The dynamic impedance of the reference supply should follow the recommendations on analog-source impedance to allow the charge to settle for 12-bit accuracy.

<sup>(2)</sup> The accuracy limits the minimum positive external reference voltage. Lower reference voltage levels may be applied with reduced accuracy requirements.

<sup>(3)</sup> The accuracy limits the maximum negative external reference voltage. Higher reference voltage levels may be applied with reduced accuracy requirements.

<sup>(4)</sup> The accuracy limits minimum external differential reference voltage. Lower differential reference voltage levels may be applied with reduced accuracy requirements.

<sup>(5)</sup> Two decoupling capacitors, 10 μF and 100 nF, should be connected to VEREF to decouple the dynamic current required for an external reference source if it is used for the ADC10\_A. See also the *CC430 Family User's Guide* (SLAU259).



www.ti.com

#### REF, Built-In Reference

|                                 | PARAMETER                                                                        | TEST CONDITIONS                                                                                                                                                                                                             | V <sub>cc</sub> | MIN  | TYP   | MAX   | UNIT      |
|---------------------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|-------|-------|-----------|
| VEREF+                          | Positive built-in reference voltage                                              | REFVSEL = {2} for 2.5 V,<br>REFON = REFOUT = 1                                                                                                                                                                              | 3 V             |      | 2.5   | ±1.5% | V         |
| VEREF+                          | Positive built-in reference voltage                                              | REFVSEL = {1} for 2.0 V,<br>REFON = REFOUT = 1                                                                                                                                                                              | 3 V             |      | 2.01  | ±1.5% | V         |
| VEREF+                          | Positive built-in reference voltage                                              | REFVSEL = {0} for 1.5 V,<br>REFON = REFOUT = 1                                                                                                                                                                              | 2.2 V,<br>3 V   |      | 1.505 | ±1.5% | ٧         |
| AV <sub>CC(min)</sub>           | AVCC minimum voltage, Positive built-in reference active                         | REFVSEL = {0} for 1.5 V                                                                                                                                                                                                     |                 | 1.8  |       |       | V         |
| AV <sub>CC(min)</sub>           | AVCC minimum voltage, Positive built-in reference active                         | REFVSEL = {1} for 2.0 V                                                                                                                                                                                                     |                 | 2.3  |       |       | V         |
| AV <sub>CC(min)</sub>           | AVCC minimum voltage, Positive built-in reference active                         | REFVSEL = {2} for 2.5 V                                                                                                                                                                                                     |                 | 2.8  |       |       | V         |
|                                 |                                                                                  | f <sub>ADC10CLK</sub> = 5 MHz,<br>REFON = 1, REFBURST = 0,<br>REFVSEL = {0} for 1.5 V                                                                                                                                       | 3 V             |      | 15.5  | 19    | μA        |
| REF+ AVCC terminal (2)          | Operating supply current into AVCC terminal (2)                                  | $\begin{split} &f_{ADC10CLK} = 5 \text{ MHz}, \\ &REFON = 1, REFBURST = 0, \\ &REFVSEL = \{1\} \text{ for } 2.0 \text{ V} \end{split}$                                                                                      | 3 V             |      | 18    | 24    | μΑ        |
|                                 |                                                                                  | $\begin{split} f_{ADC10CLK} &= 5 \text{ MHz}, \\ REFON &= 1, REFBURST = 0, \\ REFVSEL &= \{2\} \text{ for } 2.5 \text{ V} \end{split}$                                                                                      | 3 V             |      | 21    | 30    | μΑ        |
| I <sub>REF+,REFO</sub><br>UT    | Operating supply current into<br>AVCC terminal with REF output<br>buffer enabled | REFON = 1, REFOUT = 1,<br>REFBURST = 0                                                                                                                                                                                      | 3 V             |      | 0.9   | 1.7   | mA        |
| I <sub>L(VREF+)</sub>           | Load-current regulation, VREF+ terminal (3)                                      | REFVSEL = $\{0, 1, 2\}$ ,<br>$I_{Load,VREF+} = +10 \mu A \text{ or } -1000 \mu A$ ,<br>$AV_{CC} = AV_{CC \text{ (min)}} \text{ for each reference level}$ ,<br>REFON = REFOUT = 1                                           |                 |      |       | 2500  | μV/<br>mA |
| C <sub>VREF+</sub>              | Capacitance at VREF+ terminals                                                   | REFON = REFOUT = 1                                                                                                                                                                                                          |                 | 20   |       | 100   | pF        |
| TC <sub>REF+</sub>              | Temperature coefficient of built-in reference <sup>(4)</sup>                     | REFVSEL = {0, 1, 2}, REFON = 1                                                                                                                                                                                              |                 |      | 30    | 50    | ppm/      |
| 1                               | Operating supply current into                                                    | REFON = 0, INCH = 0Ah,                                                                                                                                                                                                      | 2.2 V           |      | 150   | 180   |           |
| ISENSOR                         | AVCC terminal (5)                                                                | ADC10ON = NA, $T_A = 30$ °C                                                                                                                                                                                                 | 3 V             |      | 150   | 190   | μΑ        |
| \ /                             | See <sup>(6)</sup>                                                               | ADCAGONI A INICII DAL T. 2000                                                                                                                                                                                               | 2.2 V           |      | 765   |       | mV        |
| V <sub>SENSOR</sub>             | See W                                                                            | $ADC10ON = 1, INCH = 0Ah, T_A = 30^{\circ}C$                                                                                                                                                                                | 3 V             |      | 765   |       | IIIV      |
| V                               | AVCC divider at channel 11                                                       | ADC10ON = 1, INCH = 0Bh,                                                                                                                                                                                                    | 2.2 V           | 1.06 | 1.1   | 1.14  | V         |
| $V_{MID}$                       | AVOC UIVIUGI AL CHAIITIGI I I                                                    | $V_{MID}$ is approximately 0.5 x $V_{AVCC}$                                                                                                                                                                                 | 3 V             | 1.46 | 1.5   | 1.54  | V         |
| t <sub>SENSOR</sub><br>(sample) | Sample time required if channel 10 is selected <sup>(7)</sup>                    | ADC10ON = 1, INCH = 0Ah,<br>Error of conversion result ≤ 1 LSB                                                                                                                                                              |                 | 30   |       |       | μs        |
| t <sub>VMID</sub> (sample)      | Sample time required if channel 11 is selected (8)                               | ADC10ON = 1, INCH = 0Bh,<br>Error of conversion result ≤ 1 LSB                                                                                                                                                              |                 | 1    |       |       | μs        |
| PSRR_DC                         | Power supply rejection ratio (dc)                                                | $\begin{aligned} & \text{AV}_{\text{CC}} = \text{AV}_{\text{CC (min)}} \cdot \text{AV}_{\text{CC(max)}}, \\ & \text{T}_{\text{A}} = 25^{\circ}\text{C}, \\ & \text{REFVSEL} = \{0, 1, 2\},  \text{REFON} = 1 \end{aligned}$ |                 |      | 120   | 300   | μV/V      |

- (1) The leakage current is defined in the leakage current table with P2.x/Ax parameter.
- The internal reference current is supplied via terminal AVCC. Consumption is independent of the ADC10ON control bit, unless a conversion is active. The REFON bit enables to settle the built-in reference before starting an A/D conversion.
- (3) Contribution only due to the reference and buffer including package. This does not include resistance due to PCB trace and other factors. Positive load currents are flowing into the device.
- Calculated using the box method: (MAX(-40 to 85°C) MIN(-40 to 85°C)) / MIN(-40 to 85°C)/(85°C (-40°C)).
- The sensor current I<sub>SENSOR</sub> is consumed if (ADC10ON = 1 and REFON = 1) or (ADC10ON = 1 and INCH = 0Ah and sample signal is high). When REFON = 1,  $I_{SENSOR}$  is already included in  $I_{REF+}$ .
- The temperature sensor offset can be as much as ±20°C. A single-point calibration is recommended to minimize the offset error of the built-in temperature sensor.
- The typical equivalent impedance of the sensor is 51 kΩ. The sample time required includes the sensor-on time t<sub>SENSOR(on)</sub>.
- The on-time t<sub>VMID(on)</sub> is included in the sampling time t<sub>VMID(sample)</sub>, no additional on time is needed. (8)

## **REF, Built-In Reference (continued)**

**STRUMENTS** 

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)(1)

|                     | PARAMETER                              | TEST CONDITIONS V <sub>CC</sub>          |                                                                                                                                        |  | MIN | TYP | MAX | UNIT |
|---------------------|----------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|-----|-----|-----|------|
| PSRR_AC             | Power supply rejection ratio (ac)      | $T_A = 25$ °C, $f = 1$ kHz, $\Delta V_P$ | $V_{CC} = AV_{CC \text{ (min)}} - AV_{CC \text{(max)}},$<br>= 25°C, f = 1 kHz, $\Delta$ Vpp = 100 mV,<br>EFVSEL = (0, 1, 2}, REFON = 1 |  |     |     |     | mV/V |
| t <sub>SETTLE</sub> | Settling time of reference voltage (9) | $AV_{CC} = AV_{CC(min)} - AV_{CC(max)}$  | T <sub>A</sub> = -40°C to<br>85°C                                                                                                      |  |     | 23  | 125 |      |
|                     |                                        | $REFVSEL = \{0, 1, 2\},\$                | T <sub>A</sub> = 25°C                                                                                                                  |  |     | 23  | 50  | μs   |
|                     |                                        | REFON = $0 \rightarrow 1$                | $T_A = 85^{\circ}C$                                                                                                                    |  |     | 16  | 25  |      |

(9) The condition is that the error in a conversion started after  $t_{REFON}$  is less than  $\pm 0.5$  LSB.



Figure 22. Typical Temperature Sensor Voltage



www.ti.com

## Comparator\_B

|                        | PARAMETER                                                | TEST CONDITIONS                                                | V <sub>CC</sub> | MIN                      | TYP                    | MAX                      | UNIT       |
|------------------------|----------------------------------------------------------|----------------------------------------------------------------|-----------------|--------------------------|------------------------|--------------------------|------------|
| V <sub>CC</sub>        | Supply voltage                                           |                                                                |                 | 1.8                      |                        | 3.6                      | V          |
|                        |                                                          |                                                                | 1.8 V           |                          |                        | 40                       |            |
|                        | Comparator operating                                     | CBPWRMD = 00, CBON = 1, CBRSx = 00                             | 2.2 V           |                          | 31                     | 50                       |            |
|                        | supply current into                                      |                                                                | 3 V             |                          | 32                     | 65                       |            |
| I <sub>AVCC_COMP</sub> | AVCC. Excludes reference resistor ladder.                | CBPWRMD = 01, CBON = 1, CBRSx = 00                             | 2.2 V,<br>3 V   |                          | 10                     | 17                       | μA         |
|                        | ladder.                                                  | CBPWRMD = 10, CBON = 1, CBRSx = 00                             | 2.2 V,<br>3 V   |                          | 0.2                    | 0.85                     |            |
| 1                      | Quiescent current of resistor ladder into                | CBREFACC = 0, CBREFLx = 01, CBRSx = 10,<br>REFON = 0, CBON = 0 | 2.2 V,<br>3 V   |                          | 10                     | 17                       | μA         |
| I <sub>AVCC_REF</sub>  | AVCC. Includes REF module current.                       | CBREFACC = 1, CBREFLx = 01, CBRSx = 10,<br>REFON = 0, CBON = 0 | 2.2 V,<br>3 V   |                          | 33                     | 40                       | μA         |
| $V_{REF}$              | Reference voltage level                                  | CBREFLx = 01, CBREFACC = 0                                     | ≥1.8 V          |                          | 1.49                   | ±1.5%                    | V          |
| $V_{REF}$              | Reference voltage level                                  | CBREFLx = 10, CBREFACC = 0                                     | ≥2.2 V          |                          | 1.988                  | ±1.5%                    | V          |
| $V_{REF}$              | Reference voltage level                                  | CBREFLx = 11, CBREFACC = 0                                     | ≥3.0 V          |                          | 2.5                    | ±1.5%                    | V          |
| $V_{\text{IC}}$        | Common mode input range                                  |                                                                |                 | 0                        |                        | V <sub>CC</sub> -1       | V          |
| V <sub>OFFSET</sub>    | Input offset voltage                                     | CBPWRMD = 00                                                   |                 |                          |                        | ±20                      | mV         |
| V <sub>OFFSET</sub>    | Input offset voltage                                     | CBPWRMD = 01, 10                                               |                 |                          |                        | ±10                      | mV         |
| C <sub>IN</sub>        | Input capacitance                                        |                                                                |                 |                          | 5                      |                          | pF         |
| D                      | Series input resistance                                  | ON - switch closed                                             |                 |                          | 3                      | 4                        | kΩ         |
| R <sub>SIN</sub>       | Series input resistance                                  | OFF - switch opened                                            |                 | 50                       |                        |                          | ΜΩ         |
|                        | Propagation delay, response time                         | CBPWRMD = 00, CBF = 0                                          |                 |                          |                        | 450                      | ns         |
| t <sub>PD</sub>        |                                                          | CBPWRMD = 01, CBF = 0                                          |                 |                          |                        | 600                      | ns         |
|                        |                                                          | CBPWRMD = 10, CBF = 0                                          |                 |                          |                        | 50                       | μs         |
|                        |                                                          | CBPWRMD = 00, CBON = 1, CBF = 1,<br>CBFDLY = 00                |                 | 0.35                     | 0.6                    | 1.5                      | μs         |
|                        | Propagation delay with                                   | CBPWRMD = 00, CBON = 1, CBF = 1,<br>CBFDLY = 01                |                 | 0.6                      | 1.0                    | 1.8                      | μs         |
| t <sub>PD,filter</sub> | filter active                                            | CBPWRMD = 00, CBON = 1, CBF = 1,<br>CBFDLY = 10                |                 | 1.0                      | 1.8                    | 3.4                      | μs         |
|                        |                                                          | CBPWRMD = 00, CBON = 1, CBF = 1,<br>CBFDLY = 11                |                 | 1.8                      | 3.4                    | 6.5                      | μs         |
|                        |                                                          | CBON = 0 to CBON = 1, CBPWRMD = 00, 01                         |                 |                          | 1                      | 2                        | μs         |
| t <sub>EN_CMP</sub>    | Comparator enable time                                   | CBON = 0 to CBON = 1, CBPWRMD = 10                             |                 |                          |                        | 1.5                      | μs         |
| t <sub>EN_REF</sub>    | Resistor reference enable time                           | CBON = 0 to CBON = 1                                           |                 |                          | 1.0                    | 1.5                      | μs         |
| TC <sub>CB_REF</sub>   | Temperature coefficient reference of V <sub>CB_REF</sub> |                                                                |                 |                          |                        | 50                       | ppm/<br>°C |
| $V_{CB\_REF}$          | Reference voltage for a given tap                        | VIN = reference into resistor ladder,<br>n = 0 to 31           |                 | VIN ×<br>(n+0.5)<br>/ 32 | VIN x<br>(n+1)<br>/ 32 | VIN ×<br>(n+1.5)<br>/ 32 | ٧          |

CC430F614x CC430F514x CC430F512x

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

## **Flash Memory**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                         | PARAMETER                                                                                  | TEST<br>CONDITIONS  | MIN             | TYP             | MAX | UNIT     |
|-----------------------------------------|--------------------------------------------------------------------------------------------|---------------------|-----------------|-----------------|-----|----------|
| DV <sub>CC(PGM/ERASE)</sub>             | Program or erase supply voltage                                                            |                     | 1.8             |                 | 3.6 | <b>V</b> |
| I <sub>PGM</sub>                        | Average supply current from DVCC during program                                            |                     |                 | 3               | 5   | mA       |
| I <sub>ERASE</sub>                      | Average supply current from DVCC during erase                                              |                     |                 | 2               | 6.5 | mA       |
| I <sub>MERASE</sub> , I <sub>BANK</sub> | Average supply current from DVCC during mass erase or bank erase                           |                     |                 | 2               | 6.5 | mA       |
| t <sub>CPT</sub>                        | Cumulative program time <sup>(1)</sup>                                                     |                     |                 |                 | 16  | ms       |
|                                         | Program and erase endurance                                                                |                     | 10 <sup>4</sup> | 10 <sup>5</sup> |     | cycles   |
| t <sub>Retention</sub>                  | Data retention duration                                                                    | $T_J = 25^{\circ}C$ | 100             |                 |     | years    |
| t <sub>Word</sub>                       | Word or byte program time (2)                                                              |                     | 64              |                 | 85  | μs       |
| t <sub>Block, 0</sub>                   | Block program time for first byte or word <sup>(2)</sup>                                   |                     | 49              |                 | 65  | μs       |
| t <sub>Block, 1-(N-1)</sub>             | Block program time for each additional byte or word, except for last byte or word $^{(2)}$ |                     | 37              |                 | 49  | μs       |
| t <sub>Block, N</sub>                   | Block program time for last byte or word (2)                                               |                     | 55              |                 | 73  | μs       |
| t <sub>Erase</sub>                      | Erase time for segment erase, mass erase, and bank erase when available (2)                |                     | 23              |                 | 32  | ms       |
| f <sub>MCLK,MGR</sub>                   | MCLK frequency in marginal read mode (FCTL4.MGR0 = 1 or FCTL4. MGR1 = 1)                   |                     | 0               |                 | 1   | MHz      |

<sup>(1)</sup> The cumulative program time must not be exceeded when writing to a 128-byte flash block. This parameter applies to all programming methods: individual word/byte write and block write modes.

## JTAG and Spy-Bi-Wire Interface

|                       | PARAMETER                                                                            | TEST<br>CONDITIONS | MIN   | TYP | MAX | UNIT |
|-----------------------|--------------------------------------------------------------------------------------|--------------------|-------|-----|-----|------|
| f <sub>SBW</sub>      | Spy-Bi-Wire input frequency                                                          | 2.2 V, 3 V         | 0     |     | 20  | MHz  |
| t <sub>SBW,Low</sub>  | Spy-Bi-Wire low clock pulse length                                                   | 2.2 V, 3 V         | 0.025 |     | 15  | μs   |
| t <sub>SBW, En</sub>  | Spy-Bi-Wire enable time (TEST high to acceptance of first clock edge) <sup>(1)</sup> | 2.2 V, 3 V         |       |     | 1   | μs   |
| t <sub>SBW,Rst</sub>  | Spy-Bi-Wire return to normal operation time                                          |                    | 15    |     | 100 | μs   |
|                       | TOK in and fragment of union ITAC(2)                                                 | 2.2 V              | 0     |     | 5   | MHz  |
| f <sub>TCK</sub>      | TCK input frequency - 4-wire JTAG <sup>(2)</sup>                                     | 3 V                | 0     |     | 10  | MHz  |
| R <sub>internal</sub> | Internal pull-down resistance on TEST                                                | 2.2 V, 3 V         | 45    | 60  | 80  | kΩ   |

<sup>(1)</sup> Tools accessing the Spy-Bi-Wire interface need to wait for the minimum t<sub>SBW,En</sub> time after pulling the TEST/SBWTCK pin high before applying the first SBWTCK clock edge.

<sup>(2)</sup> These values are hardwired into the flash controller's state machine.

<sup>(2)</sup> f<sub>TCK</sub> may be restricted to meet the timing requirements of the module selected.



www.ti.com

#### RF1A CC1101-Based Radio Parameters

## **RF1A Recommended Operating Conditions**

| PARAMETER                              | TEST CONDITIONS                                                                                    | MIN                | TYP | MAX | UNIT  |
|----------------------------------------|----------------------------------------------------------------------------------------------------|--------------------|-----|-----|-------|
| V <sub>CC</sub>                        | Supply voltage range during radio operation                                                        | 2.0                |     | 3.6 | V     |
| PMMCOREVx                              | Core voltage range, PMMCOREVx setting during radio operation                                       | 2                  |     | 3   |       |
|                                        | 300 MHz range                                                                                      | 300                |     | 348 |       |
| RF frequency range  Data rate          | 400 MHz range                                                                                      | 389 <sup>(1)</sup> |     | 464 | MHz   |
|                                        | 800 and 900 MHz range                                                                              | 779                |     | 928 |       |
|                                        | 2-FSK                                                                                              | 0.6                |     | 500 |       |
| Data rate                              | 2-GFSK, OOK, and ASK                                                                               | 0.6                |     | 250 | kBaud |
| Data rate                              | (Shaped) MSK (also known as differential offset QPSK) (2)                                          | 26                 |     | 500 |       |
| RF crystal frequency                   |                                                                                                    |                    | 26  | 27  | MHz   |
| RF crystal tolerance                   | Total tolerance including initial tolerance, crystal loading, aging and temperature dependency (3) |                    | ±40 |     | ppm   |
| RF crystal load capacitance            |                                                                                                    | 10                 | 13  | 20  | pF    |
| RF crystal effective series resistance |                                                                                                    |                    |     | 100 | Ω     |

- (1) If using a 27-MHz crystal, the lower frequency limit for this band is 392 MHz.
- If using optional Manchester encoding, the data rate in kbps is half the baud rate.
- The acceptable crystal tolerance depends on frequency band, channel bandwidth, and spacing. Also see design note DN005 -- CC11xx Sensitivity versus Frequency Offset and Crystal Accuracy (SWRA122).

## **RF Crystal Oscillator, XT2**

 $T_A = 25$ °C,  $V_{CC} = 3$  V (unless otherwise noted)<sup>(1)</sup>

| PARAMETER                    | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|------------------------------|-----------------|-----|-----|-----|------|
| Start-up time <sup>(2)</sup> |                 |     | 150 | 810 | μs   |
| Duty cycle                   |                 | 45  | 50  | 55  | %    |

- All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 49).
- The start-up time depends to a very large degree on the used crystal.

## **Current Consumption, Reduced-Power Modes**

 $T_A = 25$ °C,  $V_{CC} = 3$  V (unless otherwise noted)<sup>(1)</sup>

| PARAMETER           | TEST CONDITIONS MIN TYP MAX                                                       |  |     |  |    |  |
|---------------------|-----------------------------------------------------------------------------------|--|-----|--|----|--|
| Current consumption | RF crystal oscillator only (for example, SLEEP state with MCSM0.OSC_FORCE_ON = 1) |  | 100 |  | μA |  |
|                     | IDLE state (including RF crystal oscillator)                                      |  | 1.7 |  | mA |  |
|                     | FSTXON state (only the frequency synthesizer is running) (2)                      |  | 9.5 |  | mA |  |

- All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 49).
- This current consumption is also representative of other intermediate states when going from IDLE to RX or TX, including the calibration state.

CC430F614x CC430F512x

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

## **Current Consumption, Receive Mode**

 $T_A = 25$ °C,  $V_{CC} = 3$  V (unless otherwise noted)<sup>(1)</sup> (2)

| PARAMETER          | FREQUENCY<br>(MHz) | DATA<br>RATE<br>(kBaud) | TEST CON                           | DITIONS                                         | MIN TYP | MAX | UNIT |
|--------------------|--------------------|-------------------------|------------------------------------|-------------------------------------------------|---------|-----|------|
|                    |                    | 1.2                     |                                    | Input at -100 dBm (close to sensitivity limit)  | 17      |     |      |
|                    |                    | 1.2                     |                                    | Input at -40 dBm (well above sensitivity limit) | 16      |     |      |
|                    | 315                | 38.4                    | Register settings optimized        | Input at -100 dBm (close to sensitivity limit)  | 17      |     |      |
|                    | 313                | 30.4                    | for reduced current                | Input at -40 dBm (well above sensitivity limit) | 16      |     |      |
|                    |                    | 250                     |                                    | Input at -100 dBm (close to sensitivity limit)  | 18      |     |      |
|                    |                    | 250                     |                                    | Input at -40 dBm (well above sensitivity limit) | 16.5    |     |      |
|                    |                    | 1.2                     |                                    | Input at -100 dBm (close to sensitivity limit)  | 18      |     |      |
|                    |                    | 1.2                     |                                    | Input at -40 dBm (well above sensitivity limit) | 17      |     |      |
| Current            | 400                | 133 38.4                | Register settings optimized        | Input at -100 dBm (close to sensitivity limit)  | 18      | mA  | A    |
| consumption,<br>RX | 433                |                         | for reduced current                | Input at -40 dBm (well above sensitivity limit) | 17      |     | MA   |
|                    |                    |                         |                                    | Input at -100 dBm (close to sensitivity limit)  | 18.5    |     |      |
|                    |                    | 250                     |                                    | Input at -40 dBm (well above sensitivity limit) | 17      |     |      |
|                    |                    | 4.0                     |                                    | Input at -100 dBm (close to sensitivity limit)  | 16      |     |      |
|                    |                    | 1.2                     |                                    | Input at -40 dBm (well above sensitivity limit) | 15      |     |      |
|                    | 000 045            | 20.4                    | Register settings optimized        | Input at -100 dBm (close to sensitivity limit)  | 16      |     |      |
|                    | 868, 915           | 38.4                    | for reduced current <sup>(3)</sup> | Input at -40 dBm (well above sensitivity limit) | 15      |     |      |
|                    |                    | 250                     |                                    | Input at -100 dBm (close to sensitivity limit)  | 16      |     |      |
|                    |                    | 250                     |                                    | Input at -40 dBm (well above sensitivity limit) | 15      |     |      |

All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 49). Reduced current setting (MDMCFG2.DEM\_DCFILT\_OFF = 1) gives a slightly lower current consumption at the cost of a reduction in sensitivity. See tables "RF Receive" for additional details on current consumption and sensitivity. For 868 or 915 MHz, see Figure 23 for current consumption with register settings optimized for sensitivity.





Figure 23. Typical RX Current Consumption Over Temperature and Input Power Level, 868 MHz, Sensitivity-Optimized Setting



CC430F614x CC430F512x

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

## **Current Consumption, Transmit Mode**

 $T_A = 25$ °C,  $V_{CC} = 3$  V (unless otherwise noted)<sup>(1)</sup> (2)

| PARAMETER               | FREQUENCY<br>(MHz) | PATABLE<br>Setting | OUTPUT<br>POWER (dBm) | MIN TYP MAX | UNIT |
|-------------------------|--------------------|--------------------|-----------------------|-------------|------|
|                         |                    | 0xC0               | max.                  | 26          | mA   |
|                         | 245                | 0xC4               | +10                   | 25          | mA   |
|                         | 315                | 0x51               | 0                     | 15          | mA   |
|                         |                    | 0x29               | -6                    | 15          | mA   |
|                         |                    | 0xC0               | max.                  | 33          | mA   |
|                         | 400                | 0xC6               | +10                   | 29          | mA   |
|                         | 433                | 0x50               | 0                     | 17          | mA   |
| Oursell and the TV      |                    | 0x2D               | -6                    | 17          | mA   |
| Current consumption, TX |                    | 0xC0               | max.                  | 36          | mA   |
|                         | 000                | 0xC3               | +10                   | 33          | mA   |
|                         | 868                | 0x8D               | 0                     | 18          | mA   |
|                         |                    | 0x2D               | -6                    | 18          | mA   |
|                         |                    | 0xC0               | max.                  | 35          | mA   |
|                         | 045                | 0xC3               | +10                   | 32          | mA   |
|                         | 915                | 0x8D               | 0                     | 18          | mA   |
|                         |                    | 0x2D               | -6                    | 18          | mA   |

All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 49). Reduced current setting (MDMCFG2.DEM\_DCFILT\_OFF = 1) gives a slightly lower current consumption at the cost of a reduction in sensitivity. See tables "RF Receive" for additional details on current consumption and sensitivity.

TEXAS INSTRUMENTS

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

www.ti.com

## Typical TX Current Consumption, 315 MHz, 25°C

| PARAMETER            | PATABLE<br>Setting | Output<br>Power<br>(dBm) | V <sub>CC</sub> | 2.0 V | 3.0 V | 3.6 V | UNIT |
|----------------------|--------------------|--------------------------|-----------------|-------|-------|-------|------|
| Current consumption, | 0xC0               | max.                     |                 | 27.5  | 26.4  | 28.1  |      |
|                      | 0xC4               | +10                      |                 | 25.1  | 25.2  | 25.3  | A    |
|                      | 0x51               | 0                        |                 | 14.4  | 14.6  | 14.7  | mA   |
|                      | 0x29               | -6                       |                 | 14.2  | 14.7  | 15.0  |      |

## Typical TX Current Consumption, 433 MHz, 25°C

| PARAMETER               | PATABLE<br>Setting | Output<br>Power<br>(dBm) | v <sub>cc</sub> | 2.0 V | 3.0 V | 3.6 V | UNIT |  |
|-------------------------|--------------------|--------------------------|-----------------|-------|-------|-------|------|--|
| Current consumption, TX | 0xC0               | max.                     |                 | 33.1  | 33.4  | 33.8  | ·    |  |
|                         | 0xC6               | +10                      |                 | 28.6  | 28.8  | 28.8  | A    |  |
|                         | 0x50               | 0                        |                 | 16.6  | 16.8  | 16.9  | mA   |  |
|                         | 0x2D               | -6                       |                 | 16.8  | 17.5  | 17.8  |      |  |

## **Typical TX Current Consumption, 868 MHz**

| PARAMETER               | PATABLE<br>Setting | Output<br>Power<br>(dBm) | $v_{cc}$ | 2.0 V |      |      | 3.0 V |      |      | 3.6 V |      |      |      |
|-------------------------|--------------------|--------------------------|----------|-------|------|------|-------|------|------|-------|------|------|------|
|                         |                    |                          | $T_{A}$  | -40°C | 25°C | 85°C | -40°C | 25°C | 85°C | -40°C | 25°C | 85°C | UNIT |
| Current consumption, TX | 0xC0               | max.                     |          | 36.7  | 35.2 | 34.2 | 38.5  | 35.5 | 34.9 | 37.1  | 35.7 | 34.7 | mA   |
|                         | 0xC3               | +10                      |          | 34.0  | 32.8 | 32.0 | 34.2  | 33.0 | 32.5 | 34.3  | 33.1 | 32.2 |      |
|                         | 0x8D               | 0                        |          | 18.0  | 17.6 | 17.5 | 18.3  | 17.8 | 18.1 | 18.4  | 18.0 | 17.7 |      |
|                         | 0x2D               | -6                       |          | 17.1  | 17.0 | 17.2 | 17.8  | 17.8 | 18.3 | 18.2  | 18.1 | 18.1 |      |

## **Typical TX Current Consumption, 915 MHz**

| Typical TX Guitent Gonsumption, 313 mile |                    |                          |          |       |      |      |       |      |      |       |      |      |      |
|------------------------------------------|--------------------|--------------------------|----------|-------|------|------|-------|------|------|-------|------|------|------|
| PARAMETER                                | PATABLE<br>Setting | Output<br>Power<br>(dBm) | $v_{cc}$ | 2.0 V |      |      | 3.0 V |      |      | 3.6 V |      |      |      |
|                                          |                    |                          | $T_{A}$  | -40°C | 25°C | 85°C | -40°C | 25°C | 85°C | -40°C | 25°C | 85°C | UNIT |
| Current consumption, TX                  | 0xC0               | max.                     |          | 35.5  | 33.8 | 33.2 | 36.2  | 34.8 | 33.6 | 36.3  | 35.0 | 33.8 | mA   |
|                                          | 0xC3               | +10                      |          | 33.2  | 32.0 | 31.0 | 33.4  | 32.1 | 31.2 | 33.5  | 32.3 | 31.3 |      |
|                                          | 0x8D               | 0                        |          | 17.8  | 17.4 | 17.1 | 18.1  | 17.6 | 17.3 | 18.2  | 17.8 | 17.5 |      |
|                                          | 0x2D               | -6                       |          | 17.0  | 16.9 | 16.9 | 17.7  | 17.6 | 17.6 | 18.1  | 18.0 | 18.0 |      |

CC430F614x CC430F512x

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

#### RF Receive, Overall

 $T_A = 25$ °C,  $V_{CC} = 3$  V (unless otherwise noted)<sup>(1)</sup>

| PARAMETER                             | TEST CONDITIONS                 | MIN | TYP | MAX | UNIT  |
|---------------------------------------|---------------------------------|-----|-----|-----|-------|
| Digital channel filter bandwidth (2)  |                                 | 58  |     | 812 | kHz   |
| Courier (3) (4)                       | 25 MHz to 1 GHz                 |     | -68 | -57 | dBm   |
| Spurious emissions <sup>(3)</sup> (4) | Above 1 GHz                     |     | -66 | -47 | ubiii |
| RX latency                            | Serial operation <sup>(5)</sup> |     | 9   |     | bit   |

- All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 49).
- User programmable. The bandwidth limits are proportional to crystal frequency (given values assume a 26.0 MHz crystal)
- Typical radiated spurious emission is -49 dBm measured at the VCO frequency
- Maximum figure is the ETSI EN 300 220 limit
- Time from start of reception until data is available on the receiver data output pin is equal to 9 bit.

#### RF Receive, 315 MHz

 $T_A = 25$ °C,  $V_{CC} = 3$  V (unless otherwise noted)<sup>(1)</sup>

2-FSK, 1% packet error rate, 20-byte packet length, Sensitivity optimized, MDMCFG2.DEM\_DCFILT\_OFF = 0 (unless otherwise noted)

| PARAMETER            | DATA RATE<br>(kBaud) | TEST CONDITIONS                                                 | MIN | TYP  | MAX | UNIT |
|----------------------|----------------------|-----------------------------------------------------------------|-----|------|-----|------|
|                      | 0.6                  | 14.3-kHz deviation, 58-kHz digital channel filter bandwidth     |     | -117 |     |      |
|                      | 1.2                  | 5.2-kHz deviation, 58-kHz digital channel filter bandwidth (2)  |     | -111 |     |      |
| Receiver sensitivity | 38.4                 | 20-kHz deviation, 100-kHz digital channel filter bandwidth (3)  |     | -103 |     | dBm  |
|                      | 250                  | 127-kHz deviation, 540-kHz digital channel filter bandwidth (4) |     | -95  |     |      |
|                      |                      | -86                                                             |     |      |     |      |

- All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 49).
- Sensitivity can be traded for current consumption by setting MDMCFG2.DEM\_DCFILT\_OFF=1. The typical current consumption is then reduced by approximately 2 mA close to the sensitivity limit. The sensitivity is typically reduced to -109 dBm.
- Sensitivity can be traded for current consumption by setting MDMCFG2.DEM\_DCFILT\_OFF=1. The typical current consumption is then reduced by approximately 2 mA close to the sensitivity limit. The sensitivity is typically reduced to -102 dBm.
- MDMCFG2.DEM\_DCFILT\_OFF=1 can not be used for data rates ≥ 250 kBaud.

#### RF Receive, 433 MHz

 $T_A = 25$ °C,  $V_{CC} = 3$  V (unless otherwise noted)<sup>(1)</sup>

2-FSK, 1% packet error rate, 20-byte packet length, Sensitivity optimized, MDMCFG2.DEM\_DCFILT\_OFF = 0 (unless otherwise noted)

| PARAMETER            | DATA RATE<br>(kBaud)                                           | TEST CONDITIONS                                                 | MIN  | TYP  | MAX | UNIT |
|----------------------|----------------------------------------------------------------|-----------------------------------------------------------------|------|------|-----|------|
|                      | 0.6                                                            | 14.3-kHz deviation, 58-kHz digital channel filter bandwidth     |      | -114 |     |      |
|                      | 5.2-kHz deviation, 58-kHz digital channel filter bandwidth (2) |                                                                 | -111 |      |     |      |
| Receiver sensitivity | 38.4                                                           | 20-kHz deviation, 100-kHz digital channel filter bandwidth (3)  |      | -104 |     | dBm  |
|                      | 250                                                            | 127-kHz deviation, 540-kHz digital channel filter bandwidth (4) |      | -93  |     |      |
|                      |                                                                | -85                                                             |      |      |     |      |

- All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 49).
- Sensitivity can be traded for current consumption by setting MDMCFG2.DEM\_DCFILT\_OFF=1. The typical current consumption is then reduced by approximately 2 mA close to the sensitivity limit. The sensitivity is typically reduced to -109 dBm.
- Sensitivity can be traded for current consumption by setting MDMCFG2.DEM\_DCFILT\_OFF=1. The typical current consumption is then reduced by approximately 2 mA close to the sensitivity limit. The sensitivity is typically reduced to -101 dBm.
- MDMCFG2.DEM\_DCFILT\_OFF=1 can not be used for data rates ≥ 250 kBaud.

73



SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

www.ti.com

#### RF Receive, 868 MHz and 915 MHz

 $T_A = 25$ °C,  $V_{CC} = 3$  V (unless otherwise noted)<sup>(1)</sup>

1% packet error rate, 20-byte packet length, Sensitivity optimized, MDMCFG2.DEM\_DCFILT\_OFF = 0 (unless otherwise

| PARAMETER                           | TEST CONDITIONS                                                           |                              | MIN        | TYP  | MAX | UNIT |  |  |
|-------------------------------------|---------------------------------------------------------------------------|------------------------------|------------|------|-----|------|--|--|
| 0.6-kBaud data rate, 2-F            | SK, 14.3-kHz deviation, 58-kHz digital channel filte                      | er bandwidth (unless other   | rwise note | ed)  |     |      |  |  |
| Receiver sensitivity                |                                                                           |                              |            | -115 |     | dBm  |  |  |
| 1.2-kBaud data rate, 2-F            | SK, 5.2-kHz deviation, 58-kHz digital channel filter                      | bandwidth (unless other      | wise noted | (k   |     |      |  |  |
|                                     |                                                                           |                              |            | -109 |     |      |  |  |
| Receiver sensitivity <sup>(2)</sup> | 2-GFSK modulation by setting MDMCFG2.MOD_FC Gaussian filter with BT = 0.5 | PRMAT=2,                     |            | -109 |     | dBm  |  |  |
| Saturation                          | FIFOTHR.CLOSE_IN_RX=0 <sup>(3)</sup>                                      |                              |            | -28  |     | dBm  |  |  |
| Adjacent channel                    | Desired channel 3 dB above the sensitivity limit,                         | -100-kHz offset              |            | 39   |     | 10   |  |  |
| rejection                           | 100 kHz channel spacing <sup>(4)</sup>                                    | +100-kHz offset              |            | 39   |     | dB   |  |  |
| Image channel rejection             | IF frequency 152 kHz, desired channel 3 dB above the sensitivity limit    |                              |            | 29   |     | dB   |  |  |
| Disabises                           |                                                                           | ±2 MHz offset                |            | -48  |     | dBm  |  |  |
| Blocking                            | Desired channel 3 dB above the sensitivity limit <sup>(5)</sup>           | ±10 MHz offset               |            | -40  |     | dBm  |  |  |
| 38.4-kBaud data rate, 2-            | FSK, 20-kHz deviation, 100-kHz digital channel filt                       | erwise not                   | ed)        |      |     |      |  |  |
|                                     |                                                                           |                              | -102       |      |     |      |  |  |
| Receiver sensitivity <sup>(6)</sup> | 2-GFSK modulation by setting MDMCFG2.MOD_FC Gaussian filter with BT = 0.5 |                              |            |      |     |      |  |  |
| Saturation                          | FIFOTHR.CLOSE_IN_RX=0 <sup>(3)</sup>                                      | CLOSE_IN_RX=0 <sup>(3)</sup> |            |      |     |      |  |  |
| Adjacent channel                    | Desired channel 3 dB above the sensitivity limit,                         | -200-kHz offset              |            | 20   |     |      |  |  |
| rejection                           | 200 kHz channel spacing <sup>(5)</sup>                                    | +200-kHz offset              |            | 25   |     | dB   |  |  |
| Image channel rejection             | IF frequency 152 kHz, Desired channel 3 dB above                          | the sensitivity limit        |            | 23   |     | dB   |  |  |
| Disabises                           |                                                                           | ±2-MHz offset                |            | -48  |     | dBm  |  |  |
| Blocking                            | Desired channel 3 dB above the sensitivity limit <sup>(5)</sup>           | ±10-MHz offset               |            | -40  |     | dBm  |  |  |
| 250-kBaud data rate, 2-F            | SK, 127-kHz deviation, 540-kHz digital channel file                       | ter bandwidth (unless oth    | erwise no  | ted) |     |      |  |  |
|                                     |                                                                           |                              |            | -90  |     |      |  |  |
| Receiver sensitivity (7)            | 2-GFSK modulation by setting MDMCFG2.MOD_FC Gaussian filter with BT = 0.5 | DRMAT = 2,                   |            | -90  |     | dBm  |  |  |
| Saturation                          | FIFOTHR.CLOSE_IN_RX=0 <sup>(3)</sup>                                      |                              |            | -19  |     | dBm  |  |  |
| Adjacent channel                    | Desired channel 3 dB above the sensitivity limit,                         | -750-kHz offset              |            | 24   |     |      |  |  |
| rejection                           | 750-kHz channel spacing <sup>(8)</sup>                                    | +750-kHz offset              |            | 30   |     | dB   |  |  |
| Image channel rejection             | IF frequency 304 kHz, Desired channel 3 dB above                          | the sensitivity limit        |            | 18   |     | dB   |  |  |
| Disabises                           | Desired showed 2 dD shows the secretarity its limit (8)                   | ±2-MHz offset                |            | -53  |     | dBm  |  |  |
| Blocking                            | Desired channel 3 dB above the sensitivity limit <sup>(8)</sup>           | ±10-MHz offset               |            | -39  |     | dBm  |  |  |
| 500-kBaud data rate, MS             | SK, 812-kHz digital channel filter bandwidth (unles                       | s otherwise noted)           |            |      |     |      |  |  |
| Receiver sensitivity <sup>(7)</sup> |                                                                           |                              |            | -84  |     | dBm  |  |  |
| Image channel rejection             | IF frequency 355 kHz, Desired channel 3 dB above                          | the sensitivity limit        |            | -2   |     | dB   |  |  |
| Disolaina                           | Desired channel 2 dD channel the apprehimate Provide                      | ±2-MHz offset                |            | -53  |     | dBm  |  |  |
| Blocking                            | Desired channel 3 dB above the sensitivity limit (9)                      | ±10-MHz offset               |            | -38  |     | dBm  |  |  |

- (1) All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 49).
- Sensitivity can be traded for current consumption by setting MDMCFG2.DEM\_DCFILT\_OFF=1. The typical current consumption is then reduced by approximately 2 mA close to the sensitivity limit. The sensitivity is typically reduced to -107 dBm
- See design note DN010 Close-in Reception with CC1101 (SWRA147).
- See Figure 24 for blocking performance at other offset frequencies.
- See Figure 25 for blocking performance at other offset frequencies.

  Sensitivity can be traded for current consumption by setting MDMCFG2.DEM\_DCFILT\_OFF=1. The typical current consumption is then reduced by approximately 2 mA close to the sensitivity limit. The sensitivity is typically reduced to -100dBm.
- MDMCFG2.DEM\_DCFILT\_OFF = 1 cannot be used for data rates ≥ 250 kBaud.
- (8)See Figure 26 for blocking performance at other offset frequencies.
- (9) See Figure 27 for blocking performance at other offset frequencies.

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013





NOTE: 868.3 MHz, 2-FSK, 5.2-kHz deviation, IF frequency is 152.3 kHz, digital channel filter bandwidth is 58 kHz

Figure 24. Typical Selectivity at 1.2-kBaud Data Rate





NOTE: 868 MHz, 2-FSK, 20 kHz deviation, IF frequency is 152.3 kHz, digital channel filter bandwidth is 100 kHz

Figure 25. Typical Selectivity at 38.4-kBaud Data Rate



SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

www.ti.com



NOTE: 868 MHz, 2-FSK, IF frequency is 304 kHz, digital channel filter bandwidth is 540 kHz

Figure 26. Typical Selectivity at 250-kBaud Data Rate



NOTE: 868 MHz, 2-FSK, IF frequency is 355 kHz, digital channel filter bandwidth is 812 kHz

Figure 27. Typical Selectivity at 500-kBaud Data Rate



CC430F614x CC430F514x CC430F512x

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

### Typical Sensitivity, 315 MHz, Sensitivity Optimized Setting

| DADAMETED               | DATA DATE (I-David) | V <sub>CC</sub>   | -     | 2.0 V |      |       | 3.0 V |      |       | 3.6 V |      | LINUT |
|-------------------------|---------------------|-------------------|-------|-------|------|-------|-------|------|-------|-------|------|-------|
| PARAMETER               | DATA RATE (kBaud)   | T <sub>A</sub> -4 | -40°C | 25°C  | 85°C | -40°C | 25°C  | 85°C | -40°C | 25°C  | 85°C | UNIT  |
|                         | 1.2                 |                   | -112  | -112  | -110 | -112  | -111  | -109 | -112  | -111  | -108 |       |
| Sensitivity,<br>315 MHz | 38.4                |                   | -105  | -105  | -104 | -105  | -103  | -102 | -105  | -104  | -102 | dBm   |
| 313 WHZ                 | 250                 |                   | -95   | -95   | -92  | -94   | -95   | -92  | -95   | -94   | -91  |       |

### Typical Sensitivity, 433 MHz, Sensitivity Optimized Setting

| PARAMETER               | DATA RATE (kBaud) | V <sub>CC</sub> |       | 2.0 V |      |       | 3.0 V |      |       | 3.6 V |      | UNIT |
|-------------------------|-------------------|-----------------|-------|-------|------|-------|-------|------|-------|-------|------|------|
|                         |                   | T <sub>A</sub>  | -40°C | 25°C  | 85°C | -40°C | 25°C  | 85°C | -40°C | 25°C  | 85°C | UNII |
|                         | 1.2               |                 | -111  | -110  | -108 | -111  | -111  | -108 | -111  | -110  | -107 |      |
| Sensitivity,<br>433 MHz | 38.4              |                 | -104  | -104  | -101 | -104  | -104  | -101 | -104  | -103  | -101 | dBm  |
| TOO IVII IZ             | 250               | 250             |       | -94   | -91  | -93   | -93   | -90  | -93   | -93   | -90  |      |

### Typical Sensitivity, 868 MHz, Sensitivity Optimized Setting

| PARAMETER    | DATA RATE (kBaud) | V <sub>CC</sub> 2.0 V |       |      |      |       | 3.0 V |      |       |      | UNIT |      |
|--------------|-------------------|-----------------------|-------|------|------|-------|-------|------|-------|------|------|------|
| PARAMETER    | DATA KATE (KBaud) | T <sub>A</sub>        | -40°C | 25°C | 85°C | -40°C | 25°C  | 85°C | -40°C | 25°C | 85°C | ONII |
|              | 1.2               |                       | -109  | -109 | -107 | -109  | -109  | -106 | -109  | -108 | -106 |      |
| Sensitivity, | 38.4              |                       | -102  | -102 | -100 | -102  | -102  | -99  | -102  | -101 | -99  | dD.m |
| 868 MHz      | 250               |                       | -90   | -90  | -88  | -89   | -90   | -87  | -89   | -90  | -87  | dBm  |
|              | 500               |                       | -84   | -84  | -81  | -84   | -84   | -80  | -84   | -84  | -80  |      |

### Typical Sensitivity, 915 MHz, Sensitivity Optimized Setting

| . , p        | , p                  |                 |       |       |      | · •   |       |      |       |       |      |        |
|--------------|----------------------|-----------------|-------|-------|------|-------|-------|------|-------|-------|------|--------|
| DADAMETED    | DATA DATE (LDavel)   | V <sub>CC</sub> |       | 2.0 V |      |       | 3.0 V |      |       | 3.6 V |      | UNIT   |
| PARAMETER    | ER DATA RATE (kBaud) |                 | -40°C | 25°C  | 85°C | -40°C | 25°C  | 85°C | -40°C | 25°C  | 85°C | UNII   |
| Sensitivity, | 1.2                  |                 | -109  | -109  | -107 | -109  | -109  | -106 | -109  | -108  | -105 |        |
|              | 38.4                 |                 | -102  | -102  | -100 | -102  | -102  | -99  | -103  | -102  | -99  | alD.aa |
| 915 MHz      | 250                  |                 | -92   | -92   | -89  | -92   | -92   | -88  | -92   | -92   | -88  | dBm    |
|              | 500                  |                 | -87   | -86   | -81  | -86   | -86   | -81  | -86   | -85   | -80  |        |

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013



www.ti.com

#### **RF Transmit**

 $T_A = 25$ °C,  $V_{CC} = 3$  V (unless otherwise noted)<sup>(1)</sup>,  $P_{TX} = +10$  dBm (unless otherwise noted)

| PARAMETER                                   | FREQ<br>(MHz) | TEST CONDITIONS                                                         |                           | MIN TYP    | MAX | UNIT  |
|---------------------------------------------|---------------|-------------------------------------------------------------------------|---------------------------|------------|-----|-------|
|                                             | 315           |                                                                         |                           | 122 + j31  |     |       |
| Differential load impedance <sup>(2)</sup>  | 433           |                                                                         |                           | 116 + j41  |     | Ω     |
| Impedance                                   | 868, 915      |                                                                         |                           | 86.5 + j43 |     | ı     |
|                                             | 315           |                                                                         |                           | +12        |     |       |
| Output power, highest                       | 433           | Delivered to a 50Ω single-ended load via 0                              | CC430 reference           | +13        |     | ما ال |
| setting <sup>(3)</sup>                      | 868           | design's RF matching network                                            |                           | +11        |     | dBm   |
|                                             | 915           |                                                                         |                           | +11        |     |       |
| Output power, lowest setting <sup>(3)</sup> |               | Delivered to a 50Ω single-ended load via 0 design's RF matching network | CC430 reference           | -30        |     | dBm   |
|                                             | 400           | Second harmonic                                                         |                           | -56        |     |       |
|                                             | 433           | Third harmonic                                                          |                           | -57        |     | ì     |
| Harmonics,                                  | 000           | Second harmonic                                                         |                           | -50        |     |       |
| radiated <sup>(4)(5)(6)</sup>               | 868           | Third harmonic                                                          |                           | -52        |     | dBm   |
|                                             | 045           | Second harmonic                                                         |                           | -50        |     |       |
|                                             | 915           | Third harmonic                                                          |                           | -54        |     | ì     |
|                                             | 245           | Frequencies below 960 MHz                                               | . 40 dD CW                | < -38      |     |       |
|                                             | 315           | Frequencies above 960 MHz                                               | +10 dBm CW                | < -48      |     | ı     |
|                                             | 400           | Frequencies below 1 GHz                                                 | .40 dD 0W                 | -45        |     | ı     |
| Hammaniaa aandustad                         | 433           | Frequencies above 1 GHz                                                 | +10 dBm CW                | < -48      |     | ما ال |
| Harmonics, conducted                        | 868           | Second harmonic                                                         | +10 dBm CW                | -59        |     | dBm   |
|                                             | 000           | Other harmonics                                                         | +10 dbill Cvv             | < -71      |     |       |
|                                             | 915           | Second harmonic                                                         | +11 dBm CW <sup>(7)</sup> | -53        |     |       |
|                                             | 913           | Other harmonics                                                         | +11 dbill CVV             | < -47      |     |       |
|                                             | 315           | Frequencies below 960 MHz                                               | +10 dBm CW                | < -58      |     |       |
|                                             | 313           | Frequencies above 960 MHz                                               | +10 dBill CVV             | < -53      |     | l.    |
|                                             |               | Frequencies below 1 GHz                                                 |                           | < -54      |     | l.    |
|                                             | 433           | Frequencies above 1 GHz                                                 | +10 dBm CW                | < -54      |     | Į.    |
| Spurious emissions,                         |               | Frequencies within 47 to 74, 87.5 to 118, 174 to 230, 470 to 862 MHz    |                           | < -63      |     | dBm   |
| conducted, harmonics not included (8)       |               | Frequencies below 1 GHz                                                 |                           | < -46      |     | ubili |
|                                             | 868           | Frequencies above 1 GHz                                                 | +10 dBm CW                | < -59      |     | ı     |
|                                             |               | Frequencies within 47 to 74, 87.5 to 118, 174 to 230, 470 to 862 MHz    |                           | < -56      |     |       |
| 915                                         | 045           | Frequencies below 960 MHz                                               | . 44 dD CW                | < -49      |     | i     |
|                                             | 915           | Frequencies above 960 MHz                                               | +11 dBm CW                | < -63      |     | ì     |
| TX latency <sup>(9)</sup>                   |               | Serial operation                                                        |                           | 8          |     | bits  |

- (1) All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 49).
- (2) Differential impedance as seen from the RF-port (RF\_P and RF\_N) towards the antenna. Follow the CC430 reference designs available from the TI website.
- (3) Output power is programmable, and full range is available in all frequency bands. Output power may be restricted by regulatory limits. See also application note AN050 Using the CC1101 in the European 868 MHz SRD Band (SWRA146) and design note DN013 Programming Output Power on CC1101 (SWRA151), which gives the output power and harmonics when using multi-layer inductors. The output power is then typically +10 dBm when operating at 868 or 915 MHz.
- (4) The antennas used during the radiated measurements (SMAFF-433 from R.W.Badland and Nearson S331 868 or 915) play a part in attenuating the harmonics.
- (5) Measured on EM430F6137RF900 with CW, maximum output power
- 6) All harmonics are below -41.2 dBm when operating in the 902 to 928 MHz band.
- (7) Requirement is -20 dBc under FCC 15.247
- (8) All radiated spurious emissions are within the limits of ETSI. Also see design note DN017 CC11xx 868/915 MHz RF Matching (SWRA168).
- (9) Time from sampling the data on the transmitter data input pin until it is observed on the RF output ports



CC430F614x CC430F514x CC430F512x

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

### Optimum PATABLE Settings for Various Output Power Levels and Frequency Bands

 $T_A = 25$ °C,  $V_{CC} = 3$  V (unless otherwise noted)<sup>(1)</sup>

| OUTPUT DOMED (4D)  | PATABLE SETTING |         |         |         |  |  |  |  |  |  |  |
|--------------------|-----------------|---------|---------|---------|--|--|--|--|--|--|--|
| OUTPUT POWER (dBm) | 315 MHz         | 433 MHz | 868 MHz | 915 MHz |  |  |  |  |  |  |  |
| -30                | 0x12            | 0x05    | 0x03    | 0x03    |  |  |  |  |  |  |  |
| -12                | 0x33            | 0x26    | 0x25    | 0x25    |  |  |  |  |  |  |  |
| -6                 | 0x29            | 0x2D    | 0x2D    | 0x2D    |  |  |  |  |  |  |  |
| 0                  | 0x51            | 0x50    | 0x8D    | 0x8D    |  |  |  |  |  |  |  |
| 10                 | 0xC4            | 0xC4    | 0xC3    | 0xC3    |  |  |  |  |  |  |  |
| max.               | 0xC0            | 0xC0    | 0xC0    | 0xC0    |  |  |  |  |  |  |  |

<sup>(1)</sup> All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 49).

004301 312X



SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

www.ti.com

### Typical Output Power, 315 MHz<sup>(1)</sup>

| PARAMETER                | PATABLE Setting | V <sub>CC</sub> | 2.0 V |      |      | 3.0 V |      |      | 3.6 V |      |      | UNIT |
|--------------------------|-----------------|-----------------|-------|------|------|-------|------|------|-------|------|------|------|
| PARAMETER                |                 | TA              | -40°C | 25°C | 85°C | -40°C | 25°C | 85°C | -40°C | 25°C | 85°C | ONII |
|                          | 0xC0 (max)      |                 |       | 11.9 |      |       | 11.8 |      |       | 11.8 |      |      |
|                          | 0xC4 (10 dBm)   |                 |       | 10.3 |      |       | 10.3 |      |       | 10.3 |      |      |
| Output power,<br>315 MHz | 0xC6 (default)  |                 |       |      |      |       | 9.3  |      |       |      |      | dBm  |
| 313 WII 12               | 0x51 (0 dBm)    |                 |       | 0.7  |      |       | 0.6  |      |       | 0.7  |      |      |
|                          | 0x29 (-6 dBm)   |                 |       | -6.8 |      |       | -5.6 |      |       | -5.3 |      |      |

<sup>(1)</sup> All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 49).

### Typical Output Power, 433 MHz<sup>(1)</sup>

| PARAMETER                | PATABLE Setting | V <sub>cc</sub> |       | 2.0 V |      |       | 3.0 V |      | 3.6 V |      |      | UNIT |
|--------------------------|-----------------|-----------------|-------|-------|------|-------|-------|------|-------|------|------|------|
| PARAMETER                | PATABLE Setting | T <sub>A</sub>  | -40°C | 25°C  | 85°C | -40°C | 25°C  | 85°C | -40°C | 25°C | 85°C | UNII |
|                          | 0xC0 (max)      |                 |       | 12.6  |      |       | 12.6  |      |       | 12.6 |      |      |
|                          | 0xC4 (10 dBm)   |                 | 10.3  |       |      | 10.2  |       |      | 10.2  |      |      |      |
| Output power,<br>433 MHz | 0xC6 (default)  |                 |       |       |      |       | 10.0  |      |       |      |      | dBm  |
| 433 1011 12              | 0x50 (0 dBm)    |                 |       | 0.3   |      |       | 0.3   |      |       | 0.3  |      |      |
| 0                        | 0x2D (-6 dBm)   |                 |       | -6.4  |      |       | -5.4  |      |       | -5.1 |      |      |

<sup>(1)</sup> All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 49).

### Typical Output Power, 868 MHz<sup>(1)</sup>

| PARAMETER                | DATABLE Cotting | V <sub>cc</sub> |       | 2.0 V |      |       | 3.0 V |      |       | 3.6 V |      | LIMIT |
|--------------------------|-----------------|-----------------|-------|-------|------|-------|-------|------|-------|-------|------|-------|
| PARAMETER                | PATABLE Setting | TA              | -40°C | 25°C  | 85°C | -40°C | 25°C  | 85°C | -40°C | 25°C  | 85°C | UNIT  |
|                          | 0xC0 (max)      |                 | 11.9  | 11.2  | 10.5 | 11.9  | 11.2  | 10.5 | 11.9  | 11.2  | 10.5 |       |
| _                        | 0xC3 (10 Bm)    |                 | 10.8  | 10.1  | 9.4  | 10.8  | 10.1  | 9.4  | 10.7  | 10.1  | 9.4  |       |
| Output power,<br>868 MHz | 0xC6 (default)  |                 |       |       |      |       | 8.8   |      |       |       |      | dBm   |
| OOO WII IZ               | 0x8D (0 dBm)    |                 | 1.0   | 0.3   | -0.3 | 1.1   | 0.3   | -0.3 | 1.1   | 0.3   | -0.3 |       |
|                          | 0x2D (-6 dBm)   |                 | -6.5  | -6.8  | -7.3 | -5.3  | -5.8  | -6.3 | -4.9  | -5.4  | -6.0 |       |

<sup>(1)</sup> All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 49).

### Typical Output Power, 915 MHz<sup>(1)</sup>

| PARAMETER                | PATABLE Setting | V <sub>CC</sub> |       | 2.0 V |      |       | 3.0 V |      |       | 3.6 V | <b>85°C</b> 10.7 | UNIT |
|--------------------------|-----------------|-----------------|-------|-------|------|-------|-------|------|-------|-------|------------------|------|
|                          | PATABLE Setting | TA              | -40°C | 25°C  | 85°C | -40°C | 25°C  | 85°C | -40°C | 25°C  | 85°C             | UNII |
|                          | 0xC0 (max)      |                 | 12.2  | 11.4  | 10.6 | 12.1  | 11.4  | 10.7 | 12.1  | 11.4  | 10.7             |      |
|                          | 0xC3 (10 dBm)   |                 | 11.0  | 10.3  | 9.5  | 11.0  | 10.3  | 9.5  | 11.0  | 10.3  | 9.6              |      |
| Output power,<br>915 MHz | 0xC6 (default)  |                 |       |       |      |       | 8.8   |      |       |       | 9.6              | dBm  |
| 313 WII 12               | 0x8D (0 dBm)    |                 | 1.9   | 1.0   | 0.3  | 1.9   | 1.0   | 0.3  | 1.9   | 1.1   | 0.3              |      |
|                          | 0x2D (-6 dBm)   |                 | -5.5  | -6.0  | -6.5 | -4.3  | -4.8  | -5.5 | -3.9  | -4.4  | -5.1             |      |

<sup>(1)</sup> All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 49).

CC430F614x CC430F512x

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

### **Frequency Synthesizer Characteristics**

 $T_A = 25$ °C,  $V_{CC} = 3$  V (unless otherwise noted)<sup>(1)</sup>

MIN figures are given using a 27-MHz crystal. TYP and MAX figures are given using a 26-MHz crystal.

| PARAMETER                                 | TEST CONDITIONS                | MIN              | TYP                                | MAX    | UNIT |
|-------------------------------------------|--------------------------------|------------------|------------------------------------|--------|------|
| Programmed frequency resolution (2)       | 26 to 27 MHz crystal           | 397              | f <sub>XOSC</sub> /2 <sup>16</sup> | 412    | Hz   |
| Synthesizer frequency tolerance (3)       |                                |                  | ±40                                |        | ppm  |
|                                           | 50-kHz offset from carrier     |                  | -95                                |        |      |
|                                           | 100-kHz offset from carrier    |                  | -94                                |        |      |
|                                           | 200-kHz offset from carrier    |                  | -94                                |        |      |
| DE corrier phase noise                    | 500-kHz offset from carrier    |                  | -98                                | dBc/Hz |      |
| RF carrier phase noise                    | 1-MHz offset from carrier      | rom carrier -107 |                                    |        |      |
|                                           | 2-MHz offset from carrier -112 |                  |                                    |        |      |
|                                           | 5-MHz offset from carrier      |                  | -118                               |        |      |
|                                           | 10-MHz offset from carrier     |                  | -129                               |        |      |
| PLL turn-on and hop time <sup>(4)</sup>   | Crystal oscillator running     | 85.1             |                                    | 88.4   | μs   |
| PLL RX to TX settling time <sup>(5)</sup> |                                | 9.3              |                                    | 9.6    | μs   |
| PLL TX to RX settling time (6)            |                                | 20.7             |                                    | 21.5   | μs   |
| PLL calibration time <sup>(7)</sup>       |                                | 694              |                                    | 721    | μs   |

- All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 49).
- The resolution (in Hz) is equal for all frequency bands.
- Depends on crystal used. Required accuracy (including temperature and aging) depends on frequency band and channel bandwidth / spacing.
- Time from leaving the IDLE state until arriving in the RX, FSTXON, or TX state when not performing calibration.
- Settling time for the 1-IF frequency step from RX to TX
- Settling time for the 1-IF frequency step from TX to RX (6)

Copyright © 2012-2013, Texas Instruments Incorporated

Calibration can be initiated manually or automatically before entering or after leaving RX/TX

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013



www.ti.com

#### Typical RSSI\_offset Values

 $T_A = 25$ °C,  $V_{CC} = 3$  V (unless otherwise noted)<sup>(1)</sup>

| DATA DATE (Is David) | RSSI_OFFSET (dB) |         |  |  |  |  |
|----------------------|------------------|---------|--|--|--|--|
| DATA RATE (kBaud)    | 433 MHz          | 868 MHz |  |  |  |  |
| 1.2                  | 74               | 74      |  |  |  |  |
| 38.4                 | 74               | 74      |  |  |  |  |
| 250                  | 74               | 74      |  |  |  |  |
| 500                  | 74               | 74      |  |  |  |  |

(1) All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 49).





Figure 28. Typical RSSI Value vs Input Power Level for Different Data Rates at 868 MHz

CC430F614x

www.ti.com

#### **APPLICATION CIRCUIT**



For a complete reference design including layout see the CC430 Wireless Development Tools and related documentation.

Figure 29. Typical Application Circuit CC430F61xx





For a complete reference design including layout, see the CC430 Wireless Development Tools and related documentation.

Figure 30. Typical Application Circuit CC430F51xx



CC430F614x CC430F514x CC430F512x

www.ti.com

SLAS555A - NOVEMBER 2012 - REVISED FEBRUARY 2013

#### Table 49. Bill of Materials

| COMPONENTS            | FOR 315 MHz        | FOR 433 MHz        | FOR 868, 915 MHz | COMMENT                                           |
|-----------------------|--------------------|--------------------|------------------|---------------------------------------------------|
| C1,3,4,5,7,9,11,13,15 |                    | 100 nF             |                  | Decoupling capacitors                             |
| C8,10,12,14           |                    | 10 μF              |                  | Decoupling capacitors                             |
| C2,6,16,17,18         |                    | 2 pF               |                  | Decoupling capacitors                             |
| C19                   |                    | 470 nF             |                  | V <sub>CORE</sub> capacitor                       |
| C20                   |                    | 2.2 nF             |                  | RST decoupling cap (optimized for SBW)            |
| C21,22                |                    | 27 pF              |                  | Load capacitors for 26 MHz crystal <sup>(1)</sup> |
| R1                    |                    | 56 kΩ              |                  | R_BIAS (±1% required)                             |
| R2                    |                    | 47kΩ               |                  | RST pullup                                        |
| L1,2                  | Capacitors: 220 pF | 0.016 µH           | 0.012 µH         |                                                   |
| L3,4                  | 0.033 µH           | 0.027 µH           | 0.018 µH         |                                                   |
| L5                    | 0.033 µH           | 0.047 µH           | 0.015 µH         |                                                   |
| L6                    | dnp <sup>(2)</sup> | dnp <sup>(2)</sup> | 0.0022 μH        |                                                   |
| L7                    | 0.033 μH           | 0.051 μH           | 0.015 µH         |                                                   |
| C23                   | dnp <sup>(2)</sup> | 2.7 pF             | 1 pF             |                                                   |
| C24                   | 220 pF             | 220 pF             | 100 pF           |                                                   |
| C25                   | 6.8 pF             | 3.9 pF             | 1.5 pF           |                                                   |
| C26                   | 6.8 pF             | 3.9 pF             | 1.5 pF           |                                                   |
| C27                   | 220 pF             | 220 pF             | 1.5 pF           |                                                   |
| C28                   | 10 pF              | 4.7 pF             | 8.2 pF           |                                                   |
| C29                   | 220 pF             | 220 pF             | 1.5 pF           |                                                   |

<sup>(1)</sup> The load capacitance  $C_L$  seen by the crystal is  $C_L = 1/((1/C21)+(1/C22)) + C_{parasitic}$ . The parasitic capacitance  $C_{parasitic}$  includes pin capacitance and PCB stray capacitance. It can be typically estimated to be approximately 2.5 pF.

<sup>(2)</sup> dnp = do not populate

Instruments

#### **INPUT/OUTPUT SCHEMATICS**

### Port P1, P1.0 to P1.4, Input/Output With Schmitt Trigger



NOTE: CC430F514x and CC430F512x devices do not provide LCD functionality.

CC430F614x CC430F514x CC430F512x

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

### Table 50. Port P1 (P1.0 to P1.4) Pin Functions

|                 |   |                                                  |                     | CONTROL B | ITS/SIGNALS         |                                    |
|-----------------|---|--------------------------------------------------|---------------------|-----------|---------------------|------------------------------------|
| PIN NAME (P1.x) | x | FUNCTION                                         | P1DIR.x             | P1SEL.x   | P1MAPx              | LCDS19 to<br>LCDS22 <sup>(1)</sup> |
| P1.0/P1MAP/S18  | 0 | P1.0 (I/O)                                       | I: 0; O: 1          | 0         | Х                   | 0                                  |
|                 |   | Mapped secondary digital function (see Table 10) | 0; 1 <sup>(2)</sup> | 1         | ≤ 30 <sup>(2)</sup> | 0                                  |
|                 |   | Output driver and input Schmitt trigger disabled | Х                   | 1         | = 31                | 0                                  |
|                 |   | S18 (not available on CC430F514x and CC430F512x) | Х                   | Х         | Х                   | 1                                  |
| P1.1/P1MAP1/S19 | 1 | P1.1 (I/O)                                       | I: 0; O: 1          | 0         | Х                   | 0                                  |
|                 |   | Mapped secondary digital function (see Table 10) | 0; 1 <sup>(2)</sup> | 1         | ≤ 30 <sup>(2)</sup> | 0                                  |
|                 |   | Output driver and input Schmitt trigger disabled | Χ                   | 1         | = 31                | 0                                  |
|                 |   | S19 (not available on CC430F514x and CC430F512x) | Х                   | Х         | Х                   | 1                                  |
| P1.2/P1MAP2/S20 | 2 | P1.2 (I/O)                                       | I: 0; O: 1          | 0         | Х                   | 0                                  |
|                 |   | Mapped secondary digital function (see Table 10) | 0; 1 <sup>(2)</sup> | 1         | ≤ 30 <sup>(2)</sup> | 0                                  |
|                 |   | Output driver and input Schmitt trigger disabled | Х                   | 1         | = 31                | 0                                  |
|                 |   | S22 (not available on CC430F514x and CC430F512x) | Х                   | Х         | Х                   | 1                                  |
| P1.3/P1MAP3/S21 | 3 | P1.3 (I/O)                                       | I: 0; O: 1          | 0         | Х                   | 0                                  |
|                 |   | Mapped secondary digital function (see Table 10) | 0; 1 <sup>(2)</sup> | 1         | ≤ 30 <sup>(2)</sup> | 0                                  |
|                 |   | Output driver and input Schmitt trigger disabled | Х                   | 1         | = 31                | 0                                  |
|                 |   | S21 (not available on CC430F514x and CC430F512x) | Х                   | Х         | Х                   | 1                                  |
| P1.4/P1MAP4/S22 | 4 | P1.4 (I/O)                                       | I: 0; O: 1          | 0         | Х                   | 0                                  |
|                 |   | Mapped secondary digital function (see Table 10) | 0; 1 <sup>(2)</sup> | 1         | ≤ 30 <sup>(2)</sup> | 0                                  |
|                 |   | Output driver and input Schmitt trigger disabled | Х                   | 1         | = 31                | 0                                  |
|                 |   | S22 (not available on CC430F514x and CC430F512x) | Х                   | Х         | Х                   | 1                                  |

<sup>(1)</sup> LCDSx not available in CC430F514x and CC430F512x.

<sup>(2)</sup> According to mapped function (see Table 10)

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

### Port P1, P1.5 to P1.7, Input/Output With Schmitt Trigger



www.ti.com



NOTE: CC430F514x and CC430F512x devices do not provide LCD functionality.



CC430F614x CC430F512x

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

### Table 51. Port P1 (P1.5 to P1.7) Pin Functions

| DINI NIAME (D4)  |   | FUNCTION                                                               | CON                 | TROL BITS/SIG | NALS                |
|------------------|---|------------------------------------------------------------------------|---------------------|---------------|---------------------|
| PIN NAME (P1.x)  | X | FUNCTION                                                               | P1DIR.x             | P1SEL.x       | P1MAPx              |
| P1.5/P1MAP5/R23  | 5 | P1.5 (I/O)                                                             | I: 0; O: 1          | 0             | Х                   |
|                  |   | Mapped secondary digital function (see Table 10)                       | 0; 1 <sup>(1)</sup> | 1             | ≤ 30 <sup>(1)</sup> |
|                  |   | R23 <sup>(2)</sup> (not available on CC430F514x and CC430F512x)        | Х                   | 1             | = 31                |
| P1.6/P1MAP6/R13/ | 6 | P1.6 (I/O)                                                             | I: 0; O: 1          | 0             | Х                   |
| LCDREF           |   | Mapped secondary digital function (see Table 10)                       | 0; 1 <sup>(1)</sup> | 1             | ≤ 30 <sup>(1)</sup> |
|                  |   | R13/LCDREF <sup>(2)</sup> (not available on CC430F514x and CC430F512x) | х                   | 1             | = 31                |
| P1.7/P1MAP7/R03  | 7 | P1.7 (I/O)                                                             | I: 0; O: 1          | 0             | Х                   |
|                  |   | Mapped secondary digital function (see Table 10)                       | 0; 1 <sup>(1)</sup> | 1             | ≤ 30 <sup>(1)</sup> |
|                  |   | R03 <sup>(2)</sup> (not available on CC430F514x and CC430F512x)        | Х                   | 1             | = 31                |

According to mapped function (see Table 10)
Setting P1SEL.x bit together with P1MAPx = PM\_ANALOG disables the output driver and the input Schmitt trigger.

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013



www.ti.com

### Port P2, P2.0 to P2.3, Input/Output With Schmitt Trigger





**INSTRUMENTS** 

### Port P2, P2.4, Input/Output With Schmitt Trigger



SLAS555A - NOVEMBER 2012 - REVISED FEBRUARY 2013



### Port P2, P2.5, Input/Output With Schmitt Trigger



www.ti.com



**INSTRUMENTS** 

### Port P2, P2.6 and P2.7, Input/Output With Schmitt Trigger



CC430F514x and CC430F512x devices do not provide analog functionality on port P2.6 and P2.7 pins.

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013



#### www.ti.com

#### Table 52. Port P2 (P2.0 to P2.7) Pin Functions

| DINI NIAME (DO)    |   | FUNCTION                                                        |                     | CONTROL B | ITS/SIGNALS         |        |
|--------------------|---|-----------------------------------------------------------------|---------------------|-----------|---------------------|--------|
| PIN NAME (P2.x)    | X | FUNCTION                                                        | P2DIR.x             | P2SEL.x   | P2MAPx              | CBPD.x |
| P2.0/P2MAP0/CB0    | 0 | P2.0 (I/O)                                                      | I: 0; O: 1          | 0         | Х                   | 0      |
| (/A0)              |   | Mapped secondary digital function (see Table 10)                | 0; 1 <sup>(1)</sup> | 1         | ≤ 30 <sup>(1)</sup> | 0      |
|                    |   | A0 (not available on CC430F512x) <sup>(2)</sup>                 | Х                   | 1         | = 31                | Х      |
|                    |   | CB0 <sup>(3)</sup>                                              | Х                   | Х         | Х                   | 1      |
| P2.1/P2MAP1/CB1    | 1 | P2.1 (I/O)                                                      | I: 0; O: 1          | 0         | Х                   | 0      |
| (/A1)              |   | Mapped secondary digital function (see Table 10)                | 0; 1 <sup>(1)</sup> | 1         | ≤ 30 <sup>(1)</sup> | 0      |
|                    |   | A1 (not available on CC430F512x) <sup>(2)</sup>                 | X                   | 1         | = 31                | Х      |
|                    |   | CB1 <sup>(3)</sup>                                              | Х                   | Х         | Х                   | 1      |
| P2.2/P2MAP2/CB2    | 2 | P2.2 (I/O)                                                      | I: 0; O: 1          | 0         | Х                   | 0      |
| (/A2)              |   | Mapped secondary digital function (see Table 10)                | 0; 1 <sup>(1)</sup> | 1         | ≤ 30 <sup>(1)</sup> | 0      |
|                    |   | A2 (not available on CC430F512x) <sup>(2)</sup>                 | X                   | 1         | = 31                | Х      |
|                    |   | CB2 <sup>(3)</sup>                                              | X                   | Χ         | Х                   | 1      |
| P2.3/P2MAP3/CB3    | 3 | P2.3 (I/O)                                                      | I: 0; O: 1          | 0         | Х                   | 0      |
| (/A3)              |   | Mapped secondary digital function (see Table 10)                | 0; 1 <sup>(1)</sup> | 1         | ≤ 30 <sup>(1)</sup> | 0      |
|                    |   | A3 (not available on CC430F512x) <sup>(2)</sup>                 | Х                   | 1         | = 31                | Х      |
|                    |   | CB3 <sup>(3)</sup>                                              | Х                   | Х         | Х                   | 1      |
| P2.4/P2MAP4/CB4    | 4 | P2.4 (I/O)                                                      | I: 0; O: 1          | 0         | Х                   | 0      |
| (/A4/VeREF-)       |   | Mapped secondary digital function (see Table 10)                | 0; 1 <sup>(1)</sup> | 1         | ≤ 30 <sup>(1)</sup> | 0      |
|                    |   | A4/VeREF- (not available on CC430F512x) <sup>(2)</sup>          | Х                   | 1         | = 31                | Х      |
|                    |   | CB4 <sup>(3)</sup>                                              | Х                   | Х         | Х                   | 1      |
| P2.5/P2MAP5/CB5    | 5 | P2.5 (I/O)                                                      | I: 0; O: 1          | 0         | Х                   | 0      |
| (/A5/VREF+/VeREF+) |   | Mapped secondary digital function (see Table 10)                | 0; 1 <sup>(1)</sup> | 1         | ≤ 30 <sup>(1)</sup> | 0      |
|                    |   | A5/VREF+VeREF+ (not available on CC430F512x) (2)                | Х                   | 1         | = 31                | Х      |
|                    |   | CB5 <sup>(3)</sup>                                              | Х                   | Х         | Х                   | 1      |
| P2.6/P2MAP6(/CB6)  | 6 | P2.6 (I/O)                                                      | I: 0; O: 1          | 0         | Х                   | 0      |
| (/A6)              |   | Mapped secondary digital function (see Table 10)                | 0; 1 <sup>(1)</sup> | 1         | ≤ 30 <sup>(1)</sup> | 0      |
|                    |   | A6 (not available on CC430F514x and CC430F512x) <sup>(2)</sup>  | ×                   | 1         | = 31                | Х      |
|                    |   | CB6 (not available on CC430F514x and CC430F512x) <sup>(3)</sup> | Х                   | Х         | Х                   | 1      |
| P2.7/P2MAP7(/CB7)  | 7 | P2.7 (I/O)                                                      | I: 0; O: 1          | 0         | Х                   | 0      |
| (/A7)              |   | Mapped secondary digital function (see Table 10)                | 0; 1 <sup>(1)</sup> | 1         | ≤ 30 <sup>(1)</sup> | 0      |
|                    |   | A7 (not available on CC430F514x and CC430F512x) <sup>(2)</sup>  | Х                   | 1         | = 31                | Х      |
|                    |   | CB7 (not available on CC430F514x and CC430F512x) <sup>(3)</sup> | Х                   | Х         | Х                   | 1      |

According to mapped function (see Table 10)
 Setting P2SEL.x bit together with P2MAPx = PM\_ANALOG disables the output driver and the input Schmitt trigger.
 Setting the CBPD.x bit disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. Selecting the CBx input pin to the comparator multiplexer with the CBx bits automatically disables output driver and input buffer for that pin, regardless of the state of the associated CBPD.x bit.

**INSTRUMENTS** 

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

### Port P3, P3.0 to P3.7, Input/Output With Schmitt Trigger



CC430F514x and CC430F512x devices do not provide LCD functionality.

TEXAS INSTRUMENTS

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

www.ti.com

### Table 53. Port P3 (P3.0 to P3.7) Pin Functions

|                 |   |                                                  |                     | CONTROL B | ITS/SIGNALS         | }                           |
|-----------------|---|--------------------------------------------------|---------------------|-----------|---------------------|-----------------------------|
| PIN NAME (P3.x) | x | FUNCTION                                         | P3DIR.x             | P3SEL.x   | РЗМАРх              | LCDS10<br>17 <sup>(1)</sup> |
| P3.0/P3MAP0/S10 | 0 | P3.0 (I/O)                                       | I: 0; O: 1          | 0         | Х                   | 0                           |
|                 |   | Mapped secondary digital function (see Table 10) | 0; 1 <sup>(2)</sup> | 1         | ≤ 30 <sup>(2)</sup> | 0                           |
|                 |   | Output driver and input Schmitt trigger disabled | Х                   | 1         | = 31                | 0                           |
|                 |   | S10 (not available on CC430F514x and CC430F512x) | Х                   | Х         | Х                   | 1                           |
| P3.1/P3MAP1/S11 | 1 | P3.1 (I/O)                                       | I: 0; O: 1          | 0         | Х                   | 0                           |
|                 |   | Mapped secondary digital function (see Table 10) | 0; 1 <sup>(2)</sup> | 1         | ≤ 30 <sup>(2)</sup> | 0                           |
|                 |   | Output driver and input Schmitt trigger disabled | Х                   | 1         | = 31                | 0                           |
|                 |   | S11 (not available on CC430F514x and CC430F512x) | Х                   | Х         | Х                   | 1                           |
| P3.2/P3MAP7/S12 | 2 | P3.2 (I/O)                                       | I: 0; O: 1          | 0         | Х                   | 0                           |
|                 |   | Mapped secondary digital function (see Table 10) | 0; 1 <sup>(2)</sup> | 1         | ≤ 30 <sup>(2)</sup> | 0                           |
|                 |   | Output driver and input Schmitt trigger disabled | Х                   | 1         | = 31                | 0                           |
|                 |   | S12 (not available on CC430F514x and CC430F512x) | Х                   | Х         | Х                   | 1                           |
| P3.3/P3MAP3/S13 | 3 | P3.3 (I/O)                                       | I: 0; O: 1          | 0         | Х                   | 0                           |
|                 |   | Mapped secondary digital function (see Table 10) | 0; 1 <sup>(2)</sup> | 1         | ≤ 30 <sup>(2)</sup> | 0                           |
|                 |   | Output driver and input Schmitt trigger disabled | Х                   | 1         | = 31                | 0                           |
|                 |   | S13 (not available on CC430F514x and CC430F512x) | Х                   | Х         | Х                   | 1                           |
| P3.4/P3MAP4/S14 | 4 | P3.4 (I/O)                                       | I: 0; O: 1          | 0         | Х                   | 0                           |
|                 |   | Mapped secondary digital function (see Table 10) | 0; 1 <sup>(2)</sup> | 1         | ≤ 30 <sup>(2)</sup> | 0                           |
|                 |   | Output driver and input Schmitt trigger disabled | Х                   | 1         | = 31                | 0                           |
|                 |   | S14 (not available on CC430F514x and CC430F512x) | Х                   | Х         | Х                   | 1                           |
| P3.5/P3MAP5/S15 | 5 | P3.5 (I/O)                                       | I: 0; O: 1          | 0         | Х                   | 0                           |
|                 |   | Mapped secondary digital function (see Table 10) | 0; 1 <sup>(2)</sup> | 1         | ≤ 30 <sup>(2)</sup> | 0                           |
|                 |   | Output driver and input Schmitt trigger disabled | Х                   | 1         | = 31                | 0                           |
|                 |   | S15 (not available on CC430F514x and CC430F512x) | Х                   | Х         | Х                   | 1                           |
| P3.6/P3MAP6/S16 | 6 | P3.6 (I/O)                                       | I: 0; O: 1          | 0         | Х                   | 0                           |
|                 |   | Mapped secondary digital function (see Table 10) | 0; 1 <sup>(2)</sup> | 1         | ≤ 30 <sup>(2)</sup> | 0                           |
|                 |   | Output driver and input Schmitt trigger disabled | Х                   | 1         | = 31                | 0                           |
|                 |   | S16 (not available on CC430F514x and CC430F512x) | Х                   | Х         | Х                   | 1                           |
| P3.7/P3MAP7/S17 | 7 | P3.7 (I/O)                                       | I: 0; O: 1          | 0         | Х                   | 0                           |
|                 |   | Mapped secondary digital function (see Table 10) | 0; 1 <sup>(2)</sup> | 1         | ≤ 30 <sup>(2)</sup> | 0                           |
|                 |   | Output driver and input Schmitt trigger disabled | Х                   | 1         | = 31                | 0                           |
|                 |   | S17 (not available on CC430F514x and CC430F512x) | Х                   | Х         | Х                   | 1                           |

<sup>(1)</sup> LCDSx not available in CC430F514x and CC430F512x.

<sup>(2)</sup> According to mapped function (see Table 10)

Instruments

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

### Port P4, P4.0 to P4.7, Input/Output With Schmitt Trigger (CC430F614x only)



TEXAS INSTRUMENTS

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

www.ti.com

### Table 54. Port P4 (P4.0 to P4.7) Pin Functions (CC430F614x only)

| DIN 1445 (D.( . ) |   | FUNCTION   | CON        | TROL BITS/SIG | NALS   |
|-------------------|---|------------|------------|---------------|--------|
| PIN NAME (P4.x)   | X | FUNCTION   | P4DIR.x    | P4SEL.x       | LCDS27 |
| P4.0/P4MAP0/S2    | 0 | P4.0 (I/O) | I: 0; O: 1 | 0             | 0      |
|                   |   | N/A        | 0          | 1             | 0      |
|                   |   | DVSS       | 1          | 1             | 0      |
|                   |   | S2         | X          | Х             | 1      |
| P4.1/P4MAP1/S3    | 1 | P4.1 (I/O) | I: 0; O: 1 | 0             | 0      |
|                   |   | N/A        | 0          | 1             | 0      |
|                   |   | DVSS       | 1          | 1             | 0      |
|                   |   | S3         | X          | Х             | 1      |
| P4.2/P4MAP7/S4    | 2 | P4.2 (I/O) | I: 0; O: 1 | 0             | 0      |
|                   |   | N/A        | 0          | 1             | 0      |
|                   |   | DVSS       | 1          | 1             | 0      |
|                   |   | S4         | X          | Х             | 1      |
| P4.3/P4MAP3/S5    | 3 | P4.3 (I/O) | I: 0; O: 1 | 0             | 0      |
|                   |   | N/A        | 0          | 1             | 0      |
|                   |   | DVSS       | 1          | 1             | 0      |
|                   |   | S5         | Х          | Х             | 1      |
| P4.4/P4MAP4/S6    | 4 | P4.4 (I/O) | I: 0; O: 1 | 0             | 0      |
|                   |   | N/A        | 0          | 1             | 0      |
|                   |   | DVSS       | 1          | 1             | 0      |
|                   |   | S6         | X          | Х             | 1      |
| P4.5/P4MAP5/S7    | 5 | P4.5 (I/O) | I: 0; O: 1 | 0             | 0      |
|                   |   | N/A        | 0          | 1             | 0      |
|                   |   | DVSS       | 1          | 1             | 0      |
|                   |   | S7         | X          | Х             | 1      |
| P4.6/P4MAP6/S8    | 6 | P4.6 (I/O) | I: 0; O: 1 | 0             | 0      |
|                   |   | N/A        | 0          | 1             | 0      |
|                   |   | DVSS       | 1          | 1             | 0      |
|                   |   | S8         | Х          | Х             | 1      |
| P4.7/P4MAP7/S9    | 7 | P4.7 (I/O) | I: 0; O: 1 | 0             | 0      |
|                   |   | N/A        | 0          | 1             | 0      |
|                   |   | DVSS       | 1          | 1             | 0      |
|                   |   | S9         | X          | Х             | 1      |

INSTRUMENTS

### Port P5, P5.0, Input/Output With Schmitt Trigger





### Port P5, P5.1, Input/Output With Schmitt Trigger



Table 55. Port P5 (P5.0 and P5.1) Pin Functions

| DINI NIAME (DE) |   | FUNCTION                         | CONTROL BITS/SIGNALS <sup>(1)</sup> |         |         |           |  |  |  |
|-----------------|---|----------------------------------|-------------------------------------|---------|---------|-----------|--|--|--|
| PIN NAME (P5.x) | X | FUNCTION                         | P5DIR.x                             | P5SEL.0 | P5SEL.1 | XT1BYPASS |  |  |  |
| P5.0/XIN        | 0 | P5.0 (I/O)                       | I: 0; O: 1                          | 0       | Х       | Х         |  |  |  |
|                 |   | XIN crystal mode <sup>(2)</sup>  | X                                   | 1       | Х       | 0         |  |  |  |
|                 |   | XIN bypass mode <sup>(2)</sup>   | Х                                   | 1       | Х       | 1         |  |  |  |
| P5.1/XOUT       | 1 | P5.1 (I/O)                       | I: 0; O: 1                          | 0       | Х       | Х         |  |  |  |
|                 |   | XOUT crystal mode <sup>(3)</sup> | Х                                   | 1       | Х       | 0         |  |  |  |
|                 |   | P5.1 (I/O) <sup>(3)</sup>        | X                                   | 1       | Х       | 1         |  |  |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Setting P5SEL.0 causes the general-purpose I/O to be disabled. Pending the setting of XT1BYPASS, P5.0 is configured for crystal mode or bypass mode.

<sup>(3)</sup> Setting P5SEL.0 causes the general-purpose I/O to be disabled in crystal mode. When using bypass mode, P5.1 can be used as general-purpose I/O.

**INSTRUMENTS** 

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

### Port P5, P5.2 to P5.4, Input/Output With Schmitt Trigger (CC430F614x only)



Table 56. Port P5 (P5.2 to P5.3) Pin Functions (CC430F614x only)

| DIN NAME (DE ») |   | FUNCTION   | CONT       | TROL BITS/SIG | NALS   |
|-----------------|---|------------|------------|---------------|--------|
| PIN NAME (P5.x) | X | FUNCTION   | P5DIR.x    | P5SEL.x       | LCDS01 |
| P5.2/S0         | 2 | P5.2 (I/O) | I: 0; O: 1 | 0             | 0      |
|                 |   | N/A        | 0          | 1             | 0      |
|                 |   | DVSS       | 1          | 1             | 0      |
|                 |   | S0         | Х          | Х             | 1      |
| P5.3/S1         | 3 | P5.3 (I/O) | I: 0; O: 1 | 0             | 0      |
|                 |   | N/A        | 0          | 1             | 0      |
|                 |   | DVSS       | 1          | 1             | 0      |
|                 |   | S1         | X          | Х             | 1      |

### Table 57. Port P5 (P5.4) Pin Functions (CC430F614x only)

| DIN NAME (DE v) | , | FUNCTION   | CONTROL BITS/SIGNALS |         |        |  |  |  |
|-----------------|---|------------|----------------------|---------|--------|--|--|--|
| PIN NAME (P5.x) | X | FUNCTION   | P5DIR.x              | P5SEL.x | LCDS23 |  |  |  |
| P5.4/S23        | 4 | P5.4 (I/O) | I: 0; O: 1           | 0       | 0      |  |  |  |
|                 |   | N/A        | 0                    | 1       | 0      |  |  |  |
|                 |   | DVSS       | 1                    | 1       | 0      |  |  |  |
|                 |   | S23        | X                    | Х       | 1      |  |  |  |



### Port P5, P5.5 to P5.7, Input/Output With Schmitt Trigger (CC430F614x only)



Table 58. Port P5 (P5.5 to P5.7) Pin Functions (CC430F614x only)

|                 |   |                     | CON        | CONTROL BITS/SIGNALS |                     |  |  |  |  |
|-----------------|---|---------------------|------------|----------------------|---------------------|--|--|--|--|
| PIN NAME (P5.x) | x | FUNCTION            | P5DIR.x    | P5SEL.x              | LCDS24 to<br>LCDS26 |  |  |  |  |
| P5.5/COM3/S24   | 5 | P5.5 (I/O)          | I: 0; O: 1 | 0                    | 0                   |  |  |  |  |
|                 |   | COM3 <sup>(1)</sup> | X          | 1                    | Х                   |  |  |  |  |
|                 |   | S24 <sup>(1)</sup>  | X          | 0                    | 1                   |  |  |  |  |
| P5.6/COM2/S25   | 6 | P5.6 (I/O)          | I: 0; O: 1 | 0                    | 0                   |  |  |  |  |
|                 |   | COM2 <sup>(1)</sup> | Х          | 1                    | Х                   |  |  |  |  |
|                 |   | S25 <sup>(1)</sup>  | Х          | 0                    | 1                   |  |  |  |  |
| P5.7/COM1/S26   | 7 | P5.7 (I/O)          | I: 0; O: 1 | 0                    | 0                   |  |  |  |  |
|                 |   | COM1 <sup>(1)</sup> | X          | 1                    | Х                   |  |  |  |  |
|                 |   | S26 <sup>(1)</sup>  | Х          | 0                    | 1                   |  |  |  |  |

<sup>(1)</sup> Setting P5SEL.x bit disables the output driver and the input Schmitt trigger.

**NSTRUMENTS** 

### Port J, J.0 JTAG pin TDO, Input/Output With Schmitt Trigger or Output



Port J, J.1 to J.3 JTAG pins TMS, TCK, TDI/TCLK, Input/Output With Schmitt Trigger or Output



**INSTRUMENTS** 

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

www.ti.com

### Table 59. Port PJ (PJ.0 to PJ.3) Pin Functions

| PIN NAME (PJ.x) |   | FUNCTION                    | CONTROL BITS/<br>SIGNALS <sup>(1)</sup> |
|-----------------|---|-----------------------------|-----------------------------------------|
| , ,             |   |                             | PJDIR.x                                 |
| PJ.0/TDO        | 0 | PJ.0 (I/O) <sup>(2)</sup>   | I: 0; O: 1                              |
|                 |   | TDO <sup>(3)</sup>          | X                                       |
| PJ.1/TDI/TCLK   | 1 | PJ.1 (I/O) <sup>(2)</sup>   | I: 0; O: 1                              |
|                 |   | TDI/TCLK <sup>(3)</sup> (4) | X                                       |
| PJ.2/TMS        | 2 | PJ.2 (I/O) <sup>(2)</sup>   | I: 0; O: 1                              |
|                 |   | TMS <sup>(3)</sup> (4)      | X                                       |
| PJ.3/TCK        | 3 | PJ.3 (I/O) <sup>(2)</sup>   | I: 0; O: 1                              |
|                 |   | TCK <sup>(3)</sup> (4)      | X                                       |

- X = Don't care
- Default condition
- The pin direction is controlled by the JTAG module.
  In JTAG mode, pullups are activated automatically on TMS, TCK, and TDI/TCLK. PJREN.x are don't care.

CC430F614x CC430F514x CC430F512x

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

### **Device Descriptor Structures**

Table 60 lists the content of the device descriptor tag-length-value (TLV) structure for CC430F614x and CC430F514x device types.

Table 61 lists the content of the device descriptor tag-length-value (TLV) structure for CC430F512x device types.

Table 60. Device Descriptor Table CC430F614x and CC430F514x

|                      |                                               |         |               | -        | F04.4F   | F04.40   | FF4.47   | FF4.4F   | FF446    |
|----------------------|-----------------------------------------------|---------|---------------|----------|----------|----------|----------|----------|----------|
|                      | Description                                   | Address | Size<br>bytes | F6147    | F6145    | F6143    | F5147    | F5145    | F5143    |
|                      |                                               | 0.4.4   | •             | Value    | Value    | Value    | Value    | Value    | Value    |
| Info Block           | Info length                                   | 01A00h  | 1             | 06h      | 06h      | 06h      | 06h      | 06h      | 06h      |
|                      | CRC length                                    | 01A01h  | 1             | 06h      | 06h      | 06h      | 06h      | 06h      | 06h      |
|                      | CRC value                                     | 01A02h  | 2             | per unit |
|                      | Device ID                                     | 01A04h  | 1             | 035h     | 036h     | 037h     | 038h     | 039h     | 03Ah     |
|                      | Device ID                                     | 01A05h  | 1             | 081h     | 081h     | 081h     | 081h     | 081h     | 081h     |
|                      | Hardware revision                             | 01A06h  | 1             | per unit |
|                      | Firmware revision                             | 01A07h  | 1             | per unit |
| Die Record           | Die Record Tag                                | 01A08h  | 1             | 08h      | 08h      | 08h      | 08h      | 08h      | 08h      |
|                      | Die Record length                             | 01A09h  | 1             | 0Ah      | 0Ah      | 0Ah      | 0Ah      | 0Ah      | 0Ah      |
|                      | Lot/Wafer ID                                  | 01A0Ah  | 4             | per unit |
|                      | Die X position                                | 01A0Eh  | 2             | per unit |
|                      | Die Y position                                | 01A10h  | 2             | per unit |
|                      | Test results                                  | 01A12h  | 2             | per unit |
| ADC10<br>Calibration | ADC10<br>Calibration Tag                      | 01A14h  | 1             | 13h      | 13h      | 13h      | 13h      | 13h      | 13h      |
|                      | ADC10<br>Calibration length                   | 01A15h  | 1             | 10h      | 10h      | 10h      | 10h      | 10h      | 10h      |
|                      | ADC Gain Factor                               | 01A16h  | 2             | per unit |
|                      | ADC Offset                                    | 01A18h  | 2             | per unit |
|                      | ADC 1.5V<br>Reference<br>Temp. Sensor<br>30°C | 01A1Ah  | 2             | per unit |
|                      | ADC 1.5V<br>Reference<br>Temp. Sensor<br>85°C | 01A1Ch  | 2             | per unit |
|                      | ADC 2.0V<br>Reference<br>Temp. Sensor<br>30°C | 01A1Eh  | 2             | per unit |
|                      | ADC 2.0V<br>Reference<br>Temp. Sensor<br>85°C | 01A20h  | 2             | per unit |
|                      | ADC 2.5V<br>Reference<br>Temp. Sensor<br>30°C | 01A22h  | 2             | per unit |
|                      | ADC 2.5V<br>Reference<br>Temp. Sensor<br>85°C | 01A24h  | 2             | per unit |
| REF<br>Calibration   | REF Calibration<br>Tag                        | 01A26h  | 1             | 12h      | 12h      | 12h      | 12h      | 12h      | 12h      |
|                      | REF Calibration length                        | 01A27h  | 1             | 06h      | 06h      | 06h      | 06h      | 06h      | 06h      |

TEXAS INSTRUMENTS

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

www.ti.com

### Table 60. Device Descriptor Table CC430F614x and CC430F514x (continued)

|                          | Description                     | A d d = 0.00 | Size         | F6147    | F6145    | F6143    | F5147    | F5145    | F5143    |
|--------------------------|---------------------------------|--------------|--------------|----------|----------|----------|----------|----------|----------|
|                          | Description                     | Address      | bytes        | Value    | Value    | Value    | Value    | Value    | Value    |
|                          | 1.5V Reference<br>Factor        | 01A28h       | 2            | per unit |
|                          | 2.0V Reference<br>Factor        | 01A2Ah       | 2            | per unit |
|                          | 2.5V Reference<br>Factor        | 01A2Ch       | 2            | per unit |
| Peripheral<br>Descriptor | Peripheral<br>Descriptor Tag    | 01A2Eh       | 1            | 02h      | 02h      | 02h      | 02h      | 02h      | 02h      |
| (PD)                     | Peripheral<br>Descriptor Length | 01A2Fh       | 1            | 5Dh      | 5Dh      | 5Dh      | 5Bh      | 5Bh      | 5Bh      |
|                          | Peripheral<br>Descriptors       | 01A30h       | PD<br>Length |          |          |          |          |          |          |

### Table 61. Device Descriptor Table CC430F512x

|                          |                                 |         | C:            | F5125     | F5123     |
|--------------------------|---------------------------------|---------|---------------|-----------|-----------|
|                          | Description                     | Address | Size<br>bytes | Value     | Value     |
| Info Block               | Info length                     | 01A00h  | 1             | 06h       | 06h       |
|                          | CRC length                      | 01A01h  | 1             | 06h       | 06h       |
|                          | CRC value                       | 01A02h  | 2             | per unit  | per unit  |
|                          | Device ID                       | 01A04h  | 1             | 03Bh      | 03Ch      |
|                          | Device ID                       | 01A05h  | 1             | 081h      | 081h      |
|                          | Hardware revision               | 01A06h  | 1             | per unit  | per unit  |
|                          | Firmware revision               | 01A07h  | 1             | per unit  | per unit  |
| Die Record               | Die Record Tag                  | 01A08h  | 1             | 08h       | 08h       |
|                          | Die Record length               | 01A09h  | 1             | 0Ah       | 0Ah       |
|                          | Lot/Wafer ID                    | 01A0Ah  | 4             | per unit  | per unit  |
|                          | Die X position                  | 01A0Eh  | 2             | per unit  | per unit  |
|                          | Die Y position                  | 01A10h  | 2             | per unit  | per unit  |
|                          | Test results                    | 01A12h  | 2             | per unit  | per unit  |
| Empty<br>Descriptor      | Empty Tag                       | 01A14h  | 1             | 05h       | 05h       |
|                          | Empty Tag length                | 01A15h  | 1             | 10h       | 10h       |
|                          |                                 | 01A16h  | 16            | undefined | undefined |
|                          | ADC Offset                      | 01A18h  | 2             | per unit  | per unit  |
| REF<br>Calibration       | REF Calibration<br>Tag          | 01A26h  | 1             | 12h       | 12h       |
|                          | REF Calibration length          | 01A27h  | 1             | 06h       | 06h       |
|                          | 1.5V Reference<br>Factor        | 01A28h  | 2             | per unit  | per unit  |
|                          | 2.0V Reference<br>Factor        | 01A2Ah  | 2             | per unit  | per unit  |
|                          | 2.5V Reference<br>Factor        | 01A2Ch  | 2             | per unit  | per unit  |
| Peripheral<br>Descriptor | Peripheral<br>Descriptor Tag    | 01A2Eh  | 1             | 02h       | 02h       |
| (PD)                     | Peripheral<br>Descriptor Length | 01A2Fh  | 1             | 59h       | 59h       |
|                          | Peripheral<br>Descriptors       | 01A30h  | PD<br>Length  |           |           |



CC430F614x CC430F514x CC430F512x

www.ti.com

SLAS555A - NOVEMBER 2012-REVISED FEBRUARY 2013

### **REVISION HISTORY**

| REVISION | COMMENTS                                                                                                                                                                                                                                                                        |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SLAS555  | Production Data release                                                                                                                                                                                                                                                         |
| SLAS555A | Recommended Operating Conditions, Added test conditions for typical characteristics.  DCO Frequency, Added note (1).  Comparator_B, Changed symbol and description of TC <sub>CB_REF</sub> parameter.  Flash Memory, Changed I <sub>ERASE</sub> and I <sub>MERASE</sub> values. |





9-Mar-2018

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish           | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|----------------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)                        | (3)                 |              | (4/5)          |         |
| CC430F5123IRGZR  | ACTIVE | VQFN         | RGZ     | 48   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-3-260C-168 HR | -40 to 85    | CC430<br>F5123 | Samples |
| CC430F5123IRGZT  | ACTIVE | VQFN         | RGZ     | 48   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-3-260C-168 HR | -40 to 85    | CC430<br>F5123 | Samples |
| CC430F5125IRGZR  | ACTIVE | VQFN         | RGZ     | 48   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-3-260C-168 HR | -40 to 85    | CC430<br>F5125 | Samples |
| CC430F5125IRGZT  | ACTIVE | VQFN         | RGZ     | 48   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-3-260C-168 HR | -40 to 85    | CC430<br>F5125 | Samples |
| CC430F5143IRGZR  | ACTIVE | VQFN         | RGZ     | 48   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-3-260C-168 HR | -40 to 85    | CC430<br>F5143 | Samples |
| CC430F5143IRGZT  | ACTIVE | VQFN         | RGZ     | 48   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-3-260C-168 HR | -40 to 85    | CC430<br>F5143 | Samples |
| CC430F5145IRGZR  | ACTIVE | VQFN         | RGZ     | 48   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-3-260C-168 HR | -40 to 85    | CC430<br>F5145 | Samples |
| CC430F5145IRGZT  | ACTIVE | VQFN         | RGZ     | 48   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-3-260C-168 HR | -40 to 85    | CC430<br>F5145 | Samples |
| CC430F5147IRGZR  | ACTIVE | VQFN         | RGZ     | 48   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-3-260C-168 HR | -40 to 85    | CC430<br>F5147 | Samples |
| CC430F5147IRGZT  | ACTIVE | VQFN         | RGZ     | 48   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-3-260C-168 HR | -40 to 85    | CC430<br>F5147 | Samples |
| CC430F6143IRGCR  | ACTIVE | VQFN         | RGC     | 64   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-3-260C-168 HR | -40 to 85    | CC430F6143     | Samples |
| CC430F6145IRGCR  | ACTIVE | VQFN         | RGC     | 64   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-3-260C-168 HR | -40 to 85    | CC430F6145     | Samples |
| CC430F6147IRGCR  | ACTIVE | VQFN         | RGC     | 64   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-3-260C-168 HR | -40 to 85    | CC430F6147     | Samples |
| CC430F6147IRGCT  | ACTIVE | VQFN         | RGC     | 64   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-3-260C-168 HR | -40 to 85    | CC430F6147     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.



### PACKAGE OPTION ADDENDUM

9-Mar-2018

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### **PACKAGE MATERIALS INFORMATION**

www.ti.com 30-Apr-2018

### TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All differsions are norminal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| CC430F6143IRGCR              | VQFN            | RGC                | 64 | 2000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.5        | 12.0       | 16.0      | Q2               |
| CC430F6145IRGCR              | VQFN            | RGC                | 64 | 2000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.5        | 12.0       | 16.0      | Q2               |
| CC430F6147IRGCR              | VQFN            | RGC                | 64 | 2000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.5        | 12.0       | 16.0      | Q2               |
| CC430F6147IRGCT              | VQFN            | RGC                | 64 | 250  | 180.0                    | 16.4                     | 9.3        | 9.3        | 1.5        | 12.0       | 16.0      | Q2               |

www.ti.com 30-Apr-2018



\*All dimensions are nominal

| Device          | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|---------------------|-----|------|------|-------------|------------|-------------|
| CC430F6143IRGCR | VQFN                | RGC | 64   | 2000 | 336.6       | 336.6      | 28.6        |
| CC430F6145IRGCR | VQFN                | RGC | 64   | 2000 | 336.6       | 336.6      | 28.6        |
| CC430F6147IRGCR | VQFN                | RGC | 64   | 2000 | 350.0       | 350.0      | 43.0        |
| CC430F6147IRGCT | VQFN                | RGC | 64   | 250  | 213.0       | 191.0      | 55.0        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-leads (QFN) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-220.



### RGZ (S-PVQFN-N48)

### PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206354-3/Z 03/15

NOTE: All linear dimensions are in millimeters



# RGZ (S-PVQFN-N48)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.





- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5—1994.
  - B. This drawing is subject to change without notice.
  - C. Quad Flatpack, No-leads (QFN) package configuration.
  - D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
  - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.



# RGC (S-PVQFN-N64)

PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

# RGC (S-PVQFN-N64)

### PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in thermal pad.



#### IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.