

AVR – HW8

임베디드스쿨1기 Lv1과정 2020. 11. 06 손표훈

- (1) I2C통신? I2C버스방식을 사용한 직렬 동기통신이고 반이중(Half-Duplex)다.
- I2C버스란? 장치들간 연결을 위한 필립스에서 개발한 직렬 컴퓨터 버스
- I2C버스는 <mark>양방향 오픈 드레인(또는 오픈 컬렉터</mark>)방식이며, SCL(Serial Clock)과 SDA(Serial Data) 두 선을 이용한다.
- H/W적으로 포트를 줄일 수 있어 경제적이고 하나의 버스에 여러 개의 장치를 연결할 수 있다.
- (2) I2C통신의 구조





- BJT(NPN)의 경우 Open Collector, FET(N-ch)의 경우 Open Drain이라 한다.



- 왜 이 구조를 사용할까?

우선 BJT와 FET는 간단히 말해 "가변저항"이라 볼 수 있다.

둘의 차이는 "전류제어"냐 "전압제어"냐의 차이(실제로 FET도 게이트 최소 전류가 있음..)

NPN BJT의 경우 Base에서 Emitter로 전류가 흐르면 Collector와 Emitter사이에 저항 값이 낮아진다. N-ch FET의 경우 Gate의 전위보다 Source의 전위가 낮으면 Drain과 Source사이의 저항 값이 낮아진다.



- 왜 이 구조를 사용할까?
- 주로 디지털에서 스위칭 용도로 사용됨

BJT를 예로들면

ON동작: Base에 전압이 가해져서(High) B -> E로 전류가 흐르면(대략 1mA 이상) C-E의 저항이 낮아지면서(포화) 전위가 GND에 가까워진다.

OFF 동작 : 반대로 Base전압이 끊기면(Low) B->E로 전류가 흐르지 않아 C-E 저항 값이 높아진다..

만약 Open Collector로 명시된 곳(OUTPUT)에 Pull-Up저항으로 원하는 전압의 레벨과 연결한다면 BJT가 OFF가 되면 OUTPUT은 VCC만큼 출력이 된다.





- 왜 이 구조를 사용할까?
- 주로 디지털에서 스위칭 용도로 사용됨

BJT를 예로들면

ON동작: Base에 전압이 가해져서(High) B -> E로 전류가 흐르면(대략 1mA 이상) C-E의 저항이 낮아지면서(포화) 전위가 GND에 가까워진다.

OFF 동작: 반대로 Base전압이 끊기면(Low) B->E로 전류가 흐르지 않아 C-E 저항 값이 높아진다.. 이 때 Open Collector로 명시된 곳(OUTPUT)에 Pull-Up저항으로 원하는 전압의 레벨과 연결한다면 BJT가 OFF가 되면 OUTPUT은 VCC만큼 출력이 된다.





#### (3) I2C 통신 프로토콜

- Master에서 통신을 제어한다.
- Start, Stop : SCL이 'H'일 때 SDA가 'L'면 Start, 반대로 'L'일 때 'H'이면 Stop을 의미한다. 만약 Stop에서 바로 'L'가 이어지면 다음 데이터의 시작을 의미한다.
- 데이터 패킷은 아래와 같다.
- 프레임의 ACK Bit자리는 '1'이면 Slave가 Master의 데이터 수신이 정상임을 뜻하고 '0'(NACK)는
- 수신오류를 의미한다.





#### (3) I2C 통신 프로토콜

- Master에서 통신을 제어한다.
- Start, Stop : SCL이 'H'일 때 SDA가 'L'면 Start, 반대로 'L'일 때 'H'이면 Stop을 의미한다. 만약 Stop에서 바로 'L'가 이어지면 다음 데이터의 시작을 의미한다.
- 데이터 패킷은 아래와 같다.
- 프레임의 ACK Bit자리는 '1'이면 Slave가 Master의 데이터 수신이 정상임을 뜻하고 '0'(NACK)는
- 수신오류를 의미한다.





#### (3) I2C 통신 프로토콜

- I2C는 여러 개의 Master를 버스에 연결할 수 있다.
- 만약 여러 개의 Master가 동시에 데이터 전송을 한다면 Open Collector 특성상 'L'가 우위를 점한다.

Master1과 Master2가 있을 때

Master1: 0101010

Master2 : 0110111이라면..

버스는 아래 그림과 같이 된다... 이 와 같은 상황을 I2C Arbitration이라 한다.





#### (3) I2C 통신 프로토콜

- Slave의 데이터 처리가 지연이 생길 때 Clock Stretching이 Slave로 부터 발생한다.. Slave가 강제로 SCL라인을 'L'로 내려버린다.





#### (4) ATmega328P의 I2C통신

#### **Features**

- Simple yet powerful and flexible communication interface, only two bus lines needed
- Both master and slave operation supported
- Device can operate as transmitter or receiver
- 7-bit address space allows up to 128 different slave addresses
- Multi-master arbitration support
- Up to 400kHz data transfer speed
- Slew-rate limited output drivers
- Noise suppression circuitry rejects spikes on bus lines
- Fully programmable slave address with general call support
- Address recognition causes wake-up when AVR® is in sleep mode
- Compatible with Phillips' I<sup>2</sup>C protocol

일반적인 i2c프로토콜을 사용 할 수 있다

Slew Rate?

최대 출력 변화율로 보통 V/us단위로 많이 사용한다 Delay가 아님!



Slew Rate를 제한하는이유? Slew Rate가 높을수록 전압 변화폭이 커서 EMI에 악영향이 생김(스위칭 노이즈)

그 외 다른이유가 있는지 궁금합니다!



(4) ATmega328P의 I2C통신

- 핀맵





#### (4) ATmega328P의 I2C통신

- 데이터 패킷

Figure 21-10. Interfacing the Application to the TWI in a Typical Transmission



S: START condition

Rs: REPEATED START condition

R: Read bit (high level at SDA)

W: Write bit (low level at SDA)

A: Acknowledge bit (low level at SDA)

A: Not acknowledge bit (high level at SDA)

Data: 8-bit data byte

P: STOP condition

SLA: Slave address



#### (4) ATmega328P의 I2C통신

- Master Transmitter에 따른 TWCR(I2C Control Register) 설정 다음 페이지의 TWSR의 상태를 보고 TWCR 레지스터를 설정해야함

A START condition is sent by writing the following value to TWCR:

| TWCR  | TWINT | TWEA | TWSTA | TWSTO | TWWC | TWEN | - | TWIE |
|-------|-------|------|-------|-------|------|------|---|------|
| value | 1     | X    | 1     | 0     | X    | 1    | 0 | Х    |

TWEN must be set to enable the 2-wire serial interface, TWSTA must be written to one to transmit a START condition and TWINT must be written to one to clear the TWINT flag. The TWI will then test the 2-wire serial bus and generate a START condition as soon as the bus becomes free. After a START condition has been transmitted, the TWINT flag is set by hardware, and the status code in TWSR will be 0x08 (see Table 21-3). In order to enter MT mode, SLA+W must be transmitted. This is done by writing SLA+W to TWDR. Thereafter the TWINT bit should be cleared (by writing it to one) to continue the transfer. This is accomplished by writing the following value to TWCR:

| TWCR  | TWINT | TWEA | TWSTA | TWSTO | TWWC | TWEN | 1 | TWIE |
|-------|-------|------|-------|-------|------|------|---|------|
| value | 1     | X    | 0     | 0     | X    | 1    | 0 | X    |

When SLA+W have been transmitted and an acknowledgement bit has been received, TWINT is set again and a number of status codes in TWSR are possible. Possible status codes in master mode are 0x18, 0x20, or 0x38. The appropriate action to be taken for each of these status codes is detailed in Table 21-3.

When SLA+W has been successfully transmitted, a data packet should be transmitted. This is done by writing the data byte to TWDR. TWDR must only be written when TWINT is high. If not, the access will be discarded, and the write collision bit (TWWC) will be set in the TWCR register. After updating TWDR, the TWINT bit should be cleared (by writing it to one) to continue the transfer. This is accomplished by writing the following value to TWCR:

| TWCR  | TWINT | TWEA | TWSTA | TWSTO | TWWC | TWEN | - | TWIE |
|-------|-------|------|-------|-------|------|------|---|------|
| value | 1     | X    | 0     | 0     | X    | 1    | 0 | X    |

This scheme is repeated until the last byte has been sent and the transfer is ended by generating a STOP condition or a repeated START condition. A STOP condition is generated by writing the following value to TWCR:

| TWCR  | TWINT | TWEA | TWSTA | TWSTO | TWWC | TWEN | - | TWIE |
|-------|-------|------|-------|-------|------|------|---|------|
| value | 1     | X    | 0     | 1     | X    | 1    | 0 | X    |

A REPEATED START condition is generated by writing the following value to TWCR:

| TWCR  | TWINT | TWEA | TWSTA | TWSTO | TWWC | TWEN | - | TWIE |
|-------|-------|------|-------|-------|------|------|---|------|
| value | 1     | X    | 1     | 0     | X    | 1    | 0 | X    |

After a repeated START condition (state 0x10) the 2-wire serial interface can access the same slave again, or a new slave without transmitting a STOP condition. Repeated START enables the master to switch between slaves, master transmitter mode and master receiver mode without losing control of the bus.



#### (4) ATmega328P의 I2C통신

Table 21-3. Status Codes for Master Transmitter Mode



데이터 프레임의 전송상태를 TWSR(I2C Status Register)를 통해 알 수 있다.



#### (4) ATmega328P의 I2C통신

- Slave Receiver모드

To initiate the slave receiver mode, TWAR and TWCR must be initialized as follows:

| TWAR  | TWA6 | TWA5 | TWA4     | TWA3        | TWA2    | TWA1 | TWA0 | TWGCE |
|-------|------|------|----------|-------------|---------|------|------|-------|
| value |      | 100  | Device's | s own slave | address |      |      | 30    |

The upper 7 bits are the address to which the 2-wire serial interface will respond when addressed by a master. If the LSB is set, the TWI will respond to the general call address (0x00), otherwise it will ignore the general call address.

| TWCR  | TWINT | TWEA | TWSTA | TWSTO | TWWC | TWEN | - | TWIE |  |
|-------|-------|------|-------|-------|------|------|---|------|--|
| value | 0     | 1    | 0     | 0     | 0    | 1    | 0 | Х    |  |

TWEN must be written to one to enable the TWI. The TWEA bit must be written to one to enable the acknowledgement of the device's own slave address or the general call address. TWSTA and TWSTO must be written to zero.

When TWAR and TWCR have been initialized, the TWI waits until it is addressed by its own slave address (or the general call address if enabled) followed by the data direction bit. If the direction bit is "0" (write), the TWI will operate in SR mode, otherwise ST mode is entered. After its own slave address and the write bit have been received, the TWINT flag is set and a valid status code can be read from TWSR. The status code is used to determine the appropriate software action. The appropriate action to be taken for each status code is detailed in Table 21-5. The slave receiver mode may also be entered if arbitration is lost while the TWI is in the master mode (see states 0x68 and 0x78).

If the TWEA bit is reset during a transfer, the TWI will return a "not acknowledge" ("1") to SDA after the next received data byte. This can be used to indicate that the slave is not able to receive any more bytes. While TWEA is zero, the TWI does not acknowledge its own slave address. However, the 2-wire serial bus is still monitored and address recognition may resume at any time by setting TWEA. This implies that the TWEA bit may be used to temporarily isolate the TWI from the 2-wire serial bus.

In all sleep modes other than Idle mode, the clock system to the TWI is turned off. If the TWEA bit is set, the interface can still acknowledge its own slave address or the general call address by using the 2-wire serial bus clock as a clock source. The part will then wake up from sleep and the TWI will hold the SCL clock low during the wake up and until the TWINT flag is cleared (by writing it to one). Further data reception will be carried out as normal, with the AVR® clocks running as normal. Observe that if the AVR is set up with a long start-up time, the SCL line may be held low for a long time, blocking other data transmissions.

Note that the 2-wire serial interface data register – TWDR does not reflect the last byte present on the bus when waking up from these sleep modes.

TWAR(I2C Address Register)를 통해 어드레스 값을 설정한다(초기값: 0xFF)



#### (4) ATmega328P의 I2C통신

- Slave Receiver모드

Table 21-5. Status Codes for Slave Receiver Mode

| Status Code             |                                                      | Application       | Softw   | are Re | sponse |      |                                                         |  |
|-------------------------|------------------------------------------------------|-------------------|---------|--------|--------|------|---------------------------------------------------------|--|
| (TWSR)                  | Status of the 2-wire Serial                          | To/from TWDR      | To TWCR |        |        |      |                                                         |  |
| Prescaler<br>Bits are 0 | Bus and 2-wire Serial<br>Interface Hardware          |                   | STA     | STO    | TWINT  | TWEA | Next Action Taken by TWI Hardware                       |  |
| 020000                  | Own SLA+W has been                                   | No TWDR action or | Х       | 0      | 1      | 0    | Data byte will be received and NOT ACK will be returned |  |
| 0x60                    | received; ACK has been returned                      | No TWDR action    | X       | 0      | 1      | 1    | Data byte will be received and ACK will be returned     |  |
| 111                     | Arbitration lost in SLA+R/W as Master; own SLA+W has | No TWDR action or | X       | 0      | 1      | 0    | Data byte will be received and NOT ACK will be returned |  |
| 0x68                    | been received; ACK has been returned                 | No TWDR action    | Х       | 0      | 1      | 1    | Data byte will be received and ACK will be returned     |  |
|                         | General call address has                             | No TWDR action or | Χ       | 0      | 1      | 0    | Data byte will be received and NOT ACK will be returned |  |
| 0x70                    | been received; ACK has<br>been returned              | No TWDR action    | X       | 0      | 1      | 1    | Data byte will be received and ACK will be returned     |  |
| 121421                  | Arbitration lost in SLA+R/W as Master; General call  | No TWDR action or | X       | 0      | 1      | 0    | Data byte will be received and NOT ACK will be returned |  |
| 0x78                    | address has been received;<br>ACK has been returned  | No TWDR action    | X       | 0      | 1      | 1    | Data byte will be received and ACK will be returned     |  |
|                         | Previously addressed with own SLA+W; data has been   | Read data byte or | Χ       | 0      | 1      | 0    | Data byte will be received and NOT ACK will be returned |  |
| 0x80                    | received; ACK has been returned                      | Read data byte    | X       | 0      | 1      | 1    | Data byte will be received and ACK will be returned     |  |

Table 21-5. Status Codes for Slave Receiver Mode (Continued)

| Status Code                       | *                                                                              | Application                            | Softw | rare Re | sponse |      |                                                                                                                                                                                                                                   |  |  |
|-----------------------------------|--------------------------------------------------------------------------------|----------------------------------------|-------|---------|--------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| (TWSR)<br>Prescaler<br>Bits are 0 | Status of the 2-wire Serial                                                    | To/from TWDR                           |       | To      | TWCR   |      |                                                                                                                                                                                                                                   |  |  |
| Bits are 0                        | Bus and 2-wire Serial<br>Interface Hardware                                    |                                        | STA   | STO     | TWINT  | TWEA | Next Action Taken by TWI Hardware                                                                                                                                                                                                 |  |  |
| 0x88                              | Previously addressed with<br>own SLA+W; data has been<br>received; NOT ACK has | Read data byte or<br>Read data byte or | 0     | 0       | 1      | 0    | Switched to the not addressed Slave<br>mode; no recognition of own SLA or GCA<br>Switched to the not addressed Slave                                                                                                              |  |  |
|                                   | been returned                                                                  | Read data byte or                      | 1     | 0       | 1      | 0    | mode; own SLA will be recognized; GCA<br>will be recognized if TWGCE = "1"<br>Switched to the not addressed Slave<br>mode; no recognition of own SLA or GCA<br>a START condition will be transmitted<br>when the bus becomes free |  |  |
|                                   |                                                                                | Read data byte                         | 1     | 0       | 1      | 1    | when the bus becomes free<br>Switched to the not addressed Slave<br>mode; own SLA will be recognized; GCA<br>will be recognized if TWGCE = "1"; a<br>START condition will be transmitted when<br>the bus becomes free             |  |  |
| 0x90                              | Previously addressed with                                                      | Read data byte or                      | х     | 0       | 1      | 0    | Data byte will be received and NOT ACK                                                                                                                                                                                            |  |  |
|                                   | general call; data has been<br>received; ACK has been<br>returned              | Read data byte                         | ×     | 0       | 1      | 1    | will be returned<br>Data byte will be received and ACK will be<br>returned                                                                                                                                                        |  |  |
| 0x98                              | Previously addressed with general call; data has been                          | Read data byte or                      | 0     | 0       | 1      | 0    | Switched to the not addressed Slave mode; no recognition of own SLA or GCA                                                                                                                                                        |  |  |
|                                   | received; NOT ACK has<br>been returned                                         | Read data byte or                      | 0     | 0       | 1      | 1    | switched to the not addressed Slave<br>mode; own SLA will be recognized; GCA<br>will be recognized if TWGCE = "1"                                                                                                                 |  |  |
|                                   |                                                                                | Read data byte or                      | 1     | 0       | 1      | 0    | Switched to the not addressed Slave<br>mode; no recognition of own SLA or GCA<br>a START condition will be transmitted<br>when the bus becomes free                                                                               |  |  |
|                                   |                                                                                | Read data byte                         | 1     | 0       | 1      | 1    | Switched to the not addressed Slave mode; own SLA will be recognized; GCA will be recognized if TWGCE = "1", a START condition will be transmitted wher the bus becomes free                                                      |  |  |
| 0xA0                              | A STOP condition or<br>repeated START condition                                | No action                              | 0     | 0       | 1      | 0    | Switched to the not addressed Slave mode: no recognition of own SLA or GCA                                                                                                                                                        |  |  |
|                                   | has been received while still<br>addressed as slave                            |                                        | 0     | 0       | 1      | 1    | Switched to the not addressed Slave<br>mode; own SLA will be recognized; GCA<br>will be recognized if TWGCE = "1"                                                                                                                 |  |  |
|                                   |                                                                                |                                        | 1     | 0       | 1      | 0    | Switched to the not addressed Slave<br>mode; no recognition of own SLA or GCA<br>a START condition will be transmitted<br>when the bus becomes free                                                                               |  |  |
|                                   |                                                                                |                                        | 1     | 0       | 1      | 1    | Switched to the not addressed Slave mode; own SLA will be recognized; GCA will be recognized if TWGCE = "1"; a START condition will be transmitted where the bus becomes free                                                     |  |  |

TWAR(I2C Address Register)를 통해 어드레스 값을 설정한다(초기값: 0xFF)



#### (4) ATmega328P의 I2C통신

- Slave Receiver모드

Reception of the own DATA P or S slave address and one or more data bytes. All are acknowledged \$60 \$80 \$80 \$A0 Last data byte received P or S is not acknowledged Arbitration lost as master Α and addressed as slave \$68 Reception of the general call address and one or more Α DATA DATA General Call P or S \$70 \$90 \$90 \$A0 Last data byte received Ā P or S is not acknowledged Arbitration lost as master and as slave by general call

Figure 21-16. Formats and States in the Slave Receiver Mode

From master to slave

From slave to master

Master모드처럼 TWSR로 데이터 수신 상태를 확인하고 TWCR을 설정한다. 차이점은 어드레스값 설정을 해야함!!

Any number of data bytes

and their associated acknowledge bits

This number (contained in TWSR) corresponds to a defined state of the 2-Wire Serial Bus. The prescaler bits are zero or masked to zero



#### (4) ATmega328P의 I2C통신

#### - 통신 속도 설정

#### **Bit Rate Generator Unit**

This unit controls the period of SCL when operating in a master mode. The SCL period is controlled by settings in the TWI bit rate register (TWBR) and the prescaler bits in the TWI status register (TWSR). Slave operation does not depend on bit rate or prescaler settings, but the CPU clock frequency in the slave must be at least 16 times higher than the SCL frequency. Note that slaves may prolong the SCL low period, thereby reducing the average TWI bus clock period. The SCL frequency is generated according to the following equation:

- TWBR = Value of the TWI Bit rate register.
- PrescalerValue = Value of the prescaler, see Table 21-8 on page 200.

Note: Pull-up resistor values should be selected according to the SCL frequency and the capacitive bus line load. See Table 28-7 on page 264 for value of pull-up resistor.

#### TWBR - TWI Bit Rate Register

| Bit           | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |      |
|---------------|-------|-------|-------|-------|-------|-------|-------|-------|------|
| (0xB8)        | TWBR7 | TWBR6 | TWBR5 | TWBR4 | TWBR3 | TWBR2 | TWBR1 | TWBR0 | TWBR |
| Read/Write    | R/W   |      |
| Initial Value | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |      |

#### Bits 7..0 – TWI Bit Rate Register

TWBR selects the division factor for the bit rate generator. The bit rate generator is a frequency divider which generates the SCL clock frequency in the master modes. See Section 21.5.2 "Bit Rate Generator Unit" on page 180 for calculating bit rates.

Table 21-8. TWI Bit Rate Prescaler

| TWPS1 | TWPS0 | Prescaler Value |
|-------|-------|-----------------|
| 0     | 0     | 1               |
| 0     | 1     | 4               |
| 1     | 0     | 16              |
| 1     | 1     | 64              |



#### (4) ATmega328P의 I2C통신

- Pull-up저항 계산

#### 통신 속도를 고려하여 풀업저항 선정!!

Table 28-7. 2-wire Serial Bus Requirements

| Parameter                                                      | Condition                                                                       | Symbol                          | Min                                  | Max                                  | Units |
|----------------------------------------------------------------|---------------------------------------------------------------------------------|---------------------------------|--------------------------------------|--------------------------------------|-------|
| Input low-voltage                                              | i i                                                                             | VIL                             | -0.5                                 | 0.3 V <sub>CC</sub>                  | V     |
| Input high-voltage                                             |                                                                                 | VIH                             | 0.7 V <sub>CC</sub>                  | V <sub>cc</sub> + 0.5                | V     |
| Hysteresis of schmitt trigger inputs                           |                                                                                 | V <sub>hys</sub> <sup>(1)</sup> | 0.05 V <sub>CC</sub> <sup>(2)</sup>  | -                                    | V     |
| Output low-voltage                                             | 3mA sink current                                                                | VoL(1)                          | 0                                    | 0.4                                  | V     |
| Rise time for both SDA and SCL                                 |                                                                                 | t <sub>r</sub> (1)              | 20 + 0.1C <sub>b</sub> (3)(2)        | 300                                  | ns    |
| Output fall time from V <sub>IHmin</sub> to V <sub>ILmax</sub> | 10pF < C <sub>b</sub> < 400pF <sup>(3)</sup>                                    | t <sub>of</sub> (1)             | 20 + 0.1C <sub>b</sub> (3)(2)        | 250                                  | ns    |
| Spikes suppressed by input filter                              |                                                                                 | t <sub>SP</sub> <sup>(1)</sup>  | 0                                    | 50(2)                                | ns    |
| nput current each I/O pin                                      | 0.1V <sub>CC</sub> < V <sub>i</sub> < 0.9V <sub>CC</sub>                        | I <sub>i</sub>                  | -10                                  | 10                                   | μA    |
| Capacitance for each I/O pin                                   |                                                                                 | C <sub>1</sub> <sup>(1)</sup>   |                                      | 10                                   | pF    |
| SCL clock frequency                                            | f <sub>CK</sub> <sup>(4)</sup> >max(16f <sub>SCL</sub> , 250kHz) <sup>(5)</sup> | f <sub>SCL</sub>                | 0                                    | 400                                  | kHz   |
| Value of pull-up resistor                                      | f <sub>SCL</sub> ≤ 100kHz                                                       | Rn                              | $\frac{V_{CC} - 0.4V}{3 \text{ mA}}$ | 1000ns<br>C <sub>b</sub>             | Ω     |
|                                                                | f <sub>SCL</sub> > 100kHz                                                       |                                 | $\frac{V_{CC} - 0.4V}{3 \text{mA}}$  | $\frac{300 \text{ns}}{C_{\text{b}}}$ | Ω     |
| Hold time (repeated) START condition                           | T <sub>SCL</sub> ≤ 100KHZ                                                       | t <sub>HD:STA</sub>             | 4.0                                  | -                                    | μѕ    |
| tota time (repeated) e ir a cri condition                      | f <sub>SCL</sub> > 100kHz                                                       | HD;STA                          | 0.6                                  | ==:                                  | μs    |
| Low period of the SCL clock                                    | f <sub>SCL</sub> ≤ 100kHz                                                       | t <sub>LOW</sub>                | 4.7                                  | -                                    | μs    |
| tow period of the OCE clock                                    | f <sub>SCL</sub> > 100kHz                                                       | LOW                             | 1.3                                  | -                                    | μs    |
| High period of the SCL clock                                   | f <sub>SCL</sub> ≤ 100kHz                                                       | t <sub>HIGH</sub>               | 4.0                                  | -                                    | μs    |
| ingri period or the OOL Glock                                  | f <sub>SCL</sub> > 100kHz                                                       | HIGH                            | 0.6                                  |                                      | μs    |
| Set-up time for a repeated START                               | f <sub>SCL</sub> ≤ 100kHz                                                       |                                 | 4.7                                  | -                                    | μs    |
| condition                                                      | f <sub>SCL</sub> > 100kHz                                                       | t <sub>SU;STA</sub>             | 0.6                                  | -                                    | μs    |
| Data hold time                                                 | f <sub>SCL</sub> ≤ 100kHz                                                       |                                 | 0                                    | 3.45                                 | μs    |
| Data Hold time                                                 | f <sub>SCL</sub> > 100kHz                                                       | t <sub>HD;DAT</sub>             | 0                                    | 0.9                                  | μs    |
| Data setup time                                                | f <sub>SCL</sub> ≤ 100kHz                                                       |                                 | 250                                  | -                                    | ns    |
| Data setup time                                                | f <sub>SCL</sub> > 100kHz                                                       | SU:DAT                          | 100                                  | -                                    | ns    |
| Setup time for STOP condition                                  | f <sub>SCL</sub> ≤ 100kHz                                                       |                                 | 4.0                                  | -                                    | μs    |
| setup unie for 3 for condition                                 | f <sub>SCL</sub> > 100kHz                                                       | t <sub>SU;STO</sub>             | 0.6                                  |                                      | μs    |
| Bus free time between a STOP and                               | f <sub>SCL</sub> ≤ 100kHz                                                       |                                 | 4.7                                  | -                                    | μs    |
| START condition                                                | f <sub>SCL</sub> > 100kHz                                                       | teur                            | 1.3                                  | -                                    | μs    |

Notes: 1. In Atmel ATmega328P, this parameter is characterized and not 100% tested.

- Required only for f<sub>SCL</sub> > 100kHz.
- C<sub>b</sub> = capacitance of one bus line in pF.
- 4. f<sub>CK</sub> = CPU clock frequency
- This requirement applies to all Atmel ATmega328P 2-wire serial interface operation. Other devices connected
  to the 2-wire serial bus need only obey the general f<sub>SCL</sub> requirement.

SCL이 100KHz 이하일 때 SCL이 100KHz 이상일 때

\*Transistor 특성에 의해 Vcc전압! 스위칭 속도에 영향을 줌 따라서 저항의 최소값은 Vcc를 고려하여 설정

