



## **Data Sheet**

# CN400 North Bridge

with Integrated UniChrome Pro 3D / 2D Graphics Controller

Revision 1.17 September 29, 2004

VIA TECHNOLOGIES, INC.

#### **Copyright Notice:**

Copyright © 2003-2004, VIA Technologies Incorporated. All Rights Reserved. No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language, in any form or by any means, electronic, mechanical, magnetic, optical, chemical, manual or otherwise without the prior written permission of VIA Technologies Incorporated. The material in this document is for information only and is subject to change without notice. VIA Technologies Incorporated reserves the right to make changes in the product design without reservation and without notice to its users.

Copyright © 2003-2004, S3 Graphics Incorporated. All rights reserved. If you have received this document from S3 Graphics Incorporated in electronic form, you are permitted to make the following copies for business use related to products of S3 Graphics Incorporated: one copy onto your computer for the purpose of on-line viewing, and one printed copy. With respect to all documents, whether received in hard copy or electronic form, other use, copying or storage, in whole or in part, by any means electronic, mechanical, photocopying or otherwise, is not permitted without the prior written consent of S3 Graphics Incorporated. The material in this document is for information only and is subject to change without notice. S3 Graphics Incorporated reserves the right to make changes in the product design without reservation and without notice to its users.

#### **Trademark Notices:**

VT8237 and CN400 may only be used to identify products of VIA Technologies.

C3™ and PowerSaver™ are registered trademarks of VIA Technologies. Windows XP™, Windows 2000<sup>™</sup>, Windows ME™, Windows 98™ and Plug and Play™ are registered trademarks of Microsoft Corporation. AGP™ is a trademark of the AGP Implementors Forum. PCI™ is a registered trademark of the PCI Special Interest Group.

All trademarks are the properties of their respective owners.

#### **Disclaimer Notice:**

No license is granted, implied or otherwise, under any patent or patent rights of VIA Technologies or S3 Graphics. VIA Technologies and S3 Graphics make no warranties, implied or otherwise, in regard to this document and to the products described in this document. The information provided by this document is believed to be accurate and reliable as of the publication date of this document. However, VIA Technologies and S3 Graphics assume no responsibility for any errors in this document. Furthermore, VIA Technologies and S3 Graphics assume no responsibility for the use or misuse of the information in this document and for any patent infringements that may arise from the use of this document. The information and product specifications within this document are subject to change at any time, without notice and without obligation to notify any person of such change.

#### Offices:

VIA Technologies Incorporated Taiwan Office: 1st Floor, No. 531 Chung-Cheng Road, Hsin-Tien Taipei, Taiwan ROC

Tel: (886-2) 2218-5452 Fax: (886-2) 2218-5453

Home page: http://www.via.com.tw

**VIA Technologies Incorporated USA Office:** 940 Mission Court Fremont, CA 94539 USA

Tel: (510) 683-3300

Fax: (510) 683-3301 or (510) 687-4654 Home Page: http://www.viatech.com

Tel: (510) 687-4900 Fax: (510) 687-4901

Home Page: http://www.s3graphics.com

S3 Graphics Incorporated

1045 Mission Court

Fremont, CA 94539

**USA Office:** 

USA





## **REVISION HISTORY**

| Document Release | Date    | Revision                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Initials |
|------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| 1.0              | 3/25/04 | Initial external release – same as internal release 0.91 published 2/19/04                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DH       |
| 1.1              | 4/29/04 | Fixed GTVCLKIN pin descriptions; Changed GDVP0xxx to GTV0xxx in pin lists                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | DH       |
|                  |         | Updated DVP0D[6:4] strap definitions; Added F3Rx52-53; Changed F7Rx57 to RO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          |
| 1.11             | 5/18/04 | The state of the s | DH       |
|                  |         | Removed "Mobile" (chipset is used for both mobile and desktop systems)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |
|                  |         | Fixed DVP0D8,6-4 strap definitions (replaced 6-4 strap definitions from revision 1.0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |
|                  |         | Fixed VIA logo shape in marking specs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |
| 1.12             | 6/8/04  | Added NMI function to AGPBUSY pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | DH       |
| 1.13             | 6/10/04 | Fixed spelling error typo in GADSTB1F pin name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | DH       |
| 1.14             | 6/21/04 | Removed D0F2 Rx55[5], 57, 74[7-6,3-0], 78 (changed to reserved, always reads 0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | DH       |
|                  |         | Changed 4x to 1x in D0F2Rx72-73 register names and Rx75[7], 77[3-0] bit names                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |
| 1.15             | 8/11/04 | Changed feature bullets & marking specs to show "lead-free" package                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | DH       |
| 1.16             | 8/30/04 | Removed registered DIMM support                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | DH       |
| 1.17             | 9/29/04 | Renamed TMDS to DVI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | SV       |
|                  |         | Updated south bridge to VT8237                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          |
|                  |         | Updated system block diagram and table 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |          |
|                  |         | Added HDTV feature in overview section                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |
|                  |         | Removed Pentium 3 in the figure on page 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |
|                  |         | Modified overview heading and table caption of pin lists table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          |
|                  |         | Added lead free mechanical package diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |





## TABLE OF CONTENTS

| REVISION HISTORY                                                | I  |
|-----------------------------------------------------------------|----|
| TABLE OF CONTENTS                                               | II |
| LIST OF FIGURES                                                 | IV |
| LIST OF TABLES                                                  | IV |
| PRODUCT FEATURES                                                |    |
| CN400 SYSTEM OVERVIEW                                           | 6  |
| VIA C3 PROCESSOR INTERFACE                                      |    |
| MEMORY CONTROLLER                                               |    |
| ULTRA V-LINK                                                    |    |
| SYSTEM POWER MANAGEMENT                                         |    |
| 3D GRAPHICS ENGINE                                              |    |
| 128-BIT 2D GRAPHICS ENGINE                                      |    |
| MPEG VIDEO PLAYBACK                                             |    |
| VIDEO CAPTURE                                                   |    |
| LCD, DVI MONITOR AND TV OUTPUT DISPLAY SUPPORT                  |    |
| DESKTOP MODES FOR SINGLE DISPLAY                                |    |
| PINOUTS                                                         | 10 |
| PIN DIAGRAMS                                                    |    |
| PIN LISTS                                                       |    |
| PIN DESCRIPTIONS                                                | 17 |
| CPU Interface Pin Descriptions                                  |    |
| DDR SDRAM Memory Controller Pin Descriptions                    |    |
| Accelerated Graphics Port Pin Descriptions                      |    |
| CRT and Serial Bus Pin Descriptions                             |    |
| Dedicated Digital Video Port 0 (DVP0) Pin Descriptions          |    |
| AGP-Multiplexed Flat Panel Display Port (FPDP) Pin Descriptions |    |
| AGP-Multiplexed Digital Video Port 1 (GDVP1) Pin Descriptions   |    |
| Compensation and Reference Voltage Pin Descriptions             |    |
| Power Pin Descriptions                                          |    |
| Strap Pin Descriptions                                          | 31 |
| REGISTERS                                                       | 32 |
| REGISTER OVERVIEW                                               | 32 |
| MISCELLANEOUS I/O                                               | 40 |
| CONFIGURATION SPACE I/O                                         | 40 |
| DEVICE 0 FUNCTION 0 REGISTERS - AGP                             | 41 |
| Device 0 Function 0 Header Registers                            |    |
| Device 0 Function 0 Device-Specific Registers                   |    |
| AGP Drive Control                                               |    |
| AGP Power Management Control                                    | 44 |
| AGP GART / Graphics Aperture                                    | 45 |





| AGP 3.0 Registers                                |    |
|--------------------------------------------------|----|
| AGP Enhanced Control                             |    |
| DEVICE 0 FUNCTION 1 REGISTERS - ERROR REPORTING  |    |
| Device 0 Function 1 Header Registers             |    |
| Device 0 Function 1 Device-Specific Registers    |    |
| V-Link Error Reporting                           |    |
| AGP Error Reporting                              |    |
| DEVICE 0 FUNCTION 2 REGISTERS – HOST CPU         |    |
| Device 0 Function 2 Header Registers             |    |
| Device 0 Function 2 Device-Specific Registers    |    |
| Host CPU Control                                 | 53 |
| DEVICE 0 FUNCTION 3 REGISTERS – DRAM             |    |
| Device 0 Function 3 Header Registers             |    |
| Device 0 Function 3 Device-Specific Registers    | 50 |
| DRAM Control                                     |    |
| ROM Shadow Control                               |    |
| DRAM Above 4G Control                            |    |
| UMA Control                                      |    |
| Graphics Control                                 |    |
| DRAM Drive Control                               |    |
| DEVICE 0 FUNCTION 4 REGISTERS – POWER MANAGEMENT | 72 |
| Device 0 Function 4 Header Registers             |    |
| Device 0 Function 4 Device-Specific Registers    |    |
| Power Management Control                         | 73 |
| BIOS Scratch                                     |    |
| DEVICE 0 FUNCTION 7 REGISTERS - V-LINK           | 74 |
| Device 0 Function 7 Header Registers             |    |
| Device 0 Function 7 Device-Specific Registers    |    |
| V-Link Control                                   |    |
| PCI Bus Control                                  |    |
| V-Link CKG Control.                              |    |
| V-Link Compensation / Drive Control              | 81 |
| DRAM Above 4G Support                            |    |
| DEVICE 1 REGISTERS – PCI-TO-PCI BRIDGE           |    |
| Device 1 Header Registers                        |    |
| Device 1 Device-Specific Registers               |    |
| AGP Bus Control.                                 | 84 |
| LECTRICAL SPECIFICATIONS                         | 87 |
| ABSOLUTE MAXIMUM RATINGS                         | 87 |
| DC CHARACTERISTICS                               | 87 |
| ECHANICAL SPECIFICATIONS                         | 88 |
| PA . I PA   A   A   A   A   A   A   A   A   A    |    |





## **LIST OF FIGURES**

| FIGURE 1. | SYSTEM BLOCK DIAGRAM                                                        | 6  |
|-----------|-----------------------------------------------------------------------------|----|
|           | INTEGRATED UNICHROME PRO GRAPHICS CONTROLLER INTERNAL BLOCK DIAGRAM         |    |
|           | BALL DIAGRAM (TOP VIEW) - FLAT PANEL / DIGITAL VIDEO OUTPUT ENABLED (NO     |    |
|           | EXTERNAL AGP INTERFACE)                                                     | 10 |
| FIGURE 4. | BALL DIAGRAM (TOP VIEW) - EXTERNAL AGP INTERFACE ENABLED ON DISPLAY PINS    | 11 |
|           | GRAPHICS APERTURE ADDRESS TRANSLATION                                       |    |
| FIGURE 6. | MECHANICAL SPECIFICATIONS - 681-PIN HSBGA BALL GRID ARRAY PACKAGE WITH HEAT |    |
|           | SPREADER                                                                    | 88 |
| FIGURE 7. | LEAD-FREE MECHANICAL SPECIFICATIONS - 681-PIN HSBGA BALL GRID ARRAY PACKAGE |    |
|           | WITH HEAT SPREADER                                                          | 89 |

## LIST OF TABLES

| TABLE 1. SUPPORTED CRT AND PANEL SCREEN RESOLUTIONS                                    | 9  |
|----------------------------------------------------------------------------------------|----|
| TABLE 2. PIN LIST (LISTED BY PIN NUMBER) - DISPLAY INTERFACE ENABLED (NO EXTERNAL AGP) | 12 |
| TABLE 3. PIN LIST (LISTED BY PIN NAME) - DISPLAY INTERFACE ENABLED (NO EXTERNAL AGP)   | 13 |
| TABLE 4. PIN LIST (LISTED BY PIN NUMBER) - EXTERNAL AGP INTERFACE ENABLED (NO PANEL    |    |
| INTERFACE)                                                                             | 14 |
| TABLE 5. PIN LIST (LISTED BY PIN NAME) - EXTERNAL AGP INTERFACE ENABLED (NO PANEL      |    |
| INTERFACE)                                                                             | 15 |
| TABLE 6. POWER, GROUND AND VOLTAGE REFERENCE PIN LIST                                  |    |
| TABLE 7. REGISTERS                                                                     |    |
| TABLE 8. SYSTEM MEMORY MAP                                                             | 59 |
| TABLE 9. DIMM MA SETTING                                                               |    |
| TABLE 10. MA MAP TYPE ENCODING                                                         |    |
| TABLE 11. 1X BANDWIDTH (64-BIT DDR) MEMORY ADDRESS MAPPING TABLE                       |    |
| TABLE 12. VGA/MDA MEMORY/IO REDIRECTION                                                |    |
| TABLE 13. ABSOLUTE MAXIMUM RATINGS                                                     | 87 |
| TARLE 14 DC CHARACTERISTICS                                                            | 87 |





## CN400 NORTH BRIDGE

200 / 133 / 100 MHz VIA C3 Front Side Bus Integrated UniChrome Pro 3D / 2D Graphics & Video Controllers Advanced DDR400 SDRAM Controller 1 GB / Sec Ultra V-Link Interface External 8x / 4x AGP Bus

#### PRODUCT FEATURES

#### • Defines Highly Integrated Solutions for Full Featured, Power Efficient PC Designs

- High Performance UMA North Bridge: Integrated VIA C3 North Bridge with 200 MHz FSB support and UniChrome Pro 3D / 2D Graphics & Video Controllers in a single chip
- Advanced memory controller supporting DDR400 / 333 / 266 / 200 SDRAM
- Combines with VIA VT8235-CE / VT8237 South Bridge for integrated 10/100 LAN, Audio, ATA133 IDE, LPC, USB 2.0 and Serial ATA (VT8237)
- "Lead-free" 31 x 31mm HSBGA (Ball Grid Array with Heat Spreader) package with 681 balls and 1mm ball pitch

#### • High Performance CPU Interface

- Supports 200 / 133 / 100 MHz FSB VIA C3 processors
- Eight outstanding transactions (eight-level In-Order Queue (IOQ))
- Built-in Phase Lock Loop circuitry for optimal skew control within and between clocking regions

#### • Full Featured Accelerated Graphics Port (AGP) Controller

- AGP v3.0 compliant 8x / 4x transfer mode with Fast Write support
- 1.5V AGP I/O interface
- Pipelined split-transaction long-burst transfers up to 2.1 GB / Sec
- Supports Side Band Addressing (SBA) mode
- Supports Flush / Fence commands
- Supports DBI (Dynamic Bus Inversion)
- Asynchronous AGP and CPU interface
- Thirty-two level request queue for read and write
- Sixty-four level (quadwords) of read data FIFO
- Sixty-four level (quadwords) of write data FIFO
- Graphics Address Relocation Table (GART)
  - One level TLB structure
  - Sixteen entry fully associative page table
  - LRU replacement scheme





#### Advanced High-Performance 64-Bit DDR SDRAM Controller

- Supports DDR400 / 333 / 266 memory types with 2.5V SSTL-2 DRAM interface
- Supports mixed 64 / 128 / 256 / 512 / 1024Mb DDR SDRAMs in x8 and x16 configurations
- Supports CL 2 / 2.5 for DDR266 / 333 and CL 2.5 / 3 for DDR400
- Supports 2 unbuffered double-sided DIMMs and up to 4 GBytes of physical memory
- Programmable timing / drive for memory address, data and control signals
- DRAM interface pseudo-synchronous with host CPU for optimal memory performance
- Concurrent CPU, internal graphics controller and V-Link access for minimum memory access latency
- Rank interleave and up to 16-bank page interleave (i.e., 16 pages open simultaneously) based on LRU to effectively reduce memory access latency
- Seamless DRAM command scheduling for maximum DRAM bus utilization
  - (e.g., precharge other banks while accessing the current bank)
  - CPU Read-Around-Write capability for non-stalled operation
- Speculative DRAM read before snoop result to reduce PCI master memory read latency
- Supports Burst Read and Write operations with burst length of 4 or 8
- Eight cache lines (64 quadwords) of integrated CPU-to-DRAM write buffers and eight separate cache lines of CPU-to-DRAM read prefetch buffers
- Optional dynamic Clock Enable (CKE) control for DRAM power reduction during normal system state (S0)
- Supports self-refresh and CAS-before-RAS DRAM refresh with staggered RAS timing

#### • High Bandwidth 1 GB / Sec 16-Bit "Ultra V-Link" Host Controller

- Supports 66 MHz, 4x and 8x transfer modes, Ultra V-Link Host interface with 1 GB / Sec total bandwidth
- Full duplex transfers with separate command / strobe for 4x and 8x modes
- Request / Data split transaction
- Transaction assurance for V-Link Host-to-Client access eliminates V-Link Host-Client Retry cycles
- Intelligent V-Link transaction protocol to eliminate data wait-state / throttle transfer latency and avoid data overflow
- Highly efficient V-Link arbitration with minimum overhead

#### Advanced System Power Management Support

- ACPI 2.0 and PCI Bus Power Management 1.1 compliant
- Supports Suspend-to-DRAM (STR) and DRAM self-refresh
- Supports dynamic Clock Enable (CKE) control for DRAM power reduction during normal system state (S0)
- Supports SMI, SMM and STPCLK mechanisms
- Supports VIA PowerSaver™ Technology
- Low-leakage I/O pads





#### • Integrated Graphics with 2D / 3D / Video Controllers

- Optimized Unified Memory Architecture (UMA)
- Supports 16 / 32 / 64 MB Frame Buffer sizes
- 200 MHz Graphics Engine Clock
- Two independent 128-bit data paths between North Bridge and graphics core to improve video performance, one for frame buffer access and one for texture / command access
- PCI v2.2 Host Bus compliant
- AGP v3.0 compliant

#### **2D** Acceleration

- 128-bit 2D graphics engine
- Hardware 2D rotation
- Supports ROP3, 256 operations
- Supports 8bpp, 15/16bpp and 32bpp color depth modes
- BitBLT (Bit BLock Transfer) functions including alpha BLTs
- True-color hardware cursor (64x64x32bpp) with 256-level blending effect
- Color expansion, source Color Key and destination Color Key
- Bresenham line drawing / style line function
- Transparency mode
- Window clipping
- Text function

#### 3D Acceleration

#### **3D Graphics Processor**

- 128-bit 3D graphics engine
- Dual pixel rendering pipes and dual texture units
- Floating-point setup engine
- Internal full 32-bit ARGB format for high rendering quality
- 8K Texture Cache

#### **Capability**

- Supports ROP2
- Supports various texture formats including 16/32bpp ARGB, 8bpp Palletized (ARGB), YUV 422/420 and compressed texture (DXTC)
- Texture sizes up to 2048x2048 with Microsoft DirectX texture compression
- High quality texture filter for Nearest, Linear, Bi-linear, Tri-linear and Anisotropic modes
- Flat and Gouraud shading
- Vertex Fog and Fog Table
- Z-Bias, LOD-Bias, Polygon offset, Edge Anti-aliasing and Alpha Blending
- Bump mapping and cubic mapping
- Hardware back-face culling
- Specular lighting

#### **Performance**

- Two textures per pass
- Triangle rate up to 4.5 million triangles per second
- Pixel rate up to 200 million pixels per second for 2 textures each
- Texel bilinear fill rate up to 400 million texels per second
- High quality dithering





#### **Video Acceleration**

#### **High Quality Video Processor**

- RGB555, RGB565, RGB8888 and YUV422 video playback formats
- High quality 5-tap horizontal and 5-tap vertical scaler (up or down) for both horizontal and vertical scaling (linear interpolation for horizontal and vertical p-scaling and filtering for horizontal and vertical down-scaling)
- Independent graphics and video gamma tables
- 2 sets of Color and Chroma Key support
- Color enhancement for contrast, hue, saturation and brightness
- YUV-to-RGB color space conversion
- Display rotation in clockwise and counter-clockwise directions
- Bob, Weave, Median-filter and Adaptive de-interlacing modes
- 3:2 / 2:2 pull-down detection
- De-blocking mode support
- Combining of many special effects such as filter, scaling up or down, sub-picture blending, de-interlacing and deblocking to one pass process
- Tear-free double / triple buffer flipping
- Input video vertical blanking or line interrupt
- Video gamma correction

#### Video Overlay Engine

- Simultaneous graphics and TV video playback overlay
- Supports video window overlays
- Supports both YUV and RGB format Chroma Key
- Supports 16 operations for Color and Chroma Key
- Hardware sub-picture blending

#### **MPEG Video Playback**

- MPEG-2 hardware VLD (Various Length Decode), iDCT, and motion compensation for full speed DVD and MPEG-2 playback at full D1 resolution
- MPEG-4 ASP (Advanced Simple Profile) Level 5 with GMC (Global Motion Compensation) L0/L1 and ½-pixel
   MC support for high video quality and performance
- High quality DVD and streaming video playback
- Video auto-flipping
- Hardware DVD sub-picture blending

#### **Video Capture Capability**

- Dual-8-bit or single-16-bit capture port following ITU-R BT656, VIP 1.1 and VIP 2.0 standards supporting 16 / 32-bit RGB and YUV422 video capture formats
- Video capture and playback tear free auto flipping
- Multiplexed on Digital Video Port 0 (DVP0 selectable as Capture-In or TV-Out)
- External Hsync / Vsync support (on the 16-bit port or on the first of the two 8-bit ports)

#### **DuoView+TM Dual Image Capability**

- WinXP, WinME and Win98 multi-monitor, extended desktop support
- Two independent display engines, each of which can display completely different information at different resolutions, pixel depths and refresh rates (supports different images on different displays simultaneously)
- CRT, FPD, DVI monitor and TV refresh rates are independently programmable for optimum image quality
- Improved display flexibility with simultaneous FPD / CRT, FPD / TV, FPD / DVI and other combined operations

#### **Full Software Support**

- Microsoft DirectX 7.0, 8.0 and 9.0 compatible
- Microsoft DirectX Texture Compression (DXTC / S3TC)
- Supports OpenGL<sup>TM</sup>
- Drivers for major operating systems and APIs: Windows<sup>®</sup> 9x/ME, Windows 2000, Windows XP, Direct3D™, DirectDraw™, DirectShow™ and OpenGL™ ICD for Windows 9x/ME and XP
- Windows NT 4.0 Standard VGA driver



#### • Extensive Display Support for External Video Output

- CRT display interface
- 12-bit Digital Video Port with support for TV Out or Video Capture In
- 12-bit Digital Video Port with support for TV Out or external DVI transmitter
- 24-bit / Dual 12-Bit FPD interface to external LVDS transmitter

#### **CRT Display**

- CRT display interface with 24-bit true-color RAMDAC up to 300 MHz pixel rate with gamma correction capability
- Supports CRT resolutions up to 1920 x 1440

#### **TV-Out Interface**

- 12-bit interface to external TV encoder for NTSC or PAL TV display
- Selectable to use either Digital Video Port 0 (DVP0), Digital Video Port 1 (GDVP1) or Flat Panel Display Port (FPDP)
- Supports 3.3V signaling on DVP0 and 1.5V signaling on GDVP1

#### 12-Bit DVI Transmitter Interface

- Option of Digital Video Port 1 (GDVP1) when that port is not being used for TV out
- 1.5V low-swing interface supports external DVI transmitter for a driving a DVI monitor
- Double-data-rate data transfer with clock rates up to 165 MHz
- Built-in digital phase adjuster to fine-tune signal timing between clock and data bus

#### 24-Bit Flat Panel Display (FPD) Interface

- Multiplexed with external AGP port pins
- Supports 18/24-bit FPD interface with external LVDS transmitter chip using single or double-data rate data transfer
- Supports panel resolutions up to 1600x1200

#### **Dual 12-Bit Flat Panel Display (FPD) Interface**

- Alternate operating mode of FPD interface with external LVDS transmitters
- Single or separate sets of clock and sync signals
- Supports panel resolutions up to 1600x1200

#### Advanced Graphics Power Management Support

- Built-in reference voltage generator and monitor sense circuits
- Automatic panel power sequencing and VESA DPMS (Display Power Management Signaling) CRT power-down
- External I/O signal controls enabling of graphics accelerator into standby / suspend-off state
- Dynamic clock gating for inactive functions to achieve maximum power saving
- I<sup>2</sup>C Serial Bus and DDC / E-DDC Monitor Communications for Plug-and-Play configuration



#### CN400 SYSTEM OVERVIEW

The CN400 is a high performance, cost-effective and energy efficient UMA North Bridge with integrated UniChrome Pro graphics / video controller used for the implementation of mobile and desktop personal computer systems with 200 MHz, 133 MHz or 100 MHz CPU host bus ("Front Side Bus") based on VIA C3 processors.



Figure 1. System Block Diagram

The complete chipset consists of the CN400 North Bridge and the VT8237 V-Link South Bridge. The CN400 integrates VIA's most advanced system controller with a high-performance UniChrome Pro 3D / 2D graphics and video controller plus flat panel, DVI monitor, TV out and Video Capture interfaces. The CN400 provides superior performance between the CPU, DRAM, V-Link and integrated graphics controller with pipelined, burst and concurrent operation. The VT8237 is a highly integrated peripheral controller which includes V-Link-to-PCI / V-Link-to-LPC controllers, Ultra DMA IDE controller, USB2.0 host controller, 10/100Mb networking MAC, AC97 and system power management controllers.

#### **VIA C3 Processor Interface**

The CN400 supports 200 / 133 / 100 MHz FSB VIA C3 processors and implements an eight-deep In-Order-Queue. VIA PowerSaver technology is supported for VIA Antaur processors to reduce system power consumption while sustaining high processing power.

#### **Memory Controller**

The CN400 SDRAM controller supports up to two double-sided DDR400 / 333 / 266 DIMMs for 4 GB maximum physical memory. The DDR DRAM interface allows zero-wait-state data transfer bursting between the DRAM and the memory controller's data buffers. The different banks of DRAM can be composed of an arbitrary mixture of 64 / 128 / 256 / 512 / 1024Mb DRAMs in x8 or x16 configurations. The DRAM controller can run either synchronous or pseudo-synchronous with the host CPU bus.



#### **Ultra V-Link**

The CN400 North Bridge interfaces to the South Bridge through a high speed (up to 1 GB / Sec) 8x, 66 MHz Data Transfer interconnect bus called "Ultra V-Link". Deep pre-fetch and post-write buffers are included to allow for concurrent CPU and V-Link operation. The combined CN400 North Bridge and VT8237 South Bridge system supports enhanced PCI bus commands such as "Memory-Read-Line", "Memory-Read-Multiple" and "Memory-Write-Invalid" commands to minimize snoop overhead. In addition, advanced features are supported such as CPU write-back forward to PCI master, and CPU write-back merged with PCI post write buffers to minimize PCI master read latency and DRAM utilization. Delay transaction and read caching mechanisms are also implemented for further improvement of overall system performance.

#### **System Power Management**

For sophisticated power management, the CN400 supports dynamic CKE control to minimize DDR SDRAM power consumption during normal system state (S0). A separate suspend-well plane is implemented for the memory control logic for the Suspend-to-DRAM state. VIA PowerSaver<sup>TM</sup> Technology is supported to minimize CPU power consumption while sustaining processing power. The CN400 graphics accelerator implements automatic clock gating for each graphics engine to achieve power saving, moving to standby or suspend states to further reduce power consumption when idle. Automatic panel power sequencing and VESA DPMS (Display Power Management Signaling) CRT power-down are supported. Coupled with the VT8237 South Bridge chip, a complete power conscious PC main board can be implemented with no external glue logic.

#### 3D Graphics Engine

Featuring an integrated 128-bit 3D graphics engine, the CN400 North Bridge utilizes a highly pipelined architecture that provides high performance along with superior image quality. Several new features enhance the 3D architecture, including two pixel rendering pipes, single-pass multitexturing, bump and cubic mapping, texture compression, edge anti-aliasing, vertex fog and fog table, hardware back-face culling, specular lighting, anisotropic filtering and an 8-bit stencil buffer. The chip also offers the industry's only simultaneous usage of single-pass multitexturing and single-cycle trilinear filtering — enabling stunning image quality without performance loss. Image quality is further enhanced with true 32-bit color rendering throughout the 3D pipeline to produce more vivid and realistic images. The advanced triangle setup engine provides industry leading 3D performance for a realistic user experience in games and other interactive 3D applications. The 3D engine is optimized for AGP texturing from system memory.

#### 128-bit 2D Graphics Engine

The CN400 North Bridge's advanced 128-bit 2D graphics engine delivers high-speed 2D acceleration for productivity applications. The enhanced 2D architecture with direct access frame buffer capability optimizes UMA performance and provides acceleration of all color depths.

#### **MPEG Video Playback**

The CN400 North Bridge provides the ideal architecture for high quality MPEG-2 and MPEG-4 based video applications. For MPEG playback, the integrated video accelerator offloads the CPU by performing planar-to-packed format conversion and motion video compensation tasks, while the enhanced scaling algorithm delivers incredible full-screen video playback.

#### Video Capture

The CN400 North Bridge implements an optional Video Capture Port which supports various video capture standards, including ITU-R BT656, VIP 1.1 and VIP 2.0 and is compliant with the most common video capture format: YUV422. With the integrated video capture feature, the CN400 can provide high performance video effects for video capturing and playback.



Figure 2. Integrated UniChrome Pro Graphics Controller Internal Block Diagram

#### LCD, DVI Monitor and TV Output Display Support

The CN400 provides three "Digital Video Port" interfaces: FPDP, GDVP1 and DVP0. The Flat Panel Display Port (FPDP) implements a 24-bit / dual 12-bit interface which is designed to drive a Flat Panel Display via an external LVDS transmitter chip (such as the VIA VT1631, NSC DS90C387R or Chrontel CH7017) or a TV-Out interface to drive a TV display via a TV encoder (VIA VT1625 using low-voltage 1.5V signal levels). The CN400 can be connected to the external LVDS transmitter chip in either 24-bit or dual-12-bit modes. A wide variety of LCD panels are supported including VGA, SVGA, XGA, SXGA+ and up to UXGA-resolution TFT color panels, in either SDR (1 pixel / clock) or DDR (2 pixels / clock) modes. UXGA and higher resolutions require dual-edge data transfer (DDR) mode which is supported by the VIA VT1631 LVDS transmitter chip.

Digital Video Port 0 (DVP0) is normally used for interfacing to a TV encoder, however if DVP0 is used for video capture, Digital Video Port 1 (GDVP1) may be configured for support of an external TV encoder (VIA VT1625 using low-voltage 1.5V signal levels). If GDVP1 is not being used for TV out, it can optionally be used to drive a DVI monitor via an external DVI transmitter chip (such as the VIA VT1632A).



For High Definition Television application, the CN400 Digital Video Ports can be used to connect to HDTV encoders such as VIA VT1625 or VT1625M. The VT1625 or VT1625M accepts input from 640x480 to 1024x768 (graphic resolution), 1280x720p, 1920x1080i and 1920x1080p. These encoders also support various kinds of combinations: Composite, S-Video, Component and RGB outputs display simultaneously with six programmable DACs; and support CGMS-A / Wide Screen Signaling (WSS) / Closed Captioning, which are for variable clock rates of EIAJ-1204, 1204-1, 1204-2 and EN 300 294.

The flexible display configurations of the CN400 allow support of a flat panel (LVDS interface) or flat panel monitor (DVI interface), TV display and CRT display at the same time. Internally the CN400 North Bridge provides two separate display engines, so if two display devices are connected, each can display completely different information at different resolutions, pixel depths and refresh rates. If more than two display devices are connected, the additional displays must have the same resolution, pixel depth and refresh rate as one of the first two. The maximum display resolutions supported for one display device are listed in the table below. If more than one display is implemented (i.e., if both display engines are functioning at the same time), then available memory bandwidth may limit the display resolutions supported on one or both displays. This will be dependent on many factors including primarily clock rates and memory speeds (contact VIA for additional information).

#### **Desktop Modes for Single Display**

|            |     |              | CRT Ma     | ximum l    | Refresh   |           |
|------------|-----|--------------|------------|------------|-----------|-----------|
| Resolution | Врр | 60           | 75         | 85         | 100       | 120       |
|            | 8   | V            | V          | V          | V         | V         |
| 640x480    | 16  | $\sqrt{}$    | $\sqrt{}$  | $\sqrt{}$  | V         | V         |
|            | 32  | $\sqrt{}$    | $\sqrt{}$  | $\sqrt{}$  | $\sqrt{}$ | $\sqrt{}$ |
|            | 8   | $\sqrt{}$    | $\sqrt{}$  | V          | V         | V         |
| 800x600    | 16  | $\sqrt{}$    | $\sqrt{}$  | $\sqrt{}$  | $\sqrt{}$ | $\sqrt{}$ |
|            | 32  | $\sqrt{}$    | $\sqrt{}$  | $\sqrt{}$  | $\sqrt{}$ | $\sqrt{}$ |
|            | 8   | $\checkmark$ | V          | V          | V         |           |
| 1024x768   | 16  | $\checkmark$ | $\sqrt{}$  | $\sqrt{}$  | $\sqrt{}$ |           |
|            | 32  | $\checkmark$ | $\sqrt{}$  | $\sqrt{}$  | $\sqrt{}$ |           |
|            | 8   | $\sqrt{}$    | $\sqrt{}$  | V          |           |           |
| 1280x1024  | 16  | $\checkmark$ | $\sqrt{}$  | $\sqrt{}$  |           |           |
|            | 32  | $\sqrt{}$    | $\sqrt{}$  | $\sqrt{}$  |           |           |
|            | 8   | $\checkmark$ |            |            |           |           |
| 1400x1050  | 16  | $\checkmark$ |            |            |           |           |
|            | 32  | $\sqrt{}$    |            |            |           |           |
|            | 8   | $\sqrt{}$    | $\sqrt{}$  | V          |           |           |
| 1600x1200  | 16  | $\sqrt{}$    | $\sqrt{}$  | $\sqrt{}$  |           |           |
|            | 32  | $\checkmark$ | $\sqrt{1}$ | $\sqrt{2}$ |           |           |
|            | 8   | $\sqrt{}$    | V          |            |           |           |
| 1920x1440  | 16  | $\sqrt{}$    | <b>√</b>   |            |           |           |
|            | 32  | <b>V</b>     | V          |            |           |           |

Table 1. Supported CRT and Panel Screen Resolutions

#### **Key for Desktop Mode**

- $\sqrt{\ }$  = Supported: Mode available and Overlay available
- $\sqrt{1}$  = Supported, but DDR266: Mode available, overlay not available.
- $\sqrt{2}$  = Supported, but DDR266: Mode not available, overlay not available.



|     | OUTS                |              |                    | Pin I               | Diagra            |                  |             |            |                  |                  |              |                |                 |               |                  |             |            |                  |                |                |              |                | No Ex              |              |              |              |                | 40             | 20         |           |
|-----|---------------------|--------------|--------------------|---------------------|-------------------|------------------|-------------|------------|------------------|------------------|--------------|----------------|-----------------|---------------|------------------|-------------|------------|------------------|----------------|----------------|--------------|----------------|--------------------|--------------|--------------|--------------|----------------|----------------|------------|-----------|
| Key | 1                   | 2            | HD                 | HD                  | HD                | HD               | HD          | HD<br>HD   | 9                | 10               | 11<br>GND    | HD             | HD              | GND           | 15<br>HA         | HA          | GND        | 18               | 19             | HA             | BNR#         | NC             | 23<br>GND          | DE           | HREQ         | 26<br>GND    | D<br>RDY#      | 28<br>ADS#     | 29<br>GND  | 30        |
| В   | -                   | HD           | 28#<br>GND         | 29#<br>HD           | 25#<br>GND        | 26#<br>HD<br>24# | 16#<br>HD   | 13#<br>GND |                  |                  | HD<br>10#    | 5#<br>HD       | 15#<br>HD<br>4# | NC            | 23#<br>HA        | 19#<br>HA   | HA         |                  |                | 11#<br>GND     | HA           | NC             | B                  | FER#<br>HREQ | HIT          | D            | RS2#           | NC             |            | İ         |
| С   | HD<br>42#           | HD           | HD                 | 31#<br>NC           | HD<br>32#         | NC               | 19#<br>NC   | HD         | HD               | HD               | NC           | 17#<br>HD      | HD              | HA            | 30#<br>HA        | 31#<br>HA   | 15#<br>HA  | HA               | HA<br>3#       | HA<br>9#       | HA<br>8#     | HREQ           | PRI#<br>HREQ<br>4# | 2#<br>NC     | M#<br>RS1#   | BSY#<br>RS0# | BREQ           | NC             |            |           |
| D   | 43#<br>HD<br>37#    | 38#<br>GND   | 22#<br>HD<br>27#   |                     | GND               | HD<br>33#        | HD<br>21#   | HD<br>30#  | 11#<br>HD<br>14# | 12#<br>HD<br>18# | GND          | 8#<br>HD<br>9# | 6#<br>HD<br>0#  | 29#<br>GND    | 27#<br>HA<br>20# | CPU<br>RST# | 10#<br>GND | 13#<br>HA<br>12# | ъ#<br>НА<br>5# | 9#<br>HA<br>6# | NC           | 1#<br>HA<br>7# | GND                | HREQ<br>3#   | HT<br>RDY#   | GND          | NC             |                | GND        |           |
| E   | NC                  | HD<br>39#    | HD<br>36#          |                     |                   | NC               | HD<br>23#   | GND        | HD 2#            | 10#              | NC           | NC             | HD<br>1#        | HA<br>26#     | HA<br>24#        | HA<br>21#   | HA<br>28#  | HA<br>16#        | NC             | GND            |              | HA<br>14#      | E                  |              | HIT#         |              |                |                |            | GND       |
| F   | HD<br>42#           | NC           | HD<br>45#          | HD<br>44#           | HD<br>47#         |                  | HD<br>35#   | HD<br>7#   | HD<br>3#         |                  |              |                | HR<br>COMP      | HA<br>18#     | HA<br>17#        | HA<br>25#   | GND        | HA<br>VREF0      |                | HA<br>VREF1    |              | 1417           | F                  | LOCK         |              |              | TEST<br>IN#    | DFT<br>IN#     | M<br>CLKI  | M<br>CLKO |
| G   | HD<br>51#           | GND          | HD<br>49#          | HD<br>41#           | GND               |                  | 35"         | GND        | 5                | HD<br>VREF0      | ĺ            |                | HD<br>VREF1     | HCOMP<br>VREF | GTL<br>VREF      | GND         |            | , ILLI V         | l .            | , ILLI         |              |                | G                  |              |              |              | GNDA<br>MCK    | VCCA3<br>MCK   | GND        | MD<br>0   |
| Н   | HD<br>63#           | HD<br>57#    | HD<br>55#          | HD<br>59#           | HD<br>48#         | HD<br>40#        | 7           | Н8         | 9                | 10               | 11           | 12             | 13              | 14            | 15               | 16          | 17         | 18               | 19             | 20             | 21           | 22             | H23                | 24           | 25           | MEM<br>VREF0 | MD<br>4        | MD<br>5        | GND        | MD<br>1   |
| J   | HD<br>46#           | NC           | NC                 | HD<br>52#           | NC                |                  | HD<br>VREF3 | J          | VCC<br>15        | VCC<br>15        | VCC<br>15    | VCC<br>15      | VCC<br>15       | VCC<br>15     | VCC<br>15        | VCC<br>15   | VCC<br>15  | VCC<br>15        | VCC<br>15      | VCC<br>15      | VCC<br>15    | VCC<br>15      | J                  |              |              | GND          | MD<br>6        | MD<br>2        | DQS<br>0#  | DQM<br>0  |
| K   | HD<br>53#           | GND          | HD<br>54#          | HD<br>58#           | GND               | HD<br>50#        | HD<br>VREF2 | K          | VCC<br>15        | VTT              | VTT          | VTT            | VTT             | VTT           | VTT              | VTT         | VTT        | VCC25<br>MEM     | VCC25<br>MEM   | VCC25<br>MEM   | VCC25<br>MEM | VCC<br>15      | K                  |              |              |              | CKE<br>3       | CKE<br>1       | MD<br>3    | MD<br>7   |
| L   | HD<br>62#           | HD<br>56#    | HD<br>61#          | NC                  |                   | HD<br>60#        |             | L          | VCC<br>15        | VTT              | GND          | GND            | GND             | GND           | GND              | GND         | GND        | GND              | GND            | GND            | VCC25<br>MEM | VCC<br>15      | L                  |              | MEM<br>VREF1 | GND          | MD<br>9        | MD<br>12       | GND        | MD<br>8   |
| M   |                     | GNDA<br>HCK1 | VCCA33<br>GCK      | VCCA33<br>HCK2      | GNDA<br>HCK2      | GNDA<br>GCK      |             | M          | VCC<br>15        | VTT              | GND          | GND            | GND             | GND           | GND              | GND         | GND        | GND              | GND            | GND            | VCC25<br>MEM | VCC<br>15      | M                  |              |              | CKE<br>0     | CKE<br>2       | DQM<br>1       | DQS<br>1#  | MD<br>13  |
| N   | VCCA15<br>PLL3      | GNDA<br>PLL3 | VCCA15<br>PLL1     | GNDA<br>PLL1        | H<br>CLK+         | H<br>CLK–        | T<br>CLK    | N          | VCC<br>15        | VTT              | GND          | GND            | GND             | GND           | GND              | GND         | GND        | GND              | GND            | GND            | VCC25<br>MEM | VCC<br>15      | N                  |              |              |              | MA<br>12       | MA<br>11       | MD<br>15   | MD<br>14  |
| P   |                     | DISP<br>CLKI | DISP<br>CLKO       | VCCA15<br>PLL2      | GNDA<br>PLL2      | G<br>CLK         | XIN         | P          | VCC<br>15        | VTT              | GND          | GND            | GND             | GND           | GND              | GND         | GND        | GND              | GND            | GND            | VCC25<br>MEM | VCC<br>15      | P                  |              |              | GND          | MD<br>20       | MD<br>11       | GND        | MD<br>10  |
| R   |                     |              |                    | VCCA33<br>DAC1      | GNDA<br>DAC1      |                  |             | R          | VCC<br>15        | VCC33<br>GFX     | GND          | GND            | GND             | GND           | GND              | GND         | GND        | GND              | GND            | GND            | VCC25<br>MEM | VCC<br>15      | R                  |              | MEM<br>VREF2 | MA<br>9      | MA<br>7        | MD<br>21       | MD<br>17   | MD<br>16  |
| T   | AB                  | AG           | AR                 | GNDA<br>DAC2        |                   | _                |             | Т          | VCC<br>15        | VCC33<br>GFX     | GND          | GND            | GND             | GND           | GND              | GND         | GND        | GND              | GND            | GND            | VCC25<br>MEM | VCC<br>15      | T                  |              |              |              | MA<br>5        | MA<br>8        | DQM<br>2   | DQS<br>2# |
| U   |                     |              |                    | VCCA33<br>DAC2      | GNDA<br>DAC3      | BIST<br>IN       | GP<br>OUT   | U          | VCC<br>15        | VCC33<br>GFX     | GND          | GND            | GND             | GND           | GND              | GND         | GND        | GND              | GND            | GND            | VCC25<br>MEM | VCC<br>15      | U                  |              |              | GND          | MD<br>19       | MD<br>22       | GND        | MD<br>18  |
| V   | H<br>SYNC           | V<br>SYNC    | SP<br>DAT2         | R<br>SET            | INTA#             | DVP0<br>D4       |             | V          | VCC<br>15        | VCC15<br>AGP     | GND          | GND            | GND             | GND           | GND              | GND         | GND        | GND              | GND            | GND            | VCC25<br>MEM | VCC<br>15      | V                  |              |              | MA<br>4      | MA<br>6        | MD<br>28       | MD<br>24   | MD<br>23  |
| W   |                     | SP<br>CLK2   | DVP0<br>D0         | DVP0<br>D1          | DVP0<br>VS        |                  |             | W          | VCC<br>15        | VCC15<br>AGP     | GND          | GND            | GND             | GND           | GND              | GND         | GND        | GND              | GND            | GND            | VCC25<br>MEM | VCC<br>15      | W                  |              | MEM<br>VREF3 | MA<br>2      | MA<br>3        | MD<br>29       | DQS<br>3#  | MD<br>25  |
| Y   |                     | DVP0<br>HS   | DVP0<br>D2         | DVP0<br>D5          | DVP0<br>CLK       |                  |             | Y          | VCC<br>15        | VCC15<br>AGP     | GND          | GND            | GND             | GND           | GND              | GND         | GND        | GND              | GND            | GND            | VCC<br>MEM25 | VCC<br>15      | Y                  |              | MA<br>0      | GND          | MD<br>30       | MD<br>26       | GND        | DQM<br>3  |
| AA  |                     | GPO<br>0     | DVP0<br>D3         | DVP0<br>D7          | DVP0<br>D6        |                  |             | AA         | VCC<br>15        | AGP              | VCC15<br>AGP | AGP            | AGP             | VCC15<br>VL   | VCC15<br>VL      | MEM         | MEM        | MEM              | MEM            | MEM            | VCC25<br>MEM | VCC<br>15      | AA                 |              |              | MA<br>1      | MD<br>33       | MD<br>32       | MD<br>31   | MD<br>27  |
| AB  | DAIDS               | SP<br>CLK1   | DAT1               | D10                 | DVP0<br>D8        |                  |             | AB         | VCC<br>15        | VCC<br>15        | VCC<br>15    | VCC<br>15      | VCC<br>15       | 15            | VCC<br>15        | VCC<br>15   | VCC<br>15  | VCC<br>15        | VCC<br>15      | VCC<br>15      | VCC<br>15    | GND            | AB                 |              | 16516        | BA<br>0      | BA<br>1        | MA<br>10       | MD<br>37   | MD<br>36  |
| AC  | DVP0<br>DET<br>DVP0 | GND          | DVP0<br>D9         | DVP0<br>DE          | GND               | 6<br>AGP         | 7           | AC8        | 9                | 10               | 11           | 12             | 13              | 14            | 15               | 16          | 17         | 18               | 19             | 20             | 21           | 22             | AC23               | 24           | MEM<br>VREF4 | GND          | MD<br>34<br>MD | DQM<br>4<br>MD | GND<br>MD  | DQS<br>4# |
| AD  | DVP0<br>D11         | NC<br>AGP    | SBDDC<br>DAT<br>FP | SBDDC<br>CLK<br>ENA | ENA<br>VEE<br>ENA | VREF1            | FP          | AD         | FP               | FP1              | FP           | FP             | AGP             | VL            | VL               | ŀ           |            |                  |                | ı              | AGP          | MEM            | AD                 |              |              |              | 35<br>MD       | 39<br>MD       | 38         |           |
| AE  | COMPP<br>GDVP1      | COMPN        | CLK#<br>GDVP1      | VDD<br>GDVP1        | BLT               | NC               | CLK<br>FP   | D13        | HS<br>FP1        | VS<br>FP1        | D10          | D20<br>FP      | VREF0           | COMPP         | VREF<br>VD       | DN          | DN         | VD               | VD             | 1              | BUSY#        | VREF5          | AE                 |              | c            | 1            | 40<br>MD       | 44<br>MD       |            | DQS       |
| AF  | DE<br>GDVP1         | GND<br>GDVP1 | VS                 | D0                  | GND               | NC               | DE<br>FP    | GND<br>FP1 | CLK#             | DET<br>FP        | GND<br>FP    | D7<br>FP1      | D9              | PAR           | 4<br>VD          | STB+        | STB-       | 3<br>DN          | 7<br>UP        | GND<br>VD      | 15<br>PWR    |                | GND<br>CS          | MD           | WE#          | GND<br>S     | 45<br>S        | 41<br>MD       | GND<br>DQM | 5#<br>MD  |
| AG  | HS<br>GDVP1         | D2<br>GDVP1  | D1<br>GDVP1        | D5                  | NC<br>GDVP1       | NC<br>GDVP1      | D17<br>FP   | DE<br>SBPL | D23<br>SBPL      | D22<br>FP        | D11<br>FP    | CLK<br>FP      | NC              | GND<br>VD     | 1<br>VD          | BE#<br>VD   | GND<br>UP  | CMD<br>VD        | CMD<br>VD      | 14<br>VD       | OK<br>RE     | MD             | 3#<br>MA           | 61<br>MD     | 2#<br>CS     | CAS#         | RAS#<br>MD     | 46<br>MD       | MD         | 42<br>MD  |
| AH  | D3<br>GDVP1         | CLK#         | D6<br>GDVP1        | D7<br>FP            | D10               | D11<br>FP        | D18<br>FP   | CLK        | DAT<br>FP        | D1<br>FP         | D2           | D6<br>FP       | NC<br>VD        | 8<br>VD       | 5                | 0           | STB+       | 2                | 6              | 11             | SET#         | 59<br>MD       | 13                 | 57<br>DQS    | 1#<br>MD     | 0#           | 54<br>MD       | 48<br>MD       | 43         | 47<br>MD  |
| AJ  | CLK<br>GDVP1        | GND<br>GDVP1 | D9<br>GDVP1        | DET<br>FP           | GND<br>FP         | D14<br>FP        | VS<br>FP    | GND        | D21<br>FP        | D3               | GND<br>FP    | D5<br>FP       | 12<br>VD        | 9             |                  |             | STB-       |                  |                | GND<br>VD      | ST#<br>VD    | 63<br>MD       | GND<br>MD          | 7#<br>DQM    | 60<br>MD     | GND<br>MD    | 50<br>MD       | 52<br>DOS      | GND<br>DQM | 49<br>MD  |
| AK  | D8                  | DET          | D4                 | D12                 | D15               | D16              | D19         | NC         | D00              | HS               | D4           | D8             | 13              | GND           |                  |             | GND        |                  |                | 10             | 15           | 58             | 62                 | 7            | 56           | 51           | 55             | 6#             | 6          | 53        |

Pin Diagrams



Figure 4. Ball Diagram (Top View) - External AGP Interface Enabled on Display Pins 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 24 25 5 6 GND GND BNR# GND GND GND NC GND ADS# RDY# FER# HDHD HA HA HREQ HIT GND GND GND NC NC RS2# NC 4# 30# 31# 15# PRI# M# BSY# HREQ HD HDHDHD 11# HD 12# HD HD HA HA HA HA 13# HA 3# HAHA HREQ BREQ NC NC NC NC RS1# RS0# NC 10# HD HD HD CPU HA 7# HREQ HD HD HD HDHD HD HA HA HA HA HT GND GND GND GND GND NC GND GND GND NC 21# 30# 14# 18# RDY# HDHD HD HA 14# HD HD HA HA HA HA NC  $\mathbf{E}$ L<u>OC</u>K# HIT# GND NC GND NC NC NC GND 24# HD 47# HR HD HA M CLKI GND NC VREF0 COME VREF1 CLKO HD VREF1 HCOMP VREF GTL GNDA VCCA33 HD HD HDHD VREF0 MD GND GND GND GND  $\mathbf{G}$ 51# HD HDMD MD HD HD HD 40# MD H23 25 7 H8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 24 GND 63# VCC DOM HD HD VCC MD MD DOS NC NC NC GND 46# VCC25 VCC25 VCC25 CKE HD CKE MD GND GND  $\mathbf{K}$ VTT VTT VTT VTT VTT VTT VTT VTT K 53# VREF2 MEM MEM MEM MEM VREF1 MD HD HD VCC VCC MD MD NC VTT GND L 61# VCCA33 VCCA33 GNDA VCCA33 GNDA HCK1 HCK1 GNDA GCK CKE CKE DQMDQS 1# VCC VCC MD M VTT GND GND GND GND GND GND GND GND GND MEM GCK HCK2 13 VCCA15 GNDA VCCA15 GNDA VCC VCC25 VCC MA MA MD MD T CLK N VTT GND PLL3 PLL1 PLL1 MEM VCCA15 GNDA VCC VCC MD MD XIN VTT GND PLL2 VCCA33 GNDA VCC 15 VCC33 MEM VREF2 MD MD MD VCC MA R GND DAC1 DAC1 21 16 GNDA VCC VCC33 VCC MA MA DQM DQS AG AB GND GND GND GND GND GND GND GND GND DAC2 GFX MEM VCCA33 GNDA DAC2 DAC3 GP OUT VCC VCC33 MD MD BIST VCC MD GND DAC2 15 GFX MEM 19 15 MA VCC VCC15 MA MD MD INTA# GND SYNC 15 DVP0 DVP0 DVP0 DQS 3# VCC VCC MEM VREF3 MA MD MD W W GND W CLK2 D0 25 MD 26 DVP0 DVP0 DVP0 DVP0 VCC15 VCC MD DQM VCC GND HS D2 D5 CK GPO DVP0 DVP0 DVP0 VCC15 VCC15 VCC15 VCC15 VCC15 VCC25 VCC25 VCC25 VCC25 VCC25 MA MD MD 32 MD MD 27 AA MEM MEM MEM MEM MEM D3 AGP AGP AGP VI. MEM 15 SP CLK1 DVP0 VCC MA DVP0 BA MD AB AB GND AB 15 DAT1 D10 15 15 15 15 15 15 15 15 15 36 DVP0 DQS 4# DVP0 DQM AC GND 22 GND GND 7 AC8 10 11 12 13 15 17 18 19 20 21 AC23 GND 14 16 DVP0 G GNT G REO AGP VREF1 MD MD MD GST0 AD AD 38 AGP AGP G RBF G PAR AGP VREF0 VL COMPP VL VREF AGP MEM BUSY# VREF5 MD MD G FRM GST1 GST2 GD21 GD22 GD15 GD0 AE GSBA GSBA GSBA **GDBIH** G STOP VD VD VD MD MD S WE# GND GND GD19 GND GD8 GND GD5 GD3 GND GND GND GND GSBA GSB GSB GSBA PWR CS 3# S CAS# GDBIL GD25 GD11 GD13 GD1 NC GND GND GD17 GD2 BE# RAS# VD GC# BE3 GC# BE1 GAD STB0S VDVDMA 13 GSBA G IRDY VD VD CS MD MD MD GD29 GD28 GD26 GD16 GD10 GD6 NC STB+ SET# GAD STB1S DQS 7# GSBA GC# BE0 VD VD SUS ST# MD MD MD MD GND GD24 GND GD20 GND GD14 GND GD7 GND GND GND DSEI STB-60 49 GAD GC# GAD VD VD VD 15 MD MD DQM 7 MD MD 51 MD DQS 6# DQM MD GD30 GD31 GD27 GD23 GD18 GD12 GD9 GD4 GND GND TRDY 58 62 56 55

-11-



#### Pin Lists

Table 2. Pin List (Listed by Pin Number) – Display Interface Enabled (No External AGP)

| Pin#       | Pin Name               | Pin#       |          | Pin Name          | Pin#       |        | Pin Name             | Pin#         |    | Pin Name                           | Pin#         |    | Pin Name                       | Pin#         |    | Pin Name             |
|------------|------------------------|------------|----------|-------------------|------------|--------|----------------------|--------------|----|------------------------------------|--------------|----|--------------------------------|--------------|----|----------------------|
| A03        | IO HD28#               | D03        |          | HD27#             | J01        |        | HD46#                | V05<br>V06   | 0  | INTA#                              | AE10         | 0  | FP1VS<br>FPD10                 | AH13         | -  | NC<br>VD08           |
| A04<br>A05 | IO HD29#<br>IO HD25#   | D06<br>D07 |          | HD33#             | J02<br>J03 | _<br>_ | NC<br>NC             | V06<br>V26   | O  | DVP0D04 / TVD04<br>MA04            | AE11<br>AE12 | Ö  | FPD10<br>FPD20 /GTV0D08        | AH14         |    | VD08<br>VD05         |
| A05<br>A06 | IO HD25#<br>IO HD26#   | D07        |          | HD21#<br>HD30#    | J03<br>J04 |        | HD52#                | V20<br>V27   | ő  | MA06                               | AE12         | ΑI | VLCOMPP                        | AH15<br>AH16 |    | VD03<br>VD00         |
| A07        | IO HD16#               | D08        |          | HD14#             | J04<br>J05 | -      | NC                   | V27<br>V28   | Ю  | MD28                               | AE14<br>AE21 | 0  |                                | AH17         | I  | UPSTB+               |
| A08        | IO HD13#               | D10        |          | HD18#             | J27        |        | MD06                 | V29          | IO | MD24                               | AE27         | Ю  | MD40                           | AH18         |    | VD02                 |
| A12        | IO HD05#               | D12        |          | HD09#             | J28        | IO     | MD02                 | V30          | IO | MD23                               | AE28         | IO |                                | AH19         |    | VD06                 |
| A13        | IO HD15#               | D13        |          | HD00#             | J29        |        | DQS0#                | W02          | IO | SPCLK2                             | AF01         | Õ  | GDVP1DE                        | AH20         |    | VD11                 |
| A15        | IO HA23#               | D15        | ĬŎ       | HA20#             | J30        | Õ      | DQM0                 | W03          | Õ  | DVP0D00 / TVD00                    | AF03         | ŏ  | GDVP1DE<br>GDVP1VS             | AH21         | Ĭ  | RESET#               |
| A16        | IO HA19#               | D16        | О        | CPURST#           | K01        |        | HD53#                | W04          | О  | DVP0D01 / TVD01                    | AF04         | О  | GDVP1D00                       | AH22         | Ю  | MD59                 |
| A20        | IO HA11#               | D18        |          | HA12#             | K03        |        | HD54#                | W05          | O  | DVP0VS / TVVS                      | AF06         | _  | NC                             | AH23         | О  | MA13                 |
| A21        | IO BNR#                | D19        |          | HA05#             | K04        | IO     | HD58#                | W26          | O  | MA02                               | AF07         | 0  | FPDE / GTV0DE                  | AH24         |    | MD57                 |
| A22        | - NC                   | D20        |          | HA06#             | K06        | IO     | HD50#                | W27          | O  | MA03                               | AF09         | Ō  | FP1CLK#                        | AH25         | O  | CS1#                 |
| A24        | IO DEFER#<br>IO HREQ0# | D21        |          | NC                | K27        |        | CKE3                 | W28<br>W29   | IO | MD29                               | AF10         | I  | FP1DET                         | AH26         | 0  | CS0#                 |
| A25<br>A27 | IO DRDY#               | D22<br>D24 | IO<br>IO | HA07#<br>HREQ3#   | K28<br>K29 | O      | CKE1<br>MD03         | W29<br>W30   | IO | DQS3#<br>MD25                      | AF12<br>AF13 | 0  | FPD07<br>FPD09                 | AH27<br>AH28 |    | MD54<br>MD48         |
| A27<br>A28 | IO ADS#                | D24        | IO       | HTRDY#            | K29<br>K30 |        | MD03<br>MD07         | Y02          | 0  | DVP0HS / TVHS                      | AF14         | Ю  |                                | AH29         |    | MD43                 |
| B02        | IO HD34#               | D27        | -        | NC                | L01        |        | HD62#                | Y03          | ŏ  | DVP0D02 / TVD02                    | AF15         | IO | VD04                           | AH30         |    | MD47                 |
| B04        | IO HD31#               | E01        |          | NC                | L02        |        | HD56#                | Y04          | ŏ  | DVP0D05 / TVD05                    | AF16         | Õ  | DNSTB+                         | AJ01         |    | GDVP1CLK             |
| B06        | IO HD24#               | E02        |          | HD39#             | L03        |        | HD61#                | Y05          | ŏ  | DVP0CLK / TVCLK                    | AF17         | ŏ  | DNSTB-                         | AJ03         | ŏ  | GDVP1D09             |
| B07        | IO HD19#               | E03        | Ю        | HD36#             | L04        | _      | NC                   | Y25          | О  | MA00                               | AF18         | Ю  | VD03                           | AJ04         | I  | FPDET /GTVCLKIN      |
| B11        | IO HD10#               | E06        | _        | NC                | L06        |        | HD60#                | Y27          | Ю  | MD30                               | AF19         | Ю  | VD07                           | AJ06         | О  | FPD14 / GTV0D02      |
| B12        | IO HD17#               | E07        |          | HD23#             | L27        |        | MD09                 | Y28          | IO | MD26                               | AF25         | O  | SWE#                           | AJ07         | О  | FPVS / GTV0VS        |
| B13        | IO HD04#               | E09        |          | HD02#             | L28        |        | MD12                 | Y30          | О  | DQM3                               | AF27         | IO | MD45                           | AJ09         | O  | FPD21 / GTV0D09      |
| B14        | - NC                   | E11        |          | NC                | L30        | IO     | MD08                 | AA02         | 0  | GPO0                               | AF28         |    |                                | AJ10         | O  | FPD03                |
| B15        | IO HA30#               | E12        |          | NC                | M26        | 0      | CKE0                 | AA03         | 0  | DVP0D03 / TVD03                    | AF30         |    | DQS5#                          | AJ12         | 0  | FPD05                |
| B16<br>B17 | IO HA31#<br>IO HA15#   | E13<br>E14 | IO<br>IO | HD01#<br>HA26#    | M27<br>M28 | 0      | CKE2<br>DQM1         | AA04<br>AA05 | 0  | DVP0D07 / TVD07<br>DVP0D06 / TVD06 | AG01<br>AG02 | 0  | GDVP1HS<br>GDVP1D02            | AJ13<br>AJ14 | IO | VD12<br>VD09         |
| B21        | IO HA04#               | E14        |          | HA24#             | M29        |        | DQS1#                | AA26         | ő  | MA01                               | AG02<br>AG03 |    | GDVP1D02<br>GDVP1D01           | AJ14<br>AJ17 | I  | UPSTB-               |
| B22        | - NC                   | E16        |          | HA21#             | M30        |        | MD13                 | AA27         | Ю  | MD33                               | AG04         | ŏ  | GDVP1D05                       | AJ21         | I  | SUSST#               |
| B23        | IO BPRI#               | E17        |          | HA28#             | N05        | I      | HCLK+                | AA28         | IO | MD32                               | AG05         | _  | NC                             | AJ22         |    | MD63                 |
| B24        | IO HREQ2#              | E18        |          | HA16#             | N06        | Ì      | HCLK-                | AA29         | IO | MD31                               | AG06         | _  | NC                             | AJ24         |    | DQS7#                |
| B25        | I HITM#                | E19        |          | NC                | N07        | I      | TCLK                 | AA30         | Ю  | MD27                               | AG07         | О  | FPD17/GTV0D05                  | AJ25         |    | MD60                 |
| B26        | IO DBSY#               | E22        |          | HA14#             | N27        | О      | MA12                 | AB02         | Ю  | SPCLK1                             | AG08         | О  | FP1DE                          | AJ27         |    | MD50                 |
| B27        | IO RS2#                | E24        |          | HLOCK#            | N28        | О      | MA11                 | AB03         | IO | SPDAT1                             | AG09         | O  | FPD23/GTV0D11<br>FPD22/GTV0D10 | AJ28         |    | MD52                 |
| B28        | - NC                   | E25        |          | HIT#              | N29        |        | MD15                 | AB04         | O  | DVP0D10 / TVD10                    | AG10         | O  | FPD22/GTV0D10                  | AJ30         |    | MD49                 |
| C01        | IO HD43#               | F01        |          | HD42#             | N30        |        | MD14                 | AB05         | O  | DVP0D08 / TVD08                    | AG11         | O  | FPD11                          | AK01         | Ó  | GDVP1D08             |
| C02<br>C03 | IO HD38#<br>IO HD22#   | F02<br>F03 |          | NC<br>HD45#       | P02<br>P03 | O      | DISPCLKI<br>DISPCLKO | AB26<br>AB27 | 0  | BA0<br>BA1                         | AG12<br>AG13 | 0  | FP1CLK<br>NC                   | AK02<br>AK03 | I  | GDVP1DET<br>GDVP1D04 |
| C03        | - NC                   | F04        |          | HD44#             | P06        | I      | GCLK                 | AB27<br>AB28 | Ö  | MA10                               | AG15         | IO | VD01                           | AK04         | ő  | FPD12 / GTV0D00      |
| C05        | IO HD32#               | F05        | IO       | HD47#             | P07        | Ī      | XIN                  | AB29         | Ю  | MD37                               | AG16         |    | VBE#                           | AK05         | ŏ  | FPD15 / GTV0D00      |
| C06        |                        | F07        | IO       | HD35#             | P27        | Ю      | MD20                 | AB30         | IO | MD36                               | AG18         | Õ  | DNCMD                          | AK06         | ŏ  | FPD16 / GTV0D04      |
| C07        | - NC<br>- NC           | F08        |          | HD07#             | P28        | IO     | MD11                 | AC01         | Ī  | DVP0DET/TVCKIN                     | AG19         | Ĭ  | UPCMD                          | AK07         | ŏ  | FPD19 / GTV0D07      |
| C08        | IO HD20#               | F09        |          | HD03#             | P30        | Ю      | MD10                 | AC03         | О  | DVP0D09 / TVD09                    | AG20         | Ю  | VD14                           | AK08         | _  | NC                   |
| C09        | IO HD11#               | F13        |          | HRCOMP            | R26        | О      | MA09                 | AC04         | О  | DVP0DE / TVDE                      | AG21         | I  | PWROK                          | AK09         | О  | FPD00                |
| C10        | IO HD12#               | F14        |          | HA18#             | R27        |        | MA07                 | AC27         | IO | MD34                               | AG23         | O  | CS3#                           | AK10         | O  | FP1HS                |
| C11        | - NC                   | F15        |          | HA17#             | R28        |        | MD21                 | AC28         | 0  | DQM4                               | AG24<br>AG25 | IO | MD61                           | AK11         | 0  | FPD04                |
| C12        | IO HD08#<br>IO HD06#   | F16        |          | HA25#             | R29        |        | MD17                 | AC30<br>AD01 | IO | DQS4#                              | AG25         | 0  | CS2#                           | AK12         | 0  | FPD08                |
| C13<br>C14 | IO HD06#<br>IO HA29#   | F27<br>F28 |          | TESTIN#<br>DFTIN# | R30<br>T01 | AO     | MD16                 | AD01<br>AD02 | О  | DVP0D11 /TVD11<br>NC               | AG26<br>AG27 | 0  | SCAS#<br>SRAS#                 | AK13<br>AK20 |    | VD13<br>VD10         |
| C14        | IO HA29#<br>IO HA27#   | F28<br>F29 | I        | MCLKI             | T02        | AO     |                      | AD02<br>AD03 | IO | SBDDCDAT                           | AG27<br>AG28 | Ю  | MD46                           | AK20<br>AK21 |    | VD10<br>VD15         |
| C16        | IO HA22#               | F30        | o        | MCLKI             | T03        | AO     |                      | AD03         | IO | SBDDCDAT                           | AG29         | O  | DQM5                           | AK21         | IO |                      |
| C17        | IO HA10#               | G01        |          | HD51#             | T27        |        | MA05                 | AD05         | ŏ  | ENAVEE                             | AG30         | Ю  | MD42                           | AK23         |    | MD62                 |
| C18        | IO HA13#               | G03        | Ю        | HD49#             | T28        | О      | MA08                 | AD27         | IO | MD35                               | AH01         | О  | GDVP1D03                       | AK24         | O  | DQM7                 |
| C19        | IO HA03#               | G04        | IO       | HD41#             | T29        | O      | DQM2                 | AD28         | Ю  | MD39                               | AH02         | О  | GDVP1CLK#                      | AK25         |    | MD56                 |
| C20        | IO HA09#               | G30        |          | MD00              | T30        |        | DQS2#                | AD29         | IO | MD38                               | AH03         | О  | GDVP1D06                       | AK26         |    | MD51                 |
| C21        | IO HA08#               | H01        |          | HD63#             | U06        | I      | BISTIN               | AE01         | AI | AGPPCMP                            | AH04         |    | GDVP1D07                       | AK27         |    | MD55                 |
| C22        | IO HREQ1#              | H02        |          | HD57#             | U07        | 0      | GPOUT                | AE02         | AI | AGPNCMP                            | AH05         | 0  | GDVP1D10                       | AK28         | IO |                      |
| C23        | IO HREQ4#              | H03        | IO       | HD55#<br>HD59#    | U27        |        | MD19                 | AE03         | 0  |                                    | AH06         | 0  | GDVP1D11<br>FPD18/GTV0D06      | AK29         | 0  |                      |
| C24<br>C25 | - NC<br>IO RS1#        | H04<br>H05 |          | HD59#<br>HD48#    | U28<br>U30 |        | MD22<br>MD18         | AE04<br>AE05 | 0  | ENAVDD<br>ENABLT                   | AH07<br>AH08 | O  | SBPLCLK                        | AK30         | 10 | MD53                 |
| C25        | IO RS1#                | H05<br>H06 |          | HD48#<br>HD40#    | V01        |        | HSYNC                | AE05<br>AE06 | -  | NC                                 | AH08<br>AH09 |    |                                | l            |    |                      |
| C27        | O BREO0#               | H27        |          | MD04              | V01<br>V02 | ő      | VSYNC                | AE07         | o  | FPCLK/GTV0CLK                      | AH10         | O  | FPD01                          | l            |    |                      |
| C28        | - NC                   | H28        |          | MD05              | V03        |        | SPDAT2               | AE08         | ŏ  | FPD13 /GTV0D01                     | AH11         | ŏ  | FPD02                          | l            |    |                      |
|            | IO HD37#               |            |          | MD01              | V04        |        | RSET                 | AE09         | ŏ  |                                    | AH12         |    | FPD06                          |              |    |                      |
| 20.        | 1100//                 | 1123       |          |                   |            |        |                      | - 12007      | Ÿ  |                                    | <u> </u>     | Ŭ  |                                | <u> </u>     |    | 1                    |



#### Table 3. Pin List (Listed by Pin Name) - Display Interface Enabled (No External AGP)

| Pin#        |    | Pin Name                           | Pin#         |    | Pin Name                                 | Pin#       |   | Pin Name       | Pin#        |          | Pin Name       | Pin#         |          | Pin Name     | Pin#         |    | Pin Name         |
|-------------|----|------------------------------------|--------------|----|------------------------------------------|------------|---|----------------|-------------|----------|----------------|--------------|----------|--------------|--------------|----|------------------|
| T01         | AO |                                    | AE04         | О  | ENAVDD                                   | C20        | Ю | HA09#          | H06         | Ю        | HD40#          | M30          | Ю        | MD13         | E11          |    | NC               |
| A28         |    | ADS#                               | AD05         | ŏ  | ENAVEE                                   | C17        |   | HA10#          | G04         |          | HD41#          | N30          |          | MD14         | E12          | _  | NC               |
| T02         | AO |                                    | AG12         | Õ  | FP1CLK                                   | A20        |   | HA11#          | F01         |          | HD42#          | N29          |          | MD15         | E19          | _  | NC               |
| AE21        |    | AGPBUSY# / NMI                     | AF09         | ŏ  | FP1CLK#                                  | D18        |   | HA12#          | C01         |          | HD43#          | R30          |          | MD16         | F02          | _  | NC               |
| AE02        | ΑI | AGPCOMPN                           | AG08         | О  | FP1DE                                    | C18        | Ю | HA13#          | F04         | Ю        | HD44#          | R29          | Ю        | MD17         | J02          | _  | NC               |
| AE01        | ΑI | AGPCOMPP                           | AF10         | I  | FP1DET                                   | E22        | Ю | HA14#          | F03         | Ю        | HD45#          | U30          | Ю        | MD18         | J03          | -  | NC               |
| T03         | AO |                                    | AK10         | О  | FP1HS                                    | B17        |   | HA15#          | J01         | IO       | HD46#          | U27          | IO       | MD19         | J05          | -  | NC               |
| AB26        | О  | BA0                                | AE10         | О  | FP1VS                                    | E18        |   | HA16#          | F05         | IO       | HD47#          | P27          | IO       | MD20         | L04          | -  | NC               |
| AB27        | O  | BA1                                | AE07         | O  | FPCLK / GTV0CLK                          | F15        |   | HA17#          | H05         | IO       | HD48#          | R28          | IO       | MD21         | AD02         | -  | NC               |
| U06         | I  | BISTIN                             | AE03         | 0  | FPCLK#/GTV0CLK#                          | F14        |   | HA18#          | G03         | IO       | HD49#          | U28          | IO       | MD22         | AE06         | -  | NC               |
| A21         | IO | BNR#                               | AK09         | 0  | FPD00                                    | A16        |   | HA19#          | K06         | IO       | HD50#          | V30<br>V29   | IO       | MD23         | AF06         | -  | NC               |
| B23<br>C27  | IO | BPRI#<br>BREQ0#                    | AH10<br>AH11 | 0  | FPD01<br>FPD02                           | D15<br>E16 |   | HA20#<br>HA21# | G01<br>J04  | IO<br>IO | HD51#<br>HD52# | W30          | IO<br>IO | MD24<br>MD25 | AG05         | _  | NC<br>NC         |
| M26         | 0  | CKE0                               | AJ10         | ő  | FPD03                                    | C16        |   | HA22#          | K01         | IO       | HD52#          | Y28          | IO       | MD25         | AG06<br>AG13 | _  | NC<br>NC         |
| K28         | ŏ  | CKE1                               | AK11         | ŏ  | FPD04                                    | A15        |   | HA23#          | K03         | IO       | HD54#          | AA30         | IO       | MD27         | AH13         | _  | NC<br>NC         |
| M27         | ŏ  | CKE2                               | AJ12         | ŏ  | FPD05                                    | E15        |   | HA24#          | H03         | IO       | HD55#          | V28          |          | MD28         | AK08         | _  | NC               |
| K27         | ŏ  | CKE3                               | AH12         | ŏ  | FPD06                                    | F16        |   | HA25#          | L02         | ĬŎ       | HD56#          | W28          | ΙÖ       | MD29         | AG21         | I  | PWROK            |
| D16         | O  | CPURST#                            | AF12         | O  | FPD07                                    | E14        |   | HA26#          | H02         | Ю        | HD57#          | Y27          | Ю        | MD30         | AH21         | I  | RESET#           |
| AH26        | O  | CS0#                               | AK12         | O  | FPD08                                    | C15        | Ю | HA27#          | K04         | Ю        | HD58#          | AA29         | IO       | MD31         | C26          |    | RS0#             |
| AH25        | О  | CS1#                               | AF13         | О  | FPD09                                    | E17        |   | HA28#          | H04         | Ю        | HD59#          | AA28         | IO       | MD32         | C25          |    | RS1#             |
| AG25        | O  | CS2#                               | AE11         | O  | FPD10                                    | C14        |   | HA29#          | L06         | IO       | HD60#          | AA27         |          | MD33         | B27          |    | RS2#             |
| AG23        | О  | CS3#                               | AG11         | O  | FPD11                                    | B15        |   | HA30#          | L03         |          | HD61#          | AC27         |          | MD34         | V04          |    | RSET             |
| B26         | IO | DBSY#                              | AK04         | 0  | FPD12 / GTV0D00                          | B16        |   | HA31#          | L01         | IO       | HD62#          | AD27         | IO       | MD35         | AD03         |    | SBDDCDAT         |
| A24         | IO | DEFER#                             | AE08         | 0  | FPD13 / GTV0D01                          | N05        |   | HCLK+          | H01         | IO       | HD63#          | AB30         |          | MD36         | AD04         |    |                  |
| F28<br>P02  | I  | DFTIN#<br>DISPCLKI                 | AJ06<br>AK05 | 0  | FPD14 / GTV0D02<br>FPD15 / GTV0D03       | N06<br>D13 |   | HCLK-<br>HD00# | E25<br>B25  | IO       | HIT#<br>HITM#  | AB29<br>AD29 |          | MD37<br>MD38 | AH08<br>AH09 |    | SBPLCLK          |
| P02<br>P03  | o  | DISPCLKI                           | AK05<br>AK06 | ő  | FPD15 / GTV0D03<br>FPD16 / GTV0D04       | E13        |   | HD00#<br>HD01# | E24         |          | HLOCK#         | AD29<br>AD28 | IO       | MD38<br>MD39 | AG26         |    | SBPLDAT<br>SCAS# |
| AG18        | 0  | DNCMD                              | AG07         | ő  | FPD17 / GTV0D04<br>FPD17 / GTV0D05       | E09        |   | HD02#          | F13         | AI       | HRCOMP         | AE27         | IO       | MD40         | AB02         |    | SPCLK1           |
| AF16        | ŏ  | DNSTB+                             | AH07         | ŏ  | FPD18 / GTV0D05                          | F09        |   | HD02#<br>HD03# | A25         | IO       | HREQ0#         | AF28         | IO       | MD40<br>MD41 | W02          |    | SPCLK1<br>SPCLK2 |
| AF17        | ŏ  | DNSTB-                             | AK07         | ŏ  | FPD19 / GTV0D07                          | B13        |   | HD04#          | C22         |          | HREQ1#         | AG30         | IO       | MD42         | AB03         |    | SPDAT1           |
| J30         | ŏ  | DQM0                               | AE12         | ŏ  | FPD20 / GTV0D08                          | A12        |   | HD05#          | B24         |          | HREQ2#         | AH29         |          | MD43         | V03          |    | SPDAT2           |
| M28         | O  | DQM1                               | AJ09         | O  | FPD21 / GTV0D09                          | C13        |   | HD06#          | D24         |          | HREQ3#         | AE28         |          | MD44         | AG27         |    | SRAS#            |
| T29         | О  | DQM2                               | AG10         | О  | FPD22 / GTV0D10                          | F08        | Ю | HD07#          | C23         | Ю        | HREQ4#         | AF27         | Ю        | MD45         | AJ21         | I  | SUSST#           |
| Y30         | О  | DQM3                               | AG09         | О  | FPD23 / GTV0D11                          | C12        |   | HD08#          | V01         | О        | HSYNC          | AG28         |          | MD46         | AF25         |    | SWE#             |
| AC28        | О  | DQM4                               | AF07         | О  | FPDE / GTV0DE                            | D12        |   | HD09#          | D25         | Ю        | HTRDY#         | AH30         |          | MD47         | N07          | I  | TCLK             |
| AG29        | O  | DQM5                               | AJ04         | I  | FPDET / GTVCLKIN                         | B11        |   | HD10#          | V05         | 0        | INTA#          | AH28         | IO       | MD48         | F27          | I  | TESTIN#          |
| AK29        | 0  | DQM6                               | AE09         | 0  | FPHS / GTV0HS                            | C09        |   | HD11#          | Y25         | 0        | MA00           | AJ30         | IO       | MD49         | AG19         | I  | UPCMD            |
| AK24        | 0  | DQM7                               | AJ07         | O  | FPVS / GTV0VS                            | C10        |   | HD12#<br>HD13# | AA26<br>W26 | 0        | MA01<br>MA02   | AJ27         | IO<br>IO | MD50<br>MD51 | AH17         | I  | UPSTB+           |
| J29<br>M29  | IO | DQS0#<br>DOS1#                     | P06<br>AJ01  | O  | GCLK<br>GDVP1CLK / GTV1CLK               | A08<br>D09 |   | HD13#<br>HD14# | W26<br>W27  | ő        | MA02<br>MA03   | AK26<br>AJ28 |          | MD51<br>MD52 | AJ17<br>AG16 | IO | UPSTB-<br>VBE#   |
| T30         | IO | DQS1#<br>DQS2#                     | AH02         | ő  | GDVP1CLK#/GTV1CLK#                       | A13        |   | HD15#          | V26         | ő        | MA04           | AK30         | IO       | MD52<br>MD53 | AH16         | IO | VD00             |
| W29         | IO | DOS3#                              | AF04         | ŏ  | GDVP1D00 / GTV1D00                       | A07        |   | HD16#          | T27         | ő        | MA05           | AH27         | IO       | MD54         | AG15         | IO | VD00<br>VD01     |
| AC30        | IO | DOS4#                              | AG03         | ŏ  | GDVP1D01 / GTV1D01                       | B12        |   | HD17#          | V27         | ŏ        | MA06           | AK27         |          | MD55         | AH18         | ΙÖ | VD02             |
| AF30        | IO | DOS5#                              | AG02         | ŏ  | GDVP1D02 / GTV1D02                       | D10        |   | HD18#          | R27         | ŏ        | MA07           | AK25         | IO       | MD56         | AF18         | IO | VD03             |
| AK28        | Ю  | DQS6#                              | AH01         | O  | GDVP1D03 / GTV1D03                       | B07        |   | HD19#          | T28         | O        | MA08           | AH24         | IO       | MD57         | AF15         | IO | VD04             |
| AJ24        | Ю  | DQS7#                              | AK03         | О  | GDVP1D04 / GTV1D04                       | C08        |   | HD20#          | R26         | О        | MA09           | AK22         | IO       | MD58         | AH15         | Ю  | VD05             |
| A27         | IO |                                    | AG04         | О  | GDVP1D05 / GTV1D05                       | D07        |   | HD21#          | AB28        | О        | MA10           | AH22         | Ю        | MD59         | AH19         | Ю  | VD06             |
| Y05         | 0  | DVP0CLK / TVCLK                    | AH03         | O  | GDVP1D06 / GTV1D06                       | C03        |   | HD22#          | N28         | 0        | MA11           | AJ25         | IO       | MD60         | AF19         | IO | VD07             |
| W03         | 0  | DVP0D00 / TVD00                    | AH04         | O  | GDVP1D07 / GTV1D07                       | E07        |   | HD23#          | N27         |          | MA12           | AG24         |          | MD61         | AH14         | IO | VD08             |
| W04         | 0  | DVP0D01 / TVD01                    | AK01         | 0  | GDVP1D08 / GTV1D08                       | B06        |   | HD24#          | AH23        | O        | MA13           | AK23         | IO       | MD62         | AJ14         | IO | VD09             |
| Y03<br>AA03 | 0  | DVP0D02 / TVD02<br>DVP0D03 / TVD03 | AJ03<br>AH05 | 0  | GDVP1D09 / GTV1D09                       | A05<br>A06 |   | HD25#<br>HD26# | F29<br>F30  | I        | MCLKI<br>MCLKO | AJ22<br>A22  | Ю        | MD63<br>NC   | AK20<br>AH20 | IO | VD10<br>VD11     |
| V06         | ő  | DVP0D03 / TVD03<br>DVP0D04 / TVD04 | AH05<br>AH06 | 0  | GDVP1D10 / GTV1D10<br>GDVP1D11 / GTV1D11 | D03        |   | HD26#<br>HD27# | G30         | Ю        | MD00           | B14          | _        | NC<br>NC     | AJ13         | IO | VD11<br>VD12     |
| Y04         | ő  | DVP0D04 / TVD04<br>DVP0D05 / TVD05 | AF01         | 0  | GDVP1D11/G1V1D11<br>GDVP1DE/GTV1DE       | A03        |   | HD2/#<br>HD28# | H30         | IO       | MD00<br>MD01   | B14<br>B22   | _        | NC<br>NC     | AK13         | IO | VD12<br>VD13     |
| AA05        | ŏ  | DVP0D05 / TVD05<br>DVP0D06 / TVD06 | AK02         | Ĭ  | GDVP1DE7 GTV1DE                          | A04        |   | HD29#          | J28         | IO       | MD01<br>MD02   | B28          | _        | NC           | AG20         | IO | VD13<br>VD14     |
| AA04        | ŏ  | DVP0D07 / TVD07                    | AG01         | O  | GDVP1HS / GTV1HS                         | D08        |   | HD30#          | K29         | IO       | MD03           | C04          | _        | NC           | AK21         |    | VD15             |
| AB05        | ŏ  | DVP0D08 / TVD08                    | AF03         | ŏ  | GDVP1VS / GTV1VS                         | B04        |   | HD31#          | H27         | ĬŎ       | MD04           | C06          | _        | NC           | AE14         | AI |                  |
| AC03        | O  | DVP0D09 / TVD09                    | AA02         | O  | GPO0                                     | C05        |   | HD32#          | H28         | Ю        | MD05           | C07          | _        | NC           | AF14         | Ю  | VPAR             |
| AB04        | О  | DVP0D10 / TVD10                    | U07          | О  | GPOUT                                    | D06        | Ю | HD33#          | J27         | Ю        | MD06           | C11          | _        | NC           | V02          | O  | VSYNC            |
| AD01        | О  | DVP0D11 / TVD11                    | C19          | Ю  | HA03#                                    | B02        |   | HD34#          | K30         | Ю        | MD07           | C24          | _        | NC           | P07          | I  | XIN              |
| AC04        | Ō  | DVP0DE / TVDE                      | B21          | IO | HA04#                                    | F07        |   | HD35#          | L30         | IO       | MD08           | C28          | _        | NC           |              |    |                  |
| AC01        | I  | DVP0DET / TVCKI                    | D19          | IO | HA05#                                    | E03        |   | HD36#          | L27         | IO       | MD09           | D21          | _        | NC           |              |    |                  |
| Y02         | 0  | DVP0HS / TVHS                      | D20          | IO | HA06#                                    | D01        |   | HD37#          | P30         | IO       | MD10           | D27          | _        | NC           |              |    |                  |
| W05         | 0  | DVP0VS / TVVS                      | D22          | IO | HA07#                                    | C02        |   | HD38#          | P28         | IO       | MD11           | E01          | _        | NC           |              |    |                  |
| AE05        | U  | ENABLT                             | C21          | IO | HA08#                                    | E02        | Ю | HD39#          | L28         | Ю        | MD12           | E06          | 1        | NC           |              |    |                  |



Table 4. Pin List (Listed by Pin Number) - External AGP Interface Enabled (No Panel Interface)

| Pin#       |          | Pin Name         | Pin#       |          | Pin Name        | Pin#       |    | Pin Name      | Pin#         |          | Pin Name                           | Pin#         |          | Pin Name         | Pin#         |         | Pin Name         |
|------------|----------|------------------|------------|----------|-----------------|------------|----|---------------|--------------|----------|------------------------------------|--------------|----------|------------------|--------------|---------|------------------|
| A03        | IO       | HD28#            | D03        | IO       | HD27#           | J01        | IO | HD46#         | V05          | O        | INTA#                              | AE10         | IO       | GPAR             | AH13         | _       | NC               |
| A04        | IO       | HD29#            | D06        | IO       | HD33#           | J02        | -  | NC            | V06          | O        | DVP0D04 / TVD04                    | AE11         | Ю        | GD0              | AH14         | Ю       | VD08             |
| A05        | IO       | HD25#            | D07        | IO       | HD21#           | J03        | _  | NC            | V26          | O        | MA04                               | AE12         | IO       | GD15             | AH15         | IO      | VD05             |
| A06        | IO       | HD26#            | D08        | IO       | HD30#           | J04        | Ю  | HD52#         | V27          | O        | MA06                               | AE14         | ΑI       | VLCOMPP          | AH16         | Ю       | VD00             |
| A07        | IO       | HD16#            | D09        | IO       | HD14#           | J05        | -  | NC            | V28          | IO       | MD28                               | AE21         | 0        | AGPBUSY# / NMI   | AH17         | I       | UPSTB+           |
| A08        | IO       | HD13#            | D10        | IO       | HD18#           | J27        | IO | MD06          | V29          |          | MD24                               | AE27         | IO       | MD40             | AH18         | IO      | VD02             |
| A12        | IO       | HD05#            | D12        | IO       | HD09#           | J28        | IO | MD02          | V30          |          | MD23                               | AE28         | IO       | MD44             | AH19         | IO      | VD06             |
| A13<br>A15 | IO<br>IO | HD15#<br>HA23#   | D13<br>D15 | IO<br>IO | HD00#<br>HA20#  | J29<br>J30 | O  | DQS0#<br>DQM0 | W02<br>W03   | IO<br>O  | SPCLK2<br>DVP0D00 / TVD00          | AF01<br>AF03 | I        | GSBA1#<br>GSBA0# | AH20<br>AH21 | IO<br>I | VD11<br>RESET#   |
| A16        | IO       | HA19#            | D13        | 0        | CPURST#         | K01        | IO |               | W03          | Ö        | DVP0D00 / TVD00<br>DVP0D01 / TVD01 | AF04         | I        | GSBA2#           | AH22         | IO      | MD59             |
| A20        | IO       | HA11#            | D18        | IO       | HA12#           | K03        | IO | HD54#         | W05          | ŏ        | DVP0VS / TVVS                      | AF06         | IO       | GDBIH / GPIPE#   | AH23         | Ö       | MA13             |
| A21        | IO       | BNR#             | D19        | IO       | HA05#           | K04        | IO | HD58#         | W26          | ŏ        | MA02                               | AF07         | IO       | GD19             | AH24         | IO      | MD57             |
| A22        | _        | NC               | D20        | Ю        | HA06#           | K06        | Ю  | HD50#         | W27          | Ó        | MA03                               | AF09         | IO       | GSTOP            | AH25         | O       | CS1#             |
| A24        | Ю        | DEFER#           | D21        | _        | NC              | K27        | O  | CKE3          | W28          | Ю        | MD29                               | AF10         | Ю        | GD8              | AH26         | O       | CS0#             |
| A25        | IO       | HREQ0#           | D22        | IO       | HA07#           | K28        | O  | CKE1          | W29          |          | DQS3#                              | AF12         | Ю        | GD5              | AH27         | IO      | MD54             |
| A27        | IO       | DRDY#            | D24        | IO       | HREQ3#          | K29        |    | MD03          | W30          | Ю        | MD25                               | AF13         | IO       | GD3              | AH28         | Ю       | MD48             |
| A28        | Ю        | ADS#             | D25        | IO       | HTRDY#          | K30        | IO | MD07          | Y02          | O        | DVP0HS / TVHS                      | AF14         | Ю        | VPAR             | AH29         | Ю       | MD43             |
| B02        | IO       |                  | D27        | -        | NC              | L01        | IO |               | Y03          | O        | DVP0D02 / TVD02                    | AF15         | IO       | VD04             | AH30         |         | MD47             |
| B04        | IO       | HD31#            | E01        | -        | NC              | L02        | IO | HD56#         | Y04          | 0        | DVP0D05 / TVD05                    | AF16         | 0        | DNSTB+           | AJ01         | I       | GSBA6#           |
| B06        | IO       | HD24#            | E02        | IO       | HD39#           | L03        | IO | HD61#         | Y05<br>Y25   | 0        | DVP0CK / TVCK                      | AF17         | 0        | DNSTB-           | AJ03         |         | GD24             |
| B07<br>B11 | IO       | HD19#<br>HD10#   | E03<br>E06 | IO<br>–  | HD36#<br>NC     | L04<br>L06 | IO | NC<br>HD60#   | Y 25<br>Y 27 | Ю        | MA00<br>MD30                       | AF18<br>AF19 | IO<br>IO | VD03<br>VD07     | AJ04<br>AJ06 |         | GADSTB1S<br>GD20 |
| B11        | IO       | HD10#<br>HD17#   | E06<br>E07 | IO       | HD23#           | L06        | IO | MD09          | Y28          | IO       | MD26                               | AF19<br>AF25 | 0        | SWE#             | AJ06<br>AJ07 | IO      | GDEVSEL          |
| B12        | IO       | HD04#            | E07        | IO       | HD02#           | L27        | IO | MD12          | Y30          |          | DQM3                               | AF27         | Ю        | MD45             | AJ07<br>AJ09 |         | GDEVSEL<br>GD14  |
| B14        | -        | NC               | E11        | -        | NC              | L30        | IO | MD08          | AA02         | ŏ        | GPO0                               | AF28         | IO       | MD41             | AJ10         | IO      | GC#BE0           |
| B15        | Ю        | HA30#            | E12        | _        | NC              | M26        | 0  | CKE0          | AA03         | ŏ        | DVP0D03 / TVD03                    | AF30         | IO       | DOS5#            | AJ12         | IO      | GD7              |
| B16        | IO       | HA31#            | E13        | Ю        | HD01#           | M27        | ŏ  | CKE2          | AA04         | ŏ        | DVP0D07 / TVD07                    | AG01         | I        | GSBA3#           | AJ13         | IO      | VD12             |
| B17        | IO       | HA15#            | E14        | IO       | HA26#           | M28        | Ó  | DQM1          | AA05         | Ó        | DVP0D06 / TVD06                    | AG02         | I        | GSBSTBS          | AJ14         | IO      | VD09             |
| B21        | IO       | HA04#            | E15        | IO       | HA24#           | M29        | Ю  | DQS1#         | AA26         | O        | MA01                               | AG03         | I        | GSBSTBF          | AJ17         | I       | UPSTB-           |
| B22        | _        | NC               | E16        | IO       | HA21#           | M30        | Ю  | MD13          | AA27         | Ю        | MD33                               | AG04         | I        | GSBA4#           | AJ21         | I       | SUSST#           |
| B23        | IO       | BPRI#            | E17        | IO       | HA28#           | N05        | I  | HCLK+         | AA28         |          | MD32                               | AG05         | IO       | GDBIL            | AJ22         | IO      | MD63             |
| B24        | IO       | HREQ2#           | E18        | IO       | HA16#           | N06        | I  | HCLK-         | AA29         |          | MD31                               | AG06         | IO       | GD25             | AJ24         | IO      | DQS7#            |
| B25        | I        | HITM#            | E19        | -        | NC              | N07        | I  | TCLK          | AA30         | IO       | MD27                               | AG07         | IO       | GD17             | AJ25         |         |                  |
| B26<br>B27 | IO       | DBSY#<br>RS2#    | E22<br>E24 | IO<br>I  | HA14#<br>HLOCK# | N27<br>N28 | 0  | MA12<br>MA11  | AB02<br>AB03 | IO<br>IO | SPCLK1<br>SPDAT1                   | AG08<br>AG09 | IO<br>IO | GSERR<br>GD11    | AJ27<br>AJ28 | IO      | MD50<br>MD52     |
| B27<br>B28 | -        | NC               | E24<br>E25 | IO       | HIT#            | N29        | Ю  | MD15          | AB03<br>AB04 | 0        | DVP0D10 / TVD10                    | AG10         | IO       | GD11<br>GD13     | AJ28<br>AJ30 |         | MD49             |
| C01        | IO       | HD43#            | F01        | IO       | HD42#           | N30        | IO | MD13<br>MD14  | AB05         | ŏ        | DVP0D08 / TVD08                    | AG11         | IO       | GD13             | AK01         | IO      | GD30             |
| C02        | IO       | HD38#            | F02        | -        | NC              | P02        | I  | DISPCLKI      | AB26         | ŏ        | BA0                                | AG12         | IO       | GD2              | AK02         |         | GD30             |
| C03        | ĬŎ       | HD22#            | F03        | Ю        | HD45#           | P03        | Ô  | DISPCLKO      | AB27         | ŏ        | BA1                                | AG13         | -        | NC               | AK03         | ĬŎ      | GD27             |
| C04        | _        | NC               | F04        | Ю        | HD44#           | P06        | I  | GCLK          | AB28         | O        | MA10                               | AG15         | Ю        | VD01             | AK04         | Ю       | GADSTB1F         |
| C05        | Ю        | HD32#            | F05        | Ю        | HD47#           | P07        | I  | XIN           | AB29         | Ю        | MD37                               | AG16         | Ю        | VBE#             | AK05         | Ю       | GD23             |
| C06        | _        | NC               | F07        | IO       | HD35#           | P27        | Ю  | MD20          | AB30         |          | MD36                               | AG18         | О        | DNCMD            | AK06         | Ю       | GD18             |
| C07        | -        | NC               | F08        | IO       | HD07#           | P28        | IO | MD11          | AC01         | I        | DVP0DET / TVCKI                    | AG19         | I        | UPCMD            | AK07         | IO      | GC#BE2<br>GTRDY  |
| C08        | IO       | HD20#            | F09        | IO       | HD03#           | P30        | IO | MD10          | AC03         | 0        | DVP0D09 / TVD09                    | AG20         | IO       | VD14             | AK08         |         |                  |
| C09        | IO       | HD11#            | F13        | AI       | HRCOMP          | R26        | 0  | MA09          | AC04         | 0        | DVP0DE / TVDE                      | AG21         | I        | PWROK            | AK09         |         | GD12             |
| C10<br>C11 | IO       | HD12#<br>NC      | F14<br>F15 | IO       | HA18#<br>HA17#  | R27<br>R28 | O  | MA07<br>MD21  | AC27<br>AC28 | O        | MD34<br>DOM4                       | AG23<br>AG24 | O<br>IO  | CS3#<br>MD61     | AK10<br>AK11 | IO      | GD9<br>GADSTB0F  |
| C11        | IO       | HD08#            | F15        | IO       | HA17#<br>HA25#  | R28<br>R29 | IO | MD21<br>MD17  | AC28<br>AC30 |          | DQM4<br>DQS4#                      | AG24<br>AG25 | 0        | CS2#             | AK11<br>AK12 | IO      | GD51B0F<br>GD4   |
| C12        | IO       | HD06#            | F27        | I        | TESTIN#         | R30        | IO | MD17<br>MD16  | AD01         | 0        | DVP0D11 / TVD11                    | AG25         | ő        | SCAS#            | AK12<br>AK13 | IO      | VD13             |
| C13        | IO       | HA29#            | F28        | I        | DFTIN#          | T01        |    | AB            | AD01<br>AD02 | Ĭ        | AGP8XDET#                          | AG27         | ŏ        | SRAS#            | AK13         | IO      | VD13<br>VD10     |
| C15        | IO       | HA27#            | F29        | Î        | MCLKI           | T02        |    | AG            | AD03         | ò        | GGNT                               | AG28         | io       | MD46             | AK21         | IO      | VD15             |
| C16        | IO       | HA22#            | F30        | O        | MCLKO           | T03        |    |               | AD04         | I        | GREQ                               | AG29         | Õ        | DQM5             | AK22         | Ю       | MD58             |
| C17        | Ю        | HA10#            | G01        | Ю        | HD51#           | T27        | O  | MA05          | AD05         | O        | GST0                               | AG30         | Ю        | MD42             | AK23         |         | MD62             |
| C18        | Ю        | HA13#            | G03        | Ю        | HD49#           | T28        | O  | MA08          | AD27         | Ю        | MD35                               | AH01         | I        | GSBA5#           | AK24         | O       | DQM7             |
| C19        | IO       | HA03#            | G04        | IO       | HD41#           | T29        | O  | DQM2          | AD28         | IO       | MD39                               | AH02         | I        | GSBA7#           | AK25         |         | MD56             |
| C20        | IO       | HA09#            | G30        | IO       | MD00            | T30        | IO | DQS2#         | AD29         |          | MD38                               | AH03         | IO       | GD29             | AK26         | IO      | MD51             |
| C21        | IO       | HA08#            | H01        | IO       | HD63#           | U06        | I  | BISTIN        | AE01<br>AE02 |          | AGPCOMPN                           | AH04         | IO       | GD28             | AK27         | IO      | MD55             |
| C22<br>C23 | IO       | HREQ1#<br>HREQ4# | H02<br>H03 | IO<br>IO | HD57#<br>HD55#  | U07<br>U27 | O  | GPOUT<br>MD19 | AE02<br>AE03 | AI<br>I  | AGPCOMPN<br>GWBF                   | AH05<br>AH06 | IO<br>IO | GD26<br>GC#BE3   | AK28<br>AK29 | O       | DQS6#<br>DQM6    |
| C23        | -        | NC               | H04        | IO       | HD59#           | U28        |    | MD19<br>MD22  | AE03<br>AE04 |          | GST1                               | AH07         | IO       | GD16             | AK29<br>AK30 |         | MD53             |
| C24        | IO       | RS1#             | H05        | IO       | HD48#           | U30        | IO | MD18          | AE04<br>AE05 | ŏ        | GST2                               | AH08         | IO       | GIRDY            | AK30         | 10      | 1711/            |
| C26        | IO       | RS0#             | H06        | IO       | HD40#           | V01        | 0  | HSYNC         | AE06         | Ĭ        | GRBF                               | AH09         | IO       | GC#BE1           |              |         |                  |
| C27        | ő        | BREQ0#           | H27        | IO       | MD04            | V02        | ŏ  | VSYNC         | AE07         |          | GD21                               | AH10         | IO       | GD10             |              |         |                  |
| C28        | _        | NC               | H28        | IO       | MD05            | V03        | IO | SPDAT2        | AE08         |          | GD22                               | AH11         | IO       | GADSTB0S         |              |         |                  |
| D01        | IO       | HD37#            | H30        | Ю        | MD01            | V04        | ΑI | RSET          | AE09         | Ю        | GFRAME                             | AH12         | Ю        | GD6              |              |         |                  |



Table 5. Pin List (Listed by Pin Name) - External AGP Interface Enabled (No Panel Interface)

| Pin # Pin Name                                   | Pin #        | Pin Name                     | Pin#       |          | Pin Name       | Pin#       |         | Pin Name         | Pin#         |    | Pin Name     | Pin#         |          | Pin Name        |
|--------------------------------------------------|--------------|------------------------------|------------|----------|----------------|------------|---------|------------------|--------------|----|--------------|--------------|----------|-----------------|
| T01 AO AB                                        | AJ10         | IO GC#BE0                    | AE05       | 0        | GST2           | D08        | IO      | HD30#            | K29          | Ю  | MD03         | C04          | _        | NC              |
| A28 IO ADS#                                      | AH09         | IO GC#BE1                    | AF09       | IO       |                | B04        | IO      | HD31#            | H27          | IO | MD04         | C06          |          | NC              |
| T02 AO AG                                        | AK07         | IO GC#BE2                    | AK08       | IO       | GTRDY          | C05        | IO      | HD32#            | H28          | IO | MD05         | C07          | _        | NC              |
| AD02 I AGP8XDET#                                 | AH06         | IO GC#BE3                    | AE03       | I        | GWBF           | D06        | IO      | HD33#            | J27          | IO | MD06         | C11          | _        | NC<br>NC        |
| AE21 O AGPBUSY#/NMI<br>AE02 AI AGPCOMPN          | P06          | I GCLK<br>IO GD0             | C19<br>B21 | IO       | HA03#<br>HA04# | B02<br>F07 | IO      | HD34#<br>HD35#   | K30<br>L30   | IO | MD07<br>MD08 | C24<br>C28   |          | NC<br>NC        |
| AE02 AI AGPCOMPN<br>AE01 AI AGPCOMPP             | AE11<br>AG11 | IO GD0<br>IO GD1             | D19        | IO       | HA05#          | E03        | IO      | HD36#            | L30<br>L27   | IO | MD09         | D21          | _        | NC<br>NC        |
| T03 AO AR                                        | AG11         | IO GD1<br>IO GD2             | D19<br>D20 | IO       | HA06#          | D01        | IO      | HD37#            | P30          | IO | MD10         | D27          | _        | NC<br>NC        |
| AB26 O BA0                                       | AF13         | IO GD2                       | D20        | IO       | HA07#          | C02        | IO      | HD38#            | P28          | IO | MD10<br>MD11 | E01          | _        | NC<br>NC        |
| AB27 O BA1                                       | AK12         | IO GD4                       | C21        | IO       | HA08#          | E02        | IO      | HD39#            | L28          | IO | MD12         | E06          | _        | NC              |
| U06 I BISTIN                                     | AF12         | IO GD5                       | C20        | ΙÖ       | HA09#          | H06        | ΙÖ      | HD40#            | M30          | ĬŎ | MD13         | E11          | _        | NC              |
| A21 IO BNR#                                      | AH12         | IO GD6                       | C17        | IO       | HA10#          | G04        | IO      | HD41#            | N30          | Ю  | MD14         | E12          | _        | NC              |
| B23 IO BPRI#                                     | AJ12         | IO GD7                       | A20        | Ю        | HA11#          | F01        | Ю       | HD42#            | N29          | Ю  | MD15         | E19          | _        | NC              |
| C27 O BREQ0#                                     | AF10         | IO GD8                       | D18        | IO       | HA12#          | C01        | IO      | HD43#            | R30          | Ю  | MD16         | F02          | _        | NC              |
| M26 O CKE0                                       | AK10         | IO GD9                       | C18        | IO       | HA13#          | F04        | IO      | HD44#            | R29          | IO | MD17         | J02          | -        | NC              |
| K28 O CKE1                                       | AH10         | IO GD10                      | E22        | IO       | HA14#          | F03        | IO      | HD45#            | U30          | IO | MD18         | J03          | -        | NC              |
| M27 O CKE2                                       | AG09         | IO GD11                      | B17        | IO       | HA15#          | J01        | IO      | HD46#            | U27          | IO | MD19         | J05          | _        | NC              |
| K27 O CKE3                                       | AK09         | IO GD12                      | E18        | IO       | HA16#          | F05        | IO      | HD47#            | P27          | IO | MD20         | L04          | _        | NC              |
| D16 O CPURST#                                    | AG10         | IO GD13                      | F15        | IO       | HA17#          | H05        | IO      | HD48#            | R28          | IO | MD21         | AG13         | _        | NC<br>NC        |
| AH26 O CS0#<br>AH25 O CS1#                       | AJ09         | IO GD14                      | F14        | IO       | HA18#<br>HA19# | G03        | IO      | HD49#<br>HD50#   | U28<br>V30   | IO | MD22<br>MD23 | AH13<br>AG21 |          |                 |
| AH25   O   CS1#<br>AG25   O   CS2#               | AE12<br>AH07 | IO GD15<br>IO GD16           | A16<br>D15 | IO<br>IO | HA19#<br>HA20# | K06<br>G01 | IO      | HD50#<br>HD51#   | V30<br>V29   | IO | MD23<br>MD24 | AG21<br>AH21 | I        | PWROK<br>RESET# |
| AG23 O CS2#<br>AG23 O CS3#                       | AG07         | IO GD16<br>IO GD17           | E16        | IO       | HA21#          | J04        | IO      | HD52#            | W30          | IO | MD24<br>MD25 | C26          |          | RS0#            |
| B26 IO DBSY#                                     | AK06         | IO GD17<br>IO GD18           | C16        | IO       | HA22#          | K01        | IO      | HD52#<br>HD53#   | Y28          | IO | MD25         | C25          |          | RS1#            |
| A24 IO DEFER#                                    | AF07         | IO GD18                      | A15        | IO       | HA23#          | K03        | IO      | HD54#            | AA30         | IO | MD27         | B27          |          | RS2#            |
| F28 I DFTIN#                                     | AJ06         | IO GD20                      | E15        | ΙÖ       | HA24#          | H03        | ΙÖ      | HD55#            | V28          | ΙÖ | MD28         | V04          |          | RSET            |
| P02 I DISPCLKI                                   | AE07         | IO GD21                      | F16        | ΙÖ       | HA25#          | L02        | ΙÖ      | HD56#            | W28          | ΙÖ | MD29         | AG26         | 0        | SCAS#           |
| P03 O DISPCLKO                                   | AE08         | IO GD22                      | E14        | Ю        | HA26#          | H02        | Ю       | HD57#            | Y27          | Ю  | MD30         | AB02         | IO       | SPCLK1          |
| AG18 O DNCMD                                     | AK05         | IO GD23                      | C15        | Ю        | HA27#          | K04        | IO      | HD58#            | AA29         | Ю  | MD31         | W02          | IO       | SPCLK2          |
| AF16 O DNSTB+                                    | AJ03         | IO GD24                      | E17        | IO       | HA28#          | H04        | IO      | HD59#            | AA28         | Ю  | MD32         | AB03         | IO       | SPDAT1          |
| AF17 O DNSTB-                                    | AG06         | IO GD25                      | C14        | IO       | HA29#          | L06        | IO      | HD60#            | AA27         | IO | MD33         | V03          | IO       | SPDAT2          |
| J30 O DQM0                                       | AH05         | IO GD26                      | B15        | Ю        | HA30#          | L03        | IO      | HD61#            | AC27         | Ю  | MD34         | AG27         | 0        | SRAS#           |
| M28 O DQM1                                       | AK03         | IO GD27                      | B16        | IO       | HA31#          | L01        | IO      | HD62#            | AD27         | IO | MD35         | AJ21         | I        | SUSST#          |
| T29 O DQM2                                       | AH04         | IO GD28                      | N05        | I        | HCLK+          | H01        | IO      | HD63#            | AB30         | IO | MD36         | AF25         | 0        | SWE#            |
| Y30 O DQM3                                       | AH03         | IO GD29                      | N06        | I        | HCLK-          | E25        | IO      | HIT#             | AB29         | IO | MD37         | N07          | I        | TCLK<br>TEGTEN! |
| AC28 O DQM4                                      | AK01         | IO GD30                      | D13        | IO       |                | B25        | I       | HITM#            | AD29         | IO | MD38         | F27          | I        | TESTIN#         |
| AG29 O DQM5<br>AK29 O DQM6                       | AK02<br>AF06 | IO GD31<br>IO GDBIH / GPIPE# | E13<br>E09 | IO       | HD01#<br>HD02# | E24<br>F13 | I<br>AI | HLOCK#<br>HRCOMP | AD28<br>AE27 | IO | MD39<br>MD40 | AG19<br>AH17 | I<br>I   | UPCMD<br>UPSTB+ |
| AK29 O DOM6<br>AK24 O DOM7                       | AG05         | IO GDBIL GPIPE#              | F09        | IO       | HD02#<br>HD03# | A25        | IO      | HREQ0#           | AF28         | IO | MD40<br>MD41 | AJ17         | I        | UPSTB-          |
| J29 IO DOS0#                                     | AK11         | IO GADSTB0F                  | B13        | IO       | HD04#          | C22        | IO      | HREQ1#           | AG30         | IO | MD41<br>MD42 | AG16         |          | VBE#            |
| M29 IO DOS1#                                     | AH11         | IO GADSTB0S                  | A12        | IO       | HD05#          | B24        | IO      | HREQ2#           | AH29         | IO | MD43         | AH16         | IO       | VD00            |
| T30 IO DOS2#                                     | AK04         | IO GADSTB1F                  | C13        | ΙÖ       | HD06#          | D24        | ĬŎ      | HREQ3#           | AE28         | ĬŎ | MD44         | AG15         | ΙÖ       | VD01            |
| W29 IO DOS3#                                     | AJ04         | IO GADSTB1S                  | F08        | IO       | HD07#          | C23        | IO      | HREQ4#           | AF27         | IO | MD45         | AH18         | IO       | VD02            |
| AC30 IO DQS4#                                    | AJ07         | IO GDEVSEL                   | C12        | Ю        | HD08#          | V01        | О       | HSYNC            | AG28         | Ю  | MD46         | AF18         | IO       | VD03            |
| AF30 IO DQS5#                                    | AE09         | IO GFRAME                    | D12        | Ю        | HD09#          | D25        | Ю       | HTRDY#           | AH30         | Ю  | MD47         | AF15         | IO       | VD04            |
| AK28 IO DQS6#                                    | AD03         | O GGNT                       | B11        | IO       | HD10#          | V05        | O       | INTA#            | AH28         | IO | MD48         | AH15         | IO       | VD05            |
| AJ24 IO DQS7#                                    | AH08         | IO GIRDY                     | C09        | IO       | HD11#          | Y25        | 0       | MA00             | AJ30         | IO | MD49         | AH19         | IO       | VD06            |
| A27 IO DRDY#                                     | AE10         | IO GPAR                      | C10        | IO       | HD12#          | AA26       | O       | MA01             | AJ27         | IO | MD50         | AF19         | IO       | VD07            |
| W03 O DVP0D00 / TVD00                            | AA02         | O GPOUT                      | A08        | IO       | HD13#          | W26        | 0       | MA02             | AK26         | IO | MD51         | AH14         | IO       | VD08            |
| W04 O DVP0D01 / TVD01<br>Y03 O DVP0D02 / TVD02   | U07<br>AE06  | O GPOUT<br>I GRBF            | D09<br>A13 | IO       | HD14#<br>HD15# | W27<br>V26 | O       | MA03<br>MA04     | AJ28<br>AK30 | IO | MD52<br>MD53 | AJ14<br>AK20 | IO<br>IO | VD09<br>VD10    |
| AA03 O DVP0D02 / TVD02<br>AA03 O DVP0D03 / TVD03 | AD04         | I GREO                       | A13<br>A07 | IO       | HD15#<br>HD16# | T27        | ő       | MA05             | AH27         | IO | MD54         | AH20         | IO       | VD10<br>VD11    |
| V06 O DVP0D04 / TVD04                            | AF03         | I GSBA0#                     | B12        | IO       | HD17#          | V27        | ő       | MA06             | AK27         | IO | MD55         | AJ13         | IO       | VD11<br>VD12    |
| Y04 O DVP0D05 / TVD05                            | AF01         | I GSBA1#                     | D10        | IO       | HD18#          | R27        | ŏ       | MA07             | AK25         | IO | MD56         | AK13         | IO       | VD12<br>VD13    |
| AA05 O DVP0D06 / TVD06                           | AF04         | I GSBA2#                     | B07        | IO       | HD19#          | T28        | ŏ       | MA08             | AH24         | IO | MD57         | AG20         | IO       | VD14            |
| AA04 O DVP0D07 / TVD07                           | AG01         | I GSBA3#                     | C08        | IO       | HD20#          | R26        | ŏ       | MA09             | AK22         | io | MD58         | AK21         | IO       | VD15            |
| AB05   O   DVP0D08 / TVD08                       | AG04         | I GSBA4#                     | D07        | ΙÖ       | HD21#          | AB28       | ŏ       | MA10             | AH22         | ĬŎ | MD59         | AE14         | AI       | VLCOMPP         |
| AC03 O DVP0D09 / TVD09                           | AH01         | I GSBA5#                     | C03        | Ю        | HD22#          | N28        | O       | MA11             | AJ25         | Ю  | MD60         | AF14         | Ю        | VPAR            |
| AB04 O DVP0D10 / TVD10                           | AJ01         | I GSBA6#                     | E07        | Ю        | HD23#          | N27        | О       | MA12             | AG24         | Ю  | MD61         | V02          | О        | VSYNC           |
| AD01 O DVP0D11 / TVD11                           | AH02         | I GSBA7#                     | B06        | Ю        | HD24#          | AH23       | О       | MA13             | AK23         | Ю  | MD62         | P07          | I        | XIN             |
| Y05 O DVP0CK / TVCK                              | AG03         | I GSBSTBF                    | A05        | IO       | HD25#          | F29        | I       | MCLKI            | AJ22         | Ю  | MD63         |              |          |                 |
| AC04 O DVP0DE/TVDE                               | AG02         | I GSBSTBS                    | A06        | IO       | HD26#          | F30        | О       | MCLKO            | A22          | _  | NC           |              |          |                 |
| AC01 I DVP0DET / TVCKI                           |              | IO GSERR                     | D03        | IO       | HD27#          | G30        | IO      | MD00             | B14          | -  | NC           |              |          |                 |
| Y02 O DVP0HS / TVHS                              | AD05         | O GST0                       | A03        | IO       | HD28#          | H30        | IO      | MD01             | B22          | -  | NC           | 1            |          |                 |
| W05 O DVP0VS / TVVS                              | AE04         | O GST1                       | A04        | Ю        | HD29#          | J28        | IO      | MD02             | B28          | -  | NC           |              |          |                 |



#### Table 6. Power, Ground and Voltage Reference Pin List

| Outer Ring Pins<br>AGPVREF[0:1] |                       | with Signal Pins)<br>AE13, AD6                                                                                                      |
|---------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| GTLVREF                         | (2 pins):<br>(1 pin): | G15                                                                                                                                 |
| HAVREF[0:1]                     | (2 pins):             | F18,20                                                                                                                              |
| HDVREF[0:3]<br>HCOMPVREF        | (4 pins):<br>(1 pin): | G10,13, K7, J7<br>G14                                                                                                               |
| MEMVREF[0:5]                    | (6 pins):             | H26, L25, R25, W25, AC25, AE22                                                                                                      |
| VLVREF                          | (1 pin):              | AE15                                                                                                                                |
| VCCA33HCK1                      | (1 pin):              | M1                                                                                                                                  |
| GNDAHCK1                        | (1 pin):              | M2                                                                                                                                  |
| VCCA33HCK2                      | (1 pin):              | M4                                                                                                                                  |
| GNDAHCK2                        | (1 pin):              | M5                                                                                                                                  |
| VCCA33GCK                       | (1 pin):              | M3                                                                                                                                  |
| GNDAGCK                         | (1 pin):              | M6                                                                                                                                  |
| VCCA33MCK                       | (1 pin):              | G28                                                                                                                                 |
| GNDAMCK                         | (1 pin):              | G27                                                                                                                                 |
| VCCA15PLL1                      | (1 pin):              | N3                                                                                                                                  |
| GNDAPLL1                        | (1 pin):              | N4                                                                                                                                  |
| VCCA15PLL2                      | (1 pin):              | P4                                                                                                                                  |
| GNDAPLL2                        | (1 pin):              | P5                                                                                                                                  |
| VCCA15PLL3                      | (1 pin):              | N1                                                                                                                                  |
| GNDAPLL3                        | (1 pin):              | N2                                                                                                                                  |
| VCCA33DAC[1:                    | <b>2]</b> (2 pins):   | R4, U4                                                                                                                              |
| GNDADAC[1:3]                    | (3 pins):             | R5, T4, U5                                                                                                                          |
| VSUS15                          | (1 pin):              | AF21                                                                                                                                |
| GND                             | (63 pins):            | A11,14,17,23,26,29, B3,5,8,20, D2,5,11,14,17,23,26,29, E8,20,30, F17, G2,5,8,16,29, H29, J26, K2,5, L26,29, P26,29, U26,29, Y26,29, |
|                                 |                       | AC2,5,26,29, AF2,5,8,11,20,23,26,29, AG14,17, AJ2,5,8,11,20,23,26,29, AK14,17                                                       |
| Center Pins                     |                       |                                                                                                                                     |
| VCC15                           | (51 pins):            | J9-22, K9,22, L9,22, M9,22, N9,22, P9,22, R9,22, T9,22, U9,22, V9,22, W9,22, Y9,22, AA9,22, AB9-21                                  |
| VCC25MEM                        | (20 pins):            | K18-21, L21, M21, N21, P21, R21, T21, U21, V21, W21, Y21, AA16-21                                                                   |
| VCC15AGP                        | (7 pins):             | V10, W10, Y10, AA10-13                                                                                                              |
| VCC15VL                         | (2 pins):             | AA14-15                                                                                                                             |
| VCC33GFX                        | (3 pins):             | R10, T10, U10                                                                                                                       |
| VTT                             | (12 pins):            | K10-17, L10, M10, N10, P10                                                                                                          |
| GND                             | (101 pins):           | L11-20, M11-20, N11-20, P11-20, R11-20, T11-20, U11-20, V11-20, W11-20, W11-20                                                      |



#### **Pin Descriptions**

#### **CPU Interface Pin Descriptions**

|             | CPU Interface  |     |                                                                                                                                                                    |  |  |  |  |  |  |
|-------------|----------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Signal Name | Pin #          | I/O | Signal Description                                                                                                                                                 |  |  |  |  |  |  |
|             |                |     | · ·                                                                                                                                                                |  |  |  |  |  |  |
| HA[31:3]#   | (see pin list) | IO  | Host Address Bus. HA[31:3] connect to the address bus of the host CPU. During                                                                                      |  |  |  |  |  |  |
|             |                |     | CPU cycles HA[31:3] are inputs. These signals are driven by the North Bridge during                                                                                |  |  |  |  |  |  |
| HD[63:0]#   | (see pin list) | Ю   | cache snooping operations.  Host CPU Data. These signals are connected to the CPU data bus.                                                                        |  |  |  |  |  |  |
| ADS#        | A28            | IO  | Address Strobe. The CPU asserts ADS# in T1 of the CPU bus cycle.                                                                                                   |  |  |  |  |  |  |
| BNR#        | A20<br>A21     | IO  | Block Next Request. Used to block the current request bus owner from issuing new                                                                                   |  |  |  |  |  |  |
| DIVIX#      | AZI            | 10  | requests. This signal is used to dynamically control the processor bus pipeline depth.                                                                             |  |  |  |  |  |  |
| BPRI#       | B23            | IO  | Priority Agent Bus Request. The owner of this signal will always be the next bus                                                                                   |  |  |  |  |  |  |
| DI III      | 520            | 10  | owner. This signal has priority over symmetric bus requests and causes the current                                                                                 |  |  |  |  |  |  |
|             |                |     | symmetric owner to stop issuing new transactions unless the HLOCK# signal is                                                                                       |  |  |  |  |  |  |
|             |                |     | asserted. The North Bridge drives this signal to gain control of the processor bus.                                                                                |  |  |  |  |  |  |
| DBSY#       | B26            | IO  | Data Bus Busy. Used by the data bus owner to hold the data bus for transfers requiring                                                                             |  |  |  |  |  |  |
|             |                |     | more than one cycle.                                                                                                                                               |  |  |  |  |  |  |
| DEFER#      | A24            | IO  | Defer. A dynamic deferring policy is used to optimize system performance. The                                                                                      |  |  |  |  |  |  |
|             |                |     | DEFER# signal is also used to indicate a processor retry response.                                                                                                 |  |  |  |  |  |  |
| DRDY#       | A27            | IO  | <b>Data Ready</b> . Asserted for each cycle that data is transferred.                                                                                              |  |  |  |  |  |  |
| HIT#        | E25            | IO  | Hit. Indicates that a caching agent holds an unmodified version of the requested line.                                                                             |  |  |  |  |  |  |
| TTTTD ##    | D25            | _   | Also driven in conjunction with HITM# by the target to extend the snoop window.                                                                                    |  |  |  |  |  |  |
| HITM#       | B25            | I   | Hit Modified. Asserted by the CPU to indicate that the address presented with the last                                                                             |  |  |  |  |  |  |
| HLOCK#      | E24            | I   | assertion of EADS# is modified in the L1 cache and needs to be written back. <b>Host Lock</b> . All CPU cycles sampled with the assertion of HLOCK# and ADS# until |  |  |  |  |  |  |
| HLOCK#      | E24            | 1   | the negation of HLOCK# must be atomic.                                                                                                                             |  |  |  |  |  |  |
| HREQ[4:0]#  | C23, D24, B24, | IO  | <b>Request Command.</b> Asserted during both clocks of the request phase. In the first                                                                             |  |  |  |  |  |  |
| TIKEQ[4.0]# | C22, A25       | 10  | clock, the signals define the transaction type to a level of detail that is sufficient to                                                                          |  |  |  |  |  |  |
|             | 022,1120       |     | begin a snoop request. In the second clock, the signals carry additional information to                                                                            |  |  |  |  |  |  |
|             |                |     | define the complete transaction type.                                                                                                                              |  |  |  |  |  |  |
| HTRDY#      | D25            | Ю   | Host Target Ready. Indicates that the target of the processor transaction is able to                                                                               |  |  |  |  |  |  |
|             |                |     | enter the data transfer phase.                                                                                                                                     |  |  |  |  |  |  |
| RS[2:0]#    | B27, C25, C26  | IO  | <b>Response Signals</b> . Indicates the type of response per the table below:                                                                                      |  |  |  |  |  |  |
|             |                |     | RS[2:0]# Response type                                                                                                                                             |  |  |  |  |  |  |
|             |                |     | 000 Idle State                                                                                                                                                     |  |  |  |  |  |  |
|             |                |     | 001 Retry Response                                                                                                                                                 |  |  |  |  |  |  |
|             |                |     | 010 Defer Response                                                                                                                                                 |  |  |  |  |  |  |
|             |                |     | 011 Reserved<br>100 Hard Failure                                                                                                                                   |  |  |  |  |  |  |
|             |                |     | 101 Normal Without Data                                                                                                                                            |  |  |  |  |  |  |
|             |                |     | 110 Implicit Writeback                                                                                                                                             |  |  |  |  |  |  |
|             |                |     | 111 Normal With Data                                                                                                                                               |  |  |  |  |  |  |
| CPURST#     | D16            | О   | CPU Reset. Reset output to CPU. External pullup and filter capacitor to ground                                                                                     |  |  |  |  |  |  |
|             |                |     | should be provided per CPU manufacturer's recommendations.                                                                                                         |  |  |  |  |  |  |
| BREQ0#      | C27            | О   | Bus Request 0. Connect to CPU bus request 0.                                                                                                                       |  |  |  |  |  |  |

Note: Clocking of the CPU interface is performed with HCLK+ and HCLK-.

Note: Internal pullup resistors are provided on all GTL interface pins. If the CPU does not have internal pullups, the North Bridge internal pullups may be enabled to allow the interface to meet GTL bus interface specifications (see strap descriptions).

Note: I/O pads for the above pins are powered by VTT. Input voltage levels are referenced to HAVREF, HDVREF and GTLREF.



The pinouts were defined assuming the ATX PCB layout model shown below (and general pin layout shown) as a guide for PCB component placement. Other PCB layouts (AT, LPX and NLX) were also considered and can typically follow the same general component placement.



#### **DDR SDRAM Memory Controller Pin Descriptions**

|                    | DDR DRA                                       | AM I | nterface                                                                                                                                                                                |
|--------------------|-----------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal Name        | Pin #                                         | I/O  | Signal Description                                                                                                                                                                      |
| MA[13:0]           | (see pin lists)                               | О    | <b>Memory Address.</b> Output drive strength may be set by Device 0 Function 3 RxE8.                                                                                                    |
| BA[1:0]            | AB27, AB26                                    | О    | <b>Bank Address.</b> Output drive strength may be set by Device 0 Function 3 RxE8.                                                                                                      |
| SRAS#, SCAS#, SWE# | AG27, AG26, AF25                              | О    | Row Address, Column Address and Write Enable Command Indicators. Output drive strength may be set by Device 0 Function 3 Rx E8.                                                         |
| MD[63:0]           | (see pin lists)                               | Ю    | Memory Data. These signals are connected to the DRAM data bus. Output drive strength may be set by Device 0 Function 3 RxE2.                                                            |
| DQM[7:0]           | AK24, AK29, AG29, AC28,<br>Y30, T29, M28, J30 | О    | <b>Data Mask.</b> Data mask of each byte lane. Output drive strength may be set by Device 0 Function 3 RxE2.                                                                            |
| DQS[7:0]#          | AJ24, AK28, AF30, AC30,<br>W29, T30, M29, J29 | IO   | <b>DDR Data Strobe.</b> Data strobe of each byte lane. Output drive strength may be set by Device 0 Function 3 RxE0.                                                                    |
| CS[3:0]#           | AG23, AG25, AH25, AH26                        | О    | <b>Chip Select.</b> Chip select of each bank. Output drive strength may be set by Device 0 Function 3 RxE4.                                                                             |
| CKE[3:0]           | K27, M27, K28, M26                            | О    | Clock Enables. Clock enables for each DRAM bank for powering down the SDRAM or clock control for reducing power usage and for reducing heat / temperature in high-speed memory systems. |

Note: I/O pads for all pins on this page are powered by VCC25MEM. MD / DQS input voltage levels are referenced to MEMVREF.



#### **Accelerated Graphics Port Pin Descriptions**

|                                                    | AGP 8x / 4x Bus Interface |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
|----------------------------------------------------|---------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Signal Name                                        | Pin #                     | I/O | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |
| GD[31:0]                                           | (see<br>pin list)         | Ю   | <b>Address</b> / <b>Data Bus.</b> Address is driven with GADSTB assertion for AGP-style transfers and with GFRAME# assertion for PCI-style transfers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
| GC#BE[3:0]                                         | AH6,<br>AK7,              | Ю   | <b>Command</b> / <b>Byte Enable.</b> (Interpreted as C/BE# for AGP 2x/4x and C#/BE for 8x). For AGP cycles these pins provide command information (different commands than for PCI)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |
| (GCBE#[3:0]<br>for 4x mode)                        | AH9,<br>AJ10              |     | driven by the master (graphics controller) when requests are being enqueued using GPIPE# (2x/4x only as GPIPE# isn't used in 8x mode). These pins provide valid byte information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
|                                                    |                           |     | during AGP write transactions and are driven by the master. The target (this chip) drives these lines to "0000" during the return of AGP read data. For PCI cycles, commands are driven with GFRAME# assertion. Byte enables corresponding to supplied or requested data are driven on following clocks.                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |
| GPAR                                               | AE10                      | Ю   | data are driven on following clocks. <b>AGP Parity.</b> A single parity bit is provided over GD[31:0] and GBE[3:0].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |
| GDBIH / GPIPE#<br>GDBIL                            | AF6<br>AG5                | IO  | <b>Dynamic Bus Inversion High / Low.</b> AGP 8x transfer mode only. Driven by the source to indicate whether the corresponding data bit group (GDBIH for GD[31:16] and GDBIL for GD[15:0]) needs to be inverted on the receiving end (1 on GDBIx indicates that the corresponding data bit group should be inverted). Used to limit the number of simultaneously switching outputs to 8 for each 16-pin group. <b>Pipelined Request.</b> Not used by AGP 8x. Asserted by the master (external graphics                                                                                                                                                                                          |  |  |  |  |  |  |  |
|                                                    |                           |     | controller) to indicate that a full-width request is to be enqueued by the target (North Bridge). The master enqueues one request each rising edge of GCLK while GPIPE# is asserted. When GPIPE# is deasserted no new requests are enqueued across the AD bus.  Note: See RxAE[1] for GPIPE# / GDBIH pin function selection.                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |
| GADSTB0F                                           | AK11                      | Ю   | Bus Strobe 0. Source synchronous strobes for GD[15:0] (the agent that is providing the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |
| (GADSTB0 for 4x),<br>GADSTB0S<br>(GADSTB0# for 4x) | AH11                      |     | data drives these signals). GADSTB0 and GADSTB0# provide timing for 4x mode. For 8x transfer mode, GADSTB0 is interpreted as GADSTB0F ("First" strobe) and GADSTB0# as GADSTB0S ("Second" strobe).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |
| GADSTB1F<br>(GADSTB1 for 4x),                      | AK4                       | Ю   | <b>Bus Strobe 1.</b> Source synchronous strobes for GD[31:16] (i.e., the agent that is providing the data drives these signals). GADSTB1 and GADSTB1# provide timing for 4x transfer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
| GADSTB18<br>(GADSTB1# for 4x)                      | AJ4                       |     | mode. For 8x transfer mode, GADSTB1 is interpreted as GADSTB1F ("First" strobe) and GADSTB1# as GADSTB1S ("Second" strobe).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |
| GFRAME (GFRAME# for 4x)                            | AE9                       | IO  | <b>Frame.</b> Assertion indicates the address phase of a PCI transfer. Negation indicates that one more data transfer is desired by the cycle initiator. Interpreted as active high for 8x.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |
| GDEVSEL<br>(GDEVSEL# for 4x)                       | AJ7                       | IO  | <b>Device Select (PCI transactions only).</b> This signal is driven by the North Bridge when a PCI initiator is attempting to access main memory. It is an input when the chip is acting as PCI initiator. Not used for AGP cycles. Interpreted as active high for AGP 8x.                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| GIRDY<br>(GIRDY# for 4x)                           | АН8                       | IO  | <b>Initiator Ready.</b> (Interpreted as active low for PCI/AGP4x and high for AGP 8x). For AGP write cycles, the assertion of this pin indicates that the master is ready to provide <i>all</i> write data for the current transaction. Once this pin is asserted, the master is not allowed to insert wait states. For AGP read cycles, the assertion of this pin indicates that the master is ready to transfer a subsequent block of read data. The master is <i>never</i> allowed to insert a wait state during the initial block of a read transaction. However, it may insert wait states after each block transfers. For PCI cycles, asserted when initiator is ready for data transfer. |  |  |  |  |  |  |  |
| GTRDY<br>(GTRDY# for 4x)                           | AK8                       | IO  | <b>Target Ready.</b> (Interpreted as active low for PCI/AGP4x and high for AGP 8x). For AGP cycles, indicates that the target is ready to provide read data for the entire transaction (when the transaction can complete within four clocks) or is ready to transfer a (initial or subsequent) block of data when the transfer requires more than four clocks to complete. The target is allowed to insert wait states after each block transfer for both read and write transactions. For PCI cycles, asserted when the target is ready for data transfer.                                                                                                                                    |  |  |  |  |  |  |  |

Note: I/O pads for all pins on this page are powered by VCC15AGP. Input voltage levels are referenced to AGPVREF.

Note: The AGP interface pins can be optionally configured as additional interfaces for connecting to external display devices. For simplification of the AGP pin description tables above and on the next page, that multiplexing is not shown here (see "Additional 12C Interfaces" and "Digital Display" pin description tables later in this document for more information).



| AGP 8x / 4x Bus Interface (continued)                      |                                                 |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
|------------------------------------------------------------|-------------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Signal Name                                                | Pin #                                           | I/O | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| AGP8XDET#                                                  | AD2                                             | Ι   | <b>AGP 8x Transfer Mode Detect.</b> Low indicates that the external graphics card can support 8x transfer mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| GRBF<br>(GRBF# for 4x)                                     | AE6                                             | I   | <b>Read Buffer Full.</b> Indicates if the master (graphics controller) is ready to accept previously requested low priority read data. When GRBF# is asserted, the North Bridge will not return low priority read data to the graphics controller.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| GWBF<br>(GWBF# for 4x)                                     | AE3                                             | I   | Write Buffer Full.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| <b>GSBA[7:0]</b> # (GSBA[7:0] for 4x)                      | AH2, AJ1,<br>AH1, AG4,<br>AG1, AF4,<br>AF1, AF3 | I   | <b>Side Band Address.</b> Provides an additional bus to pass address and command information from the master (graphics controller) to the target (North Bridge). These pins are ignored until enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| GSBSTBF<br>(GSBSTB for 4x),<br>GSBSTBS<br>(GSBSTB# for 4x) | AG3<br>AG2                                      | I   | <b>Side Band Strobe.</b> Driven by the master to provide timing for GSBA[7:0]. GSBSTB and GSBSTB# are used together for AGP 4x. For 8x mode, the strobe mechanism works differently with GSBSTB interpreted as GSBSTBF ("First" strobe) and GSBSTB# as GSBSTBS ("Second" strobe).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| GST[2:0]                                                   | AE5, AE4,<br>AD5                                | 0   | <ul> <li>Status (AGP only). Provides information from the arbiter to a master to indicate what it may do. Only valid while GGNT# is asserted.</li> <li>000 Indicates that previously requested low priority read or flush data is being returned to the master (graphics controller).</li> <li>001 Indicates that previously requested high priority read data is being returned to the master.</li> <li>010 Indicates that the master is to provide low priority write data for a previously enqueued write command.</li> <li>011 Indicates that the master is to provide high priority write data for a previously enqueued write command.</li> <li>100 Reserved. (arbiter must not issue, may be defined in the future).</li> <li>101 Reserved. (arbiter must not issue, may be defined in the future).</li> <li>110 Reserved. (arbiter must not issue, may be defined in the future).</li> <li>111 Indicates that the master (graphics controller) has been given permission to start a bus transaction. The master may enqueue AGP requests by asserting GPIPE# or start a PCI transaction by asserting GFRAME#. GST[2:0] are always outputs from the target (North Bridge logic) and inputs to the master (graphics controller).</li> </ul> |  |  |  |  |  |  |
| <b>GREQ</b> (GREQ# for 4x)                                 | AD4                                             | I   | Request. Master (graphics controller) request for use of the AGP bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| <b>GGNT</b> (GGNT# for 4x)                                 | AD3                                             | О   | <b>Grant.</b> Permission is given to the master (graphics controller) to use the AGP bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| <b>GSERR</b> (GSERR# for 4x)                               | AG8                                             | IO  | System Error.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| <b>GSTOP</b> (GSTOP# for 4x)                               | AF9                                             | IO  | <b>Stop.</b> Asserted by the target to request the master to stop the current transaction. Interpreted as active high for AGP 8x.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |

Note: I/O pads for all pins on this page are powered by VCC15AGP. Input voltage levels are referenced to AGPVREF.

Note: The AGP interface pins can be optionally configured as additional interfaces for connecting to external display devices. For simplification of the AGP pin description tables above and on the next page, that multiplexing is not shown here (see "Additional I2C Interfaces" and "Digital Display" pin description tables later in this document for more information).

Note: Separate system interrupts are not provided for AGP. The AGP connector provides interrupts via PCI bus INTA-B#.

Note: A separate reset is not required for the AGP bus (RESET# resets both PCI and AGP buses)

Note: Two mechanisms are provided by the AGP bus to enqueue master requests: GPIPE# (to send addresses multiplexed on the AD lines) and the SBA port (to send addresses unmultiplexed). AGP masters implement one or the other or select one at initialization time (they are not allowed to change during runtime). Only one of the two will be used; the signals associated with the other will not be used. GRBF# has an internal pullup to maintain it in the deasserted state in case it is not implemented on the master device. AGP 8x mode allows only SBA (GPIPE# isn't used in 8x mode).

Note: AGP 8x signal levels are 0V and 0.8V. AGP 8x mode maintains most signals at a low level when inactive resulting in no current flow.



#### **Ultra V-Link Pin Descriptions**

|             |       |     | Ultra V-Link Interface                                                              |
|-------------|-------|-----|-------------------------------------------------------------------------------------|
| Signal Name | Pin # | I/O | Signal Description                                                                  |
| VD15,       | AK21, | IO  | V-Link Data Bus. During system initialization, VD[7:0] are used to transmit strap   |
| VD14,       | AG20, | IO  | information from the South Bridge (the straps are not on the VD pins but are on the |
| VD13,       | AK13, | IO  | indicated pins of the South Bridge chip). Check the strap pin table for details.    |
| VD12,       | AJ13, | IO  |                                                                                     |
| VD11,       | AH20, | IO  |                                                                                     |
| VD10,       | AK20, | IO  |                                                                                     |
| VD9,        | AJ14, | IO  |                                                                                     |
| VD8,        | AH14, | IO  |                                                                                     |
| VD7,        | AF19, | IO  |                                                                                     |
| VD6,        | AH19, | IO  |                                                                                     |
| VD5,        | AH15, | IO  |                                                                                     |
| VD4,        | AF15, | IO  |                                                                                     |
| VD3,        | AF18, | IO  |                                                                                     |
| VD2,        | AH18, | IO  |                                                                                     |
| VD1,        | AG15, | IO  |                                                                                     |
| VD0         | AH16  | IO  |                                                                                     |
| VPAR        | AF14  | IO  | V-Link Parity.                                                                      |
| VBE#        | AG16  | IO  | V-Link Byte Enable.                                                                 |
| UPCMD       | AG19  | I   | V-Link Command from Client (South Bridge) to Host (North Bridge).                   |
| UPSTB+      | AH17  | I   | V-Link Strobe from Client to Host.                                                  |
| UPSTB-      | AJ17  | I   | V-Link Complement Strobe from Client to Host.                                       |
| DNCMD       | AG18  | O   | V-Link Command from Host (North Bridge) to Client (South Bridge).                   |
| DNSTB+      | AF16  | О   | V-Link Strobe from Host to Client.                                                  |
| DNSTB-      | AF17  | О   | V-Link Complement Strobe from Host to Client.                                       |

Note: I/O pads for the pins in the above table are powered by VCC15VL. Input voltage levels are referenced to VLVREF.



#### **CRT and Serial Bus Pin Descriptions**

| CRT Interface                                |    |    |                                                                                                    |  |  |  |  |  |
|----------------------------------------------|----|----|----------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Signal Name   Pin # I/O   Signal Description |    |    |                                                                                                    |  |  |  |  |  |
| AR                                           | Т3 | AO | Analog Red. Analog red output to the CRT monitor.                                                  |  |  |  |  |  |
| AG                                           | T2 | AO | Analog Green. Analog green output to the CRT monitor.                                              |  |  |  |  |  |
| AB                                           | T1 | AO | Analog Blue. Analog blue output to the CRT monitor.                                                |  |  |  |  |  |
| HSYNC                                        | V1 | О  | Horizontal Sync. Output to CRT.                                                                    |  |  |  |  |  |
| VSYNC                                        | V2 | О  | Vertical Sync. Output to CRT.                                                                      |  |  |  |  |  |
| RSET                                         | V4 | ΑI | <b>Reference Resistor.</b> Tie to GNDDAC through an external $82\Omega$ 1% resistor to control the |  |  |  |  |  |
|                                              |    |    | RAMDAC full-scale current value.                                                                   |  |  |  |  |  |

I/O pads for the pins in the above table are powered by VCC33GFX (i.e., 3.3V I/O).

|                 | SMB / I2C Interface |      |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
|-----------------|---------------------|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Signal Name     | AGP Name            | Pin# | I/O | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| SBPLCLK         | GIRDY               | AH8  | IO  | I2C Serial Bus Clock for Panel (Muxed on AGP Bus Pins).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| SBPLDAT         | GC#BE1              | AH9  | IO  | I2C Serial Bus Data for Panel (Muxed on AGP Bus Pins).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| SBDDCCLK        | GREQ                | AD4  | IO  | I2C Serial Bus Clock for CRT DDC (Muxed on AGP Bus Pins).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| SBDDCDAT        | GGNT                | AD3  | IO  | I2C Serial Bus Data for CRT DDC (Muxed on AGP Bus Pins).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| SPCLK2          | n/a                 | W2,  | IO  | Serial Port (SMB/I2C) Clock and Data. The SPCLKn pins are the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| SPCLK1 / CAPD12 | n/a                 | AB2  |     | clocks for serial data transfer. The SPDATn pins are the data signals used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| SPDAT2,         | n/a                 | V3,  |     | for serial data transfer. SPxxx1 is typically used for DVI monitor communications and SPxxx2 is typically used for DDC for CRT monitor                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| SPDAT1/CAPD13   | n/a                 | AB3  |     | communications. These pins are programmed via "Sequencer" graphics registers (port 3C5) in the "Extended" VGA register space (see the UniChrome-II Graphics Registers document for additional details). The SPxxx1 registers are programmed via 3C5.31 ("IIC Serial Port Control 1") and the SPxxx2 registers are programmed via 3C5.26 ("IIC Serial Port Control 0"). In both registers, the clock out state is programmed via bit-5 and the data out state via bit-4, clock in status may be read in bit-3 and data in status in bit-2, and the port may be enabled via bit-0. |  |  |  |  |  |  |

I/O pads for SPCLK[2:1] / SPDAT[2:1] above are powered by VCC33GFX (i.e., 3.3V I/O).

All other pins in the above table are powered by VCC15AGP (i.e., 1.5V I/O).



#### **Dedicated Digital Video Port 0 (DVP0) Pin Descriptions**

The DVP0 dedicated Digital Video Port can be configured as either a TV Encoder interface port or a Video Capture input port, selectable via strap pins DVP0D[6:5] (see the TV Encoder Interface and Video Capture Interface pin descriptions for details).

|                                          | Dedicated Digital Video Port 0 (DVP0) |     |                                                                              |  |  |  |  |  |  |  |
|------------------------------------------|---------------------------------------|-----|------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Signal Name                              | Pin #                                 | I/O | Signal Description                                                           |  |  |  |  |  |  |  |
| <b>DVP0D11</b> / TVD11 / CAPD11,         | AD1,                                  | О   | <b>Digital Video Port 0 Data.</b> Default output drive is 8 mA. 16 mA may be |  |  |  |  |  |  |  |
| <b>DVP0D10</b> / TVD10 / CAPD10 / strap, | AB4,                                  |     | selected via SR3D[6]=1.                                                      |  |  |  |  |  |  |  |
| <b>DVP0D9</b> / TVD9 / CAPD9 / strap,    | AC3,                                  |     |                                                                              |  |  |  |  |  |  |  |
| DVP0D8 / TVD8 / CAPD8 / strap,           | AB5,                                  |     | NOTE: DVP0D[6:0] are also used for power-up reset straps for the             |  |  |  |  |  |  |  |
| DVP0D7 / TVD7 / CAPD7 / strap,           | AA4,                                  |     | embedded graphics controller. Check the Strap Pin table for details.         |  |  |  |  |  |  |  |
| <b>DVP0D6</b> / TVD6 / CAPD6 / strap,    | AA5,                                  |     |                                                                              |  |  |  |  |  |  |  |
| DVP0D5 / TVD5 / CAPD5 / strap,           | Y4,                                   |     |                                                                              |  |  |  |  |  |  |  |
| <b>DVP0D4</b> / TVD4 / CAPD4 / strap,    | V6,                                   |     |                                                                              |  |  |  |  |  |  |  |
| DVP0D3 / TVD3 / CAPD3 / strap,           | AA3,                                  |     |                                                                              |  |  |  |  |  |  |  |
| DVP0D2 / TVD2 / CAPD2 / strap,           | Y3,                                   |     |                                                                              |  |  |  |  |  |  |  |
| <b>DVP0D1</b> / TVD1 / CAPD1 / strap,    | W4,                                   |     |                                                                              |  |  |  |  |  |  |  |
| DVP0D0 / TVD0 / CAPD0 / strap            | W3                                    |     |                                                                              |  |  |  |  |  |  |  |
| DVP0HS / TVHS / CAPHS                    | Y2                                    | О   | Digital Video Port 0 Horizontal Sync. Internally pulled down.                |  |  |  |  |  |  |  |
| DVP0VS / TVVS / CAPVS                    | W5                                    | О   | Digital Video Port 0 Vertical Sync. Internally pulled down.                  |  |  |  |  |  |  |  |
| DVP0DE / TVDE                            | AC4                                   | О   | Digital Video Port 0 Data Enable. Internally pulled down.                    |  |  |  |  |  |  |  |
| DVP0DET / TVCLKIN / CAPBCLK              | AC1                                   | I   | Digital Video Port 0 Display Detect. If VGA register 3C5.12[5]=0,            |  |  |  |  |  |  |  |
|                                          |                                       |     | 3C5.1A[5] will read 1 if display is connected. Tie to GND if not used.       |  |  |  |  |  |  |  |
| DVP0CLK / TVCLK / CAPACLK                | Y5                                    | О   | Digital Video Port 0 Clock. Internally pulled down.                          |  |  |  |  |  |  |  |

The terminology "3C5.nn" above refers to the VGA "Sequencer" registers at I/O port 3C5 index "nn"

| Dedicated I                              | Dedicated Digital Video Port 0 (DVP0) - TV Encoder Interface |     |                                                                       |  |  |  |  |  |
|------------------------------------------|--------------------------------------------------------------|-----|-----------------------------------------------------------------------|--|--|--|--|--|
| Signal Name                              | Pin #                                                        | I/O | Signal Description                                                    |  |  |  |  |  |
| TVD11 / DVP0D11 / CAPD11,                | AD1,                                                         | О   | TV Encoder 0 Data.                                                    |  |  |  |  |  |
| <b>TVD10</b> / DVP0D10 / CAPD10 / strap, | AB4,                                                         |     |                                                                       |  |  |  |  |  |
| TVD9 / DVP0D9 / CAPD9 / strap,           | AC3,                                                         |     | To configure DVP0 as a TV Out interface port, pins DVP0D[6:5] must be |  |  |  |  |  |
| TVD8 / DVP0D8 / CAPD8 / strap,           | AB5,                                                         |     | strapped high.                                                        |  |  |  |  |  |
| TVD7 / DVP0D7 / CAPD7 / strap,           | AA4,                                                         |     |                                                                       |  |  |  |  |  |
| TVD6 / DVP0D6 / CAPD6 / strap,           | AA5,                                                         |     | Note: One TV Encoder interface is supported through either DVP0 or    |  |  |  |  |  |
| TVD5 / DVP0D5 / CAPD5 / strap,           | Y4,                                                          |     | GDVP1.                                                                |  |  |  |  |  |
| TVD4 / DVP0D4 / CAPD4 / strap,           | V6,                                                          |     |                                                                       |  |  |  |  |  |
| TVD3 / DVP0D3 / CAPD3 / strap,           | AA3,                                                         |     |                                                                       |  |  |  |  |  |
| TVD2 / DVP0D2 / CAPD2 / strap,           | Y3,                                                          |     |                                                                       |  |  |  |  |  |
| TVD1 / DVP0D1 / CAPD1 / strap,           | W4,                                                          |     |                                                                       |  |  |  |  |  |
| TVD0 / DVP0D0 / CAPD0 / strap            | W3                                                           |     |                                                                       |  |  |  |  |  |
| TVHS / DVP0HS / CAPHS                    | Y2                                                           | О   | TV Encoder 0 Horizontal Sync. Internally pulled down.                 |  |  |  |  |  |
| TVVS / DVP0VS / CAPVS                    | W5                                                           | О   | TV Encoder 0 Vertical Sync. Internally pulled down.                   |  |  |  |  |  |
| TVDE / DVP0DE                            | AC4                                                          | О   | TV Encoder 0 Display Enable. Internally pulled down.                  |  |  |  |  |  |
| TVCLKIN / DVP0DET / CAPBCLK              | AC1                                                          | I   | TV Encoder 0 Clock In. Input from TV encoder. Internally pulled       |  |  |  |  |  |
|                                          |                                                              |     | down.                                                                 |  |  |  |  |  |
| TVCLK / DVP0CLK / CAPACLK                | Y5                                                           | О   | TV Encoder 0 Clock Out. Output to TV encoder. Internally pulled       |  |  |  |  |  |
|                                          |                                                              |     | down.                                                                 |  |  |  |  |  |

The above pins may be connected to an external TV Encoder chip such as a VIA VT1625 for driving a TV set. I/O pads for the pins on this page are powered by VCC33GFX (3.3V I/O).



#### **Dedicated Digital Video Port 0 (DVP0)** CCIR601 / CCIR656 / VIP1.1 / VIP2.0 Video Capture Port (VCP) Signal Name Pin# I/O **Signal Description** Video Capture Data. To configure DVP0 as a video capture port, pin DVP0D6 must be strapped low. Pin Function: 8-Bit Mode 16-Bit Mode CAPD15 / GPO0 AA2 CAPBD7 CAPAD15 CAPD14 / GPOUT U7 CAPBD6 CAPAD14 CAPD13 / SPDAT1 AB3 CAPBD5 CAPAD13 CAPD12 / SPCLK1, AB2 CAPBD4 CAPAD12 **CAPD11** / DVP0D11 / TVD11, AD1, CAPBD3 CAPAD11 **CAPD10** / DVP0D10 / TVD10 / strap, AB4, CAPBD2 CAPAD10 CAPD9 / DVP0D9 / TVD9 / strap, AC3, CAPBD1 CAPAD9 CAPD8 / DVP0D8 / TVD8 / strap, AB5, CAPBD0 CAPAD8 CAPD7 / DVP0D7 / TVD7 / strap, AA4, CAPAD7 CAPAD7 CAPD6 / DVP0D6 / TVD6 / strap, AA5, CAPAD6 CAPAD6 CAPD5 / DVP0D5 / TVD5 / strap, Y4, CAPAD5 CAPAD5 CAPD4 / DVP0D4 / TVD4 / strap, V6, CAPAD4 CAPAD4 CAPD3 / DVP0D3 / TVD3 / strap, AA3, CAPAD3 CAPAD3 CAPD2 / DVP0D2 / TVD2 / strap, Y3, CAPAD2 CAPAD2 CAPD1 / DVP0D1 / TVD1 / strap, W4, CAPAD1 CAPAD1 W3 CAPAD0 CAPD0 / DVP0D0 / TVD0 / strap CAPAD0 CAPHS / DVP0HS / TVHS <u>Y2</u> Ι Video Capture Horizontal Sync. For capture port "A" (16-bit and 8bit mode). Internally pulled down. CAPVS / DVP0VS / TVVS W5 Video Capture Vertical Sync. For capture port "A" (16-bit and 8-bit Ι mode). Internally pulled down. Video Capture "A"-Channel TV Field Indicator. For capture port **CAPAFLD** / BISTIN U6 I "A" (16-bit and 8-bit mode). Video Capture Clock B. Port "B" (8-bit mode) input clock from CAPBCLK / DVP0DET / TVCLKIN AC1 external video decoder. Internally pulled down. Not used in 16-bit Video Capture Clock A. Port "A" (16-bit and 8-bit mode) input clock CAPACLK / DVP0CLK / TVCLK Y5 from external video decoder. Internally pulled down.

Note: I/O pads for the pins on this page are powered by VCC33GFX (3.3V I/O).



#### **AGP-Multiplexed Flat Panel Display Port (FPDP) Pin Descriptions**

The FPDP Flat Panel Display Port is supported through multiplexing its interface signal pins with AGP pins. The FPDP can be configured as either an LVDS transmitter interface port or a TV Encoder interface port. (see the LVDS Transmitter Interface and TV Encoder Interface pin lists below for details).

| AGP-Multiplexed FPD Port   |                                                   |       |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|----------------------------|---------------------------------------------------|-------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| ,                          | 24-Bit / Dual 12-Bit Flat Panel Display Interface |       |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|                            |                                                   | T T   |   | 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| Signal Name                | AGP Name                                          | Pin # |   | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| FPD23 / FPD0D11 / GTV0D11, | GD11                                              | AG9,  | О | Flat Panel Data. For 24-bit or dual 12-bit flat panel display                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| FPD22 / FPD0D10 / GTV0D10, | GD13                                              | AG10, |   | modes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| FPD21 / FPD0D09 / GTV0D09, | GD14                                              | AJ9,  |   | Two FPD interface modes, 24-bit and dual 12-bit, are supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| FPD20 / FPD0D08 / GTV0D08, | GD15                                              | AE12, |   | Strapping pin DVP0D4 is used to select the interface mode to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| FPD19 / FPD0D07 / GTV0D07, | GC#BE2                                            | AK7,  |   | the LVDS transmitter chip:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| FPD18 / FPD0D06 / GTV0D06, | GD16                                              | AH7,  |   | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| FPD17 / FPD0D05 / GTV0D05, | GD17                                              | AG7,  |   | Strap High (3C5.12[4]=1): 24-bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| FPD16 / FPD0D04 / GTV0D04, | GD18                                              | AK6,  |   | Strap Low (3C5.12[4]=0): Dual 12-bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| FPD15 / FPD0D03 / GTV0D03, | GD23                                              | AK5,  |   | In "24-bit" mode, only one set of control pins is required.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| FPD14 / FPD0D02 / GTV0D02, | GD20                                              | AJ6,  |   | However, in dual 12-bit mode, the CN400 provides two sets of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| FPD13 / FPD0D01 / GTV0D01, | GD22                                              | AE8,  |   | control signals that are required for certain LVDS transmitter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| FPD12 / FPD0D00 / GTV0D00, | GADSTB1F                                          | AK4,  |   | chips.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| FPD11 / FPD1D11,           | GD1                                               | AG11, |   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| FPD10 / FPD1D10,           | GD0                                               | AE11, |   | In 24-bit mode, two operating modes are supported:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| FPD09 / FPD1D09,           | GD3                                               | AF13, |   | 3C5.12[4]=1 & 3x5.88[2]=0 & 3x5.88[4]=0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| FPD08 / FPD1D08,           | GD4                                               | AK12, |   | Double data rate: each rising and falling clock edge transmits a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| FPD07 / FPD1D07,           | GD5                                               | AF12, |   | complete 24-bit pixel.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| FPD06 / FPD1D06,           | GD6                                               | AH12, |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| FPD05 / FPD1D05,           | GD7                                               | AJ12, |   | 3C5.12[4]=1 & 3x5.88[2]=0 & 3x5.88[4]=1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| FPD04 / FPD1D04,           | GADSTB0F                                          | AK11, |   | Single data rate: each clock rising edge transmits a complete                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| FPD03 / FPD1D03,           | GC#BE0                                            | AJ10, |   | 24-bit pixel.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| FPD02 / FPD1D02,           | GADSTB0S                                          | AH11, |   | In dual 12-bit mode,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| FPD01 / FPD1D01,           | GD10                                              | AH10, |   | , and the second |  |  |  |  |  |  |
| FPD00 / FPD1D00            | GD12                                              | AK9   |   | 3C5.12[4]=0 & 3x5.88[2]=1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
|                            |                                                   |       |   | Double data rate: Each rising and falling clock edge transmits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
|                            |                                                   |       |   | half (12 bits) of two 24-bit pixels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| FPHS / GTV0HS              | GFRAME                                            | AE9   | О | Flat Panel Horizontal Sync. 24-bit mode or port 0 in dual 12-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
|                            |                                                   |       |   | bit mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| FPVS / GTV0VS              | GDEVSEL                                           | AJ7   | О | <b>Flat Panel Vertical Sync.</b> 24-bit mode or port 0 in dual 12-bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
|                            |                                                   |       |   | mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| FPDE / GTV0DE              | GD19                                              | AF7   | О | Flat Panel Data Enable. 24-bit mode or port 0 in dual 12-bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
|                            |                                                   |       |   | mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| FPDET / GTVCLKIN           | GADSTB1S                                          | AJ4   | I | <b>Flat Panel Detect.</b> 24-bit mode or port 0 in dual 12-bit mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| FPCLK / GTV0CLK            | GD21                                              | AE7   | О | <b>Flat Panel Clock.</b> 24-bit mode or port 0 in dual 12-bit mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| FPCLK# / GTV0CLK#          | GWBF                                              | AE3   | О | Flat Panel Clock Complement. 24-bit mode or port 0 in dual                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
|                            |                                                   |       |   | 12-bit mode. For double-data-rate data transfers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| FP1HS                      | GD9                                               | AK10  | О | <b>Flat Panel Horizontal Sync.</b> For port 1 in dual 12-bit mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| FP1VS                      | GPAR                                              | AE10  |   | Flat Panel Vertical Sync. For port 1 in dual 12-bit mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| FP1DE                      | GSERR                                             | AG8   | 0 | Flat Panel Data Enable. For port 1 in dual 12-bit mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| FP1DET                     | GD8                                               | AF10  | I | Flat Panel Detect. For port 1 in dual 12-bit mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| FP1CLK                     | GD3                                               | AG12  | O | Flat Panel Clock. For port 1 in dual 12-bit mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| FP1CLK#                    | GSTOP                                             | AF9   | _ | Flat Panel Clock Complement. For port 1 in dual 12-bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| FFICEN#                    | GSTOP                                             | AF9   | О | mode. For double-data-rate data transfers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
|                            |                                                   | 1     |   | mode. For double-data-rate data transfers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |



| AGP-Multiplexed FPD Port |          |      |     |                          |  |  |  |  |  |
|--------------------------|----------|------|-----|--------------------------|--|--|--|--|--|
| Flat Panel Power Control |          |      |     |                          |  |  |  |  |  |
| Signal Name              | AGP Name | Pin# | I/O | Signal Description       |  |  |  |  |  |
| ENAVDD                   | ST1      | AE4  | IO  | Enable Panel VDD Power.  |  |  |  |  |  |
| ENAVEE                   | ST0      | AD5  | IO  | Enable Panel VEE Power.  |  |  |  |  |  |
| ENABLT                   | ST2      | AE5  | IO  | Enable Panel Back Light. |  |  |  |  |  |

Note: I/O pads for all pins on this page are powered by VCC15AGP (i.e., 1.5V I/O).

|                                   | AGP-Multiplexed FPD Port |       |     |                                                            |  |  |  |  |  |  |
|-----------------------------------|--------------------------|-------|-----|------------------------------------------------------------|--|--|--|--|--|--|
| TV Encoder Interface              |                          |       |     |                                                            |  |  |  |  |  |  |
| Signal Name                       | AGP Name                 | Pin#  | I/O | Signal Description                                         |  |  |  |  |  |  |
| GTV0D11 / FPD23 / FPD0D11,        | GD11                     | AG9,  | О   | TV Encoder Data. 3C5.12[5:4] must be set to 00.            |  |  |  |  |  |  |
| <b>GTV0D10</b> / FPD22 / FPD0D10, | GD13                     | AG10, |     |                                                            |  |  |  |  |  |  |
| <b>GTV0D09</b> / FPD21 / FPD0D09, | GD14                     | AJ9,  |     | Note: One TV Encoder interface is supported through either |  |  |  |  |  |  |
| <b>GTV0D08</b> / FPD20 / FPD0D08, | GD15                     | AE12, |     | FPDP, DVP0 or GDVP1.                                       |  |  |  |  |  |  |
| <b>GTV0D07</b> / FPD19 / FPD0D07, | GC#BE2                   | AK7,  |     |                                                            |  |  |  |  |  |  |
| <b>GTV0D06</b> / FPD18 / FPD0D06, | GD16                     | AH7,  |     |                                                            |  |  |  |  |  |  |
| <b>GTV0D05</b> / FPD17 / FPD0D05, | GD17                     | AG7,  |     |                                                            |  |  |  |  |  |  |
| <b>GTV0D04</b> / FPD16 / FPD0D04, | GD18                     | AK6,  |     |                                                            |  |  |  |  |  |  |
| GTV0D03 / FPD15 / FPD0D03,        | GD23                     | AK5,  |     |                                                            |  |  |  |  |  |  |
| <b>GTV0D02</b> / FPD14 / FPD0D02, | GD20                     | AJ6,  |     |                                                            |  |  |  |  |  |  |
| GTV0D01 / FPD13 / FPD0D01,        | GD22                     | AE8,  |     |                                                            |  |  |  |  |  |  |
| GTV0D00 / FPD12 / FPD0D00,        | GADSTB1F                 | AK4,  |     |                                                            |  |  |  |  |  |  |
| GTV0HS / FPHS                     | GFRAME                   | AE9   | О   | TV Encoder Horizontal Sync.                                |  |  |  |  |  |  |
| GTV0VS / FPVS                     | GDEVSEL                  | AJ7   | О   | TV Encoder Vertical Sync.                                  |  |  |  |  |  |  |
| GTV0DE / FPDE                     | GD19                     | AF7   | О   | TV Encoder Data Enable.                                    |  |  |  |  |  |  |
| GTV0CLK / FPCLK                   | GD21                     | AE7   | О   | TV Encoder Clock Out. Output to TV encoder. Internally     |  |  |  |  |  |  |
|                                   |                          |       |     | pulled down.                                               |  |  |  |  |  |  |
| GTV0CLK# / FPCLK#                 | GWBF                     | AE3   | О   | TV Encoder Clock Out Complement. Output to TV              |  |  |  |  |  |  |
|                                   |                          |       |     | encoder. Internally pulled down.                           |  |  |  |  |  |  |
| GTVCLKIN / FPDET                  | GADSTB1S                 | AJ4   | I   | TV Encoder Clock In. Input from TV encoder. Internal pull  |  |  |  |  |  |  |
|                                   |                          |       |     | down. Used with either GTV0 or GTV1 ports.                 |  |  |  |  |  |  |

Note: If the FPD port is enabled and TV-out capability is required at the same time, the dedicated TV-out port (DVP0) must be used because pin AJ4 will be dedicated to the FPDET function.



#### AGP-Multiplexed Digital Video Port 1 (GDVP1) Pin Descriptions

The GDVP1 Digital Video Port is supported through multiplexing its interface signal pins with AGP pins. GDVP1 can be configured as either a DVI transmitter interface port or a TV Encoder interface port. (see the DVI Transmitter Interface and TV Encoder Interface pin lists below for details).

| AGP-Multiplexed Digital Video Port 1 (GDVP1) – DVI Interface |          |      |     |                                                                      |  |
|--------------------------------------------------------------|----------|------|-----|----------------------------------------------------------------------|--|
| Signal Name                                                  | AGP Name | Pin# | I/O | Signal Description                                                   |  |
| <b>GDVP1D11</b> / GTV1D11,                                   | GC#BE3   | АН6, | О   | Data.                                                                |  |
| <b>GDVP1D10</b> / GTV1D10,                                   | GD26     | AH5, |     |                                                                      |  |
| <b>GDVP1D9</b> / GTV1D9,                                     | GD24     | AJ3, |     |                                                                      |  |
| <b>GDVP1D8</b> / GTV1D8,                                     | GD30     | AK1, |     |                                                                      |  |
| <b>GDVP1D7</b> / GTV1D7,                                     | GD28     | AH4, |     |                                                                      |  |
| <b>GDVP1D6</b> / GTV1D6,                                     | GD29     | AH3, |     |                                                                      |  |
| <b>GDVP1D5</b> / GTV1D5,                                     | GSBA4#   | AG4, |     |                                                                      |  |
| <b>GDVP1D4</b> / GTV1D4,                                     | GD27     | AK3, |     |                                                                      |  |
| <b>GDVP1D3</b> / GTV1D3,                                     | GSBA5#   | AH1, |     |                                                                      |  |
| GDVP1D2 / GTV1D2,                                            | GSBSTBS  | AG2, |     |                                                                      |  |
| GDVP1D1 / GTV1D1,                                            | GSBSTBF  | AG3, |     |                                                                      |  |
| <b>GDVP1D0</b> / GTV1D0,                                     | GSBA2#   | AF4  |     |                                                                      |  |
| GDVP1HS / GTV1HS                                             | GSBA3#   | AG1  | О   | Horizontal Sync.                                                     |  |
| GDVP1VS / GTV1VS                                             | GSBA0#   | AF3  | О   | Vertical Sync.                                                       |  |
| GDVP1DE / GTV1DE                                             | GSBA1#   | AF1  | О   | Data Enable.                                                         |  |
| GDVP1DET                                                     | GD31     | AK2  | I   | <b>Display Detect.</b> If VGA register 3C5.3E[0] = 1, 3C5.1A[4] will |  |
|                                                              |          |      |     | read 1 if a display is connected. Tie to GND if not used.            |  |
| GDVP1CLK / GTV1CLK                                           | GSBA6#   | AJ1  | О   | Clock.                                                               |  |
| GDVP1CLK# / GTV1CLK#                                         | GSBA7#   | AH2  | О   | Clock Complement.                                                    |  |

| AGP-Multiplexed Digital Video Port 1 (GDVP1) – TV Encoder |          |       |     |                                                               |  |  |  |
|-----------------------------------------------------------|----------|-------|-----|---------------------------------------------------------------|--|--|--|
| Signal Name                                               | AGP Name | Pin # | I/O | Signal Description                                            |  |  |  |
| <b>GTV1D11</b> / GDVP1D11,                                | GC#BE3   | AH6,  | О   | Data.                                                         |  |  |  |
| <b>GTV1D10</b> / GDVP1D10,                                | GD26     | AH5,  |     |                                                               |  |  |  |
| <b>GTV1D9</b> / GDVP1D9,                                  | GD24     | AJ3,  |     | Note: One TV Encoder interface is supported through either    |  |  |  |
| <b>GTV1D8</b> / GDVP1D8,                                  | GD30     | AK1,  |     | GDVP1, DVP0 or FPDP.                                          |  |  |  |
| <b>GTV1D7</b> / GDVP1D7,                                  | GD28     | AH4,  |     |                                                               |  |  |  |
| <b>GTV1D6</b> / GDVP1D6,                                  | GD29     | AH3,  |     |                                                               |  |  |  |
| <b>GTV1D5</b> / GDVP1D5,                                  | GSBA4#   | AG4,  |     |                                                               |  |  |  |
| <b>GTV1D4</b> / GDVP1D4,                                  | GD27     | AK3,  |     |                                                               |  |  |  |
| <b>GTV1D3</b> / GDVP1D3,                                  | GSBA5#   | AH1,  |     |                                                               |  |  |  |
| <b>GTV1D2</b> / GDVP1D2,                                  | GSBSTBS  | AG2,  |     |                                                               |  |  |  |
| GTV1D1 / GDVP1D1,                                         | GSBSTBF  | AG3,  |     |                                                               |  |  |  |
| <b>GTV1D0</b> / GDVP1D0                                   | GSBA2#   | AF4   |     |                                                               |  |  |  |
| GTV1HS / GDVP1HS                                          | GSBA3#   | AG1   | О   | Horizontal Sync. Internally pulled down.                      |  |  |  |
| GTV1VS / GDVP1VS                                          | GSBA0#   | AF3   | О   | Vertical Sync. Internally pulled down.                        |  |  |  |
| GTV1DE / GDVP1DE                                          | GSBA1#   | AF1   | О   | Display Enable. Internally pulled down.                       |  |  |  |
| GTVCLKIN / FPDET                                          | GADSTB1S | AJ4   | I   | Clock In. Input from TV encoder. Internally pulled down.      |  |  |  |
| GTV1CLK / GDVP1CLK                                        | GSBA6#   | AJ1   | О   | Clock Out. Output to TV encoder. Internally pulled down.      |  |  |  |
| GTV1CLK# / GDVP1CLK#                                      | GSBA7#   | AH2   | O   | Clock Out Complement. Output to TV encoder. Internally pulled |  |  |  |
|                                                           |          |       |     | down.                                                         |  |  |  |

The above pins may be connected to an external TV Encoder chip such as a VIA VT1625 for driving a TV set.

I/O pads for the pins on this page are powered by VCC15AGP (1.5V I/O).

If the FPD port is enabled and TV-out capability is required at the same time, the dedicated TV-out port (DVP0) must be used because pin AJ4 will be dedicated to the FPDET function.



#### Clock, Reset, Power Control, GPIO, Interrupt and Test Pin Descriptions

| Clocks, Resets, Power Control, General Purpose I/O, Interrupts and Test |       |     |                                                                                                                                                                                                                          |             |  |
|-------------------------------------------------------------------------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| Signal Name                                                             | Pin # | I/O | Signal Description                                                                                                                                                                                                       | Power Plane |  |
| HCLK+                                                                   | N5    | I   | <b>Host Clock.</b> This pin receives the host CPU clock (100 / 133 / 200 MHz). This clock is used by all CN400 logic that is in the host CPU domain.                                                                     | VTT         |  |
| HCLK-                                                                   | N6    | I   | Host Clock Complement.                                                                                                                                                                                                   | VTT         |  |
| MCLKO                                                                   | F30   | О   | <b>Memory (SDRAM) Clock.</b> Output from internal clock generator to the external clock buffer for memory interface.                                                                                                     | VCC25MEM    |  |
| MCLKI                                                                   | F29   | I   | Memory (SDRAM) Clock Feedback. Input from MCLKO.                                                                                                                                                                         | VCC25MEM    |  |
| DISPCLKI                                                                | P2    | I   | <b>Dot Clock (Pixel Clock) In.</b> Used for external EMI reduction circuit if used. Connect to GND if external EMI reduction circuit not implemented.                                                                    | VCC33GFX    |  |
| DISPCLKO                                                                | Р3    | О   | <b>Dot Clock (Pixel Clock) Out.</b> Used for external EMI reduction circuit if used. NC if external EMI reduction circuit not implemented.                                                                               | VCC33GFX    |  |
| GCLK                                                                    | P6    | I   | AGP Clock. Clock for AGP logic.                                                                                                                                                                                          | VCC15AGP    |  |
| XIN                                                                     | P7    | I   | <b>Reference Frequency Input.</b> External 14.31818 MHz clock source. All internal graphics controller clocks are synthesized on chip using this frequency as a reference.                                               | VCC33GFX    |  |
| RESET#                                                                  | AH21  | I   | <b>Reset.</b> Input from the South Bridge chip. When asserted, this signal resets the CN400 and sets all register bits to the default value. The rising edge of this signal is used to sample all power-up strap options | VSUS15      |  |
| PWROK                                                                   | AG21  | I   | <b>Power OK.</b> Connect to South Bridge and Power Good circuitry.                                                                                                                                                       | VSUS15      |  |
| SUSST#                                                                  | AJ21  | I   | <b>Suspend Status.</b> For implementation of the Suspend-to-DRAM feature. Connect to an external pull-up to disable.                                                                                                     | VSUS15      |  |
| AGPBUSY#<br>/ NMI                                                       | AE21  | О   | <b>AGP Interface Busy.</b> Connect to a South Bridge GPIO pin for monitoring the status of the internal AGP bus. See Design Guide for details. Pin function selectable with Device 0 Function 0 RxBE[7] (default = NMI). | VCC25MEM    |  |
| GPOUT /<br>CAPD14                                                       | U7    | О   | General Purpose Output. This pin reflects the state of SRD[0].                                                                                                                                                           | VCC33GFX    |  |
| GPO0 /<br>CAPD15                                                        | AA2   | О   | <b>General Output Port.</b> When SR1A[4] is cleared, this pin reflects the state of CR5C[0].                                                                                                                             | VCC33GFX    |  |
| INTA#                                                                   | V5    | О   | <b>Interrupt.</b> PCI interrupt output (handled by the interrupt controller in the South Bridge)                                                                                                                         | VCC33GFX    |  |
| TCLK                                                                    | N7    | I   | <b>Test Clock.</b> This pin is used for testing and must be connected to GND through a 1K-4.7K ohm resistor for all board designs.                                                                                       | VCC33GFX    |  |
| TESTIN#                                                                 | F27   | I   | <b>Test In.</b> This pin is used for testing and must be connected to VTT through a 1K-4.7K ohm resistor for all board designs.                                                                                          | VCC25MEM    |  |
| DFTIN#                                                                  | F28   | I   | <b>DFT In.</b> This pin is used for testing and must be connected to VTT through a 1K-4.7K ohm resistor for all board designs.                                                                                           | VCC25MEM    |  |
| BISTIN /<br>CAPAFLD                                                     | U6    | I   | <b>BIST In.</b> This pin is used for testing and must be tied to GND with a 1K-4.7K ohm resistor on all board designs.                                                                                                   | VCC33GFX    |  |



#### **Compensation and Reference Voltage Pin Descriptions**

| Compensation                                        |      |    |                                                                                                                                  |          |
|-----------------------------------------------------|------|----|----------------------------------------------------------------------------------------------------------------------------------|----------|
| Signal Name Pin # I/O Signal Description Power Plan |      |    | Power Plane                                                                                                                      |          |
| HRCOMP                                              | F13  | AI | <b>Host CPU Compensation.</b> Connect a 20.5 $\Omega$ 1% resistor to ground. Used for Host CPU interface I/O buffer calibration. | VTT      |
| VLCOMPP                                             | AE14 | AI | <b>V-Link Compensation.</b> Connect a 360 $\Omega$ 1% resistor to ground.                                                        | VCC15VL  |
| AGPCOMPN                                            | AE2  | ΑI | <b>AGP N Compensation.</b> Connect a 60.4 $\Omega$ 1% resistor to VCC15AGP.                                                      | VCC15AGP |
| AGPCOMPP                                            | AE1  | ΑI | <b>AGP P Compensation.</b> Connect a 60.4 $\Omega$ 1% resistor to ground.                                                        | VCC15AGP |

| Reference Voltages |                                      |     |                                                                                                                                                                                                                        |                    |
|--------------------|--------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| Signal Name        | Pin#                                 | I/O | Signal Description                                                                                                                                                                                                     | <b>Power Plane</b> |
| GTLVREF            | G15                                  | P   | <b>Host CPU Interface AGTL+ Voltage Reference.</b> 2/3 VTT ±2% typically derived using a resistive voltage divider. See Design Guide.                                                                                  | VTT                |
| HDVREF[0:1]        | G10, G13,<br>K7, J7                  | P   | <b>Host CPU Data Voltage Reference.</b> 2/3 VTT ±2% typically derived using a resistive voltage divider. See Design Guide.                                                                                             | VTT                |
| HAVREF[0:1]        | F18, F20                             | P   | <b>Host CPU Address Voltage Reference.</b> 2/3 VTT ±2% typically derived using a resistive voltage divider. See Design Guide.                                                                                          | VTT                |
| HCOMPVREF          | G14                                  | P   | <b>Host CPU Compensation Voltage Reference.</b> $1/3$ VTT $\pm 2\%$ typically derived using a resistive voltage divider. See Design Guide.                                                                             | VTT                |
| MEMVREF<br>[0:5]   | H26, L25,<br>R25, W25,<br>AC25, AE22 | P   | <b>Memory Voltage Reference.</b> 0.5 VCC25MEM ±2% typically derived using a resistive voltage divider. See Design Guide.                                                                                               | VCC25MEM           |
| VLVREF             | AE15                                 | P   | <b>V-Link Voltage Reference.</b> 0.625V ±2% derived using a resistive voltage divider. See Design Guide.                                                                                                               | VCC15VL            |
| AGPVREF[0:1]       | AE13, AD6                            | P   | AGP Voltage Reference. ½ VCC15AGP (0.75V) for AGP 2.0 (4x transfer mode) and 0.23 VCC15AGP (0.35V) for AGP 3.0 (8x transfer mode). See the Design Guide for additional information and circuit implementation details. | VCC15AGP           |



#### **Power Pin Descriptions**

|                | Analog Power / Ground |     |                                                                                                                            |  |  |
|----------------|-----------------------|-----|----------------------------------------------------------------------------------------------------------------------------|--|--|
| Signal Name    | Pin #                 | I/O | Signal Description                                                                                                         |  |  |
| VCCA33HCK1     | M1                    | P   | <b>Power for Host CPU Clock PLL 1</b> (3.3V ±5%). 400 MHz for CPU / DRAM frequencies of multiples of 100, 133 and 200 MHz. |  |  |
| GNDAHCK1       | M2                    | P   | <b>Ground for Host CPU Clock PLL 1.</b> Connect to main ground plane through a ferrite bead.                               |  |  |
| VCCA33HCK2     | M4                    | P   | <b>Power for Host CPU Clock PLL 2</b> (3.3V ±5%). 500 MHz for CPU / DRAM frequencies of multiples of 166 MHz.              |  |  |
| GNDAHCK2       | M5                    | P   | <b>Ground for Host CPU Clock PLL 2.</b> Connect to main ground plane through a ferrite bead.                               |  |  |
| VCCA33MCK      | G28                   | P   | Power for Memory Clock PLL (3.3V ±5%)                                                                                      |  |  |
| GNDAMCK        | G27                   | P   | <b>Ground for Memory Clock PLL.</b> Connect to main ground plane through a ferrite bead.                                   |  |  |
| VCCA33GCK      | M3                    | P   | Power for AGP Clock PLL (3.3V ±5%)                                                                                         |  |  |
| GNDAGCK        | M6                    | P   | <b>Ground for AGP Clock PLL.</b> Connect to main ground plane through a ferrite bead.                                      |  |  |
| VCCA15PLL1     | N3                    | P   | Power for Graphics Controller PLL1 (1.5V ±5%).                                                                             |  |  |
| GNDAPLL1       | N4                    | P   | <b>Ground for Graphics Controller PLL1.</b> Connect to main ground plane through a ferrite bead.                           |  |  |
| VCCA15PLL2     | P4                    | P   | Power for Graphics Controller PLL2 (1.5V ±5%).                                                                             |  |  |
| GNDAPLL2       | P5                    | P   | <b>Ground for Graphics Controller PLL2.</b> Connect to main ground plane through a ferrite bead.                           |  |  |
| VCCA15PLL3     | N1                    | P   | Power for Graphics Controller PLL3 (1.5V ±5%).                                                                             |  |  |
| GNDAPLL3       | N2                    | P   | <b>Ground for Graphics Controller PLL3.</b> Connect to main ground plane through a ferrite bead.                           |  |  |
| VCCA33DAC[1:2] | R4, U4                | P   | Power for DAC. $(3.3V \pm 5\%)$                                                                                            |  |  |
| GNDADAC[1:3]   | R5, T4, U5            | P   | Ground for DAC. Connect to main ground plane through a ferrite bead.                                                       |  |  |

| Digital Power / Ground |                 |     |                                                                                                                    |  |
|------------------------|-----------------|-----|--------------------------------------------------------------------------------------------------------------------|--|
| Signal Name            | Pin #           | I/O | Signal Description                                                                                                 |  |
| VTT                    | (see pin lists) | P   | <b>Power</b> for <b>CPU I/O Interface Logic (12 Pins).</b> Voltage is CPU dependent. See Design Guide for details. |  |
| VCC25MEM               | (see pin lists) | P   | Power for Memory I/O Interface Logic (20 Pins). 2.5V ±5%.                                                          |  |
| VCC15VL                | AA14, AA15      | P   | Power for V-Link I/O Interface Logic (2 Pins). 1.5V ±5%                                                            |  |
| VCC15AGP               | (see pin lists) | P   | Power for AGP Bus I/O Interface Logic (7 Pins). 1.5V ±5%                                                           |  |
| VCC33GFX               | R10, T10, U10   | P   | Power for Graphics I/O Logic (3 Pins). 3.3V ±5%                                                                    |  |
| VCC15                  | (see pin lists) | P   | <b>Power</b> for <b>Internal Logic (51 Pins).</b> $1.5V \pm 5\%$                                                   |  |
| VSUS15                 | AF21            | P   | Suspend Power (1 Pin). $1.5V \pm 5\%$                                                                              |  |
| GND                    | (see pin lists) | P   | Digital Ground (164 Pins). Connect to main ground plane.                                                           |  |



# **Strap Pin Descriptions**

|               |                                                                                                                   |                                     | Strap Pins                                                                                                                                                                                                                               |             |
|---------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
|               | (External                                                                                                         | pullup / pulldown s                 | straps are required to select "H" / "L")                                                                                                                                                                                                 |             |
|               | Actual                                                                                                            |                                     |                                                                                                                                                                                                                                          |             |
| Signal        | Strap Pin                                                                                                         | Function                            | Description                                                                                                                                                                                                                              | Status Bit  |
| DVP0D[10,9,7] |                                                                                                                   | -reserved-                          | Always pulled down                                                                                                                                                                                                                       |             |
| DVP0D8        | DVP0D8                                                                                                            | AGP Slot Usage                      | L: AGP graphics card or VIA AGP Riser installed in AGP slot                                                                                                                                                                              | 3C5.13[3]   |
| DVP0D[6:4]    | DVP0D[6:4]                                                                                                        | DVP0 / FPD<br>Port<br>Configuration | H: AGP Slot is not in use    DVP0D[6:4]   DVP0   FPDP                                                                                                                                                                                    | 3C5.12[6:4] |
| DVP0D[3:0]    | DVP0D[3:0]                                                                                                        | OEM Panel Type                      | Reserved for customer definition                                                                                                                                                                                                         | 3C5.12[3:0] |
| VD7           | VT8235-CD,CE:<br>SDCS3#<br>VT8237:<br>PDCS3#                                                                      | Number of processors installed      | L: Single processor H: Dual processor VD7 is sampled during system initialization; the actual strapping pin is located on the South Bridge chip.                                                                                         | F2Rx50[6]   |
| VD6           | VT8235-CD,CE:<br>SDA2<br>VT8237:<br>PDA2                                                                          | Auto-Configure                      | L: Disable Auto-Configure H: Enable Auto-Configure VD6 is sampled during system initialization; the actual strapping pin is located on the South Bridge chip.                                                                            | F2Rx76[2]   |
| VD5           | VT8235-CD,CE:<br>SDA1<br>VT8237:<br>PDA1                                                                          | -reserved-                          | Must be strapped high.  VD5 is sampled during system initialization; the actual strapping pin is located on the South Bridge chip.                                                                                                       | -           |
| VD3           | VT8235-CD:<br>SA19<br>VT8235-CE:<br>Strap_VD3<br>VT8237:<br>GPIOD                                                 | AGTL+ Pullups                       | L: Enable internal AGTL+ Pullups H: Disable internal AGTL+ Pullups VD3 is sampled during system initialization; the actual strapping pin is located on the South Bridge chip.                                                            | F2Rx52[5]   |
| VD2           | VT8235-CD:<br>SA18<br>VT8235-CE:<br>Strap_VD2<br>VT8237:<br>GPIOB                                                 | IOQ Depth                           | L: 8-Level deep H: 1-Level deep VD2 is sampled during system initialization; the actual strapping pin is located on the South Bridge chip.                                                                                               | F2Rx50[7]   |
| VD4, VD1, VD0 | VT8235-CD:<br>SDA0, SA17, SA16<br>VT8235-CE:<br>SDA0, Strap_VD1,<br>Strap_VD0<br>VT8237:<br>PDA0, GPIOA,<br>GPIOC | FSB Frequency                       | LLL: 100MHz LLH: 133MHz LHL: 200MHz LHH: -reserved- HLL: -reserved- HLH: -reserved- HHL: -reserved- HHH: Auto VD4, VD1 and VD0 are sampled during system initialization; the actual strapping pins are located on the South Bridge chip. | F2Rx54[7:5] |



# **REGISTERS**

### **Register Overview**

The following tables summarize the configuration and I/O registers of the CN400 North Bridge. These tables also document the power-on default value ("Default") and access type ("Acc") for each register. Access type definitions used are RW (Read/Write), RO (Read/Only), "—" for reserved / used (essentially the same as RO), RWC (or just WC) (Read / Write 1's to Clear individual bits) and W1 (Write Once then Read / Only after that). Registers indicated as RW may have some read/only bits that always read back a fixed value (usually 0 if unused); registers designated as RWC or WC may have some read-only or read write bits (see individual register descriptions following these tables for details). All offset and default values are shown in hexadecimal unless otherwise indicated.

The graphics registers are described in a separate document.

Table 7. Registers

### **I/O Ports**

| Port # | I/O Port                  | <b>Default</b> | Acc |
|--------|---------------------------|----------------|-----|
| 22     | PCI / AGP Arbiter Disable | 00             | RW  |
| CFB-8  | Configuration Address     | 0000 0000      | RW  |
| CFF-C  | Configuration Data        | 0000 0000      | RW  |



# **Device 0 Function 0 Registers - AGP**

### **Header Registers**

| Offset | Configuration Space Header      | <b>Default</b> | Acc        |
|--------|---------------------------------|----------------|------------|
| 1-0    | Vendor ID                       | 1106           | RO         |
| 3-2    | Device ID                       | 0259           | RO         |
| 5-4    | Command                         | 0006           | RW         |
| 7-6    | Status                          | 0210           | WC         |
| 8      | Revision ID                     | 0n             | RO         |
| 9      | Program Interface               | 00             | RO         |
| A      | Sub Class Code                  | 00             | RO         |
| В      | Base Class Code                 | 06             | RO         |
| C      | -reserved- (Cache Line Size)    | 00             |            |
| D      | Latency Timer                   | 00             | RW         |
| Е      | Header Type                     | 00 or 80       | RO         |
| F      | -reserved- (Built In Self Test) | 00             | _          |
| 13-10  | Graphics Aperture Base          | 0000 0008      | RW         |
| 14-2B  | -reserved-                      | 00             | _          |
| 2D-2C  | Subsystem Vendor ID             | 0000           | W1         |
| 2F-2E  | Subsystem ID                    | 0000           | <b>W</b> 1 |
| 30-33  | -reserved-                      | 00             |            |
| 37-34  | Capability Pointer              | 0000 0080      | RO         |
| 38-3F  | -reserved-                      | 00             |            |

# **Device-Specific Registers**

| Offset | AGP Drive Control                 | <u>Default</u> | Acc |
|--------|-----------------------------------|----------------|-----|
| 40     | AGP Compensation Control / Status | 8x             | RW  |
| 41     | AGP Output Drive Strength         | 63             | RW  |
| 42     | AGP Pad Drive & Delay Control     | 08             | RW  |
| 43     | AGP Strobe Drive Strength         | 00             | RW  |
| 44     | AGP SBA Pad Control               | 00             | RW  |
| 45-49  | -reserved-                        | 00             | _   |
| 4A     | AGP Hardware Support I            | 1F             | RW  |
| 4B     | AGP Hardware Support II           | C4             | RW  |
| 4C     | -reserved-                        | 00             |     |
| 4D     | AGP Capability Header Control     | 04             | RW  |
| 4E     | -reserved-                        | 00             | _   |
| 4F     | Multiple Function Control         | 00             | RW  |

| Offset | AGP Power Management Control        | Default | Acc |
|--------|-------------------------------------|---------|-----|
| 50     | Power Management Capability         | 01      | RO  |
| 51     | Power Management Next Pointer       | 00      | RO  |
| 52     | Power Management Capabilities I     | 02      | RO  |
| 53     | Power Management Capabilities II    | 00      | RO  |
| 54     | Power Management Control/Status     | 00      | RW  |
| 55     | Power Management Status             | 00      | RO  |
| 56     | PCI-to-PCI Bridge Support Extension | 00      | RO  |
| 57     | Power Management Data               | 00      | RO  |

| <b>Offset</b> | Reserved        | <u>Default</u> | Acc |
|---------------|-----------------|----------------|-----|
| 58-7F         | -reserved- (K8) | 00             | _   |

### **Device-Specific Registers**

| Offset | AGP 3.0 Control            | <b>Default</b> | Acc |
|--------|----------------------------|----------------|-----|
| 83-80  | AGP Capabilities           | 0030 5002      | RO  |
| 87-84  | AGP Status                 | 1F00 0A03      | RO  |
| 8B-88  | AGP Command                | 1F00 0000      | RW  |
| 8F-8C  | AGP Isoch Status           | 0000 0028      | RW  |
| 93-90  | AGP GART / TLB Control     | 0000 0000      | RW  |
| 97-94  | AGP Graphics Aperture Size | 0001 0F00      | RW  |
| 9B-98  | AGP GART Table Base Low    | 0000 0000      | RW  |
| 9F-9C  | AGP GART Table Base High   | 0000 0000      | RW  |
| A3-A0  | AGP Isochronous Command    | 0000 0000      | RW  |
| A4-B8  | -reserved-                 | 0000 0000      |     |

The registers above are actually offsets from CAPPTR (Rx34).

| <b>Offset</b> | AGP Control                 | <u>Default</u> | <u>Acc</u> |
|---------------|-----------------------------|----------------|------------|
| В9            | AGP Mixed Control           | 00             | RW         |
| BA            | GPRI Isoch Read Counter     | 00             | RW         |
| BB            | GPRI Isoch Write Counter    | 00             | RW         |
| BC            | AGP Control                 | 00             | RW         |
| BD            | AGP Latency Timer           | 02             | RW         |
| BE            | AGP Miscellaneous Control   | 00             | RW         |
| BF            | AGP 3.0 Control             | 00             | RW         |
| C0            | AGP CKG Control 1           | 00             | RW         |
| C1            | AGP CKG Control 2           | 00             | RW         |
| C2            | AGP Miscellaneous Control 1 | 00             | RW         |
| C3            | AGP Miscellaneous Control 2 | 00             | RW         |
| C4-CF         | -reserved-                  | 00             | _          |

| Offset | Reserved   | <b>Default</b> | Acc |
|--------|------------|----------------|-----|
| D0-DF  | -reserved- | 00             |     |
| E0-EF  | -reserved- | 00             | _   |
| F0-FF  | -reserved- | 00             |     |



# **Device 0 Function 1 Registers – Error Reporting**

# **Header Registers**

| <b>Offset</b> | Configuration Space Header      | <u>Default</u> | Acc |
|---------------|---------------------------------|----------------|-----|
| 1-0           | Vendor ID                       | 1106           | RO  |
| 3-2           | Device ID for Error Reporting   | 1259           | RO  |
| 5-4           | Command                         | 0006           | RW  |
| 7-6           | Status                          | 0200           | WC  |
| 8             | Revision ID                     | 0n             | RO  |
| 9             | Program Interface               | 00             | RO  |
| A             | Sub Class Code                  | 00             | RO  |
| В             | Base Class Code                 | 06             | RO  |
| C             | -reserved- (Cache Line Size)    | 00             |     |
| D             | -reserved- (Latency Timer)      | 00             | _   |
| Е             | -reserved- (Header Type)        | 00             |     |
| F             | -reserved- (Built In Self Test) | 00             | _   |
| 10-2B         | -reserved-                      | 00             |     |
| 2D-2C         | Subsystem Vendor ID             | 00             | W1  |
| 2F-2E         | Subsystem ID                    | 00             | W1  |
| 30-33         | -reserved-                      | 00             |     |
| 37-34         | Capability Pointer              | 0000 0000      | RO  |
| 38-3F         | -reserved-                      | 00             |     |

# **Device-Specific Registers**

| <b>Offset</b> | V-Link Error Control              | <b>Default</b> | Acc |
|---------------|-----------------------------------|----------------|-----|
| 40-4F         | -reserved-                        | 00             | _   |
| 50            | NB Vlink Bus Error Status         | 00             | WC  |
| 51-57         | -reserved-                        | 00             | _   |
| 58            | NB Vlink Bus Err Reporting Enable | 00             | RW  |
| 59-5F         | -reserved-                        | 00             |     |

| <b>Offset</b> | Host CPU Error Control | <b>Default</b> | Acc |
|---------------|------------------------|----------------|-----|
| 60-7F         | -reserved-             | 00             |     |

| <b>Offset</b> | DRAM Error Control | <u>Default</u> | Acc |
|---------------|--------------------|----------------|-----|
| 80-CF         | -reserved-         | 00             |     |

| <b>Offset</b> | AGP Error Control          | <u>Default</u> | Acc |
|---------------|----------------------------|----------------|-----|
| D0-DF         | -reserved-                 | 00             |     |
| E0            | AGP Error Status 1         | 00             | WC  |
| E1            | AGP Error Status 2         | 00             | RO  |
| E2-E7         | -reserved-                 | 00             |     |
| E8            | AGP Error Reporting Enable | 00             | RW  |
| E9-FF         | -reserved-                 | 00             |     |



# <u>Device 0 Function 2 Registers – Host CPU</u>

# **Header Registers**

| Offset | Configuration Space Header      | <u>Default</u> | Acc |
|--------|---------------------------------|----------------|-----|
| 1-0    | Vendor ID                       | 1106           | RO  |
| 3-2    | Device ID for Host CPU Bus      | 2259           | RO  |
| 5-4    | Command                         | 0006           | RW  |
| 7-6    | Status                          | 0200           | WC  |
| 8      | Revision ID                     | 0n             | RO  |
| 9      | Program Interface               | 00             | RO  |
| A      | Sub Class Code                  | 00             | RO  |
| В      | Base Class Code                 | 06             | RO  |
| С      | -reserved- (Cache Line Size)    | 00             | _   |
| D      | -reserved- (Latency Timer)      | 00             | _   |
| Е      | -reserved- (Header Type)        | 00             | _   |
| F      | -reserved- (Built In Self Test) | 00             | _   |
| 10-2B  | -reserved-                      | 00             | _   |
| 2D-2C  | Subsystem Vendor ID             | 00             | W1  |
| 2F-2E  | Subsystem ID                    | 00             | W1  |
| 30-33  | -reserved-                      | 00             |     |
| 37-34  | Capability Pointer              | 0000 0000      | RO  |
| 38-3F  | -reserved-                      | 00             | —   |

# **Device-Specific Registers**

| Offset | Host CPU Protocol Control           | <u>Default</u> | Acc |
|--------|-------------------------------------|----------------|-----|
| 40-4F  | -reserved-                          | 00             | _   |
| 50     | CPU Interface Request Phase Control | 00             | RW  |
| 51     | CPU Interface Basic Control         | 00             | RW  |
| 52     | CPU Interface Advanced Control      | 00             | RW  |
| 53     | CPU Interface Arbitration Control   | 00             | RW  |
| 54     | CPU Frequency                       | 00             | RW  |
| 55     | CPU Miscellaneous Control           | 00             | RW  |
| 56     | Reorder Latency                     | 00             | RW  |
| 57     | -reserved-                          | 01             | _   |
| 58     | Delivery / Trigger Control          | 00             | RW  |
| 59     | IPI Control                         | 00             | RW  |
| 5A     | Destination ID                      | 00             | RW  |
| 5B     | Interrupt Vector                    | 00             | RW  |
| 5C     | CPU Miscellaneous Control           | 00             | RW  |
| 5D     | Write Policy                        | 00             | RW  |
| 5E     | Bandwidth Timer                     | 00             | RW  |
| 5F     | Miscellaneous Control               | 00             | RW  |
| 60     | DRDY L Timing 1                     | 00             | RW  |
| 61     | DRDY L Timing 2                     | 00             | RW  |
| 62     | DRDY L Timing 3                     | 00             | RW  |
| 63     | DRDY Q Timing 1                     | 00             | RW  |
| 64     | DRDY Q Timing 2                     | 00             | RW  |
| 65     | DRDY Q Timing 3                     | 00             | RW  |
| 66     | Burst DRDY Timing 1                 | 00             | RW  |
| 67     | Burst DRDY Timing 2                 | 00             | RW  |
| 68     | Lowest Priority CPU ID #0           | 00             | RW  |
| 69     | Lowest Priority CPU ID #1           | 00             | RW  |
| 6A     | Lowest Priority CPU ID #2           | 00             | RW  |
| 6B     | Lowest Priority CPU ID #3           | 00             | RW  |
| 6C     | Lowest Priority CPU ID #4           | 00             | RW  |
| 6D     | Lowest Priority CPU ID #5           | 00             | RW  |
| 6E     | Lowest Priority CPU ID #6           | 00             | RW  |
| 6F     | Lowest Priority CPU ID #7           | 00             | RW  |

| Offset | Host CPU AGTL+ I/O Control        | <b>Default</b> | Acc |
|--------|-----------------------------------|----------------|-----|
| 70     | Host Address (2x) Pullup Drive    | 00             | RW  |
| 71     | Host Address (2x) Pulldown Drive  | 00             | RW  |
| 72     | Host Data (1x) Pullup Drive       | 00             | RW  |
| 73     | Host Data (1x) Pulldown Drive     | 00             | RW  |
| 74     | AGTL+ Output Delay / Stagger Ctrl | 00             | RW  |
| 75     | AGTL+ I/O Control                 | 00             | RW  |
| 76     | AGTL+ Compensation Status         | 00             | RW  |
| 77     | AGTL+ AutoCompensation Offset     | 00             | RW  |
| 78-FF  | -reserved-                        | 00             | _   |



# **Device 0 Function 3 Registers – DRAM**

# **Header Registers**

| Offset | Configuration Space Header      | Default   | Acc        |
|--------|---------------------------------|-----------|------------|
| 1-0    | Vendor ID                       | 1106      | RO         |
| 3-2    | Device ID for DRAM Control      | 3259      | RO         |
| 5-4    | Command                         | 0006      | RW         |
| 7-6    | Status                          | 0200      | WC         |
| 8      | Revision ID                     | 0n        | RO         |
| 9      | Program Interface               | 00        | RO         |
| A      | Sub Class Code                  | 00        | RO         |
| В      | Base Class Code                 | 06        | RO         |
| С      | -reserved- (Cache Line Size)    | 00        |            |
| D      | -reserved- (Latency Timer)      | 00        |            |
| Е      | -reserved- (Header Type)        | 00        |            |
| F      | -reserved- (Built In Self Test) | 00        |            |
| 10-2B  | -reserved-                      | 00        | _          |
| 2D-2C  | Subsystem Vendor ID             | 00        | W1         |
| 2F-2E  | Subsystem ID                    | 00        | <b>W</b> 1 |
| 30-33  | -reserved-                      | 00        |            |
| 37-34  | Capability Pointer              | 0000 0000 | RO         |
| 38-3F  | -reserved-                      | 00        |            |

# **Device-Specific Registers**

| Offset | DRAM Control                     | Default | Acc |
|--------|----------------------------------|---------|-----|
| 40-47  | DRAM Row Ending Address:         |         |     |
| 40     | Bank 0 Ending (HA[32:25])        | 01      | RW  |
| 41     | Bank 1 Ending (HA[32:25])        | 01      | RW  |
| 42     | Bank 2 Ending (HA[32:25])        | 01      | RW  |
| 43     | Bank 3 Ending (HA[32:25])        | 01      | RW  |
| 44     | Bank 4 Ending (HA[32:25])        | 01      | RW  |
| 45     | Bank 5 Ending (HA[32:25])        | 01      | RW  |
| 46     | Bank 6 Ending (HA[32:25])        | 01      | RW  |
| 47     | Bank 7 Ending (HA[32:25])        | 01      | RW  |
| 48     | DRAM DIMM #0 Control             | 00      | RW  |
| 49     | DRAM DIMM #1 Control             | 00      | RW  |
| 4A     | DRAM DIMM #2 Control             | 00      | RW  |
| 4B     | DRAM DIMM #3 Control             | 00      | RW  |
| 4C-4F  | -reserved-                       | 00      | _   |
| 51-50  | MA Map Type                      | 2222    | RW  |
| 52     | DRAM Rank End Address Bit-33     | 00      | RW  |
| 53     | DRAM Rank Begin Address Bit-33   | 00      | RW  |
| 54     | DRAM Controller Internal Options | 00      | RW  |
| 55     | DRAM Timing for All Banks I      | 00      | RW  |
| 56     | DRAM Timing for All Banks II     | 65      | RW  |
| 57     | DRAM Timing for All Banks III    | 01      | RW  |
| 58-5F  | -reserved-                       | 00      | _   |
| 60     | DRAM Control                     | 00      | RW  |
| 61-64  | -reserved-                       | 00      |     |
| 65     | DRAM Arbitration Timer           | 00      | RW  |
| 66     | DRAM Arbitration Control         | 00      | RW  |
| 67     | Reserved (Do Not Program)        | 00      | RW  |
| 68     | DRAM DDR Control                 | 00      | RW  |

# **Device-Specific Registers (continued)**

| Offset | Reserved                        | <b>Default</b> | Acc |
|--------|---------------------------------|----------------|-----|
| 69     | DRAM Page Policy Control        | 00             | RW  |
| 6A     | DRAM Refresh Counter            | 00             | RW  |
| 6B     | DRAM Arbitration Control        | 10             | RW  |
| 6C     | DRAM Clock Control              | 00             | RW  |
| 6D     | -reserved-                      | 00             |     |
| 6E     | DRAM Control                    | 00             | RW  |
| 6F     | -reserved-                      | 00             |     |
| 70     | DRAM DDR Control 1              | 00             | RW  |
| 71     | DRAM DDR Control 2              | 00             | RW  |
| 72     | DRAM DDR Control 3              | 00             | RW  |
| 73     | DRAM DDR Control 4              | 00             | RW  |
| 74     | DRAM DQS Input Delay            | 00             | RW  |
| 75     | -reserved-                      | 00             | _   |
| 76     | DRAM Early Clock Select         | 00             | RW  |
| 77     | -reserved-                      | 00             |     |
| 78     | DRAM Timing Control             | 13             | RW  |
| 79     | DRAM DQS Output Control         | 01             | RW  |
| 7A     | DRAM DQS Capture Control Chan A | 44             | RW  |
| 7B     | DRAM DQS Capture Control Chan B | 04             | RW  |
| 7C     | DIMM0 DQS Input Delay Offset    | 00             | RW  |
| 7D     | DIMM1 DQS Input Delay Offset    | 00             | RW  |
| 7E     | DIMM2 DQS Input Delay Offset    | 00             | RW  |
| 7F     | DIMM3 DQS Input Delay Offset    | 00             | RW  |

| Offset | ROM Shadow                    | <b>Default</b> | Acc |
|--------|-------------------------------|----------------|-----|
| 80     | C-ROM Shadow Control          | 00             | RW  |
| 81     | D-ROM Shadow Control          | 00             | RW  |
| 82     | F-ROM Shadow/MemHole/SMI Ctrl | 00             | RW  |
| 83     | E-ROM Shadow Control          | 00             | RW  |

| Offset | DRAM Above 4G Control | Default | Acc |
|--------|-----------------------|---------|-----|
| 84     | Low Top Address Low   | 00      | RW  |
| 85     | Low Top Address High  | FF      | RW  |
| 86     | SMM / APIC Decoding   | 01      | RW  |
| 87-9F  | -reserved-            | 00      |     |

| Offset | UMA Control                    | Default | Acc |
|--------|--------------------------------|---------|-----|
| A0     | CPU Direct Access FB Base      | 00      | RW  |
| A1     | CPU Direct Access FB Size      | 00      | RW  |
| A2     | VGA Timer                      | 00      | RW  |
| A3     | Graphics Timer                 | 00      | RW  |
| A4     | Graphics Miscellaneous Control | 00      | RW  |
| A5-AF  | -reserved-                     | 00      |     |



# **Function 3 DRAM Device-Specific Registers (continued)**

| Offset | Graphics Control   | <b>Default</b> | Acc |
|--------|--------------------|----------------|-----|
| В0     | Graphics Control 1 | 00             | RW  |
| B1     | Graphics Control 2 | 00             | RW  |
| B2     | Graphics Control 3 | 00             | RW  |
| В3     | Graphics Control 4 | 00             | RW  |
| B4     | Graphics Control 5 | 00             | RW  |
| B5-BF  | -reserved-         | 00             | _   |

| Offset | AGP Controller Interface Control | <u>Default</u> | Acc |
|--------|----------------------------------|----------------|-----|
| C0     | AGP Controller Interface Control | 00             | RW  |
| C1-DF  | -reserved-                       | 00             | _   |

| <b>Offset</b> | DRAM Drive Control           | <b>Default</b> | Acc |
|---------------|------------------------------|----------------|-----|
| E0            | DRAM DQSA Drive              | 00             | RW  |
| E1            | DRAM DQSB Drive              | 00             | RW  |
| E2            | DRAM MDA / DQMA Drive        | 00             | RW  |
| E3            | DRAM MDB / DQMB Drive        | 00             | RW  |
| E4            | DRAM CS / CKE Drive          | 00             | RW  |
| E5            | -reserved-                   | 00             | —   |
| E6            | DRAM S-Port Drive Control    | 00             | RW  |
| E7            | -reserved-                   | 00             | —   |
| E8            | DRAM MAA / ScmdA Drive       | 00             | RW  |
| E9            | -reserved-                   | 00             | —   |
| EA            | DRAM MAB / ScmdB Drive       | 00             | RW  |
| EB            | -reserved-                   | 00             |     |
| EC            | Channel A Duty Cycle Control | 00             | RW  |
| ED            | Channel B Duty Cycle Control | 00             | RW  |
| EE            | DDR CKG Duty Cycle Control 1 | 00             | RW  |
| EF            | DDR CKG Duty Cycle Control 2 | 00             | RW  |
| F0-FF         | -reserved-                   | 00             |     |

# **Device 0 Function 4 Registers – Power Management**

# **Header Registers**

| Offset | Configuration Space Header      | Default | Acc |
|--------|---------------------------------|---------|-----|
| 1-0    | Vendor ID                       | 1106    | RO  |
| 3-2    | Device ID for Power Manager     | 4259    | RO  |
| 5-4    | Command                         | 0006    | RW  |
| 7-6    | Status                          | 0200    | WC  |
| 8      | Revision ID                     | 0n      | RO  |
| 9      | Program Interface               | 00      | RO  |
| A      | Sub Class Code                  | 00      | RO  |
| В      | Base Class Code                 | 06      | RO  |
| С      | -reserved- (Cache Line Size)    | 00      |     |
| D      | -reserved- (Latency Timer)      | 00      |     |
| Е      | -reserved- (Header Type)        | 00      |     |
| F      | -reserved- (Built In Self Test) | 00      |     |
| 10-3F  | -reserved-                      | 00      |     |

# **Device-Specific Registers**

| <b>Offset</b> | Reserved   | <u>Default</u> | Acc |
|---------------|------------|----------------|-----|
| 40-4F         | -reserved- | 00             |     |
| 50-5F         | -reserved- | 00             |     |
| 60-6F         | -reserved- | 00             |     |
| 70-7F         | -reserved- | 00             |     |
| 80-8F         | -reserved- | 00             |     |
| 90-9F         | -reserved- | 00             |     |

| <b>Offset</b> | Power Management Control       | <b>Default</b> | Acc |
|---------------|--------------------------------|----------------|-----|
| A0            | Power Management Mode          | 00             | RW  |
| A1            | DRAM Power Management          | 00             | RW  |
| A2            | Dynamic Clock Stop             | 00             | RW  |
| A3            | MA / SCMD Pad Toggle Reduction | 00             | RW  |
| A4-AF         | -reserved-                     | 00             | _   |

| Offset | Reserved   | <u>Default</u> | Acc |
|--------|------------|----------------|-----|
| B0-BF  | -reserved- | 00             |     |
| C0-CF  | -reserved- | 00             |     |

| Offset | BIOS Scratch           | <u>Default</u> | Acc |
|--------|------------------------|----------------|-----|
| D0-EF  | BIOS Scratch Registers | 00             | RW  |

| Offset | <u>Test</u>               | <u>Default</u> | Acc |
|--------|---------------------------|----------------|-----|
| F0-FF  | Reserved (Do Not Program) | 00             | RW  |



# Device 0 Function 7 Registers - V-Link / PCI

# **Header Registers**

| Offset | Configuration Space Header      | Default   | Acc |
|--------|---------------------------------|-----------|-----|
| 1-0    | Vendor ID                       | 1106      | RO  |
| 3-2    | Device ID for V-Link Control    | 7259      | RO  |
| 5-4    | Command                         | 0006      | RW  |
| 7-6    | Status                          | 0200      | WC  |
| 8      | Revision ID                     | 0n        | RO  |
| 9      | Program Interface               | 00        | RO  |
| A      | Sub Class Code                  | 00        | RO  |
| В      | Base Class Code                 | 06        | RO  |
| C      | -reserved- (Cache Line Size)    | 00        |     |
| D      | -reserved- (Latency Timer)      | 00        |     |
| Е      | -reserved- (Header Type)        | 00        |     |
| F      | -reserved- (Built In Self Test) | 00        |     |
| 10-2B  | -reserved-                      | 00        |     |
| 2D-2C  | Subsystem Vendor ID             | 00        | W1  |
| 2F-2E  | Subsystem ID                    | 00        | W1  |
| 30-33  | -reserved-                      | 00        |     |
| 37-34  | Capability Pointer              | 0000 0000 | RO  |
| 38-3F  | -reserved-                      | 00        |     |

# **Device-Specific Registers**

| <b>Offset</b> | V-Link Control                     | <b>Default</b> | Acc |
|---------------|------------------------------------|----------------|-----|
| 40            | V-Link Revision ID                 | 40             | RO  |
| 41            | V-Link NB Capability               | 39             | RO  |
| 42            | V-Link NB Downlink Command         | 88             | RW  |
| 43            | V-Link NB Uplink Max Req Depth     | 80             | RW  |
| 44            | V-Link NB Uplink Buffer Size       | 82             | RW  |
| 45            | V-Link NB Bus Timer                | 44             | RW  |
| 46            | V-Link NB Misc Control             | 00             | RW  |
| 47            | V-Link Control                     | 00             | RW  |
| 48            | V-Link NB/SB Configuration         | 18             | RW  |
| 49            | V-Link SB Capability               | 19             | WC  |
| 4A            | V-Link SB Downlink Status          | 88             | RO  |
| 4B            | V-Link SB Uplink Max Req Depth     | 80             | RW  |
| 4C            | V-Link SB Uplink Buffer Size       | 82             | RW  |
| 4D            | V-Link SB Bus Timer                | 44             | RW  |
| 4E            | CCA Master High Priority           | 00             | RW  |
| 4F            | V-Link SB Miscellaneous Control    | 00             | RW  |
| <b>Offset</b> | Bank 7 End (same as F3Rx47)        | <u>Default</u> | Acc |
| 50-56         | -reserved-                         | 00             |     |
| 57            | Bank 7 Ending Address (Sent to SB) | 01             | RO  |
| 58-5F         | -reserved-                         | 00             |     |
| <b>Offset</b> | ROM Shadow (same as F3Rx80-82)     | <u>Default</u> | Acc |
| 60            | -reserved-                         | 00             |     |
| 61            | C-ROM Shadow Control               | 00             | RW  |
| 62            | D-ROM Shadow Control               | 00             | RW  |
| 63            | F-ROM Shadow/MemHole/SMI Ctrl      | 00             | RW  |
| 64            | E-ROM Shadow Control               | 00             | RW  |
| 65-6F         | -reserved-                         | 00             |     |

# **Device-Specific Registers (continued)**

| <b>Offset</b> | PCI Bus Control         | <b>Default</b> | Acc |
|---------------|-------------------------|----------------|-----|
| 70            | PCI Buffer Control      | 00             | RW  |
| 71            | CPU to PCI Flow Control | 48             | WC  |
| 72            | -reserved-              | 00             |     |
| 73            | PCI Master Control      | 00             | RW  |
| 74            | -reserved-              | 00             |     |
| 75            | PCI Arbitration 1       | 00             | RW  |
| 76            | PCI Arbitration 2       | 00             | RW  |
| 77-7F         | -reserved-              | 00             | _   |

| Offset | GART                   | <b>Default</b> | Acc |
|--------|------------------------|----------------|-----|
| 80-83  | -reserved-             | 00             |     |
| 85-84  | Graphics Aperture Size | 0000           | RW  |
| 86-87  | -reserved-             | 00             | —   |
| 88     | GART Base Address      | 00             | RW  |
| 89-8F  | -reserved-             | 00             |     |

| <b>Offset</b> | Reserved   | <b>Default</b> | Acc |
|---------------|------------|----------------|-----|
| 90-9F         | -reserved- | 00             |     |
| A0-AF         | -reserved- | 00             |     |

| Offset | V-Link Compenation / Drive Ctrl | <u>Default</u> | Acc |
|--------|---------------------------------|----------------|-----|
| В0     | V-Link CKG Control 1            | 00             | RW  |
| B1     | V-Link CKG Control 2            | 00             | RW  |
| B2     | -reserved-                      | 00             | _   |
| B4     | V-Link NB Compensation Control  | 00             | RW  |
| B5     | V-Link NB Strobe Drive Control  | 00             | RW  |
| В6     | V-Link NB Data Drive Control    | 00             | RW  |
| В7     | V-Link NB Receive Strobe Delay  | 00             | RW  |
| В8     | V-Link SB Compensation Control  | 00             | RW  |
| В9     | V-Link SB Strobe Drive Control  | 00             | RW  |
| BA-BF  | -reserved-                      | 00             |     |

| Offset | Reserved   | <b>Default</b> | Acc |
|--------|------------|----------------|-----|
| C0-CF  | -reserved- | 00             |     |
| D0-DF  | -reserved- | 00             | _   |

| <b>Offset</b> | $\mathbf{DRAM} > \mathbf{4G}$ (same as F3Rx84-86) | <u>Default</u> | Acc |
|---------------|---------------------------------------------------|----------------|-----|
| E0-E3         | -reserved-                                        | 00             |     |
| E4            | Low Top Address Low                               | 00             | RW  |
| E5            | Low Top Address High                              | FF             | RW  |
| E6            | SMM / APIC Decoding                               | 01             | RW  |
| E7-EF         | -reserved-                                        | 00             |     |

|   | Offset | Reserved   | <u>Default</u> | Acc |
|---|--------|------------|----------------|-----|
| Ī | F0-FF  | -reserved- | 00             |     |



# **Device 1 Registers - PCI-to-PCI Bridge**

# **Header Registers**

| Offset | Configuration Space Header Default |           |                        |  |
|--------|------------------------------------|-----------|------------------------|--|
| 1-0    | Vendor ID                          | 1106      | RO                     |  |
| 3-2    | Device ID                          | B198      | RO                     |  |
| 5-4    | Command                            | 0007      | RW                     |  |
| 7-6    | Status                             | 0230      | WC                     |  |
| 8      | Revision ID                        | nn        | RO                     |  |
| 9      | Program Interface                  | 00        | RO                     |  |
| A      | Sub Class Code                     | 04        | RO                     |  |
| В      | Base Class Code                    | 06        | RO                     |  |
| С      | -reserved- (Cache Line Size)       | 00        |                        |  |
| D      | -reserved- (Latency Timer)         | 00        |                        |  |
| Е      | Header Type                        | 01        | RO                     |  |
| F      | -reserved- (Built In Self Test)    | 00        |                        |  |
| 13-10  | Graphics Aperture Base             | 0000 0008 | RW                     |  |
| 14-17  | -reserved-                         | 00        |                        |  |
| 18     | Primary Bus Number                 | 00        | RW                     |  |
| 19     | Secondary Bus Number               | 00        | RW                     |  |
| 1A     | Subordinate Bus Number             | 00        | $\mathbf{R}\mathbf{W}$ |  |
| 1B     | -reserved-                         | 00        | —                      |  |
| 1C     | I/O Base                           | F0        | RW                     |  |
| 1D     | I/O Limit                          | 00        | $\mathbf{R}\mathbf{W}$ |  |
| 1F-1E  | Secondary Status                   | 0000      | RO                     |  |
| 21-20  | Memory Base                        | FFF0      | RW                     |  |
| 23-22  | Memory Limit (Inclusive)           | 0000      | $\mathbf{R}\mathbf{W}$ |  |
| 25-24  | Prefetchable Memory Base           | FFF0      | RW                     |  |
| 27-26  | Prefetchable Memory Limit          | 0000      | RW                     |  |
| 28-33  | -reserved-                         | 00        |                        |  |
| 34     | Capability Pointer                 | 70        | RO                     |  |
| 35-3F  | -reserved-                         | 00        |                        |  |

# **Device-Specific Registers**

| Offset | AGP Bus Control             | <u>Default</u> | Acc |
|--------|-----------------------------|----------------|-----|
| 40     | CPU-to-AGP Flow Control 1   | 00             | RW  |
| 41     | CPU-to-AGP Flow Control 2   | 08             | RW  |
| 42     | AGP Master Control          | 00             | RW  |
| 43     | AGP Master Latency Timer    | 22             | RW  |
| 44     | Reserved (Do Not Program)   | 20             | RW  |
| 45     | Fast Write Control          | 72             | RW  |
| 47-46  | PCI-to-PCI Bridge Device ID | 0000           | RW  |
| 48-6F  | -reserved-                  | 00             |     |

| Offset | Power Management Default          |    |    |  |
|--------|-----------------------------------|----|----|--|
| 70     | Capability ID                     | 01 | RO |  |
| 71     | Next Pointer                      | 00 | RO |  |
| 72     | Power Management Capabilities 1   | 02 | RO |  |
| 73     | Power Management Capabilities 2   | 00 | RO |  |
| 74     | Power Management Control / Status | 00 | RW |  |
| 75     | Power Management Status           | 00 | RO |  |
| 76     | PCI-PCI Bridge Support Extensions | 00 | RO |  |
| 77     | Power Management Data             | 00 | RO |  |
| 78-FF  | -reserved-                        | 00 |    |  |



### Miscellaneous I/O

One I/O port is defined: Port 22.

#### 

This port can be enabled for read/write access by setting bit-7 of Device 0 Configuration Register 78.

# **Configuration Space I/O**

All North Bridge registers (listed above) are addressed via the following configuration mechanism:

#### Mechanism #1

These ports respond only to double-word accesses. Byte or word accesses will be passed on unchanged.

| 31          | Configuration Space Enable                                                      |  |
|-------------|---------------------------------------------------------------------------------|--|
|             | 0 Disabled default                                                              |  |
|             | 1 Convert configuration data port writes to configuration cycles on the PCI bus |  |
| 30-24       | <b>Reserved</b> always reads 0                                                  |  |
| 23-16       | PCI Bus Number                                                                  |  |
|             | Used to choose a specific PCI bus in the system                                 |  |
| 15-11       | Device Number                                                                   |  |
|             | Used to choose a specific device in the system                                  |  |
|             | (devices 0 and 1 are defined)                                                   |  |
| 10-8        | Function Number                                                                 |  |
|             | Used to choose a specific function if the selected                              |  |
|             | device supports multiple functions (functions 0-4 and                           |  |
|             | 7 are defined for device 0 but the function number is                           |  |
|             | unused / ignored for Device 1).                                                 |  |
| 7-2         | Register Number (also called the "Offset")                                      |  |
|             | Used to select a specific DWORD in the                                          |  |
|             | configuration space                                                             |  |
| 1-0         | Fixed always reads 0                                                            |  |
| D4 CI       | FF-CFC - Configuration DataRW                                                   |  |
| - POPT C. F | F-CFC - Configuration DataRW                                                    |  |

Refer to PCI Bus Specification Version 2.2 for further details on operation of the above configuration registers.



# **Device 0 Function 0 Registers - AGP**

### **Device 0 Function 0 Header Registers**

All registers are located in PCI configuration space. They should be programmed using PCI configuration mechanism 1 through CF8 / CFC with bus number, function number and device number equal to zero and function number equal to 0.

| Offset 1 | <u>-0 - V</u> | endor ID (1106h)RO                                    |
|----------|---------------|-------------------------------------------------------|
| 15-0     | ID C          | <b>ode</b> (reads 1106h to identify VIA Technologies) |
| Offset 3 | 5-2 - D       | evice ID (0259h)RO                                    |
| 15-0     | ID C          | <b>ode</b> (reads 0259h to identify the CN400 NB)     |
| Offset 5 | 5-4 –C        | ommand (0006h)RW                                      |
| 15-10    |               |                                                       |
| 9        |               | Back-to-Back Cycle EnableRO                           |
|          | 0             | Fast back-to-back transactions only allowed to        |
|          |               | the same agent default                                |
|          | 1             | Fast back-to-back transactions allowed to             |
|          |               | different agents                                      |
| 8        | SER           | R# EnableRO                                           |
|          | 0             | SERR# driver disableddefault                          |
|          | 1             | SERR# driver enabled                                  |
| 7        | Addı          | ress / Data SteppingRO                                |
|          | 0             | Device never does steppingdefault                     |
|          | 1             | Device always does stepping                           |
| 6        | Parit         | y Error ResponseRW                                    |
|          | 0             | Ignore parity errors & continuedefault                |
|          | 1             | Take normal action on detected parity errors          |
| 5        | VGA           | Palette SnoopRO                                       |
|          | 0             | Treat palette accesses normallydefault                |
|          | 1             | Don't respond to palette accesses on PCI bus          |
| 4        | Mem           | ory Write and Invalidate CommandRO                    |
|          | 0             | Bus masters must use Mem Writedefault                 |
|          | 1             | Bus masters may generate Mem Write & Inval            |
| 3        | -             | ial Cycle MonitoringRO                                |
|          | 0             | Does not monitor special cyclesdefault                |
|          | 1             | Monitors special cycles                               |
| 2        |               | Bus Master RO                                         |
|          | 0             | Never behaves as a bus master                         |
|          | 1             | Can behave as a bus masterdefault                     |
| 1        | Mem           | ory SpaceRO                                           |
|          | 0             | Does not respond to memory space                      |
|          | 1             | Responds to memory spacedefault                       |
| 0        | I/O S         |                                                       |
|          | 0             |                                                       |
|          | 1             | Responds to I/O space                                 |

| Offset 7 | 7-6 – Status (0210h)             | RWC                                |
|----------|----------------------------------|------------------------------------|
| 15       | <b>Detected Parity Err</b>       |                                    |
|          |                                  | detected default                   |
|          | 1 Error detected                 | in either address or data phase.   |
|          | This bit is set of               | even if error response is disabled |
|          | (command reg                     | ister bit-6) write one to clear    |
| 14       |                                  | ror (SERR# Asserted)               |
|          |                                  | always reads 0                     |
| 13       | Signaled Master Ab               |                                    |
|          |                                  | veddefault                         |
|          |                                  | orted by the master                |
| 4.0      |                                  | write one to clear                 |
| 12       | Received Target Ab               | ort                                |
|          |                                  | veddefault                         |
|          |                                  | orted by the target                |
| 11       |                                  | write one to clear                 |
| 11       |                                  | ortalways reads 0                  |
| 10.0     | 0 Target Abort n                 | ever signaled                      |
| 10-9     | <b>DEVSEL# Timing</b><br>00 Fast |                                    |
|          |                                  | almong roads 01                    |
|          | 10 Slow                          | always reads 01                    |
|          | 10 Slow<br>11 Reserved           |                                    |
| 8        | Data Parity Error D              | otootod                            |
| o        | 0 No data parity                 | error detected default             |
|          | 1 Error detected                 | in data phase. Set only if error   |
|          |                                  | led via command bit- $6 = 1$ and   |
|          |                                  | ge was initiator of the operation  |
|          |                                  | ror occurred write one to clear    |
| 7        |                                  | Capablealways reads 0              |
| 6        |                                  | uresalways reads 0                 |
| 5        |                                  | always reads 0                     |
| 4        |                                  | bility listalways reads 1          |
| 3-0      |                                  | always reads 0                     |
| Offset 9 | R - Revision ID (Onh)            | RO                                 |
| 7-0      |                                  | always reads 0nh                   |
| 7-0      | Chip Kevision Code               | aiways ieaus oiiii                 |
| Offset 9 | - Programming Inte               | rface (00h)RO                      |
| 7-0      |                                  | always reads 00h                   |
| Offset A |                                  | 0h)RO                              |
| 7-0      |                                  | reads 00 to indicate Host Bridge   |
| Offset 1 |                                  | 06h)RO                             |
| 7-0      |                                  | ads 06 to indicate Bridge Device   |
|          |                                  | S                                  |
| Offset 1 | <u> </u>                         | <u>(h) RW</u>                      |
| Specifie | es the latency timer val         | ue in PCI bus clocks.              |
| 7-3      | <b>Guaranteed Time S</b>         | lice for CPUdefault=0              |
| 2-0      |                                  | ularity of 8 clks) always read 0   |
|          | Bits 2-1 are writeable           | but read 0 for PCI specification   |
|          |                                  | programmed value may be read       |
|          | back in Rx75[6-4] (P             |                                    |



# **Device 0 Function 0 Header Registers (continued)**

| Offset E - Header Type (00h)RO                                                                                                                                                                                                                                                                                                  | Offset 13-10 - Graphics Aperture Base (AGP 3.0)                                                                                                                                                                                                                                    |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 Header Type Code Rx4F[0]=0: reads 00h: single function Rx4F[0]=1: reads 80h, multi function                                                                                                                                                                                                                                 | This register is interpreted per the following definition if Rx4D[2]=1 (AGP 3.0 header at Rx80h).                                                                                                                                                                                  |
| 7 BIST Supportedreads 0: no supported functions 6-0 Reservedalways reads 0                                                                                                                                                                                                                                                      | 31-22 Programmable Base Address Bits                                                                                                                                                                                                                                               |
| Offset 13-10 - Graphics Aperture Base (AGP 2.0) (00000008h)                                                                                                                                                                                                                                                                     | 31       30       29       28       -       -       27       26       25       24       23       22       (Base)         11       10       9       8       7       6       5       4       3       2       1       0       (Size)         RW R |
| 19-4 Reserved always reads 0 3 Prefetchable always reads 1 Indicates that the locations in the address range defined by this register are prefetchable. 2-1 Type always reads 0 Indicates the address range in the 32-bit address space. 0 Memory Space always reads 0 Indicates the address range in the memory address space. | Offset 2D-2C – Subsystem Vendor ID (0000h)                                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                                                                                                                                 | Offset 37-34 - Capability Pointer (CAPPTR)RO Contains an offset from the start of configuration space.                                                                                                                                                                             |

31-0 AGP Capability List Ptr ... always reads 0000 0080h



### **Device 0 Function 0 Device-Specific Registers**

These registers are normally programmed once at system initialization time.

### **AGP Drive Control**

| Offset 4   | 40 – AGP Pad Control / Status (8xh)RW               |
|------------|-----------------------------------------------------|
| 7          | AGP 4x Strobe VREF Control                          |
| ,          | 0 STB VREF is STB# and vice versa                   |
|            | 1 STB VREF is AGPVREFdefault                        |
|            | This bit is valid only in 4x and 8x mode, otherwise |
|            | the action is to always use AGPVREF.                |
| 6          | AGP 4x Strobe & GD Pad Drive Strength               |
| U          | 0 Drive strength set to compensation circuit        |
|            | defaultdefault                                      |
|            | 1 Drive strength controlled by RxF1[7-0]            |
| <i>5</i> 2 | , , ,                                               |
| 5-3        | I                                                   |
| 2-0        |                                                     |
| Note: 1    | N = low drive, P = high drive                       |
|            | 41 – AGP Drive Strength (63h)RW                     |
| 7-4        | AGP Output Buffer Low Drive Strength def=6          |
| 3-0        | AGP Output Buffer High Drive Strength def=3         |
| Offset 4   | 42 – AGP Pad Drive / Delay (08h)RW                  |
| 7          | GD/GBE/GADSTB, GSBA/GSBS Control                    |
|            | 0 GSBA / GSBS = no capdefault                       |
|            | GD / GC#BE / GADSTB = no cap                        |
|            | 1 $GSBA / GSBS = cap$                               |
|            | GD / GC#BE / GADSTB = cap                           |
| 6-5        | GD / GC#BE Receive Strobe Delay                     |
|            | 00 Nonedefault                                      |
|            | 01 Delay by 150 psec                                |
|            | 10 Delay by 300 psec                                |
|            | 11 Delay by 450 psec                                |
| 4          | GD[31-16] Staggered Delay                           |
|            | 0 Nonedefault                                       |
|            | 1 GD[31:16] delayed by 1 ns                         |
| 3          | AGP Slew Rate Control                               |
|            | 0 Disable                                           |
|            | 1 Enabledefault                                     |
| 2          | GSBA Receive Strobe Delay                           |
|            | 0 Nonedefault                                       |
|            | 1 Delay by 150 psec                                 |
| 1-0        | GADSTB Output Delay                                 |
|            | 00 None default                                     |
|            | 01 Delay by 150 psec                                |
|            | 10 Delay by 300 psec                                |
|            | 11 Delay by 450 psec                                |
|            | (GADSTB1 & GADSTB1# will be delayed an              |
|            | additional 1ns if bit-4 = 1)                        |
| Offset 4   | 43 – AGP Strobe Drive StrengthRW                    |
|            |                                                     |
| 7-4        | AGP Strobe Output Low Drive Strength def=0          |

**3-0** AGP Strobe Output High Drive Strength..... def=0

### **AGP Miscellaneous Control**

| 1101 Miscenancous Control                               |  |  |
|---------------------------------------------------------|--|--|
| Offset 44 – AGP GSBA Pad Control (00h)RW                |  |  |
| 7-3 Reserved always reads 0                             |  |  |
| 2-0 GSBA Pad Control default = 0                        |  |  |
| 2 0 00211144 001010111111111111111111111                |  |  |
|                                                         |  |  |
| Occ. (A) ACD H. L. C. (L(4FL)) DW                       |  |  |
| Offset 4A – AGP Hardware Support I (1Fh)RW              |  |  |
| 7-0 AGP Request Queue Size default = 1Fh                |  |  |
| The value in this register will effect the hardware if  |  |  |
| Rx4D[1]=1                                               |  |  |
|                                                         |  |  |
| Offset 4B – AGP Hardware Support II (C4h)RW             |  |  |
| 7 AGP SBA Mode                                          |  |  |
| 0 Disable                                               |  |  |
| 1 Enabledefault                                         |  |  |
| 6 AGP Enable                                            |  |  |
| 0 Disable                                               |  |  |
| 1 Enabledefault                                         |  |  |
| 5 Reservedalways reads 0                                |  |  |
| 4 AGP Fast Write                                        |  |  |
| 0 Disabledefault                                        |  |  |
| 1 Enable                                                |  |  |
| 3 AGP 8x Mode                                           |  |  |
| 0 Disabledefault                                        |  |  |
| 1 Enable                                                |  |  |
| 2 AGP 4x Mode                                           |  |  |
| 0 Disable                                               |  |  |
| 1 Enabledefault                                         |  |  |
| 1 AGP 2x Mode                                           |  |  |
| 0 Disabledefault                                        |  |  |
| 1 Enable                                                |  |  |
| 0 AGP 1x Mode                                           |  |  |
| 0 Disabledefault                                        |  |  |
| 1 Enable                                                |  |  |
| The values in this register will effect the hardware if |  |  |

The values in this register will effect the hardware if Rx4D[1]=1



#### **AGP Miscellaneous Control (continued) AGP Power Management Control** Offset 4D – AGP Capability Header Control (04h) ......RW Offset 50 - Power Management Capability ID .....RO Reserved .....always reads 0 Capability ID .....always reads 01h 3 AGPMajor / Minor Number Backdoor Control Offset 51 - Power Management Next Pointer .....RO 0 Major / Minor = 35 .....default Major / Minor = 20Next Pointer ....... always reads 00h ("Null" Pointer) 2 Select Rx80 as the AGP20 or AGP30 Header 0 Rx80 will be the AGP20 capability header even if the chip is powered up in AGP30 mode Offset 52 - Power Mgmt Capabilities I.....RO Rx80 will be the AGP30 capability header Power Management Capabilities .. always reads 02h when the chip is powered up in AGP30 mode .....default Offset 53 - Power Mgmt Capabilities II .....RO AGP Hardware Registers Rx4A-4B 1 7-0 Power Management Capabilities .. always reads 00h AGP hardware uses the register values defined in the AGP header (either 2.0 or 3.0) ..... default 1 AGP hardware uses values in Rx4A-4B **AGP Header Status Register Write** Offset 54 - Power Mgmt Control / Status ..... RW 0 Disable ......default .....always reads 0 Reserved Enable (status registers in the AGP header can **Power State** be written) 00 D0 .....default -reserved--reserved-11 D3 Hot Offset 4F - Multiple Function Control (00h).....RW 7-1 Reserved .....always reads 0 Offset <u>55 – Power Management Status......RO</u> 0 Bridge **Supports** Configuration Multiple Power Management Status.....always reads 00h **Functions** 0 Not supported, other functions 1, 2, 3, 4 and 7 cannot be seen and will return FFFFFFFh Offset 56 – PCI-to-PCI Bridge Support Extensions ...... RO when accessed .......default Supported (this bit is reflected on Rx0E[7]) P2P Bridge Support Extensions .... always reads 00h Offset 57 - Power Management Data .....RO Power Management Data .....always reads 00h



#### **AGP GART / Graphics Aperture**

The function of the Graphics Address Relocation Table (GART) is to translate virtual 32-bit addresses issued by an AGP device into 4K-page based physical addresses for system memory access. In this translation, the upper 20 bits (A31-A12) are remapped, while the lower 12 address bits (A11-A0) are used unchanged.

A one-level fully associative lookup scheme is used to implement the address translation. In this scheme, the upper 20 bits of the virtual address are used to point to an entry in a page table located in system memory. Each page table entry contains the upper 20 bits of a physical address (a "physical page" address). For simplicity, each page table entry is 4 bytes. The total size of the page table depends on the GART range (called the "aperture size") which is programmable in the CN400.

This scheme is shown in the figure below.



Figure 5. Graphics Aperture Address Translation

Since address translation using the above scheme requires an access to system memory, an on-chip cache (called a "Translation Lookaside Buffer" or TLB) is utilized to enhance performance. The TLB in the CN400 contains 16 entries. Address "misses" in the TLB require an access of system memory to retrieve translation data. Entries in the TLB are replaced using an LRU (Least Recently Used) algorithm.

Addresses are translated only for accesses within the "Graphics Aperture" (GA). The Graphics Aperture can be any power of two in size from 1MB to 256MB (i.e., 1MB, 2MB, 4MB, 8MB, etc) for AGP 2.0 and 4MB to 2GB for AGP 3.0. The base of the Graphics Aperture can be anywhere in the system virtual address space on an address boundary determined by the aperture size (e.g., if the aperture size is 4MB, the base must be on a 4MB address boundary). The Graphics Aperture Base is defined in Device 0 Function 0 Rx10. The Graphics Aperture Size and TLB Table Base are defined in Rx94 and Rx98 along with various control bits.



# **AGP 3.0 Registers**

| Offset 8  | 3-80 - AGP Capabilities (00305002h)RO                                                                |
|-----------|------------------------------------------------------------------------------------------------------|
| 31-24     | <b>Reserved</b> always reads 00                                                                      |
| 23-20     | Major Specification Revision always reads 0011b                                                      |
|           | Major rev # of AGP spec that device conforms to                                                      |
| 19-16     | Minor Specification Revision always reads 0000b                                                      |
|           | Minor rev # of AGP spec that device conforms to                                                      |
| 15-8      | <b>Pointer to Next Item</b> always reads 50 (last item)                                              |
| 7-0       | AGP Capability ID                                                                                    |
|           | (always reads 02 to indicate it is AGP)                                                              |
| Officet 9 | 77.94 ACD Status (1E000 A02b) DO                                                                     |
|           | 27-84 - AGP Status (1F000A03h)RO                                                                     |
|           | Reserved always reads 0s†                                                                            |
| 17        | Isochronous Transaction Support                                                                      |
|           | 0 Disabledefault                                                                                     |
| 16        | 1 Enable                                                                                             |
| 16        | Reserved always reads 0s†                                                                            |
| 15-13     | <b>Optimum Async Request Size</b> always reads 0s† Suggested setting is 010b or 2^(2+4)=64 Bytes for |
|           |                                                                                                      |
| 12 10     | 8QW access Calibration Cycle Setting for AGP 8x Mode                                                 |
| 12-10     | 000 4 ms                                                                                             |
|           | 000 4 his<br>001 16 ms                                                                               |
|           | 010 64 msdefault†                                                                                    |
|           | 011 256 ms                                                                                           |
| 9         | Supports SideBand Addressing always reads 1                                                          |
| 8         | Reservedalways reads 0†                                                                              |
| 7         | <b>64-Bit GART Entries</b> always reads 0                                                            |
| 6         | CPU GART Translation Not Supported                                                                   |
| Ü         | always reads 0                                                                                       |
| 5         | Addresses Above 4G Supported always reads 0                                                          |
| 4         | Fast Write Supported always reads 0                                                                  |
| 3         | AGP 8x Detected Set from AGP8XDET# pin                                                               |
|           | 0 AGP 2.0 Mode                                                                                       |
|           | 1 AGP 3.0 Mode                                                                                       |
| 2         | <b>4X Rate Supported</b>                                                                             |
|           | Reads 1 if bit-3 = $0$                                                                               |
| 1         | 2X Rate Supportedalways reads 1                                                                      |
| 0         | 1X Rate Supportedalways reads 1                                                                      |
| †Writab   | le if RxFD[0] = 1.                                                                                   |

| Offset 8 | B-88 - AGP CommandRW                                                     |  |  |
|----------|--------------------------------------------------------------------------|--|--|
| 31-24    | Request Depth (reserved for target) always reads 0s                      |  |  |
|          | Reserved always reads 0s                                                 |  |  |
| 12-10    | <b>Calibration Cycle Select</b> default = 0                              |  |  |
| 9        | SideBand Addressing                                                      |  |  |
|          | 0 Disabledefault                                                         |  |  |
|          | 1 Enable                                                                 |  |  |
| 8        | AGP                                                                      |  |  |
|          | 0 Disabledefault                                                         |  |  |
|          | 1 Enable                                                                 |  |  |
| 7-6      | <b>Reserved</b> always reads 0s                                          |  |  |
| 5        | Addresses Over 4G                                                        |  |  |
|          | 0 Disabledefault                                                         |  |  |
|          | 1 Enable                                                                 |  |  |
| 4        | Fast Write                                                               |  |  |
|          | 0 Disabledefault                                                         |  |  |
|          | 1 Enable                                                                 |  |  |
| 3        | <b>Reserved</b> always reads 0s                                          |  |  |
| 2-0      | <b>Transfer Mode Select</b> default = 000b                               |  |  |
|          | Rx84[3] =0 (8x mode <b>not detected</b> via AGP8XDET#)                   |  |  |
|          | 001 1x data transfer rate                                                |  |  |
|          | 010 2x data transfer rate                                                |  |  |
|          | 100 4x data transfer rate                                                |  |  |
|          | Rx84[3]=1 (8x mode <b>detected</b> via AGP8XDET #)                       |  |  |
|          | 000 -reserveddefault                                                     |  |  |
|          | 001 4x data transfer rate                                                |  |  |
|          | 010 8x data transfer rate                                                |  |  |
| Off4 0   | TE OC A CD Isoah Status (0000 0020h) DW                                  |  |  |
|          | EF-8C - AGP Isoch Status (0000 0028h)RW                                  |  |  |
|          | Reserved always reads 0s                                                 |  |  |
| 23-16    | Maximum Bandwidth (Async and Sync)default=0                              |  |  |
| 15.0     | (programmed in units of 32 bytes)                                        |  |  |
| 15-8     | Maximum Number of Isochronous Transactions                               |  |  |
| 7.0      | in a Single Isochronous Period                                           |  |  |
| 7-6      | Isochronous Payload Sizes Supported 00 32, 64, 128 and 256 bytes default |  |  |
|          | 01 64, 128 and 256 bytes default                                         |  |  |
|          | 10 128 and 256 bytes                                                     |  |  |
|          | 11 256 bytes                                                             |  |  |
| 5-3      |                                                                          |  |  |
| 3-3      | Maximum Latency for Isochronous Data Transfer                            |  |  |
| 2        | (programmed in units of 1 usec)default = 101  Reservedalways reads 0     |  |  |
| 1-0      | <b>Reserved</b> always reads 0s <b>Isochronous Error Code</b>            |  |  |
| 1-0      | 00 No error                                                              |  |  |
|          | 01 Isoch request overflow                                                |  |  |
|          | 1x -reserved-                                                            |  |  |
|          | 1A 10301 Y CU-                                                           |  |  |



# AGP 3.0 Registers (continued)

| Offset 9                                 | 3-90 - AGP GART / TLB ControlRW                          |  |  |
|------------------------------------------|----------------------------------------------------------|--|--|
|                                          | Reserved always reads 0s                                 |  |  |
| 9                                        | Calibration Cycle                                        |  |  |
|                                          | 0 Disabledefault                                         |  |  |
|                                          | 1 Enable                                                 |  |  |
| 8                                        | Graphics Aperture Base Register (Rx13-10) Read           |  |  |
| O                                        | 0 Disabledefault                                         |  |  |
|                                          | 1 Enable                                                 |  |  |
| 7                                        |                                                          |  |  |
| 7                                        | GART TLB                                                 |  |  |
|                                          | 0 Disable (TLB entries are invalidated) default          |  |  |
|                                          | 1 Enable                                                 |  |  |
| 6-0                                      | <b>Reserved</b> always reads 0s                          |  |  |
| Offset 9                                 | 7-94 - AGP Gfx Aperture Size (0001 0F00h)RW              |  |  |
|                                          | Aperture Page Size Select default = 0000b                |  |  |
|                                          | Only 4K pages are allowed                                |  |  |
| 27                                       | Reservedalways reads 0s                                  |  |  |
|                                          | Page Size Supported default = 001h                       |  |  |
| 20 10                                    | If bit-n of this field is 1, indicates support of        |  |  |
|                                          | $2^{(n+12)}$ page size. Must be set to 001h (field bit-0 |  |  |
|                                          | set) to indicate only 4K pages allowed.                  |  |  |
| 15_12                                    | Reservedalways reads 0s                                  |  |  |
| 11-0                                     | Aperture Size                                            |  |  |
| 11-0                                     | 111100111111 4MB                                         |  |  |
|                                          |                                                          |  |  |
|                                          |                                                          |  |  |
|                                          | 111100111100 16MB                                        |  |  |
|                                          | 111100111000 32MB                                        |  |  |
|                                          | 111100110000 64MB                                        |  |  |
|                                          | 111100100000 128MB                                       |  |  |
|                                          | 111100000000 256MBdefault                                |  |  |
|                                          | 111000000000 512MB                                       |  |  |
|                                          | 110000000000 1GB                                         |  |  |
|                                          | $1000000000000 \qquad 2GB \le Max \text{ supported}$     |  |  |
|                                          | 00000000000 4GB <= Do not program                        |  |  |
|                                          | Note: When $Rx84[3] = 0$ (AGP 2.0 mode), only            |  |  |
|                                          | 4MB - 256MB are supported                                |  |  |
| Offset 9                                 | B-98 - AGP 3.0 GART Table Base LowRW                     |  |  |
| 31-12                                    | <b>GART Base Address [31:12]</b> default = 0             |  |  |
|                                          | <b>Reserved</b> always reads 0s                          |  |  |
| Offset 9                                 | F-9C - AGP 3.0 GART Table Base HighRW                    |  |  |
| 31-0                                     | <b>GART Base Address [63:32]</b> default = 0             |  |  |
|                                          | Note: Since aperture sizes over 4G are not presently     |  |  |
|                                          | supported, this register should be written with all      |  |  |
|                                          | zeros.                                                   |  |  |
| Offset A3-A0 - AGP Isochronous CommandRW |                                                          |  |  |
| 31-8                                     | Reservedalways reads 0s                                  |  |  |
| 31-8<br>7-6                              | Isochronous Payload Size                                 |  |  |
| /-0                                      | default = setting of Rx8C[7-6]                           |  |  |
| <b>5</b> A                               |                                                          |  |  |
| 5-0                                      | <b>Reserved</b> always reads 0s                          |  |  |
|                                          |                                                          |  |  |

### **AGP Enhanced Control**

| Offset | B9 - AGP Mixed ControlRW                                                |
|--------|-------------------------------------------------------------------------|
| 7      | FIFO Control                                                            |
|        | 0 MG FIFO=64 QW, IMG FIFO=32 QW def                                     |
|        | 1 MG FIFO=96 QW, IMG FIFO=0 QW                                          |
| 6      | Hold AGP Data With Transmit Ready                                       |
|        | 0 Disabledefault                                                        |
|        | 1 Enable                                                                |
| 5-0    | Total # of Isoch Requests default = 000000b                             |
|        |                                                                         |
| Offset | BA - AGP GPRI Isoch Read CounterRW                                      |
| 7-0    | Counter for Each Isoch Request to Assert GPRI                           |
| 7-0    | for Isoch Readdefault = 00h                                             |
|        | ior isocii Reauueraunt – oon                                            |
| Offset | BB - AGP GPRI Isoch Write CounterRW                                     |
| 7-0    | Counter for Each Isoch Request to Assert GPRI                           |
|        | for Isoch Writedefault = 00h                                            |
|        |                                                                         |
| Offact | DC ACD Control (00h) DW                                                 |
|        | BC - AGP Control (00h)RW                                                |
| 7      | AGP                                                                     |
|        | 0 Disabledefault                                                        |
|        | 1 Enable                                                                |
| 6      | AGP Read Synchronization                                                |
|        | 0 Disabledefault                                                        |
| _      | 1 Enable                                                                |
| 5      | AGP Read Snoop DRAM Post-Write Buffer                                   |
|        | 0 Disabledefault                                                        |
|        | 1 Enable                                                                |
| 4      | AGP Read Priority                                                       |
|        | 0 GREQ for low priority reads has higher                                |
|        | priority if FIFO contains less than 24QW def                            |
|        | 1 GREQ Priority Becomes Higher When Arbiter                             |
| •      | is Parked at AGP Master                                                 |
| 3      | GRDY 2T Early Control                                                   |
|        | 0 Disabledefault 1 Enable                                               |
| 2      | 1 Enable Fence / Flush                                                  |
| 2      |                                                                         |
|        | 0 Disable – low priority requests will be                               |
|        | executed out of order                                                   |
|        | 1 Enable – all normal priority AGP operations will be executed in order |
| 1      | AGP Arbitration Parking                                                 |
| 1      | 0 Disable default                                                       |
|        | 1 Enable (GGNT# remains asserted until either                           |
|        | GREQ# de-asserts or data phase ready)                                   |
| 0      | AGP to PCI Master or CPU to PCI Turnaround                              |
| U      | Cycle                                                                   |
|        | 0 2T or 3T Timingdefault                                                |
|        | 1 1T Timing                                                             |
|        |                                                                         |



| Offset : | BD – AGP Latency Timer (02h)RW                    |
|----------|---------------------------------------------------|
| 7        | AGP Performance Improvement                       |
|          | 0 Disabledefault                                  |
|          | 1 Enable                                          |
| 6        | Pipe Mode Performance Improvement                 |
|          | 0 Disabledefault                                  |
|          | 1 Enable                                          |
| 5        | AGP Data Input Enable (for Power Saving)          |
|          | 0 AGP data input always enableddefault            |
|          | 1 AGP data input only enabled when necessary      |
|          | to avoid redundant transitions                    |
| 4        | AGP Performance Improvement                       |
|          | 0 Disabledefault                                  |
|          | 1 Enable                                          |
| 3-0      | <b>AGP Data Phase Latency Timer</b> default = 02h |
| Offset   | BE – AGP Miscellaneous Control (00h)RW            |
| 7        | NMI / AGPBUSY# Function Select                    |
| ,        | 0 NMIdefault                                      |
|          | 1 AGPBUSY#                                        |
| 6        | Assert PP2OFF for Isochronous Requests            |
| U        | 0 Disabledefault                                  |
|          | 1 Enable                                          |
| 5        | Isoch Read Snoop DRAM Post-Write Buffer           |
|          | 0 Disable default                                 |
|          | 1 Enable                                          |
| 4        | Guard for Isoch Request With Length               |
|          | Inconsistent with Isoch Payload Size (AGP Isoch   |
|          | Command Register Bits 7-6)                        |
|          | 0 Isoch read length = payload sizedefault         |
|          | 1 Isoch read length = 11b                         |
| 3-2      | Reservedalways reads 0s                           |
| 1        | Assert Isochronous Read Ready                     |
|          | 0 When one block receiveddefault                  |
|          | 1 When entire transaction received                |
| 0        | CPU GART Read, AGP GART Write Coherency           |
|          | 0 Disabledefault                                  |
|          | 1 Enable                                          |

| Offset | BF - A | GP 3.0 Control (00h)                 | RW         |
|--------|--------|--------------------------------------|------------|
| 7      | CPU    | / PCI Master GART Access             |            |
|        | 0      | Disable                              | default    |
|        | 1      | Enable                               |            |
| 6      | AGP    | Calibration                          |            |
|        | 0      | Disable                              | default    |
|        | 1      | Enable                               |            |
| 5      | Mix    | Coherent / Non-coherent Accesses     |            |
|        | 0      | Disable                              | default    |
|        | 1      | Enable                               |            |
| 4      | DBII   | H / PIPE Function Select             |            |
|        | 0      | DBIH                                 | default    |
|        | 1      | PIPE#                                |            |
| 3      | DBI    | Function                             |            |
|        | 0      | Disable (DBI input masked and a      | ll outputs |
|        |        | assume DBI=0)                        | default    |
|        | 1      | Enable                               |            |
| 2      | DBI    | Output for AGP Transactions          |            |
|        | 0      | Disable                              | default    |
|        | 1      | Enable                               |            |
| 1      | DBI    | <b>Output for Frame Transactions</b> | Including  |
|        | Fast-  | Write                                |            |
|        | 0      | Disable                              | default    |
|        | 1      | Enable                               |            |
| 0      | DBI    | Output from Frame Transactions       |            |
|        | 0      | Disable                              | default    |
|        | 1      | Enable                               |            |



| <u> Offset C0 – AGP CKG Control 1 (00h)RV</u>  |
|------------------------------------------------|
| 7 AGP1 R-Port CKG Rise Time Duty Cycle Contro  |
| 6 AGP0 R-Port CKG Rise Time Duty Cycle Contro  |
| 5 AGP1 R-Port CKG Fall Time Duty Cycle Contro  |
| 4 AGP0 R-Port CKG Fall Time Duty Cycle Contro  |
| 3 AGP1 S-Port CKG Rise Time Duty Cycle Contro  |
| 2 AGP0 S-Port CKG Rise Time Duty Cycle Contro  |
| 1 AGP1 S-Port CKG Fall Time Duty Cycle Control |
| 0 AGP0 S-Port CKG Fall Time Duty Cycle Control |
| Offset C1 – AGP CKG Control 2 (00h)RV          |
| <b>7-4 Reserved</b> always reads               |
| 3 AGP1 D-Port CKG Rise Time Duty Cycle Contro  |
| 2 AGP0 D-Port CKG Rise Time Duty Cycle Contro  |
| 1 AGP1 D-Port CKG Fall Time Duty Cycle Contro  |
| 0 AGP0 D-Port CKG Fall Time Duty Cycle Contro  |
|                                                |

| Offset | C2 – A | GP Miscellaneous Control 1 (00h)RW         |
|--------|--------|--------------------------------------------|
| 7      |        | Pipe / SBA Request                         |
|        | 0      | Disabledefault                             |
|        | 1      | Enable                                     |
| 6      | Fast   | RM Request                                 |
|        | 0      | Disabledefault                             |
|        | 1      | Enable (decrease 1T from SBA2x/4x/8x to    |
|        |        | access DRAM)                               |
| 5      | Fast   | GADS Conversion                            |
|        | 0      | Disabledefault                             |
|        | 1      | Enable                                     |
| 4-3    | AGP    | Reorder Distance For 16/24/32/48 QW        |
| 2      | AGP    | Reorder                                    |
|        | 0      | Disabledefault                             |
|        | 1      | Enable                                     |
| 1      | Gran   | it Isoch Write When GM FIFO & PWQ are      |
|        | Avai   | lable for Entire Payload                   |
|        | 0      | Disabledefault                             |
|        | 1      | Enable                                     |
| 0      | Gran   | nt Assertion Control                       |
|        | 0      | Assert GGNT when 1 block of data back def  |
|        | 1      | Assert GGNT when all data back of this req |
| Offset | C3 – A | GP Miscellaneous Control 2 (00h)RW         |
| 7-1    | Rese   | rvedalways reads 0s                        |
| 0      | AGP    | Data Sync 1T                               |
|        | 0      | Disabledefault                             |
|        | 1      | Enable                                     |
|        |        |                                            |

DWC



# **Device 0 Function 1 Registers – Error Reporting**

# **Device 0 Function 1 Header Registers**

All registers are located in PCI configuration space. They should be programmed using PCI configuration mechanism 1 through CF8 / CFC with bus number and device number equal to zero and function number equal to 1.

| Offset 1                                              | -0 - V  | endor ID (1106h)RO                             |
|-------------------------------------------------------|---------|------------------------------------------------|
|                                                       |         | ode (reads 1106h to identify VIA Technologies) |
| Offset 3                                              | 5-2 - D | evice ID for Error Reporting (1259h)RO         |
| <b>15-0 ID Code</b> (reads 1259h to identify CN400 NB |         |                                                |
|                                                       |         | e function 1)                                  |
|                                                       |         |                                                |
|                                                       |         | ommand (0006h)RW                               |
| 15-10                                                 |         |                                                |
| 9                                                     | Fast    | Back-to-Back Cycle EnableRO                    |
|                                                       | 0       | Fast back-to-back transactions only allowed to |
|                                                       |         | the same agentdefault                          |
|                                                       | 1       | Fast back-to-back transactions allowed to      |
|                                                       |         | different agents                               |
| 8                                                     | SER     | R# EnableRO                                    |
|                                                       | 0       | SERR# driver disableddefault                   |
|                                                       | 1       | SERR# driver enabled                           |
| 7                                                     | Addı    | ress / Data SteppingRO                         |
|                                                       | 0       | Device never does steppingdefault              |
|                                                       | 1       | Device always does stepping                    |
| 6                                                     | Parit   | y Error ResponseRW                             |
|                                                       | 0       | Ignore parity errors & continuedefault         |
|                                                       | 1       | Take normal action on detected parity errors   |
| 5                                                     | VGA     | Palette SnoopRO                                |
|                                                       | 0       | Treat palette accesses normallydefault         |
|                                                       | 1       | Don't respond to palette accesses on PCI bus   |
| 4                                                     | Mem     | ory Write and Invalidate Command RO            |
|                                                       | 0       | Bus masters must use Mem Writedefault          |
|                                                       | 1       | Bus masters may generate Mem Write & Inval     |
| 3                                                     | Speci   | ial Cycle MonitoringRO                         |
|                                                       | 0       | Does not monitor special cyclesdefault         |
|                                                       | 1       | Monitors special cycles                        |
| 2                                                     | PCI 1   | Bus MasterRO                                   |
|                                                       | 0       | Never behaves as a bus master                  |
|                                                       | 1       | Can behave as a bus masterdefault              |
| 1                                                     | Mem     | ory SpaceRO                                    |
|                                                       | 0       | Does not respond to memory space               |
|                                                       | 1       | Responds to memory spacedefault                |
| 0                                                     | I/O S   | SpaceRO                                        |
|                                                       | 0       | Does not respond to I/O spacedefault           |
|                                                       | 1       | Responds to I/O space                          |
|                                                       |         |                                                |

| Offset    | <del>/-0 - 5</del> | tatus (0200II) KWC                                 |
|-----------|--------------------|----------------------------------------------------|
| 15        | Detec              | eted Parity Error                                  |
|           | 0                  | No parity error detecteddefault                    |
|           | 1                  | Error detected in either address or data phase.    |
|           |                    | This bit is set even if error response is disabled |
|           |                    | (command register bit-6) write 1 to clear          |
| 14        | Signa              | aled Sys Err (SERR# Asserted) always reads 0       |
| 13        |                    | aled Master Abort                                  |
|           | 0                  | No abort receiveddefault                           |
|           | 1                  | Transaction aborted by master . write 1 to clear   |
| 12        | Recei              | ived Target Abort                                  |
|           | 0                  | No abort received default                          |
|           | 1                  | Transaction aborted by target write 1 to clear     |
| 11        | Signa              | aled Target Abortalways reads 0                    |
|           | 0                  | Target Abort never signaled                        |
| 10-9      | DEV                | SEL# Timing                                        |
|           |                    | Fast                                               |
|           | 01                 | Mediumalways reads 01                              |
|           | 10                 | Slow                                               |
|           | 11                 | Reserved                                           |
| 8         | Data               | Parity Error Detected                              |
|           | 0                  | No data parity error detected default              |
|           | 1                  | Error detected in data phase. Set only if error    |
|           |                    | response enabled via command bit- $6 = 1$ and      |
|           |                    | the North Bridge was initiator of the operation    |
|           |                    | in which the error occurred write one to clear     |
| 7         | Fast 1             | Back-to-Back Capablealways reads 0                 |
| 6         |                    | <b>Definable Features</b> always reads 0           |
| 5         |                    | Hz Capable always reads 0                          |
| 4         |                    | orts New Capability listalways reads 0             |
| 3-0       | Rese               |                                                    |
| 0.00      |                    |                                                    |
|           | 8 - Rev            | ision ID (0nh)RO                                   |
| 8-0       | Chip               | Revision Codealways reads 0nh                      |
| Offset 9  | ) - Pro            | gramming Interface (00h)RO                         |
| 7-0       |                    | face Identifieralways reads 00h                    |
|           |                    | 3                                                  |
|           |                    | Class Code (00h)RO                                 |
| 7-0       |                    | Class Codereads 00 to indicate Host Bridge         |
| Offset 1  | B - Bas            | se Class Code (06h)RO                              |
| 7-0       | Base               | Class Code reads 06 to indicate Bridge Device      |
|           |                    |                                                    |
| Offset 2  | 2D-2C              | - Subsystem Vendor ID (0000h) W1 / RO              |
| 15-0      | Subs               | ystem Vendor IDdefault = 0                         |
| This reg  |                    | hay be written once and is then read only.         |
| _         |                    | Subsystem ID (0000h)W1 / RO                        |
| 15-0      |                    | ystem ID                                           |
|           |                    | hay be written once and is then read only.         |
| 11115 108 | giotei II          | lay of written once and is then read only.         |
| Offset 3  | 37_3 <i>4</i> =    | Capability Pointer (CAPPTR)RO                      |
|           |                    |                                                    |
| Contain   | s an of            | fset from the start of configuration space.        |

31-0 AGP Capability List Ptr ... always reads 0000 0000h



# **Device 0 Function 1 Device-Specific Registers**

These registers are normally programmed once at system initialization time.

### **V-Link Error Reporting**

| <u> 50 – V-Link Error Status</u>     | WC                                                                                                                                                                                                                                                                                                                       |
|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reservedalv                          | ways reads 0                                                                                                                                                                                                                                                                                                             |
| V-Link Parity Error Detected by NB   | WC                                                                                                                                                                                                                                                                                                                       |
| 0 No V-Link Parity Error Detected    | default                                                                                                                                                                                                                                                                                                                  |
| 1 V-Link Parity Error Detected (writ | te 1 to clear)                                                                                                                                                                                                                                                                                                           |
| 58 – V-Link Error Reporting Enable   | RW                                                                                                                                                                                                                                                                                                                       |
| Parity Error or SERR# Reported via N | IMI                                                                                                                                                                                                                                                                                                                      |
| 0 Disable                            | default                                                                                                                                                                                                                                                                                                                  |
| 1 Enable                             |                                                                                                                                                                                                                                                                                                                          |
| Parity Error or SERR# Reported to SE | 3 via Vlink                                                                                                                                                                                                                                                                                                              |
| 0 Disable                            | default                                                                                                                                                                                                                                                                                                                  |
| 1 Enable                             |                                                                                                                                                                                                                                                                                                                          |
| Reservedalv                          | ways reads 0                                                                                                                                                                                                                                                                                                             |
| V-Link Parity Check Report           | -                                                                                                                                                                                                                                                                                                                        |
| 0 Disable                            | default                                                                                                                                                                                                                                                                                                                  |
| 1 Enable                             |                                                                                                                                                                                                                                                                                                                          |
|                                      | Reserved alv V-Link Parity Error Detected by NB  0 No V-Link Parity Error Detected 1 V-Link Parity Error Detected (writ  58 – V-Link Error Reporting Enable  Parity Error or SERR# Reported via N  0 Disable 1 Enable  Parity Error or SERR# Reported to SE  0 Disable 1 Enable  Reserved alv V-Link Parity Check Report |

### **AGP Error Reporting**

| Offset I | <u> E0 – AGP / PCI2 Error Status 1 (00h)</u> | RWC        |
|----------|----------------------------------------------|------------|
| 7        | AGP Cycle Data Parity Error                  |            |
|          | 0 Parity Error did not occur                 |            |
|          | 1 Parity error occurred write                | 1 to clear |
| 6        | PCI #2 GSERR Error                           |            |
|          | 0 Parity Error did not occur                 |            |
|          | 1 Parity error occurred write                |            |
| 5-0      | Reserved alwa                                | ys reads 0 |
|          |                                              |            |
|          |                                              |            |
| Offset I | E1 – AGP / PCI2 Error Status 2 (00h)         | RO         |
| 7-2      |                                              |            |
| 1-0      |                                              | RO         |
|          |                                              |            |
|          |                                              |            |
|          |                                              |            |
| Offset I | E8 – AGP / PCI2 Error Reporting Enable (     | 00h) RW    |
| 7-5      | Reservedalwa                                 |            |
| 4        | Report Data Parity Errors on AGP Cycle       | S          |
|          | 0 Disable                                    | default    |
|          | 1 Enable                                     |            |
| 3-2      | Reservedalwa                                 | ys reads 0 |
| 1        | Report Data Parity Errors on PCI2 Cycle      |            |
|          | 0 Disable                                    | default    |
|          | 1 Enable                                     |            |
| 0        | Report Address Parity Errors on PCI2 C       |            |
|          | 0 Disable                                    | default    |
|          | 1 Enable                                     |            |

DWC



# **Device 0 Function 2 Registers – Host CPU**

### **Device 0 Function 2 Header Registers**

All registers are located in PCI configuration space. They should be programmed using PCI configuration mechanism 1 through CF8 / CFC with bus number and device number equal to zero and function number equal to 2.

| Offset 1 | -0 - V  | endor ID (1106h)RO                             |
|----------|---------|------------------------------------------------|
|          |         | ode (reads 1106h to identify VIA Technologies) |
| Offset 3 | 8-2 - D | evice ID (2259h)RO                             |
| 15-0     | ID C    | ode (reads 2259h to identify CN400 NB virtual  |
|          | devic   | e function 2)                                  |
| Offset 5 | 5-4 -C  | ommand (0006h)RW                               |
| 15-10    |         |                                                |
| 9        |         | Back-to-Back Cycle EnableRO                    |
| ,        | 0       | Fast back-to-back transactions only allowed to |
|          | U       | the same agent default                         |
|          | 1       | Fast back-to-back transactions allowed to      |
|          | •       | different agents                               |
| 8        | SERI    | R# EnableRO                                    |
| ŭ        | 0       |                                                |
|          | 1       | SERR# driver enabled                           |
| 7        | Addı    | ress / Data SteppingRO                         |
|          | 0       | Device never does steppingdefault              |
|          | 1       | Device always does stepping                    |
| 6        | Parit   | y Error ResponseRW                             |
|          | 0       | Ignore parity errors & continuedefault         |
|          | 1       | Take normal action on detected parity errors   |
| 5        | VGA     | Palette SnoopRO                                |
|          | 0       | Treat palette accesses normallydefault         |
|          | 1       | Don't respond to palette accesses on PCI bus   |
| 4        | Mem     | ory Write and Invalidate Command RO            |
|          | 0       | Bus masters must use Mem Writedefault          |
|          | 1       | Bus masters may generate Mem Write & Inval     |
| 3        | Spec    | ial Cycle MonitoringRO                         |
|          | 0       | Does not monitor special cyclesdefault         |
|          | 1       | Monitors special cycles                        |
| 2        |         | Bus Master RO                                  |
|          | 0       | Never behaves as a bus master                  |
|          | 1       | Can behave as a bus masterdefault              |
| 1        |         | ory SpaceRO                                    |
|          | 0       | Does not respond to memory space               |
|          | 1       | Responds to memory spacedefault                |
| 0        |         | space RO                                       |
|          | 0       | T T                                            |
|          | 1       | Responds to I/O space                          |

| Offset    | <del>-0 - 5</del> | tatus (020011) RWC                                 |
|-----------|-------------------|----------------------------------------------------|
| 15        | Detec             | eted Parity Error                                  |
|           | 0                 | No parity error detecteddefault                    |
|           | 1                 | Error detected in either address or data phase.    |
|           |                   | This bit is set even if error response is disabled |
|           |                   | (command register bit-6) write one to clear        |
| 14        | Signa             | aled Sys Err (SERR# Asserted). always reads 0      |
| 13        | Signa             | iled Master Abort                                  |
|           | 0                 | No abort received default                          |
|           | 1                 | Transaction aborted by master . write 1 to clear   |
| 12        | Recei             | ived Target Abort                                  |
|           | 0                 | No abort received default                          |
|           | 1                 | Transaction aborted by target write 1 to clear     |
| 11        | Signa             | aled Target Abortalways reads 0                    |
|           | 0                 | Target Abort never signaled                        |
| 10-9      | DEV               | SEL# Timing                                        |
|           | 00                | Fast                                               |
|           | 01                | Mediumalways reads 01                              |
|           | 10                | Slow                                               |
|           | 11                | Reserved                                           |
| 8         | Data              | Parity Error Detected                              |
|           | 0                 | No data parity error detected default              |
|           | 1                 | Error detected in data phase. Set only if error    |
|           |                   | response enabled via command bit- $6 = 1$ and      |
|           |                   | the North Bridge was initiator of the operation    |
|           |                   | in which the error occurred write one to clear     |
| 7         | Fast 1            | Back-to-Back Capablealways reads 0                 |
| 6         | User              | <b>Definable Features</b> always reads 0           |
| 5         | 66M1              | Hz Capablealways reads 0                           |
| 4         | Supp              | orts New Capability listalways reads 0             |
| 3-0       | Rese              | rvedalways reads 0                                 |
| Office 4  | ) D               | isian ID (Anh)                                     |
| 9-0       | Chi-              | ision ID (0nh) RO                                  |
| 9-0       | Cmp               | <b>Revision Code</b> always reads 0nh              |
| Offeet C  | ) Dra             | gramming Interface (00h)RO                         |
| 7-0       |                   | face Identifieralways reads 00h                    |
|           |                   |                                                    |
|           |                   | Class Code (00h)RO                                 |
| 7-0       | Sub (             | Class Codereads 00 to indicate Host Bridge         |
| Offset I  | B - Bas           | se Class Code (06h)RO                              |
| 7-0       | Base              | Class Code reads 06 to indicate Bridge Device      |
|           |                   |                                                    |
| Offset 2  | 2D-2C             | - Subsystem Vendor ID (0000h) W1 / RO              |
| 15-0      |                   | ystem Vendor IDdefault = 0                         |
| This reg  |                   | hay be written once and is then read only.         |
| _         |                   | - Subsystem ID (0000h)W1 / RO                      |
| 15-0      |                   | ystem ID default = 0                               |
|           |                   | hay be written once and is then read only.         |
| 11113 102 | ,15101 11         | ing of written once and is then read only.         |
| Offset 3  | 37_34 _           | Capability Pointer (CAPPTR)RO                      |
|           |                   | fset from the start of configuration space.        |
| Comain    | s an oi           | isci mom me stari oi comiguration sdace.           |

31-0 AGP Capability List Ptr ... always reads 0000 0000h



# **Device 0 Function 2 Device-Specific Registers**

These registers are normally programmed once at system initialization time.

### **Host CPU Control**

| Offset  | 50 – Request Phase Control (00h)RW                    | Offset | 52 – CPU Interface Advanced Ctrl (00h)RW        |
|---------|-------------------------------------------------------|--------|-------------------------------------------------|
| 7       | CPU Hardwired IOQ (In Order Queue) Size               | 7      | CPU RW DRAM 0WS for Back-to-Back Pipeline       |
| •       | Default set from the inverse of the VD2 strap. This   | ·      | Access                                          |
|         | register can be written 0 to restrict the chip to one |        | 0 Disabledefault                                |
|         | level of IOQ.                                         |        | 1 Enable                                        |
|         | 0 1-Level (strap pulled high)                         | 6      | HREQ High Priority                              |
|         | 1 8-Level (strap pulled low)                          | •      | 0 Disable default                               |
| 6       | Dual CPU Support                                      |        | 1 Enable                                        |
|         | Default set from the VD7 strap (VT8237 South          | 5      | AGTL+ Pullups                                   |
|         | Bridge PDCS3# pin) or ROMSIP.                         |        | Default set from the inverse of the VD3 strap.  |
|         | 0 Single (SB strap pulled low)                        |        | 0 Disable (strap pulled high)                   |
|         | 1 Dual (SB strap pulled high)                         |        | 1 Enable (strap pulled low)                     |
| 5       | Fast DRAM Access                                      | 4      | Reservedalways reads 0                          |
|         | 0 Disabledefault                                      | 3      | Write Retire Policy After 2 Writes              |
|         | 1 Enable                                              |        | 0 Disable default                               |
| 4-0     | Dynamic Defer Snoop Stall Count                       |        | 1 Enable                                        |
|         | (granularity = $2T$ , normally set to $01000b$ )      | 2      | 2-Level Defer Queue with Lock                   |
| Officet | 51 CDU Interfese Desis Control (00h) DW               |        | 0 Normal Operationdefault                       |
|         | 51 - CPU Interface Basic Control (00h)RW              |        | 1 Enhanced Operation (this bit should always be |
| 7       | CPU Read DRAM Fast Ready                              |        | set to 1)                                       |
|         | 0 Wait until all 8 QWs are received before            | 1      | Consecutive Speculative Read                    |
|         | DRDY is returneddefault                               |        | 0 Disabledefault                                |
|         | 1 See Rx60-67 for DRDY timing Read Around Write       |        | 1 Enable                                        |
| 6       | 0 Disabledefault                                      | 0      | Speculative Read                                |
|         | 1 Enable                                              |        | 0 Disabledefault                                |
| 5       | DRQ Control                                           |        | 1 Enable                                        |
| 3       | 0 Non pipelined similar to Pro266default              | Offset | 53 - CPU Arbitration Control (00h)RW            |
|         | 1 Pipelined                                           |        | Host Timer default = 0                          |
| 4       | CPU to PCI Read Defer                                 | 3-0    | BPRI Timer (units of 4 HCLKs)                   |
| •       | 0 Disabledefault                                      | 2 0    | DI III Timer (dilits of 1 Hellis)detadit        |
|         | 1 Enable                                              |        |                                                 |
| 3       | Two Defer / Retry Entries                             |        |                                                 |
| _       | 0 Disabledefault                                      |        |                                                 |
|         | 1 Enable                                              |        |                                                 |
| 2       | Two Defer / Retry Entries Shared                      |        |                                                 |
|         | 0 Each entry is dedicated to 1 CPUdefault             |        |                                                 |
|         | 1 Each entry is shared by 2 CPUs                      |        |                                                 |
| 1       | PCI Master Pipelined Access                           |        |                                                 |
|         | 0 Disabledefault                                      |        |                                                 |
|         | 1 Enable                                              |        |                                                 |
| 0       | Reserved always reads 0                               |        |                                                 |

|        |               | J RW DRAM 0WS for Back-to-Back Pip          | enne    |
|--------|---------------|---------------------------------------------|---------|
|        | Acce          | ess                                         |         |
|        | 0             | Disablede                                   | efault  |
|        | 1             | Enable                                      |         |
| 6      | HRE           | EQ High Priority                            |         |
|        | 0             | Disablede                                   | efault  |
|        | 1             | Enable                                      |         |
| 5      |               | ΓL+ Pullups                                 |         |
|        |               | nult set from the inverse of the VD3 strap. |         |
|        | 0             | (- · · · · · · · · · · · · · · · ·          |         |
|        | _ 1           | Enable (strap pulled low)                   |         |
| 4      |               | erved always re                             | ads 0   |
| 3      |               | te Retire Policy After 2 Writes             | 0 1     |
|        | 0             | Disable                                     | efault  |
|        | 1             | Enable                                      |         |
| 2      |               | evel Defer Queue with Lock                  | 0 1.    |
|        | 0             | - r                                         |         |
|        | 1             | Enhanced Operation (this bit should alwa    | ys be   |
|        | ~             | set to 1)                                   |         |
| 1      |               | secutive Speculative Read                   | C 14    |
|        | 0             | Disable                                     | efault  |
| 0      | 1             | Enable                                      |         |
| 0      | Spec<br>0     | culative Read                               | . Ca 14 |
|        | 1             | Disable de                                  | raun    |
|        | 1             | Enable                                      |         |
| Offset | <b>53 – C</b> | CPU Arbitration Control (00h)               | .RW     |
| Oliget | Host          | t Timerdefau                                | lt = 0  |
| 7-4    |               | I Timer (units of 4 HCLKs) defau            |         |
|        | BPR           | A Timer (units of 4 mclks)uciau             | u - v   |
| 7-4    | BPR           | Timer (units of 4 HCLRS)uerau               | II – U  |
| 7-4    | BPR           | Timer (units of 4 HCLRs)uciau               | II – U  |
| 7-4    | BPR           | Timer (units of 4 HCLRs)uciau               | It – 0  |



| <b>Offset</b> : | 54 – CPU Frequency (00h)RW                                                                                                                | Offset:    | 56 – Reorder Latency (00h)RW                                                                                                                                                                                                          |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-5             | CPU FSB Frequency Set from VD4,1,0 Straps 000 100 MHz (all three straps pulled low) 001 133 MHz 010 200 MHz 011 -reserved- 100 -reserved- | 7-4<br>3-0 | Medium Threshold for Write Policy to Improve Memory Read / Write Performance A setting of 2-4 is recommended default = 0h Maximum Reorder Latency 0000 Disable (same as Rx55[0]=0) default 0001 Reorder latency 1 (Rx55[0] must be 1) |
|                 | 101 -reserved-<br>110 -reserved-                                                                                                          |            | 0010 Reorder latency 2 (Rx55[0] must be 1)                                                                                                                                                                                            |
|                 | 111 Auto                                                                                                                                  |            | 1100 Reorder latency 12 (Rx55[0] must be 1)                                                                                                                                                                                           |
| 4               | SDRAM Burst Length of 8                                                                                                                   |            | 1101 -reserved-                                                                                                                                                                                                                       |
| -               | 0 Disabledefault                                                                                                                          |            | 1110 reserved-                                                                                                                                                                                                                        |
|                 | 1 Enable (must be set for 128-bit operation)                                                                                              |            | 1111 -reserved-                                                                                                                                                                                                                       |
| 3               | Fast Host Master Read Ready                                                                                                               |            | 1111 16561764                                                                                                                                                                                                                         |
| -               | 0 Disable (normal)default<br>1 Enable (1T early)                                                                                          |            | 58 - Delivery / Trigger Control (00h)RW                                                                                                                                                                                               |
| 2               | PCI Master 8QW Operation                                                                                                                  | 7          | Redirection Hint in Register-Triggered APIC                                                                                                                                                                                           |
|                 | 0 Disabledefault                                                                                                                          |            | 0 default                                                                                                                                                                                                                             |
|                 | 1 Enable                                                                                                                                  |            | 1                                                                                                                                                                                                                                     |
| 1               | Sync 1T Conversion                                                                                                                        | 6          | Trigger Register                                                                                                                                                                                                                      |
|                 | 0 Transparentdefault                                                                                                                      |            | 0default                                                                                                                                                                                                                              |
| •               | 1 Sync                                                                                                                                    | =          | Trigger Mode                                                                                                                                                                                                                          |
| 0               | VPX Mode                                                                                                                                  | 5          | 0 default                                                                                                                                                                                                                             |
|                 | 0 Disable (AGP Mode)default                                                                                                               |            | 1 detauit                                                                                                                                                                                                                             |
|                 | 1 Enable (VPX Mode)                                                                                                                       | 4          | Delivery Status                                                                                                                                                                                                                       |
| Offset          | 55 - CPU Miscellaneous Control (00h)RW                                                                                                    | 7          | 0 default                                                                                                                                                                                                                             |
| 7-6             | Snoop Queue                                                                                                                               |            | 1                                                                                                                                                                                                                                     |
| , 0             | 00 12-leveldefault                                                                                                                        | 3          | <b>Destination Mode</b>                                                                                                                                                                                                               |
|                 | 01 13-level                                                                                                                               | _          | 0 default                                                                                                                                                                                                                             |
|                 | 1x 16-level                                                                                                                               |            | 1                                                                                                                                                                                                                                     |
| 5               | Reserved always reads 0                                                                                                                   | 2-0        | Delivery Mode                                                                                                                                                                                                                         |
| 4               | Fast Command with 8QW Prefetch                                                                                                            |            | 000 default                                                                                                                                                                                                                           |
|                 | 0 Disabledefault                                                                                                                          |            | 001                                                                                                                                                                                                                                   |
|                 | 1 Enable                                                                                                                                  |            | 010                                                                                                                                                                                                                                   |
| 3               | Reserved always reads 0                                                                                                                   |            | 011                                                                                                                                                                                                                                   |
| 2               | Medium Threshold for Write Policy                                                                                                         |            | 100                                                                                                                                                                                                                                   |
|                 | 0 Disabledefault                                                                                                                          |            | 101                                                                                                                                                                                                                                   |
|                 | 1 Enable                                                                                                                                  |            | 110                                                                                                                                                                                                                                   |
| 1               | DRDY Early / Late Timing Select                                                                                                           |            | 111                                                                                                                                                                                                                                   |
|                 | 0 2T Earlydefault                                                                                                                         |            |                                                                                                                                                                                                                                       |
| 0               | 1 2T Late                                                                                                                                 |            |                                                                                                                                                                                                                                       |
| 0               | <b>Reserved</b> always reads 0                                                                                                            |            |                                                                                                                                                                                                                                       |



| Offset : | 59 – IPI Control (00h)RW                                 |
|----------|----------------------------------------------------------|
| 7-1      | Reservedalways reads 0                                   |
| 0        | Lowest Priority IPI Support                              |
|          | 0 Disabledefault                                         |
|          | 1 Enable                                                 |
|          |                                                          |
|          |                                                          |
| Offset 4 | 5A – Destination ID (00h)RW                              |
| 7-0      | <b>Destination ID in A[19:12]</b> default = 00h          |
| 7-0      | Destination 1D in A[19.12] default – 0011                |
| Offset : | 5B – Interrupt Vector (00h)RW                            |
|          | Interrupt Vector in D[7:0] default = 00h                 |
|          | 1 ( )                                                    |
|          |                                                          |
| Official | SC CDUMissellersons Control (00k) DW                     |
|          | 5C - CPU Miscellaneous Control (00h)RW                   |
| 7        | Reserved always reads 0                                  |
| 6        | Copy / Compare Performance Improvement  0 Disabledefault |
|          | 1 Enable                                                 |
| 5        | CPU Bus Ownership                                        |
| 3        | 0 Disabledefault                                         |
|          | 1 Enable                                                 |
| 4        | Patch D11 in APIC Logic Mode                             |
| •        | 0 Disabledefault                                         |
|          | 1 Enable                                                 |
| 3        | Redirection Hint Information Obtained From               |
|          | 0 Address Fielddefault                                   |
|          | 1 Data Field                                             |
| 2        | <b>Destination Mode Information Obtained From</b>        |
|          | 0 Address Fielddefault                                   |
|          | 1 Data Field                                             |
| 1        | APIC Cluster Mode Support                                |
|          | 0 Disabledefault                                         |
| _        | 1 Enable                                                 |
| 0        | <b>Reserved</b> always reads 0                           |
|          |                                                          |
|          |                                                          |
| Offset : | 5D – Write Policy (00h)RW                                |
| 7-4      | Write Request Limit default = 0h                         |
| 3-0      | Write Request Base default = 0h                          |
|          | •                                                        |
| Offset : | 5E – Bandwidth Timer (00h)RW                             |
| 7-4      | <b>Host CPU Bandwidth Timer</b> default = 0h             |
| 3-0      | <b>DRAM Bandwidth Timer</b> default = 0h                 |

| Offset | 5F – C | PU Miscellaneous Control (00h)RW            |
|--------|--------|---------------------------------------------|
| 7      | Same   | e Bank But Different Sub-Bank Considered    |
|        | Off-I  | Page                                        |
|        | 0      | Disabledefault                              |
|        | 1      | Enable (reduces post-write burst length and |
|        |        | may increase performance)                   |
| 6      | Back   | -to-Back Fast Read, Burst CPU-to-AGP        |
|        | Read   | and Burst CPU-to-Memory Read                |
|        | 0      | Disabledefault                              |
|        | 1      | Enable                                      |
| 5      | Macl   | nine Error Output                           |
|        | 0      | Disabledefault                              |
|        | 1      | Enable                                      |
| 4      | Bus 1  | nitialization Output                        |
|        | 0      | Disabledefault                              |
|        | 1      | Enable                                      |
| 3      | Pipel  | ine APIC / Master Transactions              |
|        | 0      | Disabledefault                              |
|        | 1      | Enable                                      |
| 2      | Host   | CPU Bandwidth Limited                       |
|        | 0      | Disabledefault                              |
|        | 1      | Enable                                      |
| 1      | DRA    | M Bandwidth Limited                         |
|        | 0      | Disabledefault                              |
|        | 1      | Enable                                      |
| 0      | Impr   | ove CPU Access DRAM Read After Write        |
|        | 0      | Disabledefault                              |
|        | 1      | Enable                                      |



| <u>Offset</u> | <u>60 – DRDY L Timing Control 1</u> | l (00h)RW             |
|---------------|-------------------------------------|-----------------------|
| 7-6           | Phase 4 L Wait States               | default = 00b         |
| 5-4           | Phase 3 L Wait States               | default = 00b         |
| 3-2           | Phase 2 L Wait States               | default = 00b         |
| 1-0           | Phase 1 L Wait States               | default = 00b         |
| Offset        | 61 – DRDY L Timing Control 2        | 2 (00h)RW             |
| 7-6           | Phase 8 L Wait States               |                       |
| 5-4           | Phase 7 L Wait States               |                       |
| 3-2           | Phase 6 L Wait States               | default = 00b         |
| 1-0           | Phase 5 L Wait States               | default = 00b         |
| Offset        | 62 – DRDY L Timing Control 3        | 3 (00h)RW             |
| 7-4           |                                     | always reads 0        |
| 3-2           |                                     |                       |
| 1-0           | Phase 9 L Wait States               | $\dots$ default = 00b |
| Offset        | 63 – DRDY Q Timing Control          | 1 (00h)RW             |
| 7-6           | Phase 4 Q Wait States               | default = 00b         |
| 5-4           | Phase 3 Q Wait States               | default = 00b         |
| 3-2           | Phase 2 Q Wait States               | default = 00b         |
| 1-0           | Phase 1 Q Wait States               | default = 00b         |
| Offset        | 64 – DRDY Q Timing Control 2        | 2 (00h)RW             |
| 7-6           | Phase 8 Q Wait States               |                       |
| 5-4           | Phase 7 Q Wait States               |                       |
| 3-2           | Phase 6 Q Wait States               |                       |
| 1-0           | Phase 5 Q Wait States               | default = $00b$       |
| Offset        | 65 – DRDY Q Timing Control (        | 3 (00h)RW             |
| 7-4           |                                     | always reads 0        |
| 3-2           |                                     |                       |
|               |                                     |                       |

| Offset 6 | 66 – Burst DRDY Timing Control 1 (00h) | RW      |
|----------|----------------------------------------|---------|
| 7        | <b>Burst DRDY Wait State #8</b>        |         |
| 6        | <b>Burst DRDY Wait State #7</b>        |         |
| 5        | <b>Burst DRDY Wait State #6</b>        |         |
| 4        | <b>Burst DRDY Wait State #5</b>        |         |
| 3        | <b>Burst DRDY Wait State #4</b>        |         |
| 2        | <b>Burst DRDY Wait State #3</b>        |         |
| 1        | Burst DRDY Wait State #2               |         |
| 0        | Burst DRDY Wait State #1               |         |
|          | 0 0 ws DRDY Burst                      | default |
|          | 1 1 ws DRDY Burst                      |         |
| Offset 6 | 67 – Burst DRDY Timing Control 2 (00h) | RW      |
| 7-6      | Reservedalways                         | reads 0 |
| 5-4      | <b>Burst DRDY Wait State #10-9</b>     |         |
|          | 0 Disable                              | default |
|          | 1 Enable                               |         |
| 3-0      | Reservedalways                         | reads 0 |
|          |                                        |         |
| Offset 6 | 68 – Lowest Priority CPU ID #0 (00h)   | RO      |
| Offset 6 | 69 – Lowest Priority CPU ID #1 (00h)   | RO      |
| Offset 6 | 6A – Lowest Priority CPU ID #2 (00h)   | RO      |
| Offset 6 | 6B – Lowest Priority CPU ID #3 (00h)   | RO      |
| Offset 6 | 6C – Lowest Priority CPU ID #4 (00h)   | RO      |
| Offset 6 | 6D – Lowest Priority CPU ID #5 (00h)   | RO      |
|          | 6E – Lowest Priority CPU ID #6 (00h)   |         |
|          | 6F – Lowest Priority CPU ID #7 (00h)   |         |
| <u> </u> | 25 250 1 1101111 (21 0 12 11 1 10011)  |         |



# **Host CPU AGTL+ I/O Control**

| 0 11500                                        | 70 – Host Address (2x) Pullup DriveRW                                                                                                                                                                                                                                                                                                                                 |
|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7                                              | <b>Reserved</b> always reads 0                                                                                                                                                                                                                                                                                                                                        |
| 6-4                                            | Reserved (Do Not Program) default = 0                                                                                                                                                                                                                                                                                                                                 |
| 3                                              | <b>Reserved</b> always reads 0                                                                                                                                                                                                                                                                                                                                        |
| 2-0                                            | Address Pullup Drive (HA,HREQ#) default = 0                                                                                                                                                                                                                                                                                                                           |
| Offset                                         | 71 – Host Address (2x) Pulldown DriveRW                                                                                                                                                                                                                                                                                                                               |
| 7                                              | <b>Reserved</b> always reads 0                                                                                                                                                                                                                                                                                                                                        |
| 6-4                                            | Reserved (Do Not Program) default = 0                                                                                                                                                                                                                                                                                                                                 |
| 3                                              | <b>Reserved</b> always reads 0                                                                                                                                                                                                                                                                                                                                        |
| 2-0                                            | Address Pulldown Drive (HA,HREQ#) . default = 0                                                                                                                                                                                                                                                                                                                       |
| Offset                                         | 72 – Host Data (1x) Pullup DriveRW                                                                                                                                                                                                                                                                                                                                    |
| 7                                              | <b>Reserved</b> always reads 0                                                                                                                                                                                                                                                                                                                                        |
| 6-4                                            | <b>Reserved (Do Not Program)</b> default = 0                                                                                                                                                                                                                                                                                                                          |
| 3                                              | <b>Reserved</b> always reads 0                                                                                                                                                                                                                                                                                                                                        |
| 2-0                                            | <b>Data Pullup Drive (HD)</b> default = 0                                                                                                                                                                                                                                                                                                                             |
| Offset                                         | 73 – Host Data (1x) Pulldown DriveRW                                                                                                                                                                                                                                                                                                                                  |
| 7                                              | D 1 1 1 0                                                                                                                                                                                                                                                                                                                                                             |
| •                                              | <b>Reserved</b> always reads 0                                                                                                                                                                                                                                                                                                                                        |
| 6-4                                            | Reserved (Do Not Program) default = 0                                                                                                                                                                                                                                                                                                                                 |
| 6-4                                            | <b>Reserved (Do Not Program)</b> default = 0<br><b>Reserved</b> always reads 0                                                                                                                                                                                                                                                                                        |
| 6-4                                            | Reserved (Do Not Program)         default = 0           Reserved         always reads 0                                                                                                                                                                                                                                                                               |
| 6-4                                            | Reserved (Do Not Program)default = 0Reservedalways reads 0Data Pulldown Drive (HD)default = 0Refer to BIOS Porting Guide for recommended settings for these bits for typical system                                                                                                                                                                                   |
| 6-4<br>3<br>2-0                                | Reserved (Do Not Program)default = 0Reservedalways reads 0Data Pulldown Drive (HD)default = 0Refer to BIOS Porting Guide for recommended                                                                                                                                                                                                                              |
| 6-4<br>3<br>2-0<br>Note:                       | Reserved (Do Not Program)                                                                                                                                                                                                                                                                                                                                             |
| 6-4<br>3<br>2-0<br>Note:                       | Reserved (Do Not Program)                                                                                                                                                                                                                                                                                                                                             |
| 6-4<br>3<br>2-0<br>Note:                       | Reserved (Do Not Program) default = 0 Reserved always reads 0 Data Pulldown Drive (HD) default = 0 Refer to BIOS Porting Guide for recommended settings for these bits for typical system configurations.  74 - Output Delay / Stagger Control RW Reserved always reads 0 HD[63:48, 31:16] Output Stagger                                                             |
| 6-4<br>3<br>2-0<br>Note:<br>Offset<br>7-6      | Reserved (Do Not Program) default = 0 Reserved always reads 0 Data Pulldown Drive (HD) default = 0 Refer to BIOS Porting Guide for recommended settings for these bits for typical system configurations.  74 - Output Delay / Stagger Control RW Reserved always reads 0 HD[63:48, 31:16] Output Stagger 0 No delay default                                          |
| 6-4<br>3<br>2-0<br>Note:<br>Offset<br>7-6<br>5 | Reserved (Do Not Program) default = 0 Reserved always reads 0 Data Pulldown Drive (HD) default = 0 Refer to BIOS Porting Guide for recommended settings for these bits for typical system configurations.  74 - Output Delay / Stagger Control RW  Reserved always reads 0 HD[63:48, 31:16] Output Stagger 0 No delay default 1 1 nsec delay                          |
| 6-4<br>3<br>2-0<br>Note:<br>Offset<br>7-6      | Reserved (Do Not Program) default = 0 Reserved always reads 0 Data Pulldown Drive (HD) default = 0 Refer to BIOS Porting Guide for recommended settings for these bits for typical system configurations.  74 - Output Delay / Stagger Control RW  Reserved always reads 0 HD[63:48, 31:16] Output Stagger 0 No delay default 1 1 nsec delay HA[31:17] Output Stagger |
| 6-4<br>3<br>2-0<br>Note:<br>Offset<br>7-6<br>5 | Reserved (Do Not Program)                                                                                                                                                                                                                                                                                                                                             |
| 6-4<br>3<br>2-0<br>Note:<br>Offset<br>7-6<br>5 | Reserved (Do Not Program) default = 0 Reserved always reads 0 Data Pulldown Drive (HD) default = 0 Refer to BIOS Porting Guide for recommended settings for these bits for typical system configurations.  74 - Output Delay / Stagger Control RW  Reserved always reads 0 HD[63:48, 31:16] Output Stagger 0 No delay default 1 1 nsec delay HA[31:17] Output Stagger |

|        | 75 - AGTL+ I/O Control (00h)RW                                                                    |
|--------|---------------------------------------------------------------------------------------------------|
| 7      | AGTL+ 1x Input Increase Delay to Filter Noise                                                     |
|        | 0 Disable default                                                                                 |
|        | 1 Enable                                                                                          |
| 6      | AGTL+ 2x Input Increase Delay to Filter Noise                                                     |
|        | 0 Disable default                                                                                 |
|        | 1 Enable                                                                                          |
| 5      | AGTL+ Slew Rate Control                                                                           |
|        | 0 Disable default                                                                                 |
|        | 1 Enable                                                                                          |
| 4      | Increase Delay for First HD Strobe                                                                |
| •      | 0 Disabledefault                                                                                  |
|        | 1 Enable                                                                                          |
| 3      | Input Pullup                                                                                      |
| 3      | 0 Disabledefault                                                                                  |
|        | 1 Enable                                                                                          |
| 2      | AGTL+ Strobe Internal Termination Pullups                                                         |
|        | 0 Disabledefault                                                                                  |
|        | 1 Enable                                                                                          |
| 1      | AGTL+ Data Internal Termination Pullups                                                           |
| 1      | 0 Disabledefault                                                                                  |
|        | 1 Enable                                                                                          |
| 0      | AGTL+ Dynamic Compensation                                                                        |
| U      | 0 Disabledefault                                                                                  |
|        | 1 Enable                                                                                          |
|        | 1 Ellaule                                                                                         |
| Offset | 76 – AGTL+ Comp Status (00h) RW                                                                   |
| 7      | Select AutoCompensation Drive                                                                     |
| ,      | 0 Disable default                                                                                 |
|        | 1 Enable (RxD8-DB set automatically on-chip                                                       |
|        | based on auto compensation results)                                                               |
| 6-4    | <b>AGTL+ Compensation Result</b> default = x                                                      |
| 3      | AGTL+ POS Function                                                                                |
| •      |                                                                                                   |
|        |                                                                                                   |
|        | 0 Inputs always powered default                                                                   |
| 2      | <ul><li>Inputs always powereddefault</li><li>Inputs powered down when not in input mode</li></ul> |
| 2      | 0 Inputs always powered                                                                           |
| _      | 0 Inputs always powered                                                                           |
| 1-0    | 0 Inputs always powered                                                                           |

.....default = 0



# **Device 0 Function 3 Registers – DRAM**

| Offset 1 | -0 - V  | endor ID (1106h)RO                                    |
|----------|---------|-------------------------------------------------------|
| 15-0     | ID C    | <b>ode</b> (reads 1106h to identify VIA Technologies) |
| Offset 3 | 5-2 - D | evice ID (3259h)RO                                    |
| 15-0     | ID C    | ode (reads 3259h to identify CN400 NB virtual         |
|          | devic   | ee function 3)                                        |
| Offset 5 | 5-4 –C  | ommand (0006h)RW                                      |
| 15-10    | Rese    | rvedalways reads 0                                    |
| 9        | Fast    | Back-to-Back Cycle EnableRO                           |
|          | 0       | Fast back-to-back transactions only allowed to        |
|          |         | the same agentdefault                                 |
|          | 1       | Fast back-to-back transactions allowed to             |
|          |         | different agents                                      |
| 8        | SER     | R# EnableRO                                           |
|          | 0       | SERR# driver disableddefault                          |
|          | 1       | SERR# driver enabled                                  |
| 7        | Addı    | ress / Data SteppingRO                                |
|          | 0       | Device never does steppingdefault                     |
|          | 1       | Device always does stepping                           |
| 6        | Parit   | y Error ResponseRW                                    |
|          | 0       | Ignore parity errors & continuedefault                |
|          | 1       | Take normal action on detected parity errors          |
| 5        | VGA     | Palette SnoopRO                                       |
|          | 0       | Treat palette accesses normallydefault                |
|          | 1       | Don't respond to palette accesses on PCI bus          |
| 4        |         | ory Write and Invalidate CommandRO                    |
|          | 0       | Bus masters must use Mem Writedefault                 |
|          | 1       | Bus masters may generate Mem Write & Inval            |
| 3        | •       | ial Cycle MonitoringRO                                |
|          | 0       | Does not monitor special cyclesdefault                |
|          | 1       | Monitors special cycles                               |
| 2        |         | Bus MasterRO                                          |
|          | 0       | Never behaves as a bus master                         |
| _        | 1       | Can behave as a bus masterdefault                     |
| 1        |         | ory SpaceRO                                           |
|          | 0       | Does not respond to memory space                      |
|          | 1       | Responds to memory spacedefault                       |
| 0        |         | Space RO                                              |
|          | 0       | Does not respond to I/O spacedefault                  |
|          | 1       | Responds to I/O space                                 |

| Offset 7 | -6 – S       | tatus (0200h)RWC                                          |
|----------|--------------|-----------------------------------------------------------|
| 15       | Detec        | eted Parity Error                                         |
|          | 0            | No parity error detecteddefault                           |
|          | 1            | Error detected in either address or data phase.           |
|          |              | This bit is set even if error response is disabled        |
|          |              | (command register bit-6) write one to clear               |
| 14       | Signa        | aled Sys Err (SERR# Asserted) always reads 0              |
| 13       | Signa        | lled Master Abort                                         |
|          | 0            | No abort received default                                 |
|          | 1            | Transaction aborted by master . write 1 to clear          |
| 12       | Recei        | ived Target Abort                                         |
|          | 0            | No abort received default                                 |
|          | 1            | Transaction aborted by target write 1 to clear            |
| 11       | Signa        | aled Target Abortalways reads 0                           |
|          | 0            | Target Abort never signaled                               |
| 10-9     |              | SEL# Timing                                               |
|          |              | Fast                                                      |
|          | 01           | Mediumalways reads 01                                     |
|          | 10           | Slow                                                      |
|          | 11           |                                                           |
| 8        |              | Parity Error Detected                                     |
|          | 0            | No data parity error detected default                     |
|          | 1            | Error detected in data phase. Set only if error           |
|          |              | response enabled via command bit-6 = 1 and                |
|          |              | the North Bridge was initiator of the operation           |
| _        |              | in which the error occurred write one to clear            |
| 7        | Fast         | Back-to-Back Capablealways reads 0                        |
| 6        |              | Definable Featuresalways reads 0                          |
| 5<br>4   |              | Hz Capable always reads 0                                 |
| -        |              | orts New Capability listalways reads 0 rvedalways reads 0 |
| 3-0      | Resei        | rvedaiways reads 0                                        |
| Offset 8 | - Rev        | ision ID (0nh)RO                                          |
|          |              | Revision Codealways reads 0nh                             |
|          |              | j                                                         |
| Offset 9 | - Pro        | gramming Interface (00h)RO                                |
| 7-0      |              | face Identifieralways reads 00h                           |
| Offset A |              | Class Code (00h)RO                                        |
|          |              | Class Codereads 00 to indicate Host Bridge                |
|          |              | se Class Code (06h)RO                                     |
| 7-0      |              | Class Code reads 06 to indicate Bridge Device             |
| , 0      | Dusc         | causs courreads oo to marcate Bridge Bevice               |
| Offset 2 | <b>D-2</b> C | - Subsystem Vendor ID (0000h) W1 / RO                     |
| 15-0     |              | ystem Vendor IDdefault = 0                                |
| This reg | •            | hay be written once and is then read only.                |
| _        |              | - Subsystem ID (0000h)W1 / RO                             |
| 15-0     |              | ystem IDdefault = 0                                       |
|          |              | nay be written once and is then read only.                |
| C        |              | -                                                         |
| Offset 3 | 7-34 -       | Capability Pointer (CAPPTR)RO                             |
| Contains | s an of      | fset from the start of configuration space.               |

31-0 AGP Capability List Ptr ... always reads 0000 0000h



### **Device 0 Function 3 Device-Specific Registers**

These registers are normally programmed once at system initialization time.

### **DRAM Control**

These registers are normally set at system initialization time and not accessed after that during normal system operation. Some of these registers, however, may need to be programmed using specific sequences during power-up initialization to properly detect the type and size of installed memory (refer to the VIA Technologies CN400 BIOS porting guide for details).

**Table 8. System Memory Map** 

| Spac | e Start | <u>Size</u> | Address Range     | <b>Comment</b> |
|------|---------|-------------|-------------------|----------------|
| DOS  | 0       | 640K        | 00000000-0009FFFF | Cacheable      |
| VGA  | 640K    | 128K        | 000A0000-000BFFFF | Used for SMM   |
| BIOS | 5 768K  | 16K         | 000C0000-000C3FFF | Shadow Ctrl 1  |
| BIOS | 5 784K  | 16K         | 000C4000-000C7FFF | Shadow Ctrl 1  |
| BIOS | 8 800K  | 16K         | 000C8000-000CBFFF | Shadow Ctrl 1  |
| BIOS | 8 816K  | 16K         | 000CC000-000CFFFF | Shadow Ctrl 1  |
| BIOS | 8 832K  | 16K         | 000D0000-000D3FFF | Shadow Ctrl 2  |
| BIOS | 8 848K  | 16K         | 000D4000-000D7FFF | Shadow Ctrl 2  |
| BIOS | 8 864K  | 16K         | 000D8000-000DBFFF | Shadow Ctrl 2  |
| BIOS | 880K    | 16K         | 000DC000-000DFFFF | Shadow Ctrl 2  |
| BIOS | 896K    | 64K         | 000E0000-000EFFFF | Shadow Ctrl 3  |
| BIOS | 960K    | 64K         | 000F0000-000FFFFF | Shadow Ctrl 3  |
| Sys  | 1MB     |             | 00100000-DRAM Top | Can have hole  |
| Bus  | D Top   |             | DRAM Top-FFFEFFF  |                |
| Init | 4G-64K  | 64K         | FFFEFFFF-FFFFFFF  | 000Fxxxx alias |

### Offset 40-47 – DRAM Row Ending Address:

| Offset 40 - Bank 0 Ending (HA[32:25]) (01h) | RW |
|---------------------------------------------|----|
| Offset 41 - Bank 1 Ending (HA[32:25]) (01h) | RW |
| Offset 42 - Bank 2 Ending (HA[32:25]) (01h) | RW |
| Offset 43 - Bank 3 Ending (HA[32:25]) (01h) | RW |
| Offset 44 - Bank 4 Ending (HA[32:25]) (01h) | RW |
| Offset 45 – Bank 5 Ending (HA[32:25]) (01h) |    |
| Offset 46 - Bank 6 Ending (HA[32:25]) (01h) | RW |
| Offset 47 – Bank 7 Ending (HA[32:25]) (01h) |    |
| Defends the DIOC Destine Colds on DIOC      | Dt |

Note: Refer to the BIOS Porting Guide or BIOS Porting Update Note for detailed programming information.

| Offset 4                                           | 48 - DRAM DIMM #0 Control (00h)                                                                                                                                                     | RW                                                                                                                      |
|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| 7                                                  | Rank 1 Enable                                                                                                                                                                       | default = 0                                                                                                             |
| 6                                                  | Rank 0 Enable                                                                                                                                                                       |                                                                                                                         |
| 5                                                  | Rank 1 Is Above 4GB                                                                                                                                                                 | default = $0$                                                                                                           |
| 4                                                  | Rank 0 Is Above 4GB                                                                                                                                                                 |                                                                                                                         |
| 3-0                                                | MA Setting (see Table 9 below)                                                                                                                                                      | $\dots$ default = 0                                                                                                     |
| Offset 4                                           | 49 - DRAM DIMM #1 Control (00h)                                                                                                                                                     | RW                                                                                                                      |
| 7                                                  | Rank 3 Enable                                                                                                                                                                       | $default = 0$                                                                                                           |
| 6                                                  | Rank 2 Enable                                                                                                                                                                       |                                                                                                                         |
| 5                                                  | Rank 3 Is Above 4GB                                                                                                                                                                 |                                                                                                                         |
| 4                                                  | Rank 2 Is Above 4GB                                                                                                                                                                 |                                                                                                                         |
| 3-0                                                | MA Setting (see Table 9 below)                                                                                                                                                      | default = $0$                                                                                                           |
|                                                    |                                                                                                                                                                                     |                                                                                                                         |
| Offset 4                                           | 4A - DRAM DIMM #2 Control (00h).                                                                                                                                                    | RW                                                                                                                      |
| Offset 4                                           | 4A - DRAM DIMM #2 Control (00h). Rank 5 Enable                                                                                                                                      |                                                                                                                         |
|                                                    |                                                                                                                                                                                     | default = $0$                                                                                                           |
| 7                                                  | Rank 5 Enable                                                                                                                                                                       | default = 0 $default = 0$                                                                                               |
| 7<br>6                                             | Rank 5 Enable                                                                                                                                                                       | default = 0<br>default = 0<br>default = 0<br>default = 0                                                                |
| 7<br>6<br>5                                        | Rank 5 EnableRank 4 EnableRank 5 Is Above 4GB                                                                                                                                       | default = 0<br>default = 0<br>default = 0<br>default = 0                                                                |
| 7<br>6<br>5<br>4<br>3-0                            | Rank 5 Enable                                                                                                                                                                       | default = 0                                                 |
| 7<br>6<br>5<br>4<br>3-0                            | Rank 5 Enable Rank 4 Enable Rank 5 Is Above 4GB Rank 4 Is Above 4GB MA Setting (see Table 9 below)                                                                                  | default = 0                                                 |
| 7<br>6<br>5<br>4<br>3-0                            | Rank 5 Enable Rank 4 Enable Rank 5 Is Above 4GB Rank 4 Is Above 4GB MA Setting (see Table 9 below) Rank 7 Enable Rank 6 Enable                                                      | default = 0                         |
| 7<br>6<br>5<br>4<br>3-0<br>Offset 4<br>7<br>6<br>5 | Rank 5 Enable Rank 4 Enable Rank 5 Is Above 4GB Rank 4 Is Above 4GB MA Setting (see Table 9 below)  4B - DRAM DIMM #3 Control (00h) Rank 7 Enable Rank 6 Enable Rank 7 Is Above 4GB | default = 0             |
| 7<br>6<br>5<br>4<br>3-0<br>Offset 4                | Rank 5 Enable Rank 4 Enable Rank 5 Is Above 4GB Rank 4 Is Above 4GB MA Setting (see Table 9 below) Rank 7 Enable Rank 6 Enable                                                      | default = 0 |

### **Table 9. DIMM MA Setting**

|         |                     |                     | _                   |
|---------|---------------------|---------------------|---------------------|
| Columns | <u>12 Rows</u>      | <u>13 Rows</u>      | <u>14 Rows</u>      |
| 8       | 0000<br>32 MB/Rank  | _                   | _                   |
| 9       | 0001<br>64 MB/Rank  | 0100<br>128 MB/Rank | _                   |
| 10      | 0010<br>128 MB/Rank | 0101<br>256 MB/Rank | 1000<br>512 MB/Rank |
| 11      | 0011<br>256 MB/Rank | 0110<br>512 MB/Rank | 1001<br>1 GB/Rank   |
| 12      | _                   | 0111<br>1 GB/Rank   | 1010<br>2 GB/Rank   |



| Offset 5 | 51-50 - DRAM MA Map Type (2222h)RW               | Offset        | 55 - DRAM Rank Decode Address Config (00h) RW            |
|----------|--------------------------------------------------|---------------|----------------------------------------------------------|
| 15-13    | Bank 5/4 MA Map Type (see Table 10 below)        | 7-2           | Reserved always reads 0                                  |
| 12       | Bank 5/4 1T Command Rate                         | 1-0           | DRAM Rank Decode Address Configuration                   |
|          | 0 2T Commanddefault                              |               | 00 default                                               |
|          | 1 1T Command                                     |               | 01                                                       |
| 11-9     | Bank 7/6 MA Map Type (see Table 10 below)        |               | 10                                                       |
| 8        | Bank 7/6 1T Command Rate                         |               | 11                                                       |
| Ü        | 0 2T Commanddefault                              |               | ••                                                       |
|          | 1 1T Command                                     | <b>Offset</b> | 56 - DRAM Timing for All Banks I (65h)RW                 |
| 7-5      | Bank 1/0 MA Map Type (see Table 10 below)        | 7-6           | <b>Active Command to Precharge Command Period</b>        |
| 4        | Bank 1/0 1T Command Rate                         |               | $00  T_{RAS} = 6T$                                       |
|          | 0 2T Commanddefault                              |               | 01 $T_{RAS} = 7T$ default                                |
|          | 1 1T Command                                     |               | $10  T_{RAS} = 8T$                                       |
| 3-1      | Bank 3/2 MA Map Type (see Table 10 below)        |               | $11  T_{RAS} = 9T$                                       |
| 0        | Bank 3/2 1T Command Rate                         | 5-4           | CAS Latency                                              |
|          | 0 2T Commanddefault                              |               | 00 1.5T                                                  |
|          | 1 1T Command                                     |               | 01 2T                                                    |
|          |                                                  |               | 10 2.5Tdefault                                           |
|          | Table 10. MA Map Type Encoding                   |               | 11 3T                                                    |
| 000      |                                                  | 3-2           | ACTIVE to CMD                                            |
| 000      | reserved                                         |               | $00  T_{RCD} = 2T$                                       |
| 001      | 64/128Mb 8 / 9-bit Column Addressdefault         |               | $O1  T_{RCD} = 3T$ default                               |
| 010      | 64/128Mb 9 / 10-bit Column Address               |               | 10  Trcd = 4T                                            |
| 011      | <u>64/128Mb</u> 10 / 11-bit Column Address       |               | 11 $T_{RCD} = 5T$                                        |
| 100      | <u>1Gb</u> 10 / 11 / 12-bit Column Address       | 1-0           | Precharge Command to Active Command Period               |
| 101      | 256/512Mb 8-bit Column Address                   |               | $00  T_{RP} = 2T$                                        |
| 110      | 256/512Mb 9-bit Column Address                   |               | $01  T_{RP} = 3T \dots default$                          |
| 111      | <u>256/512Mb</u> 10 / 11 / 12-bit Column Address |               | $10  T_{RP} = 4T$                                        |
|          |                                                  |               | $11  T_{RP} = 5T$                                        |
| Offset 5 | 52 - DRAM Rank End Address Bit-33 (00h)RW        | Offset        | 57 - DRAM Timing for All Banks II (01h)RW                |
| 7-1      | <b>Reserved</b> always reads 0                   | 7-6           | Reserved always reads 0                                  |
| 0        | Rank End Address Bit-33default = 0               | 5             | Active (0) -> Active (1)                                 |
|          |                                                  |               | $0  \text{Trrd} = 2T \dots \text{default}$               |
| Offset 5 | 53 - DRAM Rank Begin Address Bit-33 (00h)RW      |               | $1  T_{RRD} = 3T$                                        |
| 7-1      | <b>Reserved</b> always reads 0                   | 4             | Write Recovery Time                                      |
| 0        | Rank Begin Address Bit-33 default = 0            |               | 0 2T default                                             |
|          |                                                  |               | 1 3T                                                     |
|          |                                                  | 3             | Twtr                                                     |
| Offeet 5 | 54 - DRAM Controller Internal Options (00h)RW    |               | 0  Twrr = 1T default                                     |
|          | Reservedalways reads 0                           |               | $1  T_{WTR} = 2T$                                        |
| 7-5      | <b>3</b>                                         | 2             | Increase TRFC For 1 Gbit DRAMs                           |
| 4        | <b>Read-Modify-Write Option</b> 0 Disabledefault |               | 0 Disabledefault                                         |
|          | 0 Disabledefault<br>1 Enable                     |               | 1 Enable                                                 |
| 3        | Apply Same-Channel Constraints on Different      | 1-0           | TRFC (Refresh-to-Active or Refresh-to-Refresh)           |
| 3        | Channels                                         |               | $\underline{\text{Bit-2=0}}  \underline{\text{Bit-2=1}}$ |
|          | 0 Disabledefault                                 |               | 00 12T 21T                                               |
|          | 1 Enable                                         |               | 01 13T 22Tdefault                                        |
| 2        | Two SCMD Buses Are Exclusive & Cannot            |               | 10 14T 23T                                               |
| 4        | Operate Simultaneously                           |               | 11 15T 24T                                               |
|          | 0 Disabledefault                                 |               |                                                          |
|          | 1 Enable                                         |               |                                                          |
| 1-0      | Reserved always reads 0                          |               |                                                          |
|          | ainajo ioado o                                   |               |                                                          |
|          |                                                  |               |                                                          |



| Offset   | 60 – DRAM Control (00h)RW                             | Offset | 68 – DRAM DDR Control (00h)RW                  |
|----------|-------------------------------------------------------|--------|------------------------------------------------|
| 7        | 0WS Back-to-Back Write to Different DDR Bank          | 7      | DRAM Access Timing                             |
| •        | 0 Disabledefault                                      |        | 0 2Tdefault                                    |
|          | 1 Enable                                              |        | 1 3T                                           |
| 6        | Fast Read to Read Turnaround                          | 6      | Non-Burst Write-to-Write Can Be Closer in Non- |
| U        | 0 Disabledefault                                      | -      | DQM Mode                                       |
|          | 1 Enable (DQS postamble overlap with                  |        | 0 Disabledefault                               |
|          |                                                       |        | 1 Enable                                       |
| _        | preamble)                                             | 5      | Zero Delay DRAM Channel Switching for Read     |
| 5        | Fast Read to Write Turnaround                         | 3      | Cycles                                         |
|          | 0 Disabledefault                                      |        | 0 Disabledefault                               |
|          | 1 Enable                                              |        | 1 Enable                                       |
| 4        | Fast Write to Read Turnaround                         | 4      |                                                |
|          | 0 Disabledefault                                      | 4      | Zero Delay DRAM Channel Switching for Write    |
|          | 1 Enable                                              |        | Cycles                                         |
| 3        | DQSA Input Capture Extended Range Control             |        | 0 Disabledefault                               |
|          | 0default                                              | 2.0    | 1 Enable                                       |
|          | 1                                                     | 3-0    | DRAM Operating Frequency                       |
| 2        | DQSB Input Capture Extended Range Control             |        | CPU / DRAM                                     |
|          | 0default                                              |        | 0000 133 / 133 (DDR-266)                       |
|          | 1                                                     |        | 166 / 166 (DDR-333)                            |
| 1-0      | DQS[7:4] Input Capture Extended Range Control         |        | 200 / 200 (DDR-400)                            |
|          | for Channels A and B                                  |        | 266 / 133 (DDR-266)                            |
|          | 00default                                             |        | 2007 133 (DDR-200)                             |
|          | 01                                                    |        | 0001 100 / 133 (DDR-266)                       |
|          | 10                                                    |        | 133 / 166 (DDR-333)                            |
|          | 11                                                    |        | 166 / 200 (DDR-400)                            |
|          |                                                       |        | 0101 100 / 166 (DDB 222)                       |
|          |                                                       |        | 0101 100 / 166 (DDR-333)                       |
|          |                                                       |        | 133 / 200 (DDR-400)                            |
| Offset ( | 65 - DRAM Arbitration Timer (00h)RW                   |        | 1001 100 / 200 (DDR-400)                       |
| 7-4      | <b>AGP Timer</b> (units of 4 DRAM clocks) default = 0 |        | , ,                                            |
| 3-0      | <b>CPU Timer</b> (units of 4 DRAM clocks) default = 0 |        | 0010 166 / 133 (DDR-266)                       |
|          |                                                       |        | 200 / 166 (DDR-333)                            |
| Offset ( | 66 - DRAM Arbitration Control (00h)RW                 |        | 266 / 200 (DDR-400)                            |
| 7        | DRAM Controller Queue Greater Than 2                  |        | 0110 200 / 133 (DDR-266)                       |
|          | 0 Disabledefault                                      |        | 266 / 166 (DDR-333)                            |
|          | 1 Enable                                              |        | 2007 100 (DDR 333)                             |
| 6        | DRAM Controller Queue Not Equal To 4                  |        | 1010 266 / 133 (DDR-266)                       |
|          | 0 Disabledefault                                      |        | All other combinations are reserved.           |
|          | 1 Enable                                              |        | An other combinations are reserved.            |
| 5-4      | Arbitration Parking Policy                            |        |                                                |
|          | 00 Park at last bus ownerdefault                      |        |                                                |
|          | 01 Park at CPU                                        |        |                                                |
|          | 10 Park at AGP                                        |        |                                                |
|          | 11 -reserved-                                         |        |                                                |
| 3-0      | AGP / CPU Priority (units of 4 DRAM clocks)           |        |                                                |
|          | · · · /                                               |        |                                                |
|          |                                                       |        |                                                |



| Offset 6 | 69 – DI | RAM Page Policy Control (00h)RW           |
|----------|---------|-------------------------------------------|
| 7-6      | Bank    | Interleave                                |
|          | 00      | No Interleave default                     |
|          | 01      | 2-way                                     |
|          | 10      | 4-way                                     |
|          | 11      | Reserved                                  |
|          | For 1   | 6Mb DRAMs bank interleave is always 2-way |
| 5        | Reser   | vedalways reads 0                         |
| 4        | Auto-   | -Precharge for TLB Read or CPU Write-     |
|          | Back    |                                           |
|          | 0       | Disabledefault                            |
|          | 1       | Enable                                    |
| 3        | DRA     | M 8K Page Enable                          |
|          | 0       | Disabledefault                            |
|          | 1       | Enable                                    |
| 2        | DRA     | M 4K Page Enable                          |
|          | 0       | Disabledefault                            |
|          | 1       | Enable                                    |
| 1        | Page    | Kept Active When Crossing Banks           |
|          | 0       | Disabledefault                            |
|          | 1       | Enable                                    |
| 0        |         | iple Page Mode                            |
|          |         | Disable default                           |
|          | 1       | Enable                                    |
| Offset ( | 64 - R  | efresh Counter (00h)RW                    |
| 7-0      |         | esh Counter (in units of 16 DRAM clocks)  |
| 7-0      | 00      | ,                                         |
|          | 01      | 32 DRAM clocks                            |
|          | 0.1     | 48 DRAM clocks                            |
|          |         | 64 DRAM clocks                            |
|          |         | 80 DRAM clocks                            |
|          |         | 96 DRAM clocks                            |
|          |         |                                           |
|          | • • • • | •••                                       |

The programmed value is the desired number of 16-DRAM clock units minus one.

| Offset | 6B - DI | RAM Arbitration Control (10h)RW              |
|--------|---------|----------------------------------------------|
| 7      | DQS     | Input DLL Adjust                             |
|        | 0       | Disabledefault                               |
|        | 1       | Enable                                       |
| 6      | DQS     | Output DLL Adjust                            |
|        | 0       | Disabledefault                               |
|        | 1       | Enable                                       |
| 5      | Burst   | t Refresh                                    |
|        | 0       | Disabledefault                               |
|        | 1       | Enable                                       |
| 4      |         | rved (Do Not Program)default = 1             |
| 3      | HA14    | 4 / HA22 Swap                                |
|        | 0       | Normal default                               |
|        | 1       | Swap to improve performance                  |
| 2-0    |         | AM Operation Mode Select                     |
|        |         | Normal SDRAM Mode default                    |
|        |         | NOP Command Enable                           |
|        | 010     | All-Banks-Precharge Command Enable           |
|        |         | (CPU-to-DRAM cycles are converted            |
|        |         | to All-Banks-Precharge commands).            |
|        | 0.1.1   | MSR to Low DIMM                              |
|        | 100     | CBR Cycle Enable (if this code is selected,  |
|        |         | CAS-before-RAS refresh is used; if it is not |
|        |         | selected, RAS-Only refresh is used)          |
|        | 101     |                                              |
|        | 11x     | Reserved                                     |



| Offset 6C - DRAM Clock Control (00h)RW |                                              |  |  |  |  |  |  |  |  |  |  |
|----------------------------------------|----------------------------------------------|--|--|--|--|--|--|--|--|--|--|
| 7-5                                    | <b>Reserved</b> always reads 0               |  |  |  |  |  |  |  |  |  |  |
| 4                                      | DQM Removal (Always Perform 4-Burst R/W)     |  |  |  |  |  |  |  |  |  |  |
|                                        | 0 Disabledefault                             |  |  |  |  |  |  |  |  |  |  |
|                                        | 1 Enable                                     |  |  |  |  |  |  |  |  |  |  |
| 3                                      | <b>Reserved (Do Not Program)</b> default = 0 |  |  |  |  |  |  |  |  |  |  |
| 2                                      | DDR x4 Device Enable                         |  |  |  |  |  |  |  |  |  |  |
|                                        | 0 Disabledefault                             |  |  |  |  |  |  |  |  |  |  |
|                                        | 1 Enable                                     |  |  |  |  |  |  |  |  |  |  |
| 1-0                                    | <b>Reserved (Do Not Program)</b> default = 0 |  |  |  |  |  |  |  |  |  |  |

| Offset ( | 6E – DRAM Control (00h)RW                       |
|----------|-------------------------------------------------|
| 7        | <b>Reserved</b> always reads 0                  |
| 6        | DRAM Scrubber                                   |
|          | 0 Disabledefault                                |
|          | 1 Enable                                        |
| 5        | DRAM Scrubber Redirect                          |
|          | 0 Disabledefault                                |
|          | 1 Enable                                        |
| 4-3      | <b>Reserved</b> always reads 0                  |
| 2        | For Double-Sided DIMMs, Interleave Using        |
|          | Address Bit-15                                  |
|          | 0 Disabledefault                                |
|          | 1 Enable                                        |
| 1        | Select Address Bit 19 Instead of 14 as Sub-Bank |
|          | Address                                         |
|          | 0 Disabledefault                                |
|          | 1 Enable                                        |
| 0        | Select Address Bit 18 Instead of 13 as Sub-Bank |
|          | Address                                         |
|          | 0 Disabledefault                                |
|          | 1 Enable                                        |

Note: Refer to the CN400 BIOS Porting Guide for SDRAM configuration algorithms and recommended settings for these bits for typical memory system configurations.



| <u>Offset</u> | 70 – DRAM DDR Control 1 (00h)RW                    |
|---------------|----------------------------------------------------|
| 7-0           | Channel A DQS Output Delay                         |
|               | 00h default                                        |
|               | FFh                                                |
| Offset        | 71 – DRAM DDR Control 2 (00h)RW                    |
| 7-0           | Channel A MD Output Delay                          |
|               | 00h default                                        |
|               | FFh                                                |
| Offset        | 72 - DRAM DDR Control 3 (00h)RW                    |
| 7-0           | Channel B DQS Output Delay                         |
| . •           | 00hdefault                                         |
|               | FFh                                                |
| Offset        | 73 – DRAM DDR Control 4 (00h)RW                    |
| 7-0           | Channel B MD Output Delay                          |
| , 0           | 00hdefault                                         |
|               | FFh                                                |
| Offcat        | 74 – DRAM DQS Input Delay (00h)RW                  |
|               |                                                    |
| 7             | DQS Input Delay Setting 0 Autodefault              |
|               | 1 Manual                                           |
| 6             | Reservedalways reads 0                             |
| 5-0           | DQS Input Delay                                    |
| 3-0           | (if bit-7 = 0, reads DLL calibration result)       |
|               | 00hdefault                                         |
|               | FFh default                                        |
| Offset        | 76 – DRAM Early Clock Select (00h)RW               |
| 7             | Early Clock Select - Scmd/MA Bit-2 (see bits 3-2)  |
| 6             | Early Clock Select - Schid/MA Bit-2 (see bits 3-2) |
| 5-4           | Reserved (Do Not Program) default = 0              |
| 3-4           | Early Clock Select - Scmd/MA Bits 1-0 (see bit-7)  |
| 3-2           | 000default                                         |
|               | 001 default                                        |
|               | 010                                                |
|               | 011                                                |
|               | 100                                                |
|               | 101                                                |
|               | 110                                                |
|               | 111                                                |
| 1-0           | Early Clock Select - CS, CKE Bits 1-0 (see bit-6)  |
|               | 000 default                                        |
|               | 001                                                |
|               | 010                                                |
|               | 011                                                |
|               | 100                                                |
|               | 101                                                |
|               | 110                                                |
|               | 111                                                |

| Offset 7 | 78 – DRAM Timing Control (13h)RW             |
|----------|----------------------------------------------|
| 7-6      | <b>Reserved (Do Not Program)</b> default = 0 |
| 5-4      | Write MD / DQS / CAS Timing Range Control    |
|          | 00                                           |
|          | 01default                                    |
|          | 10                                           |
|          | 11                                           |
| 3-0      | Reserved (Do Not Program)default = 3         |
| Offset 7 | 79 - DRAM DQS Output Control (01h)RW         |
| 7-4      | <b>Reserved</b> always reads 0               |
| 3        | DQS / MD Output Enable Gated with DQS Input  |
|          | Enable                                       |
|          | 0 Disabledefault                             |
|          | 1 Enable                                     |
| 2        | DQS Output Long Postamble                    |
|          | 0 Disabledefault                             |
|          | 1 Enable                                     |
| 1        | DQS Output Long Preamble 2                   |
|          | 0 Disabledefault                             |
|          | 1 Enable                                     |
| 0        | DQS Output Long Preamble                     |
|          | 0 Disable                                    |
|          | 1 Enabledefault                              |



| <b>Offset</b>     | 7A – DRAM DQS Capture Ctrl Chan A (44h)RW                                                                              | Offset 7C – DIMM #0 DQS Input Delay Offset (00h) RW                                                                                                                                                                            |
|-------------------|------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   | MD Input Internal Timing Control 00 01default 10 11 Process DQS Input as in QBM Mode                                   | Values are programmed as two's-complement  7-5 Rank 1 DQS Input 2 <sup>nd</sup> -Order Delay Offset  000                                                                                                                       |
|                   | 0 Disabledefault<br>1 Enable                                                                                           | 00000 default                                                                                                                                                                                                                  |
| 4-0               | <b>DQS Input Capture Range - Channel A</b> 00000 00001 00010 00011 00100                                               | 11111  Offset 7D – DIMM #1 DQS Input Delay Offset (00h) RW  Values are programmed as two's-complement 7-5 Rank 3 DQS Input 2 <sup>nd</sup> -Order Delay Offset  000                                                            |
| Offset 7-5<br>4-0 | 7B – DRAM DQS Capture Ctrl Chan B (04h) RW  Reserved (Do Not Program) default = 0  DQS Input Capture Range - Channel B | 111  4-0 Rank 2 DQS Input Delay Offset 00000                                                                                                                                                                                   |
| 4-0               | 00000<br>00001<br>00010<br>00011<br>00100                                                                              | Offset 7E – DIMM #2 DQS Input Delay Offset (00h) RW  Values are programmed as two's-complement 7-5 Rank 5 DQS Input 2 <sup>nd</sup> -Order Delay Offset 000 default 111  4-0 Rank 4 DQS Input Delay Offset 00000 default 11111 |
|                   |                                                                                                                        | Offset 7F – DIMM #3 DQS Input Delay Offset (00h) RW  Values are programmed as two's-complement 7-5 Rank 7 DQS Input 2 <sup>nd</sup> -Order Delay Offset 000                                                                    |

Rank 6 DQS Input Delay Offset

11111

.....default



Table 11. 1x Bandwidth (64-Bit DDR) Memory Address Mapping Table

| MA:        | <u>15</u> | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | <u>5</u> | 4  | <u>3</u> | 2  | 1  | 0  |             |
|------------|-----------|----|----|----|----|----|----|----|----|----|----------|----|----------|----|----|----|-------------|
| 64/128Mb   |           |    |    |    |    |    |    |    |    |    |          |    |          |    |    |    | x32 (14,8)  |
| 2K page    | 28        | 14 | 24 | 14 | 13 | 12 | 11 | 23 | 22 | 21 | 20       | 19 | 18       | 17 | 16 | 15 | x16 (14,8)  |
| 001        | 31        | 28 | 27 | 14 | 13 | PC | 26 | 25 | 10 | 9  | 8        | 7  | 6        | 5  | 4  | 3  | x8 (14,9)   |
| 4K page    | 28        | 14 | 25 | 14 | 13 | 12 | 24 | 23 | 22 | 21 | 20       | 19 | 18       | 17 | 16 | 15 | x16 (14,9)  |
| 010        | 31        | 28 | 27 | 14 | 13 | PC | 26 | 11 | 10 | 9  | 8        | 7  | 6        | 5  | 4  | 3  | x4 (14,10)  |
| 8K page    | 28        | 14 | 26 | 14 | 13 | 25 | 24 | 23 | 22 | 21 | 20       | 19 | 18       | 17 | 16 | 15 | x8 (14,10)  |
| 011        | 31        | 28 | 27 | 14 | 13 | PC | 12 | 11 | 10 | 9  | 8        | 7  | 6        | 5  | 4  | 3  | x4 (14,11)  |
| 256/512Mb  |           |    |    |    |    |    |    |    |    |    |          |    |          |    |    |    |             |
| 2K page    | 28        | 25 | 24 | 14 | 13 | 12 | 11 | 23 | 22 | 21 | 20       | 19 | 18       | 17 | 16 |    | x32 (15,8)  |
| 101        | 31        | 29 | 28 | 14 | 13 | PC | 27 | 26 | 10 | 9  | 8        | 7  | 6        | 5  | 4  | 3  |             |
| 4K page    | 28        | 26 | 25 | 14 | 13 | 12 | 24 | 23 | 22 | 21 | 20       | 19 | 18       | 17 | 16 | 15 | x32 (15,9)  |
| 110        | 31        | 29 | 28 | 14 | 13 | PC | 27 | 11 | 10 | 9  | 8        | 7  | 6        | 5  | 4  | 3  | x16 (15,9)  |
| 8K page    | 28        | 27 | 26 | 14 | 13 | 25 | 24 | 23 | 22 | 21 | 20       | 19 | 18       | 17 | 16 | 15 | x16 (15,10) |
| 111        | 31        | 29 | 28 | 14 | 13 | PC | 12 | 11 | 10 | 9  | 8        | 7  | 6        | 5  | 4  | 3  | x8 (15,10)  |
|            |           |    |    |    |    |    |    |    |    |    |          |    |          |    |    |    | x8 (15,11)  |
|            |           |    |    |    |    |    |    |    |    |    |          |    |          |    |    |    | x4 (15,11)  |
|            |           |    |    |    |    |    |    |    |    |    |          |    |          |    |    |    | x4 (15,12)  |
| <u>1Gb</u> |           |    |    |    |    |    |    |    |    |    |          |    |          |    |    |    |             |
| 8K page    | 28        | 27 | 26 | 14 | 13 | 25 | 24 | 23 | 22 | 21 | 20       | 19 | 18       | 17 | 16 | 15 | x16 (16,10) |
| 100        | 31        | 30 | 29 | 14 | 13 | PC | 12 | 11 | 10 | 9  | 8        | 7  | 6        | 5  | 4  | 3  | x8 (16,11)  |
|            |           |    |    |    |    |    |    |    |    |    |          |    |          |    |    |    | x4 (16,12)  |



# **ROM Shadow Control**

| 7-6   CC000h-CFFFF    CO00h   CFFFF    CFFF    CFFF  | <b>Offset</b> |                 | -ROM Shadow Control (00h | <u>) RW</u> |            |         |                           | ory Hole / SMI Control                |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------|--------------------------|-------------|------------|---------|---------------------------|---------------------------------------|
| 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 7-6           |                 |                          |             | (00h)      |         |                           | RW                                    |
| 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |               |                 |                          | default     | 7-6        | Resei   | rved                      | always reads 0                        |
| 11   Read/write enable   01   Write enable   10   Read enable   11   Read/write enable   10   Read enable   11   Read/write enable   11   Read/write enable   12   Read/write enable   12   Read/write enable   13.2   Memory Hole   10   None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |               | ~ -             |                          |             | 5-4        |         |                           |                                       |
| 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |               | 10              |                          |             |            | 00      | Read/write disable        | default                               |
| 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |               |                 |                          |             |            | 01      | Write enable              |                                       |
| Olimpite   Color   C | 5-4           |                 |                          |             |            | 10      | Read enable               |                                       |
| 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |               | 00              |                          | default     |            | 11      | Read/write enable         |                                       |
| 11   Read/write enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |               |                 |                          |             | 3-2        | Mem     | ory Hole                  |                                       |
| 3-2   C4000h-C7FFFh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |               |                 |                          |             |            | 00      | None                      | default                               |
| 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |               |                 |                          |             |            | 01      | 512K-640K                 |                                       |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3-2           |                 |                          |             |            | 10      | 15M-16M (1M)              |                                       |
| 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |               |                 |                          | default     |            | 11      | 14M-16M (2M)              |                                       |
| 1-0   C0000h-C3FFFh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |               |                 |                          |             | 1          | Disab   | ole A,BK SMRAM Di         | irect Access                          |
| 1-0   C0000h-C3FFFh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |               |                 |                          |             | 0          | Enab    | le A,BK DRAM Acco         | ess                                   |
| 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |               |                 |                          |             |            | CMT     | Manada - Cantal           |                                       |
| 1-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1-0           |                 |                          |             |            | SIVII   | <u> wiapping Control:</u> |                                       |
| 10   Write enable   10   Read enable   10   Read enable   10   Read enable   10   Read/write enable   10   DRAM                  | 00              |                          | default     |            | Bits    | SMM                       | Non-SMM                               |
| 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |               | 01              | Write enable             |             |            | 1-0     |                           | · · · · · · · · · · · · · · · · · · · |
| 11   Read/write enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |               | 10              | Read enable              |             |            |         | DRAM DRAM                 | · · · · · · · · · · · · · · · · · · · |
| Deficiency   Definition   Def |               | 11              | Read/write enable        |             |            | 01      |                           |                                       |
| 11   DRAM   DR | 0.00          | 04 B            |                          | . DIII      |            | 10      |                           | PCI PCI                               |
| OFFSET   OO   Read/write disable   OFFSET   OO   Read/write disable   OFFSET   OO   Read/write enable   T-6   EC000h-EFFFFh   OO   Read/write disable   OO   Read/write disable   OO   Read/write disable   OO   Read/write disable   OO   Read/write enable   OO   Read/write enable   OO   Read/write enable   OO   Read/write enable   OO   Read/write disable   OO   Read/write enable   OO   Read/write enable   OO   Read/write enable   OO   Read/write disable   OO   Read/write enable   OO   Read/write disable   OO   Read/write enable   OO   Read/write disable   OO   Read/write enable   OO   Read/write enable   OO   Read/write disable   OO   Read/write enable   OO   Read/write enable   OO   Read/write disable   OO   Read/write enable   OO   Read/write enable   OO   Read/write enable   OO   Read/write disable   OO   Read/write enable   O |               |                 |                          | )RW         |            | 11      |                           |                                       |
| Oli Write enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 7-6           |                 |                          |             |            |         |                           |                                       |
| The enable   The |               |                 |                          | default     | Offset     | 83 _ F_ | ROM Shadow Contr          | ol (00h) RW                           |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |               | 01              |                          |             |            |         |                           | 01 (0011)                             |
| D8000h-DBFFFh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               | 10              |                          |             | /-0        |         |                           | d o Co14                              |
| 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |               |                 |                          |             |            |         |                           | derauit                               |
| 11   Read/write enable   12   Read/write enable   13   Read/write enable   14   Read/write enable   15   Read/write enable   16   Read/write enable   16   Read/write disable   default   16   Read enable   17   Read/write enable   18   Read/write enable   19   Read/write enable   10   Read enable   11   Read/write enable   12   Read/write enable   14   Read/write enable   15   Read/write enable   16   Read enable   17   Read/write enable   18   Read/write enable   19   Read enable   10   Read enable   11   Read/write enable   12   Read/write enable   13   Read/write enable   14   Read/write enable   15   Read/write enable   16   Read/write enable   17   Read/write enable   18   Read/write enable   19   Read/write enable   10   Read write   Read/write enable   10   Read/ | 5-4           |                 | V                        |             |            |         |                           |                                       |
| 10   Read enable   11   Read/write enable   2-2   D4000h-D7FFFh   00   Read/write disable   default   01   Write enable   10   Read enable   11   Read/write enable   12   Read/write enable   13   Read/write disable   default   14   Read/write enable   15   Read/write disable   default   16   Read enable   default   17   Read/write enable   default   18   Read/write enable   default   19   Read enable   default   10   Read enable   default   10   Read enable   default   11   Read/write enable   default   12   Read/write enable   default   13   Read/write enable   default   14   Read/write enable   default   16   Read/write disable   default   17   Read/write enable   default   |               | 00              | Read/write disable       | default     |            |         |                           |                                       |
| 10   Read/write enable   00   Read/write disable   default   01   Write enable   10   Read enable   11   Read/write enable   12   Read/write enable   13-2   E4000h-E7FFFh   14   Read/write enable   15   Read/write disable   default   16   Read enable   17   Read/write disable   default   18   Read/write disable   default   19   Read enable   10   Read enable   10   Read enable   10   Read enable   11   Read/write enable   12   Read/write enable   13   Read/write enable   14   Read/write enable   15   Read/write disable   default   16   Read/write enable   16   Read/write disable   default   16   Read/write enable   16   Read/write disable   default   17   Read/write enable   18   Read/write enable   19   Read/write disable   default   19   Read/write enable   10   Read/write enable   |               | 01              | Write enable             |             | <b>5</b> 4 |         |                           |                                       |
| 11   Read/write eliable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |               | 10              | Read enable              |             | 5-4        |         |                           | 1.6.1                                 |
| 10 Read enable 10 Read enable 11 Read/write enable 11 Read/write disable 12 D0000h-D3FFFh 13 Read/write disable 14 O Read enable 15 Read/write disable 16 Read enable 17 Read/write disable 18 Read/write disable 19 Read enable 10 Read enable 10 Read enable 11 Read/write disable 12 Read/write enable 13 Read/write disable 14 Read/write enable 15 Read/write disable 16 Read enable 17 Read/write enable 18 Read/write disable 19 Read/write disable 10 Read/write disable 10 Read/write disable 11 Read/write disable 12 Read/write disable 13 Read/write enable 14 Read/write enable 15 Read/write disable 16 Read enable 17 Read/write enable 18 Read/write enable 19 Read enable 19 Read enable 10 Read enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |               | 11              | Read/write enable        |             |            |         |                           | detauit                               |
| 11 Read/write enable 10 Read enable 11 Read/write enable 11 Read/write enable 11 Read/write disable 12 D0000h-D3FFFh 13 Read/write disable 14 ON Read/write disable 15 Read/write enable 16 Read enable 17 Read/write enable 18 Read/write enable 19 Read enable 19 Read/write enable 10 Read enable 11 Read/write disable 11 Read/write enable 12 D0000h-E3FFFh 13 Read/write enable 14 Read/write disable 15 D0000h-E3FFFh 16 Read/write disable 17 Read/write disable 18 Read/write enable 19 Read/write enable 10 Read enable 10 Read enable 11 Read/write enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 3-2           |                 |                          |             |            |         |                           |                                       |
| 3-2   E4000h-E7FFFh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |               | 00              | Read/write disable       | default     |            |         |                           |                                       |
| 11 Read/write enable  1-0 D0000h-D3FFFh  00 Read/write disable default 01 Write enable 10 Read enable 11 Read/write enable 12 Read/write enable 13 Read/write enable 14 Read/write enable 15 Read/write enable 16 Read/write enable 17 Read/write disable default 18 Read/write enable 19 Read/write disable default 10 Read enable 10 Read/write disable default 11 Read/write enable 12 Read/write disable default 13 Read/write disable default 14 Read/write enable 15 Read/write disable default 16 Read/write disable default 17 Read/write enable 18 Read/write disable default 19 Read enable 10 Read/write disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |               | 01              | Write enable             |             |            |         |                           |                                       |
| 1-0 D0000h-D3FFFh  00 Read/write disable default 01 Write enable 10 Read enable 11 Read/write enable 11 Read/write enable 11 Read/write enable 12 Read/write enable 13 Read/write enable 14 Read/write enable 15 Read/write disable default 16 Read/write disable default 17 Read/write enable 18 Read/write enable 19 Read enable 10 Read enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |               | 10              | Read enable              |             | 3-2        |         |                           |                                       |
| 10 Read enable 10 Read enable 11 Read/write enable 11 Read/write enable 11 Read/write enable 12 Read/write enable 13 Read/write enable 14 Read/write enable 15 Read enable 16 Read enable 17 Read/write enable 18 Read enable 19 Read enable 10 Read enable 10 Read enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               | 11              | Read/write enable        |             |            |         |                           | default                               |
| 11 Read/write enable 10 Read enable 11 Read/write enable 11 Read/write enable 12 Read/write enable 13 Read/write enable 14 Read/write enable 15 Read/write disable defau 16 Read enable 17 Read/write enable 18 Read/write enable 19 Read enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1-0           | $\mathbf{D000}$ | 0h-D3FFFh                |             |            |         |                           |                                       |
| 10 Read enable 11 Read/write enable 12 Read/write enable 13 Read/write enable 14 Read/write enable 15 E0000h-E3FFFh 16 00 Read/write disable defau 17 Write enable 18 Read enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |               | 00              | Read/write disable       | default     |            |         |                           |                                       |
| 11 Read/write enable  00 Read/write disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |               | 01              | Write enable             |             |            |         |                           |                                       |
| 01 Write enable<br>10 Read enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |               | 10              | Read enable              |             | 1-0        |         |                           |                                       |
| 10 Read enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |               | 11              | Read/write enable        |             |            |         |                           | default                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |               |                 |                          |             |            |         |                           |                                       |
| 11 Read/write enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |               |                 |                          |             |            |         |                           |                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |               |                 |                          |             |            | 11      | Read/write enable         |                                       |



# **DRAM Above 4G Control**

| Offset 8 | <u> 84 – Lo</u> | w Top   | Address Low (00h)RW            |
|----------|-----------------|---------|--------------------------------|
| 7-4      | Low             | Top Ad  | <b>dress Low</b> default = 0   |
| 3-0      | DRA             | M Grar  | nularity                       |
|          | 0               | 16M     | Total DRAM less than 4Gdefault |
|          | 1               | 32M     | Total DRAM less than 8G        |
|          | 2               | 64M     | Total DRAM less than 16G       |
|          | 3               | 128M    | Total DRAM less than 32G       |
|          | 4               | 256M    | Total DRAM less than 64G       |
|          | 5-7             | -reserv | red-                           |
| Offset 8 | 85 – Lo         | w Тор   | Address High (FFh)RW           |
| 7-0      | Low             | Top Ad  | dress Highdefault = FFh        |

| iiset a | 80 – SI | VIVI / APIC Decoding (UIn) RW                 |
|---------|---------|-----------------------------------------------|
| 7-6     | Rese    | rvedalways reads 0                            |
| 5       | APIC    | C Lowest Interrupt Arbitration                |
|         | 0       | Disabledefault                                |
|         | 1       | Enable                                        |
| 4       | I/O A   | APIC Decoding                                 |
|         | 0       | FECxxxxx accesses go to PCIdefault            |
|         | 1       | FEC00000 to FEC7FFFF accesses go to PCI       |
|         |         | FEC80000 to FECFFFFF accesses go to AGP       |
| 3       | MSI     | (Processor Message) Support                   |
|         | 0       | Disable (master access to FEExxxxx will go to |
|         |         | PCI)default                                   |
|         | 1       | Enable (master access to FEExxxxx will be     |
|         |         | passed to host side to do snoop)              |
| 2       | Top S   | SMM                                           |
|         | Ō       | Disabledefault                                |
|         | 1       | Enable                                        |
| 1       | Rese    | rvedalways reads 0                            |
| 0       | Com     | patible SMM                                   |
|         | 0       |                                               |
|         | 1       | Enabledefault                                 |
|         |         |                                               |



# **UMA Control**

| Offset A | AU – CPU Direct Access FB Base Address (UUn). RW  |
|----------|---------------------------------------------------|
| 7-1      | CPU Direct Access FB Address [27:21] def = 0      |
| 0        | CPU Direct Access FB                              |
|          | 0 Disabledefault                                  |
|          | 1 Enable                                          |
|          | 1 Endoic                                          |
| Offset A | A1 – CPU Direct Access FB Size (00h)RW            |
| 7        | VGA                                               |
|          | 0 Disabledefault                                  |
|          | 1 Enable                                          |
| 6-4      | CPU Direct Access FB Size                         |
|          | 000 Nonedefault                                   |
|          | 001 2MB†                                          |
|          | 010 4MB†                                          |
|          | 011 8MB†                                          |
|          | 100 16MB                                          |
|          | 101 32 MB                                         |
|          | 110 64 MB                                         |
|          |                                                   |
|          | 111 -reserved-                                    |
|          | †Microsoft WHQL DCT certification requires the    |
|          | frame buffer size to be a minimum of 16MB.        |
|          | Smaller frame buffer sizes are supported for non- |
|          | Windows applications to reserve more available    |
|          | memory for the system.                            |
| 3-0      | CPU Direct Access FB Address [31:28] def = 0      |
|          |                                                   |
|          |                                                   |
|          |                                                   |
| Offact   | A2 VCA Timor 1 (00k)                              |
|          | A2 – VGA Timer 1 (00h)                            |
| 7-4      |                                                   |
| 3-0      | VGA Timer $\det = 0$                              |
|          | (programmed in units of 16 dot clocks)            |
| Offset   | A3 – VGA Timer 2 (00h)RW                          |
| 7-4      |                                                   |
| /-4      | times to i formote Grupines i from y              |
| 2.2      | (programmed in units of 16 dot clocks)            |
| 3-2      | Reserved always reads 0                           |
|          |                                                   |

| Offset . | A4 – Graphi    | <u>ics Miscellaneous C</u> | Control (00h)RW |
|----------|----------------|----------------------------|-----------------|
| 7-4      | Reserved       |                            | always reads 0  |
| 3        | <b>AGP DIO</b> | (Pad) Clock                | •               |
|          | 0 Disa         | ible                       | default         |
|          | 1 Enat         | ble                        |                 |
| 2        | Graphics I     | Data Delay to Sync         | with Clock      |
|          | 0 Nos          | sync                       | default         |
|          | 1 Sync         | e with clock               |                 |
| 1-0      | Graphics I     | DISPCLK Delay Co           | ontrol          |
|          | 00             |                            | default         |
|          | 01             |                            |                 |
|          | 10             |                            |                 |
|          | 11             |                            |                 |
|          |                |                            |                 |



# **Graphics Control**

| Offset 1 | BU – Grapnics Control I (UUN)RW                       |
|----------|-------------------------------------------------------|
| 7-4      | <b>Reserved</b> always reads 0                        |
| 3        | Frame Buffer Rank Searching                           |
|          | 0 Automaticdefault                                    |
|          | 1 Select bank per bits 2-0                            |
| 2-0      | Frame Buffer Rank Location                            |
| Offset 1 | B1 – Graphics Control 2 (00h)RW                       |
| 7-4      | <b>Current High Channel Granted (Normal Priority)</b> |
|          | and Request Pending Low Request Just Arrived          |
|          | def = 0                                               |
| 3-0      | Current Low Channel Granted and Request               |
|          | <b>Pending High Request Just Arrived</b> def = 0      |
| Offset l | B2 – Graphics Control 3 (00h)RW                       |
| 7-4      | Lot Counter for High Channel to Extend                |
|          | <b>Arbitration Slot to High Requests</b> def = 0      |
| 3-0      | ĕ <b>1</b>                                            |
|          | <b>Arbitration Slot to Low Requests</b> def = 0       |
| Offset l | B3 – Graphics Control 4 (00h)RW                       |
| 7        | <b>Reserved</b> always reads 0                        |
| 6-4      | <b>Graphics Write Queue Threshold</b> def = 0         |
| 3-0      | <b>Graphics VM FIFO Threshold</b> def = 0             |
| Offset 1 | B4 – Graphics Control 5 (00h)RW                       |
| 7-4      | Reserved always reads 0                               |
| 3        | Graphics Read / Write Order Control                   |
| 3        | 0 R/W may be out of orderdefault                      |
|          | 1 Keep original low channel R/W order as              |
|          | received from graphics controller                     |
| 2        | Optimize Graphics Arbitration with DRAM Hit /         |
| _        | Miss Consideration                                    |
|          | 0 Disabledefault                                      |
|          | 1 Enable                                              |
| 1        | Qualify Length from Graphics Controller to            |
|          | Differentiate 2QW / 4QW Requests                      |
|          | 0 Disabledefault                                      |
|          | 1 Enable                                              |
| 0        | Alternate Arbitration to Low / High Channel           |
|          | Read When Both Hit                                    |
|          | 0 Disabledefault                                      |
|          | 1 Enable                                              |

# **AGP Controller Interface Control**

| fset ( | C0 - A | GP Controlle  | er Interface | Conti | rol (00h) | ) RW      |
|--------|--------|---------------|--------------|-------|-----------|-----------|
| 7-3    | Rese   | rved          |              |       | always    | reads 0   |
| 2      | Grap   |               |              |       |           |           |
|        | 0      | No delay      |              |       |           | . default |
|        | 1      | Delay 1 cloc  | k            |       |           |           |
| 1      | AGP    | Controller In | nterface Pij | pe Mo | de (Gra   | phics)    |
|        | 0      | Pipe          |              |       |           | . default |
|        | 1      | Pipe bypass   |              |       |           |           |
| 0      | AGP    | Controller    | Interface    | Pipe  | Mode      | (North    |
|        | Bridg  | ge)           |              |       |           |           |
|        | 0      | Pipe          |              |       |           | . default |
|        | 1      | Pipe bypass   |              |       |           |           |
|        |        |               |              |       |           |           |



# **DRAM Drive Control**

| <u>Offset                                   </u> | <u>E0 – DRAM DQSA DriveRW</u> | Offset        | <u>E6 – Drive Group S-Port Control (0</u> | 0h)RW               |
|--------------------------------------------------|-------------------------------|---------------|-------------------------------------------|---------------------|
| 7-4                                              | High Drive                    | 7             | DQ S-Port Control                         | default = 0         |
|                                                  | 0000 Lowestdefault            | 6             | CS S-Port Control                         |                     |
|                                                  |                               | 5             | MAA S-Port Control                        |                     |
|                                                  | 1111 Highest                  | 4             | MAB S-Port Control                        |                     |
| 3-0                                              | Low Drive                     | 3             | DQS S-Port Control                        |                     |
| 3-0                                              | 0000 Lowestdefault            | 2-1           | Reserved                                  |                     |
|                                                  |                               | 0             | DQ / DQS / DQM Terminator                 | aiways icaus c      |
|                                                  | 1111 Highest                  | U             | 0 Disable                                 | default             |
|                                                  | 1111 Highest                  |               | 1 Enable                                  | dciaui              |
| Offset 1                                         | E1 – DRAM DQSB DriveRW        |               | 1 Enable                                  |                     |
| 7-4                                              | High Drive                    | Offset        | E8 – MAA Drive (MAA, ScmdA)               | RW                  |
|                                                  | 0000 Lowestdefault            | 7-4           | High Drive                                |                     |
|                                                  |                               |               | 0000 Lowest                               | default             |
|                                                  | 1111 Highest                  |               |                                           |                     |
| 3-0                                              | Low Drive                     |               | 1111 Highest                              |                     |
| •                                                | 0000 Lowestdefault            | 3-0           | Low Drive                                 |                     |
|                                                  |                               | 2 0           | 0000 Lowest                               | default             |
|                                                  | 1111 Highest                  |               |                                           | delaan              |
|                                                  | 1111 Highest                  |               | 1111 Highest                              |                     |
| Offset 1                                         | E2 – DRAM MDA, DQMA DriveRW   |               | 1111 Highest                              |                     |
| 7-4                                              | High Drive                    | Offset        | EA – MAB Drive (MAB, ScmdB)               | RW                  |
|                                                  | 0000 Lowest default           | 7-4           | High Drive                                |                     |
|                                                  |                               | , -           | 0000 Lowest                               | default             |
|                                                  | 1111 Highest                  |               |                                           |                     |
| 3-0                                              | Low Drive                     |               | 1111 Highest                              |                     |
| 2 0                                              | 0000 Lowestdefault            | 3-0           | Low Drive                                 |                     |
|                                                  | ··· ···                       | 3-0           | 0000 Lowest                               | default             |
|                                                  | 1111 Highest                  |               |                                           | detaut              |
|                                                  | 1111 Highest                  |               | <br>1111 Highest                          |                     |
| Offset 1                                         | E3 – DRAM MDB, DQMB DriveRW   |               | 1111 Ingliest                             |                     |
| 7-4                                              | High Drive                    | Offset        | EC – Channel A Duty Cycle Contro          | l RW                |
|                                                  | 0000 Lowestdefault            | 7-6           | DQS Duty Cycle Control – Falling          | $\dots$ default = 0 |
|                                                  |                               | 5-4           | DQS Duty Cycle Control - Rising.          |                     |
|                                                  | 1111 Highest                  | 3-2           | DQ Duty Cycle Control – Falling           |                     |
| 3-0                                              | Low Drive                     | 1-0           | DQ Duty Cycle Control - Rising            |                     |
| •                                                | 0000 Lowestdefault            | - 0           | zęzucjejene comerci inomig                |                     |
|                                                  | ooo bonestactaat              | Offset        | ED – Channel B Duty Cycle Control         | l RW                |
|                                                  | 1111 Highest                  | 7-6           | DQS Duty Cycle Control – Falling          | $\dots$ default = 0 |
|                                                  | 1111 Inghest                  |               | DQS Duty Cycle Control - Rising.          |                     |
| Offset 1                                         | E4 – DRAM CS / CKE DriveRW    | 3-2           | DQ Duty Cycle Control – Falling           |                     |
| 7-4                                              | High Drive                    | 1-0           | DQ Duty Cycle Control - Rising            |                     |
| , .                                              | 0000 Lowestdefault            | - 0           | zęzucjejene comerci inomig                |                     |
|                                                  | deliuit                       | <b>Offset</b> | EE – DDR CKG Duty Cycle Contro            | l 1 RW              |
|                                                  | 1111 Highest                  | 7-2           | Reserved                                  |                     |
| 3-0                                              | Low Drive                     | 1-0           | DDR CKG Duty Cycle Control                |                     |
| 5-0                                              | 0000 Lowestdefault            |               | ·                                         |                     |
|                                                  |                               |               | EF – DDR CKG Duty Cycle Contro            |                     |
|                                                  | 1111 Highest                  | 7-2           | Reserved                                  |                     |
|                                                  | 1111 111511031                | 1_0           | DDR CKG Duty Cycle Control                | default = 0         |



# <u>Device 0 Function 4 Registers – Power Management</u>

# **Device 0 Function 4 Header Registers**

All registers are located in PCI configuration space. They should be programmed using PCI configuration mechanism 1 through CF8 / CFC with bus number and device number equal to zero and function number equal to 4.

| Offset 1 | -0 - V                                      | endor ID (1106h)RO                             |  |  |  |  |  |  |  |  |
|----------|---------------------------------------------|------------------------------------------------|--|--|--|--|--|--|--|--|
| 15-0     | ID C                                        | ode (reads 1106h to identify VIA Technologies) |  |  |  |  |  |  |  |  |
| 0.00     | 2.4 D ID C D M (44501) BC                   |                                                |  |  |  |  |  |  |  |  |
|          | 3-2 - Device ID for Power Manager (4259h)RO |                                                |  |  |  |  |  |  |  |  |
| 15-0     |                                             | ode (reads 4259h to identify CN400 NB virtual  |  |  |  |  |  |  |  |  |
|          | devic                                       | device function 4)                             |  |  |  |  |  |  |  |  |
| Offset 5 | 5-4 -C                                      | ommand (0006h)RW                               |  |  |  |  |  |  |  |  |
| 15-10    |                                             |                                                |  |  |  |  |  |  |  |  |
| 9        |                                             | Back-to-Back Cycle EnableRO                    |  |  |  |  |  |  |  |  |
|          | 0                                           | Fast back-to-back transactions only allowed to |  |  |  |  |  |  |  |  |
|          | Ŭ                                           | the same agent default                         |  |  |  |  |  |  |  |  |
|          | 1                                           | Fast back-to-back transactions allowed to      |  |  |  |  |  |  |  |  |
|          |                                             | different agents                               |  |  |  |  |  |  |  |  |
| 8        | SERI                                        | R# EnableRO                                    |  |  |  |  |  |  |  |  |
|          | 0                                           | SERR# driver disabled default                  |  |  |  |  |  |  |  |  |
|          | 1                                           | SERR# driver enabled                           |  |  |  |  |  |  |  |  |
| 7        | Addr                                        | ress / Data SteppingRO                         |  |  |  |  |  |  |  |  |
|          | 0                                           | Device never does steppingdefault              |  |  |  |  |  |  |  |  |
|          | 1                                           | Device always does stepping                    |  |  |  |  |  |  |  |  |
| 6        | Parit                                       | y Error ResponseRW                             |  |  |  |  |  |  |  |  |
|          | 0                                           | Ignore parity errors & continuedefault         |  |  |  |  |  |  |  |  |
|          | 1                                           | Take normal action on detected parity errors   |  |  |  |  |  |  |  |  |
| 5        |                                             | Palette SnoopRO                                |  |  |  |  |  |  |  |  |
|          | 0                                           | Treat palette accesses normallydefault         |  |  |  |  |  |  |  |  |
|          | 1                                           | Don't respond to palette accesses on PCI bus   |  |  |  |  |  |  |  |  |
| 4        |                                             | ory Write and Invalidate CommandRO             |  |  |  |  |  |  |  |  |
|          | 0                                           | Bus masters must use Mem Writedefault          |  |  |  |  |  |  |  |  |
| •        | 1                                           | Bus masters may generate Mem Write & Inval     |  |  |  |  |  |  |  |  |
| 3        | -                                           | ial Cycle MonitoringRO                         |  |  |  |  |  |  |  |  |
|          | 0<br>1                                      | Does not monitor special cyclesdefault         |  |  |  |  |  |  |  |  |
| 2        | _                                           | Monitors special cycles  Bus MasterRO          |  |  |  |  |  |  |  |  |
| 2        | 0                                           | Never behaves as a bus master                  |  |  |  |  |  |  |  |  |
|          | 1                                           | Can behave as a bus masterdefault              |  |  |  |  |  |  |  |  |
| 1        | _                                           | ory SpaceRO                                    |  |  |  |  |  |  |  |  |
| 1        | 0                                           | Does not respond to memory space               |  |  |  |  |  |  |  |  |
|          | 1                                           | Responds to memory spacedefault                |  |  |  |  |  |  |  |  |
| 0        | _                                           | paceRO                                         |  |  |  |  |  |  |  |  |
| v        | 0                                           | Does not respond to I/O spacedefault           |  |  |  |  |  |  |  |  |
|          | 1                                           | Responds to I/O space                          |  |  |  |  |  |  |  |  |
|          |                                             | 1                                              |  |  |  |  |  |  |  |  |

| Offset 7 | 7-6 – Status (0200h)                      | RWC       |
|----------|-------------------------------------------|-----------|
| 15       | <b>Detected Parity Error</b>              |           |
|          | 0 No parity error detected                | default   |
|          | 1 Error detected in either address or dat |           |
|          | This bit is set even if error response is |           |
|          | (command register bit-6) write one        |           |
| 14       | Signaled System Error (SERR# Asserted)    |           |
|          | always                                    | s reads 0 |
| 13       | Signaled Master Abort                     | ,         |
| _        | 0 No abort received                       | default   |
|          | 1 Transaction aborted by the master       |           |
|          | write one                                 |           |
| 12       | Received Target Abort                     |           |
|          | 0 No abort received                       | default   |
|          | 1 Transaction aborted by the target       |           |
|          | write one                                 |           |
| 11       | Signaled Target Abortalways               | s reads 0 |
|          | 0 Target Abort never signaled             |           |
| 10-9     | DEVSEL# Timing                            |           |
|          | 00 Fast                                   |           |
|          | 01 Mediumalways                           | reads 01  |
|          | 10 Slow                                   |           |
|          | 11 Reserved                               |           |
| 8        | Data Parity Error Detected                |           |
|          | 0 No data parity error detected           | default   |
|          | 1 Error detected in data phase. Set only  | if error  |
|          | response enabled via command bit-6        |           |
|          | the North Bridge was initiator of the o   |           |
|          | in which the error occurred write one     |           |
| 7        | Fast Back-to-Back Capablealways           | s reads 0 |
| 6        | User Definable Featuresalways             |           |
| 5        | 66MHz Capablealways                       |           |
| 4        | Supports New Capability listalways        |           |
| 3-0      | Reservedalways                            | s reads 0 |
| Offset 8 | 8 - Revision ID (0nh)                     | RΩ        |
|          | Chip Revision Codealways re               |           |
| 11-0     | Clip Revision Codeaiways is               | aus onn   |
|          |                                           |           |
|          |                                           |           |
| Offset 9 | 9 - Programming Interface (00h)           | RO        |
| 7-0      | Interface Identifieralways re             | eads 00h  |
| Offset A | A - Sub Class Code (00h)                  | RO        |
| 7-0      | Sub Class Code reads 00 to indicate Hos   |           |
| ,-0      | Sub Class Couc reads of to indicate flos  | t Driuge  |
| Offset E | B - Base Class Code (06h)                 | RO        |

**7-0 Base Class Code**.. reads 06 to indicate Bridge Device



# **Device 0 Function 4 Device-Specific Registers**

These registers are normally programmed once at system initialization time.

# **Power Management Control**

| Offset . | A0 - Power Management Mode (00h)R                 | W   |
|----------|---------------------------------------------------|-----|
| 7        | Dynamic Power Management                          |     |
|          | 0 Disabledefa                                     | ult |
|          | 1 Enable                                          |     |
| 6        | Halt / Shutdown Power Management                  |     |
|          | 0 Disabledefa                                     | ult |
|          | 1 Enable                                          |     |
| 5        | Stop Clock Power Management                       |     |
|          | 0 Disabledefa                                     | ult |
|          | 1 Enable                                          |     |
| 4        | Suspend Status Power Management                   |     |
|          | 0 Disabledefa                                     | ult |
|          | 1 Enable                                          |     |
| 3-0      | Reserved always reads                             | s 0 |
| Offset   | A1 – DRAM Power Management (00h)R                 | W   |
| 7        | Reserved always reads                             |     |
| 6        | Dynamic CKE when DRAM Idle                        | , 0 |
| U        |                                                   |     |
|          | 0 Disable defa                                    | nlt |
|          | o Disable                                         | ult |
| 5        | 1 Enable                                          | ult |
| 5        | 1 Enable  Dynamic DRAM I/O Pad Power Down (Float) |     |
| 5        | 1 Enable  Dynamic DRAM I/O Pad Power Down (Float) |     |

| Offset . | A2 – Dy | namic       | Clock S      | top Con  | trol (00 | h)      | RW      |
|----------|---------|-------------|--------------|----------|----------|---------|---------|
| 7        | Host l  | nterfa      | ce Powe      | r Manag  | ement    |         |         |
|          | 0       |             |              |          |          |         | default |
|          | 1       | Enable      |              |          |          |         |         |
| 6        | DRA     | <b>Inte</b> | rface Po     | wer Man  | ageme    | nt      |         |
|          | 0       |             |              |          |          |         | default |
|          | 1       | Enable      | e            |          |          |         |         |
| 5        | V-Lin   | k Inte      | rface Po     | wer Man  | ageme    | nt      |         |
|          | 0       |             |              |          | _        |         | default |
|          | 1       | Enable      |              |          |          |         |         |
| 4        | AGP 1   | Interfa     | ce Powe      | r Manag  | ement    |         |         |
|          | 0       |             |              |          |          |         | default |
|          | 1       | Enable      | e            |          |          |         |         |
| 3        | PCI#    | 2 Inter     | face Pov     | wer Man  | agemer   | ıt      |         |
|          | 0       |             |              |          | _        |         | default |
|          | 1       | Enable      | е            |          |          |         |         |
| 2        | Grapl   | nics In     | terface I    | Power M  | anagen   | ient    |         |
|          | 0       |             |              |          |          |         | default |
|          | 1       | Enable      | е            |          |          |         |         |
| 1        | Reser   | ved         |              |          |          | .always | reads 0 |
| 0        | Host    | Fast        | <b>Power</b> | Manag    | ement    | (DADS   | Fast    |
|          | Timin   |             |              | Ö        |          | `       |         |
|          |         |             | le           |          |          |         | default |
|          | 1       | Enable      | е            |          |          |         |         |
| Offset   | A3 – DI | RAM F       | Pad Togs     | gle Redu | ction (0 | 0h)     | RW      |
| 7        |         |             |              | ggle Red |          | ,       |         |
| ,        |         | Disabl      |              | 551c Reu | uctivii  |         | default |

#### **BIOS Scratch**

6-0 Reserved

| Offiset | DU-EF – BIOS Scratch Res | <u> gisters K w</u> |
|---------|--------------------------|---------------------|
| 7-0     | No hardware function     | default = 0         |

toggle if not accessed)

1 Enable (MA and S command pins won't

.....always reads 0



# **Device 0 Function 7 Registers – V-Link**

| Devi  | ice 0 Fur | ictio     | n 7 Hea | dei | r Reg | <u>gisters</u> |        |
|-------|-----------|-----------|---------|-----|-------|----------------|--------|
| All   | registers | are       | located | in  | PCI   | configuration  | space. |
| ah an | 14 60 000 | . ~ * ^ * |         |     | · DCI | Coorfiguration | maala  |

They should be programmed using PCI configuration mechanism 1 through CF8 / CFC with bus number and device number equal to zero and function number equal to 7.

| Offset 1 | <u> -0 - V</u> | <u>endor ID (1106h)RO</u>                             |
|----------|----------------|-------------------------------------------------------|
| 15-0     | ID C           | <b>ode</b> (reads 1106h to identify VIA Technologies) |
| Offset 3 | 8-2 - D        | evice ID for V-Link Control (7259h)RO                 |
| 15-0     | ID C           | Code (reads 7259h to identify the CN400 North         |
|          | Bridg          | ge virtual device function 7)                         |
| Offset 5 | C              | ommand (0006h)RW                                      |
| 15-10    |                |                                                       |
| 9        |                | Back-to-Back Cycle EnableRO                           |
| ,        | 0              | Fast back-to-back transactions only allowed to        |
|          | U              | the same agentdefault                                 |
|          | 1              | Fast back-to-back transactions allowed to             |
|          |                | different agents                                      |
| 8        | SERI           | R# EnableRO                                           |
|          | 0              |                                                       |
|          | 1              | SERR# driver enabled                                  |
| 7        | Addı           | ress / Data SteppingRO                                |
|          | 0              | Device never does steppingdefault                     |
|          | 1              | Device always does stepping                           |
| 6        | Parit          | y Error ResponseRW                                    |
|          | 0              | Ignore parity errors & continuedefault                |
|          | 1              | Take normal action on detected parity errors          |
| 5        |                | Palette SnoopRO                                       |
|          | 0              | Treat palette accesses normallydefault                |
|          | 1              | Don't respond to palette accesses on PCI bus          |
| 4        |                | ory Write and Invalidate CommandRO                    |
|          | 0              | Bus masters must use Mem Writedefault                 |
| 2        | 1              | Bus masters may generate Mem Write & Inval            |
| 3        | -              | ial Cycle MonitoringRO                                |
|          | 0              | Does not monitor special cyclesdefault                |
| 2        | _              | Monitors special cycles  Bus MasterRO                 |
| Z        | 0              | Never behaves as a bus master                         |
|          | 1              | Can behave as a bus masterdefault                     |
| 1        | _              | ory SpaceRO                                           |
| 1        | 0              | Does not respond to memory space                      |
|          | 1              | Responds to memory spacedefault                       |
| 0        | _              | SpaceRO                                               |
| v        | 0              | •                                                     |
|          | 1              | Responds to I/O space                                 |
|          |                | *                                                     |

| Offset 7 | -6 – S            | tatus (0200h)RWC                                      |
|----------|-------------------|-------------------------------------------------------|
| 15       | Detec             | eted Parity Error                                     |
|          | 0                 | No parity error detecteddefault                       |
|          | 1                 | Error detected in either address or data phase.       |
|          |                   | This bit is set even if error response is disabled    |
|          |                   | (command register bit-6) write one to clear           |
| 14       |                   | <b>lled Sys Err (SERR# Asserted)</b> . always reads 0 |
| 13       | 0                 | lled Master Abort                                     |
|          | 0                 | No abort received default                             |
|          | 1                 | Transaction aborted by master . write 1 to clear      |
| 12       |                   | ived Target Abort                                     |
|          | 0                 | No abort received default                             |
|          | 1                 | Transaction aborted by target write 1 to clear        |
| 11       | · ·               | always reads 0                                        |
| 10-9     | 0<br>DEV          | Target Abort never signaled SEL# Timing               |
| 10-9     | 00 DEV            | Fast                                                  |
|          | 01                |                                                       |
|          | 10                | · · · · · · · · · · · · · · · · · · ·                 |
|          |                   | Reserved                                              |
| 8        |                   | Parity Error Detected                                 |
| Ü        | 0                 | No data parity error detected default                 |
|          | 1                 | Error detected in data phase. Set only if error       |
|          |                   | response enabled via command bit- $6 = 1$ and         |
|          |                   | the North Bridge was initiator of the operation       |
|          |                   | in which the error occurred write one to clear        |
| 7        |                   | Back-to-Back Capablealways reads 0                    |
| 6        |                   | <b>Definable Features</b> always reads 0              |
| 5        |                   | Hz Capable always reads 0                             |
| 4        |                   | orts New Capability listalways reads 0                |
| 3-0      | Reser             | rved always reads 0                                   |
| Offset 8 | - Rev             | ision ID (0nh)RO                                      |
| 12-0     | Chip              | Revision Codealways reads 0nh                         |
|          |                   |                                                       |
|          |                   | gramming Interface (00h)RO                            |
| 7-0      | Inter             | face Identifieralways reads 00h                       |
| Offset A | - Sub             | Class Code (00h)RO                                    |
| 7-0      | Sub (             | Class Codereads 00 to indicate Host Bridge            |
|          |                   | e Class Code (06h)RO                                  |
| 7-0      |                   | Class Code reads 06 to indicate Bridge Device         |
|          |                   | S                                                     |
| Offset 2 | D-2C              | - Subsystem Vendor ID (0000h) W1 / RO                 |
| 15-0     | Subsy             | ystem Vendor IDdefault = 0                            |
| This reg |                   | hay be written once and is then read only.            |
| Offset 2 | F-2E -            | - Subsystem ID (0000h)W1 / RO                         |
| 15-0     |                   | ystem IDdefault = 0                                   |
| This reg |                   | nay be written once and is then read only.            |
| J        |                   | •                                                     |
| Offset 3 | <del>7-34 -</del> | Capability Pointer (CAPPTR)RO                         |
| Contains | s an of           | fset from the start of configuration space.           |

31-0 AGP Capability List Ptr ... always reads 0000 0000h



# **Device 0 Function 7 Device-Specific Registers**

These registers are normally programmed once at system initialization time.

# V-Link Control

| Offset 4   | 40 – V-Link Specification ID (40h)RO                     | Offset 4 | 45 -NB V-Link Bus Timer (44h)RW                    |
|------------|----------------------------------------------------------|----------|----------------------------------------------------|
| 7-0        | Specification Revision always reads 40                   | 7-4      | Timer for Normal Priority Requests from SB         |
|            | •                                                        |          | 0000 Immediate                                     |
|            |                                                          |          | 0001 1*4 VCLKs                                     |
| Offset 4   | 41 – NB V-Link Capability (39h)RO                        |          | 0010 2*4 VCLKs                                     |
| 7-6        | <b>Reserved</b> always reads 0                           |          | 0011 3*4 VCLKs                                     |
| 5          | 16-bit Bus Width Supported by NBRO                       |          | 0100 4*4 VCLKsdefault                              |
|            | 0 Not Supported                                          |          | 0101 5*4 VCLKs                                     |
|            | 1 Supporteddefault                                       |          | 0110 6*4 VCLKs                                     |
| 4          | 8-Bit Bus Width Supported by NBRO                        |          | 0111 7*4 VCLKs                                     |
|            | 0 Not Supported                                          |          | 1000 8*4 VCLKs                                     |
|            | 1 Supporteddefault                                       |          | 1001 16*4 VCLKs                                    |
| 3          | 4x Rate Supported by NBRO                                |          | 1010 32*4 VCLKs                                    |
|            | 0 Not Supported                                          |          | 1011 64*4 VCLKs                                    |
|            | 1 Supporteddefault                                       |          | 11xx Own the bus for as long as there is a request |
| 2          | 2x Rate Supported by NBRO                                | 3-0      | Timer for High Priority Requests from SB           |
|            | 0 Not Supporteddefault                                   |          | 0000 Immediate                                     |
|            | 1 Supported                                              |          | 0001 1*2 VCLKs                                     |
| 1          | <b>Reserved</b> always reads 0                           |          | 0010 2*2 VCLKs                                     |
| 0          | 8x Rate Supported by NBRO                                |          | 0011 3*2 VCLKs                                     |
|            | 0 Not Supported                                          |          | 0100 4*2 VCLKsdefault                              |
|            | 1 Supporteddefault                                       |          | 0101 5*2 VCLKs                                     |
|            |                                                          |          | 0110 6*2 VCLKs                                     |
| Offset 4   | 42 – NB Downlink Command (88h)RW                         |          | 0111 7*2 VCLKs                                     |
|            | DnCmd Max Request Depth (0=1 DnCmd) def = 8              |          | 1000 8*2 VCLKs                                     |
| 7-4<br>3-0 | <b>DnCmd Write Buffer Size</b> (doublewords) def = 8     |          | 1001 16*2 VCLKs                                    |
| 3-0        | Differit Write Burier Size (doublewords) der – 8         |          | 1010 32*2 VCLKs                                    |
| Offset 4   | 43 – NB Uplink Max Req Depth (80h)RO                     |          | 1011 64*2 VCLKs                                    |
| 7-4        | UpCmd Max Request Depth (0=1 UpCmd) def = 8              |          | 11xx Own the bus for as long as there is a request |
|            | Indicates the maximum allowable number of                |          |                                                    |
|            | outstanding UPCMD requests                               |          |                                                    |
| 3-0        | Reserved always reads 0                                  |          |                                                    |
|            |                                                          |          |                                                    |
|            | 44 – NB Uplink Buffer Size (82h)RO                       |          |                                                    |
| 7-4        | <b>UpCmd P2C Write Buffer Size</b> (max lines) def = 8   |          |                                                    |
| 3-0        | <b>UpCmd P2P Write Buffer Size</b> (max lines) $def = 2$ |          |                                                    |



| Offset 4 | 46 – NB V-Link Misc Control (00h)RW               | Offset 4   | 18 – NB/S  | <u> B V-L</u> | ink Cor           |
|----------|---------------------------------------------------|------------|------------|---------------|-------------------|
| 7        | Downstream High Priority                          | 7          | V-Link I   | arity         | Check             |
|          | 0 Disable High Priority Down Commandsdef          |            |            |               |                   |
|          | 1 Enable High Priority Down Commands              |            |            | able          |                   |
| 6        | Downlink Priority                                 | 6          | Reserved   | l             |                   |
|          | 0 Treat Downlink Cycles as Normal Priority.def    | 5          | 16-bit Bu  | ıs Wi         | dth Sup           |
|          | 1 Treat Downlink Cycles as High Priority          |            |            |               | ported            |
| 5-4      | Combine Multiple STPGNT Cycles Into One V-        |            | 1 Su       | pporte        | ed                |
|          | Link Command                                      | 4          | 8-Bit Bu   |               |                   |
|          | 00 Compatible, 1 command per V-Link cmddef        |            |            |               | ported            |
|          | 01 2 commands per V-Link command                  |            |            |               | ed                |
|          | 10 3 commands per V-Link command                  | 3          | 4x Rate    |               |                   |
|          | 11 4 commands per V-Link command                  |            | 0 No       | ot Sup        | ported            |
| 3-2      | V-Link Master Access Ordering Rules               |            | 1 Su       | pporte        | ed                |
|          | 00 High priority read, pass normal read (not pass | 2          | Reserved   | i             |                   |
|          | write)default                                     | 1          | V-Link S   | Split F       | Bus               |
|          | 01 Read (high/normal) pass write (HR>LR>W)        |            | 0 Di       | sable.        |                   |
|          | 1x Read / write in order (ignore bit-1)           |            | 1 Er       | able          |                   |
| 1        | <b>Read Around Write</b> (ignored if bit-3 = 1)   | 0          | 8x Rate S  | Suppo         | orted             |
|          | 0 Reads always pass writesdefault                 |            | 0 No       | ot Sup        | ported            |
|          | 1 8RAW                                            |            | 1 Su       | pporte        | ed                |
| 0        | Reserved always reads 0                           |            | TE 0       |               |                   |
| 0.00     | 45 W.1.1.C ( 1/001) DW                            | <b>T</b> 7 | Transfers  | •             |                   |
|          | 47 – V-Link Control (00h)RW                       | V-         | Per        |               | ъ                 |
| 7-6      | <b>Reserved</b> always reads 0                    | Link       | 66MHz      | D*4           | Bu                |
| 5        | C2P Read L1 Ready Return Timing                   | Mode       | Cycle      | Bits          | <u>Usa</u>        |
|          | 0 V-Link bus decodes C2P Read Ack cmddef          | 0          | 4x         | 8             | Bidirec           |
|          | 1 Wait till previous P2C write cycles all flushed | 1          | 8x         | 4+4           | Spl               |
| 4        | <b>Reserved</b> always reads 0                    | 2          | 8x         | 8             | Bidirec           |
| 3        | Down Strobe Dynamic Stop                          | 3          | 4x         | 16            | Bidirec           |
|          | 0 Disabledefault                                  | 4          | 8x         | 8+8           | Spl               |
|          | 1 Enable                                          | Offset 4   | 19 – SB V- | Link          | Canabi            |
| 2        | Auto-Disconnect                                   | 7-6        | Reserved   |               |                   |
|          | 0 Disabledefault                                  | 5          | 16-bit Bu  |               |                   |
|          | 1 Enable                                          | 3          |            |               | ported            |
| 1        | V-Link Disconnect Cycle for STPGNT Cycle          |            |            | pporte        |                   |
|          | 0 Disabledefault                                  | 4          | 8-Bit Bu   |               |                   |
|          | 1 Enable                                          | 7          |            |               | ın Supp<br>ported |
| 0        | V-Link Disconnect Cycle for HALT Cycle            |            |            |               | ed                |
|          | 0 Disabledefault                                  | 3          | 4x Rate    |               |                   |
|          | 1 Enable                                          | 3          |            |               | ported            |
|          |                                                   |            |            |               | porteu<br>ed      |
|          |                                                   | 2          | 2x Rate    |               |                   |
|          |                                                   | <b>4</b>   |            |               | ported            |
|          |                                                   |            | 1 0        | n sup         | portcu            |

| Offset 4 | 8 – NB  | /SB V-L       | ink Configura  | tion (18                                | 8h)          | RW        |
|----------|---------|---------------|----------------|-----------------------------------------|--------------|-----------|
| 7        | V-Lin   | k Parity      | Check          |                                         |              |           |
|          | 0       | Disable.      |                |                                         |              | default   |
|          | 1       | Enable        |                |                                         |              |           |
| 6        | Reser   | ved           |                |                                         | always       | s reads 0 |
| 5        | 16-bit  |               | dth Supported  |                                         |              |           |
|          | 0       | Not Sup       | ported         |                                         |              | default   |
|          | 1       | Supporte      |                |                                         |              |           |
| 4        |         |               | th Supported   |                                         |              |           |
|          | 0       | Not Sup       |                |                                         |              |           |
|          | 1       |               | ed             |                                         |              | . default |
| 3        | 4x Ra   | te Suppo      |                |                                         |              |           |
|          | 0       | Not Sup       |                |                                         |              |           |
|          | 1       |               | ed             |                                         |              |           |
| 2        | Reser   |               |                |                                         | alway        | s reads 0 |
| 1        |         | k Split B     |                |                                         |              |           |
|          | 0       |               |                |                                         | •••••        | default   |
|          | 1       | Enable        |                |                                         |              |           |
| 0        |         | te Suppo      |                |                                         |              | 1 C 1     |
|          |         |               | ported         |                                         | •••••        | default   |
|          | 1       | Supporte      | ea             |                                         |              |           |
|          | Transf  | ers           |                |                                         |              |           |
| V-       | Per     |               |                |                                         |              |           |
| Link     | 66MI    | łz            | Bus            | <b>Rx48</b>                             | <b>Rx48</b>  | Rx48      |
| Mode     | Cycl    | e Bits        | <u>Usage</u>   | <b>Bit-4</b>                            | <u>Bit-5</u> | Bit-1     |
| 0        | 4x      | 8             | Bidirectional  | 0                                       | 0            | 0         |
| 1        | 8x      | 4+4           | Split          | 1                                       | 0            | 1         |
| 2        | 8x      | 8             | Bidirectional  | 1                                       | 0            | 0         |
| 3        | 4x      | 16            | Bidirectional  | 0                                       | 1            | 0         |
| 4        | 8x      | 8+8           | Split          | 1                                       | 1            | 1         |
| Offset 4 | 10 _ SR | V-I ink       | Capability (19 | )h)                                     |              | WC        |
| 7-6      | Reser   |               |                |                                         |              |           |
| 5        |         | veu<br>Rus Wi | dth Supported  | hv SR                                   | aiway        | PA        |
| 3        | 0       |               | ported         |                                         |              |           |
|          | 1       | Supporte      |                | • • • • • • • • • • • • • • • • • • • • |              | acraari   |
| 4        |         | 1.1           | th Supported   | by SB                                   |              | RO        |
|          | 0       | Not Sup       |                |                                         |              | -         |
|          | 1       |               | ed             |                                         |              | . default |
| 3        | 4x Ra   |               | rted by SB     |                                         |              |           |
|          | 0       | Not Sup       | ported         |                                         |              |           |
|          | 1       | Supporte      | ed             |                                         |              | . default |
| 2        | 2x Ra   |               | rted by SB     |                                         |              |           |
|          | 0       | Not Sup       | ported         |                                         |              | default   |
|          | 1       | Supporte      | ed             |                                         |              |           |
| 1        | Reser   | ved           |                |                                         | always       | s reads 0 |
| 0        |         |               | orted by SB    | •••••                                   | •••••        | RO        |
|          | 0       | Not Sup       |                |                                         |              |           |
|          | 1       | Supporte      | ed             |                                         |              | . default |



| Offset - | 4A – SB Downlink Status (88h)RO                        | Offset        | 4E – CCA Master Priority (00h)RW                   |
|----------|--------------------------------------------------------|---------------|----------------------------------------------------|
| 7-4      | <b>DnCmd Max Request Depth</b> (0=1 DnCmd) def = 8     | 7             | 1394 High Priority                                 |
| 3-0      | <b>DnCmd Write Buffer Size</b> (doublewords) def = 8   |               | 0 Low prioritydefault                              |
|          | ,                                                      |               | 1 High priority                                    |
| Offset - | 4B – SB Uplink Command (80h)RW                         | 6             | LAN / NIC High Priority                            |
| 7-4      | UpCmd Max Request Depth (0=1 UpCmd) def = 8            | · ·           | 0 Low prioritydefault                              |
|          | Indicates the maximum allowable number of              |               | 1 High priority                                    |
|          | outstanding UPCMD requests                             | 5             | Reservedalways reads 0                             |
| 3-0      | Reservedalways reads 0                                 | 4             | USB High Priority                                  |
|          | iteser ved drwdys rodds o                              | 7             | 0 Low prioritydefault                              |
| Offset - | 4C – SB Uplink Command (82h)RW                         |               | 1 High priority                                    |
| 7-4      | <b>UpCmd P2C Write Buffer Size</b> (max lines) def = 8 | •             |                                                    |
| 3-0      | UpCmd P2P Write Buffer Size (max lines) def = 2        | 3             | Reservedalways reads 0                             |
| • •      | openia 121 write Builer size (max mies) dei 2          | 2             | IDE High Priority                                  |
| Offset - | 4D – SB V-Link Bus Timer (44h)RW                       |               | 0 Low prioritydefault                              |
| 7-4      | Timer for Normal Priority Requests from NB             | 4             | 1 High priority                                    |
|          | 0000 Immediate                                         | 1             | AC97-ISA High Priority                             |
|          | 0001 1*4 VCLKs                                         |               | 0 Low prioritydefault                              |
|          | 0010 2*4 VCLKs                                         |               | 1 High priority                                    |
|          | 0011 3*4 VCLKs                                         | 0             | PCI High Priority                                  |
|          | 0100 4*4 VCLKsdefault                                  |               | 0 Low prioritydefault                              |
|          | 0100 4 4 VCLKs                                         |               | 1 High priority                                    |
|          | 0110 6*4 VCLKs                                         | Off           | AE CD V I S.L M's Control (00L)                    |
|          | 0110 014 VCLKs<br>0111 7*4 VCLKs                       |               | 4F – SB V-Link Misc Control (00h)RW                |
|          | 1000 8*4 VCLKs                                         | 7             | Upstream Command High Priority                     |
|          |                                                        |               | 0 Disable high priority up commands default        |
|          | 1001 16*4 VCLKs                                        |               | 1 Enable high priority up commands                 |
|          | 1010 32*4 VCLKs                                        | 6-4           | <b>Reserved</b> always reads 0                     |
|          | 1011 64*4 VCLKs                                        | 3             | Up Strobe Dynamic Stop                             |
| 2.0      | 11xx Own the bus for as long as there is a request     |               | 0 Disabledefault                                   |
| 3-0      | Timer for High Priority Requests from NB               |               | 1 Enable                                           |
|          | 0000 Immediate                                         | 2-1           | <b>Reserved</b> always reads 0                     |
|          | 0001 1*2 VCLKs                                         | 0             | Down Cycle Wait for Up Cycle Write Flush           |
|          | 0010 2*2 VCLKs                                         |               | (Except Down Cycle Post Write)                     |
|          | 0011 3*2 VCLKs                                         |               | 0 Disable default                                  |
|          | 0100 4*2 VCLKsdefault                                  |               | 1 Enable                                           |
|          | 0101 5*2 VCLKs                                         |               |                                                    |
|          | 0110 6*2 VCLKs                                         |               |                                                    |
|          | 0111 7*2 VCLKs                                         |               |                                                    |
|          | 1000 8*2 VCLKs                                         | Offact        | 57 – Bank 7 Ending (01h)RO                         |
|          | 1001 16*2 VCLKs                                        |               |                                                    |
|          | 1010 32*2 VCLKs                                        |               | Bank 7 Ending Address High (HA[31:24]) sent to the |
|          | 1011 64*2 VCLKs                                        | South         | Bridge. (See also Function 3 Rx47).                |
|          | 11xx Own the bus for as long as there is a request     |               |                                                    |
|          |                                                        |               |                                                    |
|          |                                                        |               |                                                    |
|          |                                                        | Offset        | 61 - C-ROM Shadow (00h)RW                          |
|          |                                                        | (same a       | as Function 3 Rx80)                                |
|          |                                                        | `             | ,                                                  |
|          |                                                        | Offset        | 62 – D-ROM Shadow (00h) RW                         |
|          |                                                        | (same a       | as Function 3 Rx81)                                |
|          |                                                        | <b>Offset</b> | 63 – F-ROM Shadow / Mem Hole / SMI (00h) RW        |
|          |                                                        |               | as Function 3 Rx82)                                |
|          |                                                        | Offset        | 64 – E-ROM Shadow (00h)RW                          |

(same as Function 3 Rx83)



# **PCI Bus Control**

These registers are normally programmed once at system initialization time.

| Offset ' | 70 - PCI Buffer Control (00h)RW             |
|----------|---------------------------------------------|
| 7        | CPU to PCI Post-Write                       |
|          | 0 Disabledefault                            |
|          | 1 Enable                                    |
| 6        | <b>Reserved</b> always reads 0              |
| 5-4      | PCI Master to DRAM Prefetch                 |
|          | 00 Always prefetchdefault                   |
|          | x1 Never prefetch                           |
|          | 10 Prefetch only for Enhance command        |
| 3        | <b>Reserved</b> always reads 0              |
| 2        | PCI Master Read Buffering                   |
|          | 0 Disabledefault                            |
|          | 1 Enable                                    |
| 1        | Delay Transaction                           |
|          | 0 Disabledefault                            |
|          | 1 Enable                                    |
| 0        | <b>Reserved</b> always reads 0              |
| Offset ' | 71 - CPU to PCI Flow Control (48h)RWC       |
| 7        | Retry StatusRWC                             |
|          | 0 No retry occurreddefault                  |
|          | 1 Retry occurred                            |
| 6        | Retry Timeout Action                        |
|          | 0 Retry forever (record status only)        |
|          | 1 Flush buffer or return FFFFFFFh for reads |
|          | default                                     |
| 5-4      | Retry Count and Retry Backoff               |
|          | 00 Retry 2 times, backoff CPUdefault        |
|          | 01 Retry 16 times                           |
|          | 10 Retry 4 times                            |
| 3        | 11 Retry 64 times PCI Burst                 |
| 3        | 0 Disable                                   |
|          | 1 Enabledefault                             |
| 2        | Reserved                                    |
| 1        | Compatible Type#1 Configuration Cycles      |
| 1        | 0 Disable (fixed AD31)default               |
|          | 1 Enable                                    |
| 0        | IDSEL Control                               |
| -        | 0 AD11, AD12default                         |
|          | 1 AD30, AD31                                |
|          | •                                           |

| <b>Offset</b> | 73 - PCI Master Control (00h) RW                  |
|---------------|---------------------------------------------------|
| 7             | <b>Reserved</b> always reads 0                    |
| 6             | PCI Master 1-Wait-State Write                     |
|               | 0 Zero wait state TRDY# response default          |
|               | 1 One wait state TRDY# response                   |
| 5             | PCI Master 1-Wait-State Read                      |
|               | 0 Zero wait state TRDY# response default          |
|               | 1 One wait state TRDY# response                   |
| 4             | WSC#                                              |
|               | 0 Disabledefault                                  |
|               | 1 Enable                                          |
| 3-1           | Reservedalways reads 0                            |
| 0             | PCI Master Broken Timer Enable                    |
|               | 0 Disabledefault                                  |
|               | 1 Enable. Force into arbitration when there is no |
|               | FRAME# 16 PCICLK's after the grant.               |



## Offset 75 - PCI Arbitration 1 (00h).....RW **Arbitration Mode** 0 REQ-based (arbitrate at end of REQ#) ..default 1 Frame-based (arbitrate at FRAME# assertion) **CPU Latency** 6-4 Reserved .....always reads 0 2-0 **PCI Master Bus Time-Out** (force into arbitration after a period of time) 000 Disable ......default 001 1x16 PCICLKs 010 2x16 PCICLKs 011 3x16 PCICLKs 100 4x16 PCICLKs 111 7x16 PCICLKs

|          | CN400 Data Sheet                                        |
|----------|---------------------------------------------------------|
|          |                                                         |
| Offeet ' | 76 - PCI Arbitration 2 (00h)RW                          |
| 7        | I/O Port 22 Access                                      |
| /        |                                                         |
|          | o ere access to re address ==n is passed on to          |
|          | the PCI bus                                             |
|          | <u>.</u>                                                |
| 6        | internally  Reservedalways reads 0                      |
| 5-4      | Reservedalways reads 0 Master Priority Rotation Control |
| 5-4      | •                                                       |
|          | 00 Disable                                              |
|          | 10 Grant to CPU after every 2 PCI master grants         |
|          | 11 Grant to CPU after every 3 PCI master grants         |
|          | Setting 01: the CPU will always be granted access       |
|          | after the current bus master completes, no matter how   |
|          | many PCI masters are requesting.                        |
|          | Setting 10: if other PCI masters are requesting during  |
|          | the current PCI master grant, the highest priority      |
|          | master will get the bus after the current master        |
|          | completes, but the CPU will be guaranteed to get the    |
|          | bus after that master completes.                        |
|          | Setting 11: if other PCI masters are requesting, the    |
|          | highest priority will get the bus next, then the next   |
|          | highest priority will get the bus, then the CPU will    |
|          | get the bus.                                            |
|          | In other words, with the above settings, even if        |
|          | multiple PCI masters are continuously requesting the    |
|          | bus, the CPU is guaranteed to get access after every    |
|          | master grant (01), after every other master grant (10)  |
|          | or after every third master grant (11).                 |
| 3-2      | Select REQn# to REQ4# mapping                           |
|          | 00 REQ4#default                                         |
|          | 01 REQ0#                                                |
|          | 10 REQ1#                                                |

11 REQ2#

Enable

**REQ4#** is High Priority Master

Reserved

1

.....always reads 0

0 Disable default



### **Graphics Aperture Control**

0

Reserved

#### Offset 85-84 – Graphics Aperture Size (0000h).....RW **15-12 Reserved** always reads 0 **11-0 Graphics Aperture Size** [**31:20**] .......... default = 00h 111100111111 4MB 1111001111110 8MB 1111001111100 16MB 32MB 111100111000 111100110000 64MB 111100100000 128MB 111100000000 256MB 111000000000 512MB 110000000000 1GB 100000000000 2GB <= Max supported 000000000000 4GB <= Do not program In AGP 2.0 mode, only 4MB - 256MB are supported Offset 88 - GART Base (00h).....RW **Reserved** always reads 0 **GART Window Access** Disable ......default 1 Enable

.....always reads 0

#### **V-Link CKG Control**

| Offset             | B0 – V-Link CKG Control 1 (00h) RW                                                                                                                                      |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7                  | Rise Time Duty Cyclc Control - V-Link #1 R-Port                                                                                                                         |
| 6                  | Rise Time Duty Cyclc Control - V-Link #0 R-Port                                                                                                                         |
| 5                  | Fall Time Duty Cyclc Control - V-Link #1 R-Port                                                                                                                         |
| 4                  | Fall Time Duty Cyclc Control - V-Link #0 R-Port                                                                                                                         |
| 3                  | Rise Time Duty Cyclc Control - V-Link #1 S-Port                                                                                                                         |
| 2                  | Rise Time Duty Cyclc Control - V-Link #0 S-Port                                                                                                                         |
| 1                  | Fall Time Duty Cyclc Control - V-Link #1 S-Port                                                                                                                         |
| 0                  | Fall Time Duty Cyclc Control - V-Link #0 S-Port                                                                                                                         |
|                    |                                                                                                                                                                         |
| Offset             | B1 – V-Link CKG Control 2 (00h)RW                                                                                                                                       |
| <u>Offset</u> 7-4  | B1 – V-Link CKG Control 2 (00h)         RW           Reserved         always reads 0                                                                                    |
|                    |                                                                                                                                                                         |
| 7-4                | <b>Reserved</b> always reads 0                                                                                                                                          |
| 7-4<br>3           | Reserved always reads 0 Rise Time Duty Cyclc Control - V-Link #1 D-Port                                                                                                 |
| 7-4<br>3<br>2      | Reservedalways reads 0 Rise Time Duty Cyclc Control - V-Link #1 D-Port Rise Time Duty Cyclc Control - V-Link #0 D-Port                                                  |
| 7-4<br>3<br>2<br>1 | Reserved always reads 0 Rise Time Duty Cycle Control - V-Link #1 D-Port Rise Time Duty Cycle Control - V-Link #0 D-Port Fall Time Duty Cycle Control - V-Link #1 D-Port |
| 7-4<br>3<br>2<br>1 | Reserved always reads 0 Rise Time Duty Cycle Control - V-Link #1 D-Port Rise Time Duty Cycle Control - V-Link #0 D-Port Fall Time Duty Cycle Control - V-Link #1 D-Port |
| 7-4<br>3<br>2<br>1 | Reserved always reads 0 Rise Time Duty Cycle Control - V-Link #1 D-Port Rise Time Duty Cycle Control - V-Link #0 D-Port Fall Time Duty Cycle Control - V-Link #1 D-Port |
| 7-4<br>3<br>2<br>1 | Reserved                                                                                                                                                                |



# V-Link Compensation / Drive Control

|          | B4 – V-Link NB Compensation Control (00h)RW       | <u>VT823</u> | 7 South Bridge:                                                                                           |
|----------|---------------------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------|
|          | V-Link Autocomp Output Value – High Drive . RO    | Offset 1     | B8 – V-Link SB Compensation Control (00h) RW                                                              |
| 4        | Reserved always reads 0                           |              |                                                                                                           |
| 3-1      | V-Link Autocomp Output Value – Low Drive RO       | 7-5<br>4-1   | V-Link Autocomp Output Value – High Drive .RO                                                             |
| 0        | Compensation Select                               |              | Reservedalways reads 0                                                                                    |
|          | O Auto Comp (use values in bits 7-5, 3-1) default | 0            | Compensation Select                                                                                       |
|          | 1 Manual Comp (use values in RxB5, B6)            |              | <ul><li>0 Auto Comp (use values in bits 7-5) default</li><li>1 Manual Comp (use values in RxB9)</li></ul> |
| Offset 1 | B5 – V-Link NB Strobe Drive Control (00h)RW       |              | 1 Manual Comp (use values in KXB9)                                                                        |
|          | V-Link Strobe Pullup Manual Setting (High)        | Offset 1     | B9 – V-Link SB Strobe Drive Control (00h) RW                                                              |
| 4        | Reservedalways reads 0                            | 7-5          | V-Link Strobe Pullup Manual Setting (High)                                                                |
| 3-1      | V-Link Strobe Pulldown Manual Setting (Low)       | 4            | Reservedalways reads 0                                                                                    |
| 0        | Reservedalways reads 0                            | 3-1          | V-Link Strobe Pulldown Manual Setting (Low)                                                               |
| v        | iteser veu                                        | 0            | Reservedalways reads 0                                                                                    |
| Offset 1 | B6 – V-Link NB Data Drive Control (00h)RW         |              | Ž                                                                                                         |
| 7-5      | V-Link Data Pullup Manual Setting (High)          |              |                                                                                                           |
| 4        | <b>Reserved</b> always reads 0                    | VT823        | 3 South Bridge (VT8233, VT8233A):                                                                         |
| 3-1      | V-Link Data Pulldown Manual Setting (Low)         | <u> </u>     | bouth Bridge (* 10200, * 10200rij.                                                                        |
| 0        | <b>Reserved</b> always reads 0                    | Offset 1     | B8 – V-Link SB Compensation Control (00h) RW                                                              |
| Offset 1 | B7 – V-Link NB Receive Strobe Delay (00h)RW       | 7-6          | V-Link Autocomp Output Valuealways reads 0                                                                |
| 7-2      | Reserved always reads 0                           | 5            | Pullup Compensation Selection                                                                             |
| 1-0      | NB V-Link Strobe Delay for Receiving              |              | 0 Auto Comp (use values in bits 7-6) default                                                              |
| 1 0      | 00 150 psec earlydefault                          |              | 1 Manual Comp (use values in bits 3-2)                                                                    |
|          | 01 No delay                                       | 4            | <b>Pulldown Compensation Selection</b>                                                                    |
|          | 10 150 psec late                                  |              | 0 Auto Comp (use values in bits 7-6) default                                                              |
|          | 11 300 psec late                                  |              | 1 Manual Comp (use values in bits 1-0)                                                                    |
|          | r                                                 | 3-2          | <b>Pullup Compensation Manual Setting</b> def = 0                                                         |
|          |                                                   | 1-0          | <b>Pulldown Compensation Manual Setting</b> $def = 0$                                                     |
|          |                                                   | Offset 1     | B9 – V-Link SB Drive Control (00h)RW                                                                      |
|          |                                                   | 7-6          | SB V-Link Strobe Pullup Manual Setting                                                                    |
|          |                                                   | 5-4          | SB V-Link Strobe Pulldown Manual Setting                                                                  |
|          |                                                   | 3-1          | <b>Reserved</b> always reads 0                                                                            |
|          |                                                   | 0            | SB V-Link Slew Rate Control                                                                               |
|          |                                                   |              | 0 Disable default                                                                                         |
|          |                                                   |              | 1 Enable                                                                                                  |
|          |                                                   |              |                                                                                                           |
|          |                                                   |              |                                                                                                           |
|          |                                                   | DRAM         | Above 4G Support                                                                                          |
|          |                                                   | DKAN         | Above 40 Support                                                                                          |
|          |                                                   | Offset 1     | E4 – Low Top Address Low (00h)RW                                                                          |
|          |                                                   |              | s Function 3 Rx84)                                                                                        |
|          |                                                   | Offset 1     | E5 – Low Top Address High (FFh)RW                                                                         |
|          |                                                   | (same a      | s Function 3 Rx85)                                                                                        |
|          |                                                   | Offset 1     | E6 – SMM / APIC Decoding (01h)RW                                                                          |
|          |                                                   |              | s Function 3 Rx86)                                                                                        |



# <u>Device 1 Registers – PCI-to-PCI Bridge</u>

# **Device 1 Header Registers**

All registers are located in PCI configuration space. They should be programmed using PCI configuration mechanism 1 through CF8 / CFC with bus number of 0 and function number equal to 0 and <u>device number</u> equal to <u>one</u>.

| Device | 1 Offs | et 1-0 - Vendor ID (1106h)RO                   |
|--------|--------|------------------------------------------------|
|        |        | ode (reads 1106h to identify VIA Technologies) |
| Device | 1 Offs | et 3-2 - Device ID (B198h)RO                   |
| 15-0   |        | ode (reads B198h to identify the North Bridge  |
|        | PCI-t  | o-PCI Bridge device)                           |
| Device | 1 Offs | et 5-4 – Command (0007h)RW                     |
|        | Rese   |                                                |
| 9      |        | Back-to-Back Cycle EnableRO                    |
|        | 0      | Fast back-to-back transactions only allowed to |
|        |        | the same agent default                         |
|        | 1      | Fast back-to-back transactions allowed to      |
|        |        | different agents                               |
| 8      | SER    | R# EnableRO                                    |
|        | 0      | SERR# driver disableddefault                   |
|        | 1      | SERR# driver enabled                           |
| 7      | Addı   | ress / Data SteppingRO                         |
|        | 0      | =                                              |
|        | 1      | Device always does stepping                    |
| 6      | Parit  | y Error ResponseRW                             |
|        | 0      | Ignore parity errors & continuedefault         |
|        | 1      | Take normal action on detected parity errors   |
| 5      | Rese   |                                                |
| 4      |        | ory Write and Invalidate Command RO            |
|        | 0      | Bus masters must use Mem Writedefault          |
|        | 1      | Bus masters may generate Mem Write & Inval     |
| 3      |        | ial Cycle MonitoringRO                         |
|        | 0      | Does not monitor special cyclesdefault         |
|        | _ 1    | Monitors special cycles                        |
| 2      |        | MasterRW                                       |
|        | 0      | Never behaves as a bus master                  |
|        | 1      | Enable to operate as a bus master on the       |
|        |        | primary interface on behalf of a master on the |
|        | 3.5    | secondary interfacedefault                     |
| 1      |        | ory SpaceRW                                    |
|        | 0      | Does not respond to memory space               |
| 0      | 1      | Enable memory space accessdefault              |
| 0      | I/O S  |                                                |
|        | 0      | Does not respond to I/O space                  |
|        | 1      | Enable I/O space accessdefault                 |

| Device        | 1 Offset 7-6 - Status (Primary Bus) (0230h) RWC        |
|---------------|--------------------------------------------------------|
| 15            | <b>Detected Parity Error</b> always reads 0            |
| 14            | Signaled System Error (SERR#)always reads 0            |
| 13            | Signaled Master Abort                                  |
|               | 0 No abort received default                            |
|               | 1 Transaction aborted by the master with               |
|               | Master-Abort (except Special Cycles)                   |
|               | write 1 to clear                                       |
| 12            | Received Target Abort                                  |
|               | 0 No abort received default                            |
|               | 1 Transaction aborted by the target with Target-       |
|               | Abort write 1 to clear                                 |
| 11            | Signaled Target Abortalways reads 0                    |
| 10-9          | DEVSEL# Timing                                         |
|               | 00 Fast                                                |
|               | 01 Mediumalways reads 01                               |
|               | 10 Slow                                                |
|               | 11 Reserved                                            |
| 8             | Data Parity Error Detectedalways reads 0               |
| 7             | Fast Back-to-Back Capablealways reads 0                |
| 6             | User Definable Featuresalways reads 0                  |
| 5             | 66MHz Capablealways reads 1                            |
| 4             | Supports New Capability listalways reads 1             |
| 3-0           | <b>Reserved</b> always reads 0                         |
| Device        | 1 Offset 8 - Revision ID (00h)RO                       |
| 7-0           | Chip Revision Code (00=First Silicon)                  |
|               | ( · · · · · · · · · · · · · · · · · · ·                |
|               |                                                        |
| ъ.            | 1 Off (0 D                                             |
|               | 1 Offset 9 - Programming Interface (00h)RO             |
|               | gister is defined in different ways for each Base/Sub- |
| Class C       | ode value and is undefined for this type of device.    |
| 7-0           | Interface Identifieralways reads 00                    |
| <b>Device</b> | 1 Offset A - Sub Class Code (04h)RO                    |
| 7-0           | Sub Class Code .reads 04 to indicate PCI-PCI Bridge    |
| <b>Device</b> | 1 Offset B - Base Class Code (06h)RO                   |
| 7-0           | Base Class Code reads 06 to indicate Bridge Device     |
|               | _                                                      |
|               |                                                        |
| Davida        | 1 Offset E Header Type (01b)                           |
|               | 1 Offset E - Header Type (01h)RO                       |
| 7-0           | Header Type Codereads 01: PCI-PCI Bridge               |



| Device 1 Offset 13-10 – Graphics Aperture Base ( | <u> </u> |
|--------------------------------------------------|----------|
| 0008h)                                           | RW       |

This register is interpreted per the following definition if RxFD[1]=1 (AGP 2.0 registers enabled).

| 31        | 30        | 29       | 28    | -        | -        | 27       | 26       | 25       | 24       | 23       | 22   | (Base)    |
|-----------|-----------|----------|-------|----------|----------|----------|----------|----------|----------|----------|------|-----------|
| <u>11</u> | <u>10</u> | <u>9</u> | 8     | <u>7</u> | <u>6</u> | <u>5</u> | <u>4</u> | <u>3</u> | <u>2</u> | <u>1</u> | 0    | (Size)    |
| RW        | RW        | RW       | RW    | 0        | 0        | RW       | RW       | RW       | RW       | RW       | RW   | 4M        |
| RW        | RW        | RW       | RW    | 0        | 0        | RW       | RW       | RW       | RW       | RW       | 0    | 8M        |
| RW        | RW        | RW       | RW    | 0        | 0        | RW       | RW       | RW       | RW       | 0        | 0    | 16M       |
| RW        | RW        | RW       | RW    | 0        | 0        | RW       | RW       | RW       | 0        | 0        | 0    | 32M       |
| RW        | RW        | RW       | RW    | 0        | 0        | RW       | RW       | 0        | 0        | 0        | 0    | 64M       |
| RW        | RW        | RW       | RW    | 0        | 0        | RW       | 0        | 0        | 0        | 0        | 0    | 128M      |
| RW        | RW        | RW       | RW    | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0    | 256M      |
| RW        | RW        | RW       | 0     | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0    | 512M      |
| RW        | RW        | 0        | 0     | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0    | 1G        |
| RW        | 0         | 0        | 0     | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0    | 2G-max    |
| 0         | 0         | 0        | 0     | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0    | 4G        |
| 21        | -4        | Rese     | erved | l        |          |          |          |          |          | a        | lway | s reads 0 |

# Device 1 Offset 18 - Primary Bus Number (00h).....RW

Prefetchable always reads 1

Memory Space..... always reads 0

always reads 0

3

2-1

Type

# Device 1 Offset 19 - Secondary Bus Number (00h) ......RW

**7-0 Secondary Bus Number**......default = 0 Note: AGP must use these bits to convert Type 1 to Type 0.

#### Device 1 Offset 1A - Subordinate Bus Number (00h) .... RW

| <b>Device</b> | 1 Offset 1C - I/O Base (F0h)   | RW              |
|---------------|--------------------------------|-----------------|
| 7-4           | I/O Base AD[15:12]             | default = 1111b |
| 3-0           | I/O Addressing Capability      | default = $0$   |
| Device        | 1 Offset 1D - I/O Limit (00h)  | DW              |
| DUVICE        | 1 Oliset 1D - 1/O Limit (0011) | KW              |
|               | I/O Limit AD[15:12]            |                 |

| Device 1 Offset 1F-1E - Secondary StatusRO |                                                   |  |  |  |  |
|--------------------------------------------|---------------------------------------------------|--|--|--|--|
| 15-0 Secondary Status                      |                                                   |  |  |  |  |
|                                            | Rx44[4] = 0: these bits read back 0000h           |  |  |  |  |
|                                            | Rx44[4] = 1: these bits read back same as $Rx7-6$ |  |  |  |  |

| Device        | 1 Offset 21-20 - Memo           | ory Base (FFF0h)RW              |   |
|---------------|---------------------------------|---------------------------------|---|
| 15-4          | Memory Base AD[31               | :20] default = FFFh             |   |
| 3-0           | Reserved                        | always reads 0                  |   |
| Device        | 1 Offset 23-22 - Memo           | ory Limit (Inclusive) (0000h) R | W |
| 15-4          | Memory Limit AD[3               | <b>1:20</b> ]default = 0        |   |
| 3-0           | Reserved                        | always reads 0                  |   |
|               |                                 |                                 |   |
|               |                                 |                                 |   |
| <b>Device</b> | <u> 1 Offset 25-24 - Prefet</u> | chable Mem Base (FFF0h) RW      | V |
| 15-4          | Prefetchable Memory             | y Base AD[31:20]default = FFF   | h |
| 3-0           | Reserved                        | always reads 0                  |   |
| Device        | 1 Offset 27-26 - Prefet         | chable Memory Limit             |   |
| (0000h)       |                                 | RW                              |   |
| 15-4          | Prefetchable Memor              | y Limit AD[31:20] default = $0$ |   |

# 

3-0 Reserved

7-0 AGP Capability List Pointer ......always reads 70h

.....always reads 0



# **Device 1 Device-Specific Registers**

# **AGP Bus Control**

| <u> Device</u> | 1 Offset 40 - CPU-to-AGP Flow Control 1 (00h) RW        |
|----------------|---------------------------------------------------------|
| 7              | <b>CPU-AGP Post Write</b>                               |
|                | 0 Disabledefault                                        |
|                | 1 Enable                                                |
| 6              | <b>CPU-AGP One Wait State Burst Write</b>               |
|                | 0 Disabledefault                                        |
|                | 1 Enable                                                |
| 5-4            | Read Prefetch Control                                   |
|                | 00 Always prefetchdefault                               |
|                | x1 Never prefetch                                       |
|                | 10 Prefetch only for Enhance command                    |
| 3              | <b>Reserved</b> always reads 0                          |
| 2              | MDA Present on AGP                                      |
|                | 0 Forward MDA accesses to AGPdefault                    |
|                | 1 Forward MDA accesses to PCI                           |
|                | Note: Forward despite IO / Memory Base / Limit          |
|                | Note: MDA (Monochrome Display Adapter)                  |
|                | addresses are memory addresses B0000h-B7FFFh            |
|                | and I/O addresses 3B4-3B5h, 3B8-3BAh and 3BFh           |
|                | (10-bit decode). 3BC-3BE are reserved for printers.     |
|                | Note: If Rx3E bit-3 is 0, this bit is a don't care (MDA |
|                | accesses are forwarded to the PCI bus).                 |
| 1              | AGP Master Read Caching                                 |
|                | 0 Disabledefault                                        |
|                | 1 Enable                                                |
| 0              | AGP Delay Transaction                                   |
|                | 0 Disabledefault                                        |
|                | 1 Enable                                                |

Table 12. VGA/MDA Memory/IO Redirection

| 3E[3]      | 40[2]      | VGA       | MDA       | Axxxx, | B0000         | 3Cx,       |            |
|------------|------------|-----------|-----------|--------|---------------|------------|------------|
| <u>VGA</u> | <b>MDA</b> | <u>is</u> | <u>is</u> | B8xxx  | <u>-B7FFF</u> | 3Dx        | <u>3Bx</u> |
| Pres.      | Pres.      | <u>on</u> | <u>on</u> | Access | Access        | <u>I/O</u> | <u>I/O</u> |
| 0          | -          | PCI       | PCI       | PCI    | PCI           | PCI        | PCI        |
| 1          | 0          | AGP       | AGP       | AGP    | AGP           | AGP        | AGP        |
| 1          | 1          | AGP       | PCI       | AGP    | PCI           | AGP        | PCI        |

| Device        | 1 Offset 41 - CPU-to-AGP Flow Control 2 (08h) RW      |
|---------------|-------------------------------------------------------|
| 7             | Retry Status                                          |
| ,             | 0 No retry occurreddefault                            |
|               | 1 Retry Occurredwrite 1 to clear                      |
| 6             | Retry Timeout Action                                  |
| Ū             | 0 No action taken except to record status def         |
|               | 1 Flush buffer for write or return all 1s for read    |
| 5-4           | Retry Count                                           |
| ٠.            | 00 Retry 2, backoff CPU default                       |
|               | 01 Retry 4, backoff CPU                               |
|               | 10 Retry 16, backoff CPU                              |
|               | 11 Retry 64, backoff CPU                              |
| 3             | CPU-to-AGP Bursting Timeout                           |
| _             | 0 Disable                                             |
|               | 1 Enabledefault                                       |
| 2             | Reservedalways reads 0                                |
| 1             | CPU-to-PCI/AGP Cycles Invalidate PCI/AGP              |
| _             | Buffered Read Data                                    |
|               | 0 Disabledefault                                      |
|               | 1 Enable                                              |
| 0             | <b>Reserved</b> always reads 0                        |
|               | ·                                                     |
| <b>Device</b> | 1 Offset 42 - AGP Master Control (00h) RW             |
| 7             | <b>Reserved (Must Be Programmed to 1)</b> $def = 0$   |
|               | When this bit is set, the North Bridge will           |
|               | automatically resolve the problem of AGP master       |
|               | cycles being blocked by PCI Master Cycles.            |
| 6             | AGP Master One Wait State Write                       |
|               | 0 Disabledefault                                      |
|               | 1 Enable                                              |
| 5             | AGP Master One Wait State Read                        |
|               | 0 Disabledefault                                      |
|               | 1 Enable                                              |
| 4             | Break Consecutive PCI Master Accesses                 |
|               | 0 Disabledefault                                      |
| •             | 1 Enable                                              |
| 3             | Reserved always reads 0                               |
| 2             | Claim I/O R/W and Memory Read Cycles                  |
|               | 0 Disabledefault                                      |
| 4             | 1 Enable                                              |
| 1             | Claim Local APIC FEEx xxxx Cycles                     |
|               | 0 Disabledefault                                      |
| Λ             | 1 Enable Speen Write Enable 2T Pate Support Heat Side |
| 0             | Snoop Write Enable 2T Rate, Support Host Side         |
|               | Snoop Cycles at 2T Rate  0 Disabledefault             |
|               | o Disable                                             |

1 Enable



| Device | <u> 1 Offs</u> | et 43 - AGP Master Latency Timer (22h) RW |
|--------|----------------|-------------------------------------------|
| 7-4    | Host           | to AGP Time slot                          |
|        | 0              | Disable (no timer)                        |
|        | 1              | 16 GCLKs                                  |
|        | 2              | 32 GCLKsdefault                           |
|        |                |                                           |
|        | F              | 128 GCLKs                                 |
| 3-0    | AGP            | Master Time Slot                          |
|        | 0              | Disable (no timer)                        |
|        | 1              | 16 GCLKs                                  |
|        | 2              | 32 GCLKsdefault                           |
|        |                |                                           |
|        | F              | 128 GCLKs                                 |

| Device | 1 Offset 45 – Fast Write Control (72h) RW       |
|--------|-------------------------------------------------|
| 7      | Force Fast Write Cycle to be QW Aligned         |
|        | (if Rx45[6] = 0)                                |
|        | 0 Disabledefault                                |
|        | 1 Enable                                        |
| 6      | Merge Multiple CPU Transactions Into One Fast   |
|        | Write Burst Transaction                         |
|        | 0 Disable                                       |
|        | 1 Enabledefault                                 |
| 5      | Merge Multiple CPU Write Cycles To Memory       |
|        | Offset 23-20 Into Fast Write Burst Cycles       |
|        | (if Rx45[6] = 0)                                |
|        | 0 Disable                                       |
|        | 1 Enabledefault                                 |
| 4      | Merge Multiple CPU Write Cycles To              |
|        | Prefetchable Memory Offset 27-24 Into Fast      |
|        | Write Burst Cycles (if Rx45[6] = 0) 0 Disable   |
|        |                                                 |
| 3      | 1 Enable default Reserved always reads 0        |
| 2      | Fast Write Burst 4T Max (No Slave Flow Control) |
| 2      | 0 Disabledefault                                |
|        | 1 Enable                                        |
| 1      | Fast Write Fast Back to Back                    |
| •      | 0 Disable                                       |
|        | 1 Enabledefault                                 |
| 0      | Fast Write Initial Block 1 Wait State           |
| •      | 0 Disabledefault                                |
|        | 1 Enable                                        |
|        |                                                 |
| Rx45   | CPU Write CPU Write                             |
| Bits   | Address Address                                 |

#### R Fast Write Cycle Alignment <u>7-4</u> in Mem1 in Mem2 QW aligned, burstable x1xx0000 DW aligned, nonburstable 0 0 x010 0010 0 1 DW aligned, non-burstable x010 1 QW aligned, burstable 0 x001 0 x001 1 QW aligned, burstable 0001 1 0 DW aligned, non-burstable x011 0 0 x011 1 QW aligned, burstable 0 QW aligned, burstable x011 1 1000 QW aligned, non-burstable 1010 0 1 QW aligned, non-burstable 1001 0 QW aligned, non-burstable

<u>Device 1 Offset 47-46 – PCI-to-PCI Bridge Device ID .. RW</u> 15-0 PCI-to-PCI Bridge Device ID .....default = 0000



# **Power Management**

| <b>Device</b>        | 1 Offset 70 – Capability ID (01h)RO                                                                                          |
|----------------------|------------------------------------------------------------------------------------------------------------------------------|
| 7-0                  | Capability ID always reads 01h                                                                                               |
| <b>Device</b>        | 1 Offset 71 – Next Pointer (00h)RO                                                                                           |
| 7-0                  | Next Pointer: Null always reads 00h                                                                                          |
|                      | •                                                                                                                            |
|                      |                                                                                                                              |
| Davica               | 1 Offset 72 – Power Mgmt Capabilities 1 (02h)RO                                                                              |
|                      |                                                                                                                              |
| 7-0                  | Power Mgmt Capabilities always reads 02h                                                                                     |
|                      |                                                                                                                              |
| <b>Device</b>        | 1 Offset 73 – Power Mgmt Capabilities 2 (00h)RO                                                                              |
| Device<br>7-0        | 1 Offset 73 – Power Mgmt Capabilities 2 (00h)RO Power Mgmt Capabilities always reads 00h                                     |
| 7-0                  | Power Mgmt Capabilities always reads 00h                                                                                     |
| 7-0<br>Device        | Power Mgmt Capabilities always reads 00h  1 Offset 74 – Power Mgmt Ctrl/Status (00h)RW                                       |
| 7-0                  | Power Mgmt Capabilities always reads 00h  1 Offset 74 – Power Mgmt Ctrl/Status (00h)RW                                       |
| 7-0<br>Device<br>7-2 | Power Mgmt Capabilities always reads 00h  1 Offset 74 – Power Mgmt Ctrl/Status (00h)RW                                       |
| 7-0<br>Device<br>7-2 | Power Mgmt Capabilities always reads 00h  1 Offset 74 – Power Mgmt Ctrl/Status (00h)RW  Reserved                             |
| 7-0<br>Device<br>7-2 | Power Mgmt Capabilities always reads 00h  1 Offset 74 – Power Mgmt Ctrl/Status (00h)RW  Reserved always reads 0  Power State |
| 7-0<br>Device<br>7-2 | Power Mgmt Capabilities                                                                                                      |

| Device | 1 Offset 75 – Power Mgmt Statu  | s (00h)RO           |
|--------|---------------------------------|---------------------|
| 7-0    | Power Mgmt Status               | default = 00        |
| Device | 1 Offset 76 – P2P Br. Support E | xtensions (00h). RO |
| 7-0    | P2P Bridge Support Extensions . | default = 00        |
| Device | 1 Offset 77 – Power Managemen   | nt Data (00h) RO    |
| 7-0    | Power Management Data           | default = 00        |



# **ELECTRICAL SPECIFICATIONS**

# **Absolute Maximum Ratings**

**Table 13. Absolute Maximum Ratings** 

| Symbol           | Parameter                  | Min  | Max                     | Unit  | Notes |
|------------------|----------------------------|------|-------------------------|-------|-------|
| $T_{C}$          | Case operating temperature | 0    | 85                      | oC    | 1     |
| $T_{S}$          | Storage temperature        | -55  | 125                     | oC    | 1     |
| $V_{\rm IN}$     | Input voltage              | -0.5 | $V_{RAIL} + 10\%$       | Volts | 1, 2  |
| V <sub>OUT</sub> | Output voltage             | -0.5 | V <sub>RAIL</sub> + 10% | Volts | 1, 2  |

Note 1. Stress above the conditions listed may cause permanent damage to the device. Functional operation of this device should be restricted to the conditions described under operating conditions.

Note 2.  $V_{RAIL}$  is defined as the  $V_{CC}$  level of the respective rail. The CPU interface voltage is CPU dependent. AGP is 1.5V (4x transfer mode) or 0.8V (8x transfer mode). V-Link is 1.5V. Memory is 2.5V. Graphics / Display is 3.3V.

# **DC Characteristics**

 $T_C = 0-85^{\circ}C$ ,  $V_{RAIL} = V_{CC} \pm 5\%$ ,  $V_{CORE} = 1.5V \pm 5\%$ , GND=0V

**Table 14. DC Characteristics** 

| Symbol            | Parameter                | Min   | Max            | Unit | Condition                         |
|-------------------|--------------------------|-------|----------------|------|-----------------------------------|
| $V_{ m IL}$       | Input Low Voltage        | -0.50 | 0.8            | V    |                                   |
| V <sub>IH</sub>   | Input High Voltage       | 2.0   | $V_{CC} + 0.5$ | V    |                                   |
| $V_{OL}$          | Output Low Voltage       | _     | 0.55           | V    | $I_{OL} = 4.0 \text{mA}$          |
| $V_{\mathrm{OH}}$ | Output High Voltage      | 2.4   | _              | V    | $I_{OH} = -1.0 \text{mA}$         |
| ${ m I}_{ m IL}$  | Input Leakage Current    | _     | ±10            | uA   | $0 < V_{IN} < V_{CC}$             |
| $I_{OZ}$          | Tristate Leakage Current | _     | ±20            | uA   | $0.55 < V_{\rm OUT} < V_{\rm CC}$ |



# **MECHANICAL SPECIFICATIONS**



Figure 6. Mechanical Specifications - 681-Pin HSBGA Ball Grid Array Package with Heat Spreader





Figure 7. Lead-Free Mechanical Specifications - 681-Pin HSBGA Ball Grid Array Package with Heat Spreader