

# VT82C595

# **APOLLO VP2**

Low-Power Single-Chip
Pentium / PCI North Bridge
with SDRAM / EDO / FPG and ECC
for Highly-Integrated Green PC Desktop
and Notebook Computers

Preliminary Revision 0.4 January 10, 1997

VIA TECHNOLOGIES, INC.

# **Copyright Notice:**

Copyright © 1995, 1996, 1997 VIA Technologies Incorporated. Printed in the United States. ALL RIGHTS RESERVED.

No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language, in any form or by any means, electronic, mechanical, magnetic, optical, chemical, manual or otherwise without the prior written permission of VIA Technologies Incorporated.

The VT82C590, VT82C595, and VT82C586 may only be used to identify products of VIA Technologies.

PS/2<sup>™</sup> is a registered trademark of International Business Machines Corp.

Pentium<sup>™</sup>, and P54C<sup>™</sup> are registered trademarks of Intel Corp.

Cyrix6<sub>x</sub>86<sup>™</sup> is a registered trademark of Cyrix Corp.

AMD5<sub>x</sub>86<sup>™</sup> and AMD6<sub>x</sub>86<sup>™</sup> are registered trademarks of Advanced Micro Devices Corp.

Windows 95<sup>™</sup> and Plug and Play<sup>™</sup> are registered trademarks of Microsoft Corp.

PCI<sup>™</sup> is a registered trademark of the PCI Special Interest Group.

VESA<sup>™</sup> is a trademark of the Video Electronics Standards Association.

All trademarks are the properties of their respective owners.

## **Disclaimer Notice:**

No license is granted, implied or otherwise, under any patent or patent rights of VIA Technologies. VIA Technologies makes no warranties, implied or otherwise, in regard to this document and to the products described in this document. The information provided by this document is believed to be accurate and reliable to the publication date of this document. However, VIA Technologies assumes no responsibility for any errors in this document. Furthermore, VIA Technologies assumes no responsibility for the use or misuse of the information in this document and for any patent infringements that may arise from the use of this document. The information and product specifications within this document are subject to change at any time, without notice and without obligation to notify any person of such change.

# Offices:

USA Office: 5020 Brandin Court Fremont, CA 94538 USA

Tel: (510) 683-3300 Fax: (510) 683-3301

# **Online Services:**

Home Page: http://www.via.com.tw/

FTP Server: ftp.via.com.tw BBS: 886-2-2185208 Taipei Office:

8th Floor, No. 533 Chung-Cheng Rd., Hsin-Tien Taipei, Taiwan ROC Tel: (886-2) 218-5452 Fax: (886-2) 218-5453



# **REVISION HISTORY**

| Document Release | Date    | Revision                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Initials |
|------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Preliminary      | 4/15/96 | Original release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |          |
| Version 0.2      | 7/19/96 | <ul> <li>a. General Update: <ol> <li>Add AC timing characteristics and BGA package info</li> <li>Take out BEDO support (register 64,65,66 for VT82C595)</li> <li>Pin number typo for signal MPD2 (J18) and AD28 (B3) of VT82C586</li> <li>VT82C595 with revision ID &gt;= 01h</li> <li>Add multi-function capability to five pins (H6, P6, T11,N17,M17) to drive three DIMM modules (6 banks) of SDRAMs</li> <li>Change pin N16 to MA13 to support 4 bank interleaving of 64Mbit SDRAMs</li> <li>Move bit 3 of register 6E to bit 3 of register 65</li> <li>Change partial bit definition of registers 51, 52, 58, 64, 65, 66, 67, 6B, 6C, 6D</li> <li>VT82C586 with revision ID &gt;= 20h</li> <li>Change pin 91 to DRDYB# and pin 92 to APICCS#</li> <li>Change register 43, 46-48 of PCI-ISA bridge (device ID=0586h)</li> <li>Add register 50-53 of integrated enhanced IDE controller (ID=0571h) for supporting the Ultra DMA/33 mode operation</li> </ol> </li> </ul> | TL       |
| Version 0.3      | 9/20/96 | <ol> <li>Add register for integrated USB controller (Function 2 of VT82C586)</li> <li>Reformat document to conform to standard data sheet format</li> <li>Clean up register definitions, add default values to all registers</li> <li>Add register summary tables</li> <li>Add legacy ISA I/O register definitions (DMA, IRQ, KBC, RTC)</li> <li>Change "VT82C586" to "VT82C586A" (USB/UltraDMA33 enhanced)</li> <li>Fix VT82C586A pinout documentation errors:         <ul> <li>Pin 89 change to DRDYB# (was MDRQ0)</li> <li>Pin 90 change to APICCS# (was MDACK0)</li> <li>Pin 91 change to MDRQ0 (was DRDYB#)</li> <li>Pin 92 change to MDACK0 (was APICCS#)</li> <li>RTCCS# on wrong pin in pin list (pin description was correct)</li> <li>(RTCCS# is an alternate function of pin 105 not pin 98)</li> </ul> </li> </ol>                                                                                                                                              | DH       |
| Version 0.4      | 1/2/97  | Removed VT82C586A information to make this a North-Bridge-only document (separate data sheets now available for VT82C586A and 586B)     Removed references to parity (chip implements ECC only)     Removed references to UMA capability (not implemented)     Fixed pin definition errors: Rx50[4-3], Rx52[7-4, 1], Rx64-67, Rx6E-6F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | DH       |



# TABLE OF CONTENTS

| REVISION HISTORY                          | I   |
|-------------------------------------------|-----|
| TABLE OF CONTENTS                         | II  |
| LIST OF FIGURES                           | III |
| LIST OF TABLES                            |     |
| OVERVIEW                                  |     |
| PINOUTS                                   |     |
| REGISTERS                                 |     |
| REGISTER OVERVIEW                         |     |
| CONFIGURATION SPACE I/O                   | 12  |
| REGISTER DESCRIPTIONS                     | 13  |
| PCI Configuration Space Header            | 13  |
| VT82C595-Specific Configuration Registers |     |
| Cache Control                             |     |
| DRAM Control                              |     |
| PCI Bus Control                           |     |
| ELECTRICAL SPECIFICATIONS                 | 23  |
| ABSOLUTE MAXIMUM RATINGS                  |     |
| DC CHARACTERISTICS                        |     |
| AC TIMING SPECIFICATIONS                  | 24  |
| PACKAGE MECHANICAL SPECIFICATIONS         | 47  |



# **LIST OF FIGURES**

| FIGURE 1. APOLLO VP2 SYSTEM BLOCK DIAGRAM                              | 3  |
|------------------------------------------------------------------------|----|
| FIGURE 2. VT82C595 BALL DIAGRAM (TOP VIEW)                             | 4  |
| FIGURE 3. VT82C595 PIN LIST (NUMERICAL ORDER)                          | 5  |
| FIGURE 4. VT82C595 PIN LIST (ALPHABETICAL ORDER)                       | 6  |
| FIGURE 5. DRAM READ PIPE LINE EDO 5-2-2-2, 3-2-2-2                     | 28 |
| FIGURE 6. POST WRITE 3111,DRAM EDO 2222                                | 29 |
| FIGURE 7. SDRAM READ CYCLE (BANK INTERLEAVE, CAS LATENCY=3)            | 30 |
| FIGURE 8. SDRAM WRITE CYCLE (BANK INTERLEAVE)                          | 31 |
| FIGURE 9. CPU READ HIT SYNCHRONOUS SRAM 3111                           |    |
| FIGURE 10. CPU WRITE HIT SYNCHRONOUS SRAM 3111                         | 33 |
| FIGURE 11. CPU READ MISS FILL SYNCHRONOUS SRAM                         | 34 |
| FIGURE 12. CPU READ MISS DIRTY L2 WRITE BACK FILL                      | 35 |
| FIGURE 13. CPU READ PCI SLAVE                                          | 36 |
| FIGURE 14. CPU WRITE PCI SLAVE WRITE BUFFER ON FAST BACK TO BACK       | 37 |
| FIGURE 15. PCI MASTER READ HIT DRAM                                    | 38 |
| FIGURE 16. PCI MASTER READ L1 SNOOP TO DRAM                            | 39 |
| FIGURE 17. PCI MASTER READ HIT L2                                      |    |
| FIGURE 18. PCI MASTER READ L1 SNOOP TO L2                              | 41 |
| FIGURE 19. PCI MASTER WRITE DRAM                                       |    |
| FIGURE 20. PCI MASTER WRITE HIT L1 SNOOP TO DRAM                       | 43 |
| FIGURE 21. PCI MASTER WRITE HIT L2                                     |    |
| FIGURE 22. PCI MASTER WRITE HIT L2, L1 HITM                            | 45 |
| FIGURE 23. PCI MASTER WRITE HIT L2 & DIRTY                             | 46 |
| FIGURE 24. MECHANICAL SPECIFICATIONS - 328-PIN BALL GRID ARRAY PACKAGE | 47 |



# LIST OF TABLES

| TABLE 1. VT82C595 PIN DESCRIPTIONS |                | . 7 |
|------------------------------------|----------------|-----|
|                                    |                |     |
|                                    |                |     |
|                                    |                |     |
|                                    | (RVE)          |     |
|                                    | TIMING         |     |
|                                    | IMING          |     |
|                                    | TERFACE TIMING |     |
|                                    | ERFACE TIMING  |     |
|                                    | ΓIMING         |     |
|                                    |                |     |



# VIA VT82C595 APOLLO VP2 LOW-POWER SINGLE-CHIP PENTIUM / PCI NORTH BRIDGE WITH SDRAM / EDO / FPG AND ECC FOR HIGHLY-INTEGRATED GREEN PC DESKTOP

# AND NOTEBOOK COMPUTERS

#### • PCI/ISA Green PC Ready

- Supports 3.3V or 5V interface to CPU, system memory, and / or PCI bus
- Supports CPUs with internal voltages below 3.3V
- PC-97 compatible using VT82C586B South Bridge with ACPI Power Management

#### • High Integration

- Single chip implementation for 64-bit Pentium-CPU, 64-bit system memory, and 32-bit PCI interface
- VT82C590 Apollo VP2 Chipset: VT82C595 system controller and VT82C586B PCI to ISA bridge
- Chipset includes UltraDMA-33 EIDE, USB, and Keyboard / PS2-Mouse Interfaces plus RTC / CMOS on chip
- Six TTLs for a complete main board implementation

#### • Flexible CPU Interface

- Supports 64-bit Pentium<sup>TM</sup>, AMD  $5_K86^{TM}$ , AMD  $6_K86^{TM}$  and Cyrix  $6_X86^{TM}$  CPUs
- CPU external bus speed up to 66 Mhz (internal 200Mhz and above)
- Supports CPU internal write-back cache
- System management interrupt, memory remap and STPCLK mechanism
- Cyrix 6<sub>x</sub>86 linear burst support
- CPU NA# / Address pipeline capability

#### • Advanced Cache Controller

- Direct map write back or write through secondary cache
- Pipelined burst synchronous SRAM (PBSRAM) cache support (with global write enable feature)
- Flexible cache size: 0K/256K/512K/1M/2MB
- 32 byte line size to match the primary cache
- Integrated 10-bit tag comparator
- 3-1-1-1 read/write timing for PBSRAM access at 66 Mhz
- 3-1-1-1-1-1 back to back read timing for PBSRAM access at 66 Mhz
- Sustained 3 cycle write access for PBSRAM access or CPU to DRAM and PCI bus post write buffers at 66 Mhz
- Data streaming for simultaneous primary and secondary cache line fill
- System and video BIOS cacheable and write-protect
- Programmable cacheable region and cache timing

#### • Fast DRAM Controller

- Fast Page Mode/EDO/Synchronous-DRAM support in a mixed combination
- Mixed 1M/2M/4M/8M/16MxN DRAMs
- 6 banks up to 512MB DRAMs
- Flexible row and column addresses
- 64-bit or 32-bit data width in arbitrary mixed combination
- 3.3v and 5v DRAM without external buffers
- Optional bank-by-bank ECC (single-bit error correction and multi-bit error detection) for DRAM integrity
- Two-bank interleaving for 16Mbit SDRAM support
- Two-bank and four bank interleaving for 64Mbit SDRAM support (14 MA lines)
- Four cache lines (16 quadwords) of CPU/cache to DRAM write buffers
- Concurrent DRAM writeback
- Speculative DRAM access
- Read around write capability for non-stalled CPU read
- Burst read and write operation
- 4-2-2-2 on page, 7-2-2-2 start page and 9-2-2-2 off page timing for EDO DRAMs at 50/60 MHz
- 5-2-2-2 on page, 8-2-2-2 start page and 11-2-2-2 off page timing for EDO DRAMs at 66 MHz
- 6-1-1-1 on page, 8-1-1-1 start page and 10-1-1-1 off page for SDRAMs at 66 MHz
- 5-2-2-3-1-2-2 back-to-back access for EDO DRAM at 66 MHz
- 6-1-1-3-1-1-1 back-to-back access for SDRAM at 66 MHz
- BIOS shadow at 16KB increment
- Decoupled and burst DRAM refresh with staggered RAS timing
- Programmable refresh rate, CAS-before-RAS refresh and refresh on populated banks only

#### • Intelligent PCI Bus Controller

- 32 bit 3.3/5v PCI interface
- Synchronous divide-by-two PCI bus interface
- PCI master snoop ahead and snoop filtering
- PCI master peer concurrency
- Synchronous bus to CPU clock with divide-by-two from the CPU clock
- Automatic detection of data streaming burst cycles from CPU to the PCI bus
- Five levels (double-words) of CPU to PCI posted write buffers
- Byte merging in the write buffers to reduce the number of PCI cycles and to create further PCI bursting possibilities
- Zero wait state PCI master and slave burst transfer rate
- PCI to system memory data streaming up to 132Mbyte/sec
- Forty-eight levels (double-words) of post write buffers from PCI masters to DRAM
- Sixteen levels (double-words) of prefetch buffers from DRAM for access by PCI masters
- Enhanced PCI command optimization (MRL, MRM, MWI, etc.)
- Complete steerable PCI interrupts
- Supports L1 write-back forward to PCI master read to minimize PCI read latency
- Supports L1 write-back merged with PCI master post-write to minimize DRAM utilization
- Provides transaction timer to fairly arbitrate between PCI masters
- PCI-2.1 compliant
- Built-in nand-tree pin scan test capability
- 0.6um mixed voltage, high speed / low power CMOS process
- 328 pin Low-Profile BGA Package

# **OVERVIEW**

The VT82C590 *Apollo-VP2* is a high performance, cost-effective and energy efficient chip set for the implementation of PCI/ISA desktop and notebook personal computer systems based on the 64-bit Pentium/AMD5<sub>K</sub>86/AMD6<sub>K</sub>86/Cyrix6<sub>X</sub>86 super-scalar processors.



Figure 1. Apollo VP2 System Block Diagram

The Apollo-VP2 chip set consists of the VT82C595 system controller (328 pin BGA) and the VT82C586B PCI to ISA bridge (208 pin PQFP). The VT82C595 system controller provides superior performance between the CPU, optional synchronous cache, DRAM and the PCI bus with pipelined, burst and concurrent operation. For pipelined burst synchronous SRAMs, 3-1-1-1-1-1 timing can be achieved for both read and write transactions at 66 Mhz. Four cache lines (16 quadwords) of CPU/cache to DRAM write buffers with concurrent write-back capability are included in the chip to speed up the cache read and write miss cycles.

The VT82C595 supports six banks of DRAMs up to 512KB. The DRAM controller supports Standard Page Mode DRAM, EDO-DRAM and Synchronous DRAM in a flexible mix / match manner. The Synchronous DRAM interface allows zero wait state bursting between the DRAM and the data buffers at 66Mhz. The six banks of DRAM can be composed of an arbitrary mixture of 1M / 2M / 4M / 8M / 16MxN DRAMs. Each bank may be populated with either 32bit or 64bit data width. The DRAM controller also supports optional ECC (single-bit error correction and multi-bit detection) capability.

The VT82C595 supports 3.3 / 5V 32-bit PCI bus with 64-bit to 32-bit data conversion. Five levels (doublewords) of post write buffers are included to allow for concurrent CPU and PCI operation. Consecutive CPU addresses are converted into burst PCI cycles with byte merging capability for optimal CPU to PCI throughput. For PCI master operation, forty-eight levels (doublewords) of post write buffers and sixteen levels (doublewords) of prefetch buffers are included for concurrent PCI bus and DRAM/cache accesses. The chipset also supports enhanced PCI bus commands such as Memory-Read-Line, Memory-Read-Multiple and Memory-Write-Invalid commands to minimize snoop overhead. In addition, the chipset supports advanced features such as snoop ahead, snoop filtering, L1 write-back forward to PCI master and L1 write-back merged with PCI post write buffers to minimize PCI master read latency and DRAM utilization. The VT82C586B PCI to ISA bridge supports four levels (doublewords) of line buffers, type F DMA transfers and delay transaction to allow efficient PCI bus utilization and (PCI-2.1 compliant). The VT82C586B also includes an integrated keyboard controller with PS2 mouse support, integrated DS12885 style real time clock with extended 256 byte CMOS RAM, integrated master mode enhanced IDE controller with full scatter and gather capability and extension to UltraDMA-33 / ATA-33 for 33MB/sec transfer rate, integrated USB interface with root hub and two function ports with built-in physical layer transceivers, Distributed DMA support, and OnNow / ACPI compliant advanced configuration and power management interface. A complete main board can be implemented with only six TTLs.

The VT82C590 chipset is ideal for high performance, high quality, high energy efficient and high integration desktop and notebook PCI/ISA computer systems.

# **PINOUTS**

Figure 2. VT82C595 Ball Diagram (Top View)

| Key | 1    | 2    | 3    | 4     | 5      | 6      | 7     | 8     | 9       | 10      | 11    | 12     | 13    | 14    | 15     | 16     | 17     | 18   | 19   | 20     |
|-----|------|------|------|-------|--------|--------|-------|-------|---------|---------|-------|--------|-------|-------|--------|--------|--------|------|------|--------|
| A   | HD63 | AD31 | AD29 | AD27  | CBE3#  | AD21   | AD18  | CBE2# | AD14    | AD11    | AD8   | AD6    | AD3   | AD1   | AD0    | MD62   | MD29   | MD60 | MD27 | MD43   |
| В   | HD62 | AD30 | AD28 | AD26  | AD23   | AD20   | AD17  | CBE1# | AD13    | AD10    | CBE0# | AD5    | AD2   | MD31  | MD14   | MD13   | MD61   | MD12 | MD59 | MD58   |
| C   | HD59 | HD60 | HD61 | AD25  | AD22   | AD19   | AD16  | AD15  | AD12    | AD9     | AD7   | AD4    | MD15  | MD47  | MD63   | MD45   | MD28   | MD11 | MD10 | MD42   |
| D   | HD55 | HD58 | HD57 | PREQ# | PGNT#  | AD24   | REQ0# | GNT0# | REQ1#   | GNT1#   | REQ2# | GNT2#  | REQ3# | GNT3# | MD46   | MD30   | MD44   | MD26 | MD57 | MD9    |
| E   | HD52 | HD54 | HD56 | HD53  | LOCK#  | FRAME# | IRDY# | TRDY# | DEVSEL# | PCLK    | STOP# | PAR    | SERR# | VDD5  | GND    | RAS3#  | MD25   | MD41 | MD24 | MD56   |
| F   | HD48 | HD47 | HD51 | HD50  | VDD3   | VDD3   | MA12  |       |         |         |       |        |       | VDD3  | VDD3   | RAS2#  | RAS1#  | MD8  | MD40 | MPD3   |
| G   | HD45 | HD41 | HD49 | HD43  | HLOCK# | VDD5   |       |       |         |         |       |        |       |       | SWEB#  | CAS6#  | RAS0#  | MPD7 | MPD1 | MPD5   |
| H   | HD39 | HD40 | HD46 | HD44  | M/IO#  | SRASC# |       |       |         |         |       |        |       |       |        | CAS4#  | CAS2#  | MPD4 | MPD0 | MPD6   |
| J   | HD37 | HD36 | HD42 | HD38  | CACHE# |        |       |       | GND     | GND     | GND   | GND    |       |       |        | CAS5#  | CAS0#  | MPD2 | MD55 | MD23   |
| K   | HD34 | BE0# | BE1# | BE2#  | KEN#   |        |       |       | GND     | GND     | GND   | GND    |       |       |        | HCLK   | CAS1#  | MD39 | MD7  | MD54   |
| L   | BE3# | BE4# | BE5# | BE6#  | AHOLD  |        |       |       | GND     | GND     | GND   | GND    |       |       |        | CAS7#  | CAS3#  | MD22 | MD38 | MD6    |
| M   | BE7# | HD33 | HD32 | HD35  | BRDY#  |        |       |       | GND     | GND     | GND   | GND    |       |       |        | SWEA#  | RAS4#  | MD53 | MD21 | MD37   |
| N   | HD27 | HD30 | HD29 | HD31  | NA#    |        |       | ·     |         |         |       |        | •     |       |        | MA13   | RAS5#  | MD5  | MD52 | MD20   |
| P   | HD23 | HD26 | HD25 | HD28  | BOFF#  | SCASC# |       |       |         |         |       |        |       |       | VDD3   | TA0    | MD19   | MD36 | MD4  | MD51   |
| R   | HD7  | HD21 | HD19 | HD24  | EADS#  | VDD3   | VDD3  |       |         |         |       |        |       |       | VDD3   | VDD3   | MD35   | MD18 | MD50 | MD3    |
| Т   | HD12 | HD22 | HD17 | HD20  | ADS#   | GND    | D/C#  | HITM# | W/R#    | SMIACT# | SWEC# | MA1    | MA6   | TA4   | RESET# | GND    | MD1    | MD49 | MD2  | MD34   |
| U   | HD8  | HD18 | HD14 | HD16  | HA20   | HA16   | HA12  | HA5   | HA23    | HA22    | HA29  | SCASB# | MA5   | MA8   | COE#   | TA1    | TA2    | MD16 | MD33 | MD17   |
| V   | HD6  | HD15 | HD10 | HD13  | HA19   | HA14   | HA9   | HA8   | HA21    | HA26    | HA3   | MA0    | MA4   | MA11  | CADV#  | TAGWE# | TA3    | TA5  | MD32 | MD48   |
| W   | HD4  | HD5  | HD9  | HD11  | HA18   | HA15   | HA11  | HA31  | HA25    | HA24    | HA30  | SCASA# | MA3   | MA7   | CADS#  | CE1#   | SRASB# | TA6  | TA8  | MD0    |
| Y   | HD0  | HD2  | HD1  | HD3   | HA17   | HA13   | HA10  | HA7   | HA27    | HA28    | HA4   | HA6    | MA2   | MA10  | MA9    | GWE#   | BWE#   | TA7  | TA9  | SRASA# |

Figure 3. VT82C595 Pin List (Numerical Order)

| Pin# | Pin Name | Pin# | Pin Name      | Pin# | Pin Name      | Pin# | Pin Name     | Pin# | Pin Name |
|------|----------|------|---------------|------|---------------|------|--------------|------|----------|
| A1   | HD63     | D7   | REQ0#         | H16  | CAS4# / DQM4# | N16  | MA13         | U17  | TA2      |
| A2   | AD31     | D8   | GNT0#         | H17  | CAS2# / DQM2# | N17  | RAS5# / CS5# | U18  | MD16     |
| A3   | AD29     | D9   | REQ1#         | H18  | MPD4          | N18  | MD5          | U19  | MD33     |
| A4   | AD27     | D10  | GNT1#         | H19  | MPD0          | N19  | MD52         | U20  | MD17     |
| A5   | CBE3#    | D11  | REQ2#         | H20  | MPD6          | N20  | MD20         | V1   | HD6      |
| A6   | AD21     | D12  | GNT2#         | J1   | HD37          | P1   | HD23         | V2   | HD15     |
| A7   | AD18     | D13  | REQ3#         | J2   | HD36          | P2   | HD26         | V3   | HD10     |
| A8   | CBE2#    | D14  | GNT3#         | J3   | HD42          | P3   | HD25         | V4   | HD13     |
| A9   | AD14     | D15  | MD46          | J4   | HD38          | P4   | HD28         | V5   | HA19     |
| A10  | AD11     | D16  | MD30          | J5   | CACHE#        | P5   | BOFF#        | V6   | HA14     |
| A11  | AD8      | D17  | MD44          | J9   | GND           | P6   | SCASC#       | V7   | HA9      |
| A12  | AD6      | D18  | MD26          | J10  | GND           | P15  | VDD3         | V8   | HA8      |
| A13  | AD3      | D19  | MD57          | J11  | GND           | P16  | TA0          | V9   | HA21     |
| A14  | AD1      | D20  | MD9           | J12  | GND           | P17  | MD19         | V10  | HA26     |
| A15  | AD0      | E1   | HD52          | J16  | CAS5# / DQM5# | P18  | MD36         | V11  | HA3      |
| A16  | MD62     | E2   | HD54          | J17  | CAS0# / DQM0# | P19  | MD4          | V12  | MA0      |
| A17  | MD29     | E3   | HD56          | J18  | MPD2          | P20  | MD51         | V13  | MA4      |
| A18  | MD60     | E4   | HD53          | J19  | MD55          | R1   | HD7          | V14  | MA11     |
| A19  | MD27     | E5   | LOCK#         | J20  | MD23          | R2   | HD21         | V15  | CADV#    |
| A20  | MD43     | E6   | FRAME#        | K1   | HD34          | R3   | HD19         | V16  | TAGWE#   |
| B1   | HD62     | E7   | IRDY#         | K2   | BE0#          | R4   | HD24         | V17  | TA3      |
| B2   | AD30     | E8   | TRDY#         | K3   | BE1#          | R5   | EADS#        | V18  | TA5      |
| В3   | AD28     | E9   | DEVSEL#       | K4   | BE2#          | R6   | VDD3         | V19  | MD32     |
| B4   | AD26     | E10  | PCLK          | K5   | KEN#/INV      | R7   | VDD3         | V20  | MD48     |
| B5   | AD23     | E11  | STOP#         | K9   | GND           | R15  | VDD3         | W1   | HD4      |
| B6   | AD20     | E12  | PAR           | K10  | GND           | R16  | VDD3         | W2   | HD5      |
| B7   | AD17     | E13  | SERR#         | K11  | GND           | R17  | MD35         | W3   | HD9      |
| B8   | CBE1#    | E14  | VDD5          | K12  | GND           | R18  | MD18         | W4   | HD11     |
| B9   | AD13     | E15  | GND           | K16  | HCLK          | R19  | MD50         | W5   | HA18     |
| B10  | AD10     | E16  | RAS3# / CS3#  | K17  | CAS1# / DQM1# | R20  | MD3          | W6   | HA15     |
| B11  | CBE0#    | E17  | MD25          | K18  | MD39          | T1   | HD12         | W7   | HA11     |
| B12  | AD5      | E18  | MD41          | K19  | MD7           | T2   | HD22         | W8   | HA31     |
| B13  | AD2      | E19  | MD24          | K20  | MD54          | T3   | HD17         | W9   | HA25     |
| B14  | MD31     | E20  | MD56          | L1   | BE3#          | T4   | HD20         | W10  | HA24     |
| B15  | MD14     | F1   | HD48          | L2   | BE4#          | T5   | ADS#         | W11  | HA30     |
| B16  | MD13     | F2   | HD47          | L3   | BE5#          | T6   | GND          | W12  | SCASA#   |
| B17  | MD61     | F3   | HD51          | L4   | BE6#          | T7   | D/C#         | W13  | MA3      |
| B18  | MD12     | F4   | HD50          | L5   | AHOLD         | T8   | HITM#        | W14  | MA7      |
| B19  | MD59     | F5   | VDD3          | L9   | GND           | T9   | W/R#         | W15  | CADS#    |
| B20  | MD58     | F6   | VDD3          | L10  | GND           | T10  | SMIACT#      | W16  | CE1#     |
| C1   | HD59     | F7   | MA12          | L11  | GND           | T11  | SWEC# / MWE# | W17  | SRASB#   |
| C2   | HD60     | F14  | VDD3          | L12  | GND           | T12  | MA1          | W18  | TA6      |
| C3   | HD61     | F15  | VDD3          | L16  | CAS7# / DQM7# | T13  | MA6          | W19  | TA8      |
| C4   | AD25     | F16  | RAS2# / CS2#  | L17  | CAS3# / DQM3# | T14  | TA4          | W20  | MD0      |
| C5   | AD22     | F17  | RAS1# / CS1#  | L18  | MD22          | T15  | RESET#       | Y1   | HD0      |
| C6   | AD19     | F18  | MD8           | L19  | MD38          | T16  | GND          | Y2   | HD2      |
| C7   | AD16     | F19  | MD40          | L20  | MD6           | T17  | MD1          | Y3   | HD1      |
| C8   | AD15     | F20  | MPD3          | M1   | BE7#          | T18  | MD49         | Y4   | HD3      |
| C9   | AD12     | G1   | HD45          | M2   | HD33          | T19  | MD2          | Y5   | HA17     |
| C10  | AD9      | G2   | HD41          | M3   | HD32          | T20  | MD34         | Y6   | HA13     |
| C11  | AD7      | G3   | HD49          | M4   | HD35          | U1   | HD8          | Y7   | HA10     |
| C12  | AD4      | G4   | HD43          | M5   | BRDY#         | U2   | HD18         | Y8   | HA7      |
| C13  | MD15     | G5   | HLOCK#        | M9   | GND           | U3   | HD14         | Y9   | HA27     |
| C14  | MD47     | G6   | VDD5          | M10  | GND           | U4   | HD16         | Y10  | HA28     |
| C15  | MD63     | G15  | SWEB#         | M11  | GND           | U5   | HA20         | Y11  | HA4      |
| C16  | MD45     | G16  | CAS6# / DQM6# | M12  | GND           | U6   | HA16         | Y12  | HA6      |
| C17  | MD28     | G17  | RAS0# / CS0#  | M16  | SWEA#         | U7   | HA12         | Y13  | MA2      |
| C18  | MD11     | G18  | MPD7          | M17  | RAS4# / CS4#  | U8   | HA5          | Y14  | MA10     |
| C19  | MD10     | G19  | MPD1          | M18  | MD53          | U9   | HA23         | Y15  | MA9      |
| C20  | MD42     | G20  | MPD5          | M19  | MD21          | U10  | HA22         | Y16  | GWE#     |
| D1   | HD55     | H1   | HD39          | M20  | MD37          | U11  | HA29         | Y17  | BWE#     |
| D2   | HD58     | H2   | HD40          | N1   | HD27          | U12  | SCASB#       | Y18  | TA7      |
| D3   | HD57     | Н3   | HD46          | N2   | HD30          | U13  | MA5          | Y19  | TA9      |
| D4   | PREQ#    | H4   | HD44          | N3   | HD29          | U14  | MA8          | Y20  | SRASA#   |
| D5   | PGNT#    | H5   | M/IO#         | N4   | HD31          | U15  | COE#         |      |          |
| D6   | AD24     | Н6   | SRASC#        | N5   | NA#           | U16  | TA1          |      |          |

Figure 4. VT82C595 Pin List (<u>Alphabetical</u> Order)

| Pin#              |                              | Pin#       | Pin Name     | Pin#     | Pin Name     | Pin#       | Pin Name     | Pin#      | Pin Name                     |
|-------------------|------------------------------|------------|--------------|----------|--------------|------------|--------------|-----------|------------------------------|
| A15               | AD0                          | N17        | CS5# / RAS5# | U1       | HD8          | U13        | MA5          | B20       | MD58                         |
| A14               | AD1                          | T7         | D/C#         | W3       | HD9          | T13        | MA6          | B19       | MD59                         |
| B13               | AD2                          | E9         | DEVSEL#      | V3       | HD10         | W14        | MA7          | A18       | MD60                         |
| A13               | AD3                          | R5         | EADS#        | W4       | HD11         | U14        | MA8          | B17       | MD61                         |
| C12               | AD4                          | E6         | FRAME#       | T1       | HD12         | Y15        | MA9          | A16       | MD62                         |
| B12               | AD5                          | E15        | GND          | V4       | HD13         | Y14        | MA10         | C15       | MD63                         |
| A12               | AD6                          | J9         | GND          | U3       | HD14         | V14        | MA11         | H19       | MPD0                         |
| C11               | AD7                          | J10        | GND          | V2       | HD15         | F7         | MA12         | G19       | MPD1                         |
| A11               | AD8                          | J11        | GND          | U4       | HD16         | N16        | MA13         | J18       | MPD2                         |
| C10               | AD9                          | J12        | GND          | T3       | HD17         | W20        | MD0          | F20       | MPD3                         |
| B10               | AD10                         | K9         | GND          | U2       | HD18         | T17        | MD1          | H18       | MPD4                         |
| A10               | AD11                         | K10        | GND          | R3       | HD19         | T19        | MD2          | G20       | MPD5                         |
| C9                | AD12                         | K11        | GND          | T4       | HD20         | R20        | MD3          | H20       | MPD6                         |
| B9                | AD13                         | K12        | GND          | R2       | HD21         | P19        | MD4          | G18       | MPD7                         |
| A9                | AD14                         | L9         | GND          | T2       | HD22         | N18        | MD5          | T11       | MWE# / SWEC#                 |
| C8                | AD15                         | L10        | GND          | P1       | HD23         | L20        | MD6          | N5        | NA#                          |
| C7                | AD16                         | L11        | GND          | R4       | HD24         | K19        | MD7          | E12       | PAR                          |
| B7                | AD17                         | L12        | GND          | P3       | HD25         | F18        | MD8          | E10       | PCLK<br>PCNT#                |
| A7                | AD18                         | M9         | GND          | P2       | HD26         | D20        | MD10         | D5        | PGNT#                        |
| C6                | AD19<br>AD20                 | M10        | GND          | N1<br>P4 | HD27<br>HD28 | C19        | MD10<br>MD11 | D4<br>G17 | PREQ#<br>RAS0# / CS0#        |
| B6<br>A6          | AD20<br>AD21                 | M11<br>M12 | GND<br>GND   | N3       | HD28         | C18<br>B18 | MD11<br>MD12 | F17       | RAS0# / CS0#<br>RAS1# / CS1# |
| C5                | AD21                         | T6         | GND          | N2       | HD30         | B16        | MD13         | F16       | RAS1# / CS1#<br>RAS2# / CS2# |
| B5                | AD23                         | T16        | GND          | N4       | HD31         | B15        | MD14         | E16       | RAS2# / CS2#<br>RAS3# / CS3# |
| D6                | AD24                         | D8         | GNT0#        | M3       | HD32         | C13        | MD15         | M17       | RAS4# / CS4#                 |
| C4                | AD25                         | D10        | GNT1#        | M2       | HD33         | U18        | MD16         | N17       | RAS5# / CS5#                 |
| B4                | AD26                         | D12        | GNT2#        | K1       | HD34         | U20        | MD17         | D7        | REO0#                        |
| A4                | AD27                         | D14        | GNT3#        | M4       | HD35         | R18        | MD18         | D9        | REQ1#                        |
| B3                | AD28                         | Y16        | GWE#         | J2       | HD36         | P17        | MD19         | D11       | REO2#                        |
| A3                | AD29                         | V11        | HA3          | J1       | HD37         | N20        | MD20         | D13       | REQ3#                        |
| B2                | AD30                         | Y11        | HA4          | J4       | HD38         | M19        | MD21         | T15       | RESET#                       |
| A2                | AD31                         | U8         | HA5          | H1       | HD39         | L18        | MD22         | W12       | SCASA#                       |
| T5                | ADS#                         | Y12        | HA6          | H2       | HD40         | J20        | MD23         | U12       | SCASB#                       |
| L5                | AHOLD                        | Y8         | HA7          | G2       | HD41         | E19        | MD24         | P6        | SCASC#                       |
| K2                | BE0#                         | V8         | HA8          | J3       | HD42         | E17        | MD25         | E13       | SERR#                        |
| K3                | BE1#                         | V7         | HA9          | G4       | HD43         | D18        | MD26         | T10       | SMIACT#                      |
| K4                | BE2#                         | Y7         | HA10         | H4       | HD44         | A19        | MD27         | Y20       | SRASA#                       |
| L1                | BE3#                         | W7         | HA11         | G1       | HD45         | C17        | MD28         | W17       | SRASB#                       |
| L2                | BE4#                         | U7         | HA12         | H3       | HD46         | A17        | MD29         | Н6        | SRASC#                       |
| L3                | BE5#                         | Y6         | HA13         | F2       | HD47         | D16        | MD30         | E11       | STOP#                        |
| L4                | BE6#                         | V6         | HA14         | F1       | HD48         | B14        | MD31         | M16       | SWEA#                        |
| M1                | BE7#                         | W6         | HA15         | G3       | HD49         | V19        | MD32         | G15       | SWEB#                        |
| P5                | BOFF#                        | U6         | HA16         | F4       | HD50         | U19        | MD33         | T11       | SWEC# / MWE#                 |
| M5                | BRDY#                        | Y5         | HA17         | F3       | HD51         | T20        | MD34         | P16       | TA0                          |
| Y17               | BWE#                         | W5         | HA18         | E1       | HD52         | R17        | MD35         | U16       | TA1                          |
| J5                | CACHE#                       | V5         | HA19         | E4       | HD53         | P18        | MD36         | U17       | TA2                          |
| W15               | CADS#                        | U5         | HA20         | E2       | HD54         | M20        | MD37         | V17       | TA3                          |
| V15               | CADV#                        | V9         | HA21         | D1       | HD55         | L19        | MD38         | T14       | TA4                          |
| J17               | CAS0# / DQM0#                | U10        | HA22         | E3       | HD56         | K18        | MD39         | V18       | TA5                          |
| K17               | CAS1# / DQM1#                | U9         | HA23         | D3       | HD57         | F19        | MD40         | W18       | TA6                          |
| H17               | CAS2# / DQM2#                | W10        | HA24         | D2       | HD58         | E18        | MD41         | Y18       | TA7                          |
| L17               | CAS3# / DQM3#                | W9         | HA25         | C1       | HD59         | C20        | MD42         | W19       | TA8                          |
| H16               | CAS4# / DQM4#                | V10        | HA26         | C2       | HD60         | A20        | MD43         | Y19       | TA9                          |
| J16               | CAS5# / DQM5#                | Y9         | HA27         | C3       | HD61         | D17        | MD44         | V16       | TAGWE#                       |
| G16               | CAS6# / DQM6#                | Y10        | HA28         | B1       | HD62         | C16        | MD45         | E8        | TRDY#                        |
| L16               | CAS7# / DQM7#                | U11        | HA29         | A1       | HD63         | D15        | MD46         | F5        | VDD3                         |
| B11               | CBE0#                        | W11        | HA30         | T8       | HITM#        | C14        | MD47         | F6        | VDD3                         |
| B8                | CBE1#                        | W8         | HA31         | G5       | HLOCK#       | V20        | MD48         | F14       | VDD3                         |
| A8                | CBE2#                        | K16        | HCLK         | E7       | IRDY#        | T18        | MD49         | F15       | VDD3                         |
| A5                | CBE3#                        | Y1         | HD0          | K5       | KEN#/INV     | R19        | MD50         | P15       | VDD3                         |
|                   | CE1#<br>COE#                 | Y3         | HD1          | E5       | LOCK#        | P20        | MD51         | R6        | VDD3                         |
| W16               | LUE#                         | Y2         | HD2          | H5       | M/IO#<br>MA0 | N19<br>M18 | MD52<br>MD53 | R7<br>R15 | VDD3<br>VDD3                 |
| U15               |                              | 37.4       | IID2         |          | LIVIALI      | II IV/LLX  | IVILIDA      |           | V 13133                      |
| U15<br>G17        | CS0# / RAS0#                 | Y4         | HD3          | V12      |              |            |              |           |                              |
| U15<br>G17<br>F17 | CS0# / RAS0#<br>CS1# / RAS1# | W1         | HD4          | T12      | MA1          | K20        | MD54         | R16       | VDD3                         |
| U15<br>G17        | CS0# / RAS0#                 | -          |              |          |              |            |              |           |                              |



Table 1. VT82C595 Pin Descriptions

| Signal Name           | Pin No. | I/O | Signal Description                                                                                                                                                                                            |  |  |  |  |  |
|-----------------------|---------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Clock / Reset Control |         |     |                                                                                                                                                                                                               |  |  |  |  |  |
| HCLK                  | K16     | I   | <b>Host Clock.</b> This pin receives a buffered host clock. This clock is used by all of the VT82C595 logic that is in the Host clock domain. This should be the same clock net that is delivered to the CPU. |  |  |  |  |  |
| PCLK                  | E10     | I   | <b>PCI Clock.</b> This pin receives a buffered divided-by-2 host clock. This clock is used by all of the VT82C595 logic that is in the PCI clock domain.                                                      |  |  |  |  |  |
| RESET#                | T15     | I   | <b>Reset.</b> When asserted, this signal resets the VT82C595 and sets all register bits to the default value.                                                                                                 |  |  |  |  |  |

|            | CPU Interface   |   |                                                                                          |  |  |  |  |  |  |
|------------|-----------------|---|------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| ADS#       | T5              | В | Address Strobe. The CPU asserts ADS# in T1 of the CPU bus cycle.                         |  |  |  |  |  |  |
| M/IO#      | H5              | В | Memory / IO Command Indicator                                                            |  |  |  |  |  |  |
| W/R#       | Т9              | В | Write / Read Command Indicator                                                           |  |  |  |  |  |  |
| D/C#       | T7              | В | Data / Control Command Indicator                                                         |  |  |  |  |  |  |
| BE[7:0]#   | M1, L4, L3, L2, | В | Byte Enables. The CPU byte enables indicate which byte lane the current CPU cycle        |  |  |  |  |  |  |
|            | L1, K4, K3, K2  |   | is accessing.                                                                            |  |  |  |  |  |  |
| HA[31:3]   | W8, W11, U11,   | В | <b>Host Address Bus.</b> HA[31:3] connect to the address bus of the host CPU. During     |  |  |  |  |  |  |
|            | Y10, Y9, V10,   |   | CPU cycles HA[31:3] are inputs. These signals are driven by the VT82C595 during          |  |  |  |  |  |  |
|            | W9, W10, U9,    |   | cache snooping operations.                                                               |  |  |  |  |  |  |
|            | U10, V9, U5,    |   |                                                                                          |  |  |  |  |  |  |
|            | V5, W5, Y5,     |   |                                                                                          |  |  |  |  |  |  |
|            | U6, W6, V6,     |   |                                                                                          |  |  |  |  |  |  |
|            | Y6, U7, W7,     |   |                                                                                          |  |  |  |  |  |  |
|            | Y7, V7, V8,     |   |                                                                                          |  |  |  |  |  |  |
|            | Y8, Y12, U8,    |   |                                                                                          |  |  |  |  |  |  |
|            | Y11, V11        |   |                                                                                          |  |  |  |  |  |  |
| BRDY#      | M5              | В | <b>Bus Ready.</b> The VT82C595 asserts BRDY# to indicate to the CPU that data is         |  |  |  |  |  |  |
|            |                 |   | available on reads or has been received on writes.                                       |  |  |  |  |  |  |
| EADS#      | R5              | О | <b>External Address Strobe.</b> Asserted by the VT82C595 to inquire the L1 cache when    |  |  |  |  |  |  |
|            |                 |   | serving PCI master accesses to main memory.                                              |  |  |  |  |  |  |
| KEN# / INV | K5              | O | Cache Enable / Invalidate. KEN# / INV functions as both the KEN# signal during           |  |  |  |  |  |  |
|            |                 |   | CPU read cycles and the INV signal during L1 cache snoop cycles.                         |  |  |  |  |  |  |
| HITM#      | Т8              | I | <b>Hit Modified.</b> Asserted by the CPU to indicate that the address presented with the |  |  |  |  |  |  |
|            |                 |   | last assertion of EADS# is modified in the L1 cache and needs to be written back.        |  |  |  |  |  |  |
| HLOCK#     | G5              | I | <b>Host Lock.</b> All CPU cycles sampled with the assertion of HLOCK# and ADS# until     |  |  |  |  |  |  |
|            |                 |   | the negation of HLOCK# must be atomic.                                                   |  |  |  |  |  |  |
| CACHE#     | J5              | I | Cacheable Indicator. Asserted by the CPU during a read cycle to indicate the CPU         |  |  |  |  |  |  |
|            |                 |   | can perform a burst line fill. Asserted by the CPU during a write cycle to indicate that |  |  |  |  |  |  |
|            |                 |   | the CPU will perform a burst write-back cycle.                                           |  |  |  |  |  |  |
| AHOLD      | L5              | O | Address Hold. The VT82C586B asserts AHOLD when a PCI master is accessing                 |  |  |  |  |  |  |
|            |                 |   | main memory. AHOLD is held for the duration of the PCI burst transfer.                   |  |  |  |  |  |  |
| NA#        | N5              | O | Next Address Indicator.                                                                  |  |  |  |  |  |  |
| BOFF#      | P5              | O | <b>Back Off.</b> Asserted by the VT82C595 when required to terminate a CPU cycle that    |  |  |  |  |  |  |
|            |                 |   | was in progress.                                                                         |  |  |  |  |  |  |
| SMIACT#    | T10             | I | <b>System Management Interrupt Active.</b> This is asserted by the CPU when it is in     |  |  |  |  |  |  |
|            |                 |   | system management mode as a result of SMI.                                               |  |  |  |  |  |  |

| HD[63:0] | A1, B1, C3, C2, | В | <b>Host CPU Data.</b> These signals are connected to the CPU data bus. |
|----------|-----------------|---|------------------------------------------------------------------------|
| []       | C1, D2, D3, E3, |   |                                                                        |
|          | D1, E2, E4, E1, |   |                                                                        |
|          | F3, F4, G3, F1, |   |                                                                        |
|          | F2, H3, G1, H4, |   |                                                                        |
|          | G4, J3, G2, H2, |   |                                                                        |
|          | H1, J4, J1, J2, |   |                                                                        |
|          | M4, K1, M2,     |   |                                                                        |
|          | M3, N4, N2,     |   |                                                                        |
|          | N3, P4, N1, P2, |   |                                                                        |
|          | P3, R4, P1, T2, |   |                                                                        |
|          | R2, T4, R3, U2, |   |                                                                        |
|          | T3, U4, V2,     |   |                                                                        |
|          | U3, V4, T1,     |   |                                                                        |
|          | W4, V3, W3,     |   |                                                                        |
|          | U1, R1, V1,     |   |                                                                        |
|          | W2, W1, Y4,     |   |                                                                        |
|          | Y2, Y3, Y1      |   |                                                                        |

|         | Cache Control                                             |   |                                                                                                                                                |  |  |  |  |  |  |
|---------|-----------------------------------------------------------|---|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| CADS#   | W15                                                       | О | Cache Address Strobe. Its assertion causes the burst SRAM load the BSRAM address register from BSRAM address pin.                              |  |  |  |  |  |  |
| CADV#   | V15                                                       | О | <b>Cache Advance.</b> Its assertion causes the burst SRAM to advance to the next Qword in the cache line.                                      |  |  |  |  |  |  |
| TA[9:0] | Y19, W19,<br>Y18, W18,<br>V18, T14, V17,<br>U17, U16, P16 | В | <b>Tag Address.</b> These are inputs during CPU accesses and outputs during L2 cache line fills and L2 line invalidates during inquire cycles. |  |  |  |  |  |  |
| GWE#    | Y16                                                       | 0 | Global Write Enable                                                                                                                            |  |  |  |  |  |  |
| BWE#    | Y17                                                       | О | Byte Write Enable                                                                                                                              |  |  |  |  |  |  |
| COE#    | U15                                                       | О | Cache SRAM Output Enable                                                                                                                       |  |  |  |  |  |  |
| TAGWE#  | V16                                                       | О | <b>Tag Write Enable.</b> When asserted, new state and tag addresses are written into the external tag.                                         |  |  |  |  |  |  |
| CE1#    | W16                                                       | 0 | Chip Enable 1. Chip select 1 for BSRAM.                                                                                                        |  |  |  |  |  |  |



|                         |                                                                                    |   | DRAM Interface                                                                                                                                                              |
|-------------------------|------------------------------------------------------------------------------------|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MD[63:0]                | C15, A16, B17,<br>A18, B19, B20,<br>D19, E20, J19,                                 | В | Memory Data. These signals are connected to the DRAM data bus.                                                                                                              |
|                         | K20, M18,<br>N19, P20, R19,                                                        |   |                                                                                                                                                                             |
|                         | T18, V20, C14, D15, C16, D17,                                                      |   |                                                                                                                                                                             |
|                         | A20, C20, E18,                                                                     |   |                                                                                                                                                                             |
|                         | F19, K18, L19,<br>M20, P18, R17,                                                   |   |                                                                                                                                                                             |
|                         | T20, U19, V19,<br>B14, D16, A17,                                                   |   |                                                                                                                                                                             |
|                         | C17, A19, D18,<br>E17, E19, J20,                                                   |   |                                                                                                                                                                             |
|                         | L18, M19,<br>N20, P17, R18,                                                        |   |                                                                                                                                                                             |
|                         | U20, U18, C13,<br>B15, B16, B18,                                                   |   |                                                                                                                                                                             |
|                         | C18, C19, D20,                                                                     |   |                                                                                                                                                                             |
|                         | F18, K19, L20,<br>N18, P19, R20,                                                   |   |                                                                                                                                                                             |
| MPD[7:0]                | T19, T17, W20<br>G18, H20,                                                         | В | DRAM ECC Data                                                                                                                                                               |
|                         | G20, H18, F20,<br>J18, G19, H19                                                    |   |                                                                                                                                                                             |
| MA[13:0]                | N16, F7, V14,<br>Y14, Y15,<br>U14, W14,<br>T13, U13, V13,<br>W13, Y13,<br>T12, V12 | 0 | Memory Address. DRAM address lines.                                                                                                                                         |
| RAS#[5:0] /<br>CS#[5:0] | N17, M17,<br>E16, F16, F17,<br>G17                                                 | O | Multifunction Pins 1. FPG/EDO DRAM: Row Address Strobe of each bank. 2. Synchronous DRAM: Chip select of each bank.                                                         |
| CAS#[7:0] /             | L16, G16, J16,                                                                     | О | Multifunction Pins                                                                                                                                                          |
| DQM#[7:0]               | H16, L17, H17,<br>K17, J17                                                         |   | FPG/EDO DRAM: Column Address Strobe of each byte lane.     Synchronous DRAM: Data mask of each byte lane.                                                                   |
| SRASA-C#                | Y20, W17, H6                                                                       | О | <b>Row Address Command Indicator.</b> For Synchronous DRAM, three identical copies for better drive.                                                                        |
| SCASA-C#                | W12, U12, P6                                                                       | О | <b>Column Address Command Indicator.</b> For Synchronous DRAM, three identical copies for better drive.                                                                     |
| SWEA-B#,<br>SWEC#/MWE#  | M16, G15, T11                                                                      | 0 | Write Enable Command Indicator. For Synchronous DRAM, three identical copies for better drive. SWEC# is a multifunction pin, used as MWE# in DRAM SIMM module applications. |



| PCI Bus Interface |                                                                                                                                                                          |   |                                                                                                                                                                                      |  |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| FRAME#            | E6                                                                                                                                                                       | В | <b>Frame.</b> Assertion indicates the address phase of a PCI transfer. Negation indicates that one more data transfer is desired by the cycle initiator.                             |  |
| AD[31:0]          | A2, B2, A3,<br>B3, A4, B4,<br>C4, D6, B5,<br>C5, A6, B6,<br>C6, A7, B7,<br>C7, C8, A9,<br>B9, C9, A10,<br>B10, C10, A11,<br>C11, A12, B12,<br>C12, A13, B13,<br>A14, A15 | В | Address/Data Bus. The standard PCI address and data lines. The address is driven with FRAME# assertion and data is driven or received in following cycles.                           |  |
| CBE[3:0]#         | A5, A8, B8,<br>B11                                                                                                                                                       | В | <b>Command/Byte Enable.</b> The command is driven with FRAME# assertion. Byte enables corresponding to supplied or requested data are driven on following clocks.                    |  |
| IRDY#             | E7                                                                                                                                                                       | В | <b>Initiator Ready.</b> Asserted when the initiator is ready for data transfer.                                                                                                      |  |
| TRDY#             | E8                                                                                                                                                                       | В | <b>Target Ready.</b> Asserted when the target is ready for data transfer.                                                                                                            |  |
| STOP#             | E11                                                                                                                                                                      | В | <b>Stop.</b> Asserted by the target to request the master to stop the current transaction.                                                                                           |  |
| DEVSEL#           | E9                                                                                                                                                                       | В | <b>Device Select.</b> This signal is driven by the VT82C595 when a PCI initiator is attempting to access main memory. It is an input when the VT82C595 is acting as a PCI initiator. |  |
| PAR               | E12                                                                                                                                                                      | В | <b>Parity.</b> A single parity bit is provided over AD[31:0] and C/BE[3:0].                                                                                                          |  |
| SERR#             | E13                                                                                                                                                                      | В | <b>System Error.</b> VT82C595 will pulse this signal when it detect a system error condition.                                                                                        |  |
| LOCK#             | E5                                                                                                                                                                       | В | Lock. Used to establish, maintain, and release resource lock.                                                                                                                        |  |
| PREQ#             | D4                                                                                                                                                                       | I | <b>PCI Request.</b> This signal comes from the VT82C586A. PREQ# is the VT82C586A request for the PCI bus.                                                                            |  |
| PGNT#             | D5                                                                                                                                                                       | О | <b>PCI Grant.</b> This signal driven by the VT82C595 to grant PCI access to the VT82C586A.                                                                                           |  |
| REQ[3:0]#         | D13, D11, D9,<br>D7                                                                                                                                                      | I | Request. PCI master requests for PCI.                                                                                                                                                |  |
| GNT[3:0]#         | D14, D12,<br>D10, D8                                                                                                                                                     | O | <b>Grant.</b> Permission is given to the master to use PCI.                                                                                                                          |  |

| Power and Ground |               |   |                                               |
|------------------|---------------|---|-----------------------------------------------|
| VDD5             | E14, G6       | I | Power for internal logic (5V).                |
| VDD3             | F5, F6, F14,  | I | <b>Power</b> for <b>CPU</b> interface (3.3V). |
|                  | F15, P15, R6, |   |                                               |
|                  | R7, R15, R16  |   |                                               |
| GND              | E15, J9, J10, | I | Ground                                        |
|                  | J11, J12, K9, |   |                                               |
|                  | K10, K11,     |   |                                               |
|                  | K12, L9, L10, |   |                                               |
|                  | L11, L12, M9, |   |                                               |
|                  | M10, M11,     |   |                                               |
|                  | M12, T6, T16  |   |                                               |



## REGISTERS

#### **Register Overview**

The following tables summarize the configuration and I/O registers of the VT82C595. These tables also document the power-on default value ("Default") and access type ("Acc") for each register. Access type definitions used are RW (Read/Write), RO (Read/Only), "—" for reserved / used (essentially the same as RO), and RWC (or just WC) (Read / Write 1's to Clear individual bits). Registers indicated as RW may have some read/only bits that always read back a fixed value (usually 0 if unused); registers designated as RWC or WC may have some read-only or read write bits (see individual register descriptions for details).

Detailed register descriptions are provided in the following section of this document. All offset and default values are shown in hexadecimal unless otherwise indicated

Table 2. VT82C595 Registers

#### **Configuration Space VT82C595 Header Registers**

| <b>Offset</b> | PCI Configuration Space Header      | <u>Default</u> | Acc           |
|---------------|-------------------------------------|----------------|---------------|
| 1-0           | Vendor ID                           | 1106           | RO            |
| 3-2           | Device ID                           | 0595           | RO            |
| 5-4           | Command                             | 0007           | RW            |
| 7-6           | Status                              | 02A0           | WC            |
| 8             | Revision ID                         | nn             | RO            |
| 9             | Program Interface                   | 00             | RO            |
| A             | Sub Class Code                      | 00             | RO            |
| В             | Base Class Code                     | 06             | RO            |
| C             | -reserved- (cache line size)        | 00             | _             |
| D             | Latency Timer                       | 00             | $\mathbf{RW}$ |
| Е             | Header Type                         | 00             | RO            |
| F             | Built In Self Test (BIST)           | 00             | RO            |
| 10-27         | -reserved- (base address registers) | 00             | _             |
| 28-2F         | -reserved- (unassigned)             | 00             | _             |
| 30-33         | -reserved- (expan ROM base addr)    | 00             | _             |
| 34-3B         | -reserved- (unassigned)             | 00             |               |
| 3C            | -reserved- (interrupt line)         | 00             |               |
| 3D            | -reserved- (interrupt pin)          | 00             | _             |
| 3E            | -reserved- (min gnt)                | 00             | _             |
| 3F            | -reserved- (max lat)                | 00             |               |

#### **Configuration Space VT82C595-Specific Registers**

| Offset | Cache Control                     | <u>Default</u> | Acc |
|--------|-----------------------------------|----------------|-----|
| 50     | Cache Control 1                   | 00             | RW  |
| 51     | Cache Control 2                   | 00             | RW  |
| 52     | Non-Cacheable Control             | 02             | RW  |
| 53     | System Performance Control        | 00             | RW  |
| 54     | Non-Cacheable Region #1 High Byte | 00             | RW  |
| 55     | Non-Cacheable Region #1 Low Byte  | 00             | RW  |
| 56     | Non-Cacheable Region #2 High Byte | 00             | RW  |
| 57     | Non-Cacheable Region #2 Low Byte  | 00             | RW  |

| <b>Offset</b> | DRAM Control                   | <b>Default</b> | Acc |
|---------------|--------------------------------|----------------|-----|
| 58            | DRAM Configuration 1           | 40             | RW  |
| 59            | DRAM Configuration 2           | 05             | RW  |
| 5A-5F         | DRAM Row Ending Address:       |                |     |
| 5A            | Bank 0 Ending (HA[29:22])      | 01             | RW  |
| 5B            | Bank 1 Ending (HA[29:22])      | 01             | RW  |
| 5C            | Bank 2 Ending (HA[29:22])      | 01             | RW  |
| 5D            | Bank 3 Ending (HA[29:22])      | 01             | RW  |
| 5E            | Bank 4 Ending (HA[29:22])      | 01             | RW  |
| 5F            | Bank 5 Ending (HA[29:22])      | 01             | RW  |
| 60            | DRAM Type                      | 00             | RW  |
| 61            | Shadow RAM Control C0000-CFFFF | 00             | RW  |
| 62            | Shadow RAM Control D0000-DFFFF | 00             | RW  |
| 63            | Shadow RAM Control E0000-FFFFF | 00             | RW  |
| 64            | DRAM Reference Timing          | AB             | RW  |
| 65            | DRAM Timing Control 1          | 00             | RW  |
| 66            | DRAM Timing Control 2          | 00             | RW  |
| 67            | 32-Bit DRAM Width              | 00             | RW  |
| 68            | -reserved- (do not program)    | 00             | RW  |
| 69            | -reserved- (do not program)    | 00             | RW  |
| 6A            | DRAM Refresh Counter           | 00             | RW  |
| 6B            | DRAM Refresh Control           | 00             | RW  |
| 6C            | SDRAM Control                  | 00             | RW  |
| 6D            | DRAM Control Drive Strength    | 00             | RW  |
| 6E            | ECC Control                    | 00             | RW  |
| 6F            | ECC Status                     | 00             | RO  |

| <b>Offset</b> | PCI Bus Control                         | <u>Default</u> | Acc |
|---------------|-----------------------------------------|----------------|-----|
| 70            | PCI Buffer Control                      | 00             | RW  |
| 71            | CPU to PCI Flow Control 1               | 00             | RW  |
| 72            | CPU to PCI Flow Control 2               | 00             | WC  |
| 73            | PCI Master Control 1                    | 00             | RW  |
| 74            | PCI Master Control 2                    | 00             | RW  |
| 75            | PCI Arbitration 1                       | 00             | RW  |
| 76            | PCI Arbitration 2                       | 00             | RW  |
| 77            | -reserved- (chip test - do not program) | 00             | RW  |
| 78-FF         | -reserved-                              | 00             | _   |



# **Configuration Space I/O**

#### Mechanism #1

These ports respond only to double-word accesses. Byte or word accesses will be passed on unchanged.

| Port CI | FB-CF8 - Configuration AddressRW                   |  |  |
|---------|----------------------------------------------------|--|--|
| 31      | Configuration Space Enable                         |  |  |
|         | 0 Disableddefault                                  |  |  |
|         | 1 Convert configuration data port writes to        |  |  |
|         | configuration cycles on the PCI bus                |  |  |
| 30-24   | Reserved always reads (                            |  |  |
| 23-16   | PCI Bus Number                                     |  |  |
|         | Used to choose a specific PCI bus in the system    |  |  |
| 15-11   | Device Number                                      |  |  |
|         | Used to choose a specific device in the system     |  |  |
| 10-8    | <b>Function Number</b>                             |  |  |
|         | Used to choose a specific function if the selected |  |  |
|         | device supports multiple functions                 |  |  |
| 7-2     | Register Number                                    |  |  |
|         | Used to select a specific DWORD in the device's    |  |  |
|         | configuration space                                |  |  |
| 1-0     | Fixed always reads (                               |  |  |
|         |                                                    |  |  |

Refer to PCI Bus Specification Version 2.1 for further details on operation of the above configuration registers.

Port CFF-CFC - Configuration Data .....RW



## **Register Descriptions**

#### **PCI Configuration Space Header**

All registers are located in PCI configuration space. They should be programmed using PCI configuration mechanism 1 through CF8 / CFC.

|          | Offset 1-0 - Vendor IDRO              |                                                                 |  |  |
|----------|---------------------------------------|-----------------------------------------------------------------|--|--|
| 15-0     | ID C                                  | <b>ode</b> (reads 1106h to identify VIA Technologies)           |  |  |
| Offset 3 | 8-2 - D                               | evice IDRO                                                      |  |  |
| 15-0     |                                       | <b>ode</b> (reads 0595h to identify the VT82C595)               |  |  |
| Offcot 5 |                                       | commandRW                                                       |  |  |
|          |                                       |                                                                 |  |  |
| 15-10    |                                       | = , = ==                                                        |  |  |
| 9        | rast                                  | Back-to-Back Cycle EnableRW                                     |  |  |
|          | U                                     | Fast back-to-back transactions only allowed to                  |  |  |
|          | 1                                     | the same agentdefault Fast back-to-back transactions allowed to |  |  |
|          | 1                                     |                                                                 |  |  |
| 0        | CED                                   | different agents  R# Enable RW                                  |  |  |
| 8        | SEK.                                  | SERR# driver disabled                                           |  |  |
|          | 1                                     | SERR# driver enabled                                            |  |  |
|          |                                       | R# is used to report parity errors if bit-6 is set).            |  |  |
| 7        |                                       | ress / Data SteppingRO                                          |  |  |
| ,        | Auui<br>()                            | Device never does steppingdefault                               |  |  |
|          | 1                                     | Device always does stepping                                     |  |  |
| 6        | -                                     | ty Error ResponseRW                                             |  |  |
| U        | 0                                     | Ignore parity errors & continuedefault                          |  |  |
|          | 1                                     | Take normal action on detected parity errors                    |  |  |
| 5        | -                                     | Palette SnoopRO                                                 |  |  |
|          | 0                                     | Treat palette accesses normallydefault                          |  |  |
|          | 1                                     | Don't respond to palette accesses on PCI bus                    |  |  |
| 4        | Memory Write and Invalidate CommandRO |                                                                 |  |  |
| -        | 0                                     | Bus masters must use Mem Writedefault                           |  |  |
|          | 1                                     | Bus masters may generate Mem Write & Inval                      |  |  |
| 3        | Spec                                  | ial Cycle MonitoringRO                                          |  |  |
|          | 0                                     | Does not monitor special cyclesdefault                          |  |  |
|          | 1                                     | Monitors special cycles                                         |  |  |
| 2        | Bus I                                 | MasterRO                                                        |  |  |
|          | 0                                     | Never behaves as a bus master                                   |  |  |
|          | 1                                     | Can behave as a bus masterdefault                               |  |  |
| 1        | Mem                                   | nory SpaceRO                                                    |  |  |
|          | 0                                     | Does not respond to memory space                                |  |  |
|          | 1                                     | Responds to memory spacedefault                                 |  |  |
| 0        | I/O S                                 | Space RO                                                        |  |  |
|          | 0                                     | Does not respond to I/O space                                   |  |  |
|          | 1                                     | Responds to I/O spacedefault                                    |  |  |
|          |                                       |                                                                 |  |  |

| Offset 7 | 7-6 - Status RWC                                       |
|----------|--------------------------------------------------------|
| 15       | <b>Detected Parity Error</b>                           |
|          | 0 No parity error detecteddefault                      |
|          | 1 Error detected. May be set even if error             |
|          | response is disabled (command register bit-6)          |
|          | write one to clear                                     |
| 14       | Signaled System Erroralways reads 0                    |
|          | 1 SERR# asserted                                       |
| 13       | Signaled Master Abortalways reads 0                    |
|          | 1 Transaction aborted by the master                    |
| 12       | Received Target Abort                                  |
|          | 0 No abort receiveddefault                             |
|          | 1 Transaction aborted by the target                    |
|          | write 1 to clear                                       |
| 11       | Signaled Target Abortalways reads 0                    |
|          | 0 Target Abort never signaled                          |
| 10-9     | DEVSEL# Timing                                         |
|          | 00 Fast                                                |
|          | 01 Mediumalways reads 01                               |
|          | 10 Slow                                                |
|          | 11 Reserved                                            |
| 8        | <b>Data Parity Error Detected</b> always reads 0       |
| 7        | Fast Back-to-Back Capablealways reads 1                |
| 6        | <b>Reserved</b> always reads 0                         |
| 5        | 66MHz Capablealways reads 1                            |
| 4-0      | <b>Reserved</b> always reads 0                         |
| Offset 8 | 3 - Revision IDRO                                      |
|          | VT82C595 Chip Revision Code (00=First Silicon)         |
| Offset 9 | - Programming InterfaceRO                              |
|          | gister is defined in different ways for each Base/Sub- |
|          | ode value and is undefined for this type of device.    |
|          | • •                                                    |
| 0-7      | Interface Identifieralways reads 00                    |
| Offset A | A - Sub Class CodeRO                                   |
| 0-7      | <b>Sub Class Code</b> reads 00 to indicate Host Bridge |
| Offset I | 3 - Base Class CodeRO                                  |
| 0-7      | Base Class Code reads 06 to indicate Bridge Device     |
| Offset I | O - Latency TimerRW                                    |
|          | es the latency timer value in PCI bus clocks. Bits 0-2 |
|          | d, resulting in a granularity of 8 clocks.             |
|          |                                                        |
| 7-3      | Guaranteed Time Slice for CPUdefault=0                 |
| 2-0      | <b>Reserved</b> always reads 0                         |
| Offset I | E - Header TypeRO                                      |
| 0-7      | Header Type Codereads 00: single function              |
| Offset I | F - Built In Self Test (BIST)RO                        |
| 7        | <b>BIST Supported</b> reads 0: no supported functions  |
| 6        | Start Test write 1 to start but writes ignored         |
| 5-4      | Reservedalways reads 0                                 |

**3-0 Response Code** ......0 = test completed successfully



## VT82C595-Specific Configuration Registers

## **Cache Control**

| Offset : | 50- Ca | che Control 1RW                              |
|----------|--------|----------------------------------------------|
| 7-6      | Cach   | e Enable                                     |
|          | 00     | Cache disabledefault                         |
|          | 01     | Cache Init - always does L2 fill             |
|          | 10     | Cache enable (normal operation)              |
|          | 11     | Cache flush - always does L2 write-back/fill |
| 5        | Linea  | r Burst Enabledefault=0                      |
| 4-3      | Tag (  | Configuration                                |
|          | 00     | 8+0 - 8 Tag bits, no alt (dirty) bitdefault  |
|          | 01     | 7+1 - 7 Tag bits + alternate (dirty) bit     |
|          | 10     | 10 - 10 Tag bits, no alt (dirty) bit         |
|          | 11     | 9+1 - 9 Tag bits + alternate (dirty) bit     |
| 2        | Reser  | <b>rved</b> RW, default=0                    |
| 1-0      | SRA    | М Туре                                       |
|          | 00     | No SRAMdefault                               |
|          | 01     | Reserved                                     |
|          | 10     | Burst SRAM                                   |
|          | 11     | Pipeline Burst SRAM                          |



| <b>Offset</b> | 52 - Non-Cacheable ControlRW                           | <b>Offset</b> | 54 - Non-Cacheable Region #1 High ByteRW            |
|---------------|--------------------------------------------------------|---------------|-----------------------------------------------------|
| 7             | C0000-C7FFF Cacheable & Write-Protect def=0            | 15-8          | <b>Base Address MSBs</b> - A<28:21>default=0        |
| 6             | <b>D0000-DFFFF Cacheable &amp; Write-Protect</b> def=0 |               | As noted below, the base address must be a multiple |
| 5             | E0000-EFFFF Cacheable & Write-Protect def=0            |               | of the region size.                                 |
| 4             | F0000-FFFFF Cacheable & Write-Protect def=0            |               |                                                     |
| 3             | Reserved (no function)RW, default=0                    | <u>Offset</u> | 55 - Non-Cacheable Region #1 Low Byte RW            |
| 2             | L2 Fill                                                | 7-3           |                                                     |
|               | 0 Normal L2 cache filldefault                          |               | As noted below, the base address must be a multiple |
|               | 1 Force the requested data to be filled into the       |               | of the region size.                                 |
|               | L2 cache (provided that L2 cache is enabled),          | 2-0           | Range (Region Size)                                 |
|               | even if the CPU does a read cycle with                 |               | 000 Disabledefault                                  |
|               | CACHE# de-asserted. Setting this bit                   |               | 001 64K                                             |
|               | significantly improves performance.                    |               | 010 128K (Base Address A16 must be 0)               |
| 1             | Reserved (no function)RW, default=0                    |               | 011 256K (Base Address A16-17 must be 0)            |
| 0             | L2 Write Thru/Write-Back                               |               | 100 512K (Base Address A16-18 must be 0)            |
|               | 0 Write-Backdefault                                    |               | 101 1M (Base Address A16-19 must be 0)              |
|               | 1 Write-Thru                                           |               | 110 2M (Base Address A16-20 must be 0)              |
| 0.00          | <b>5</b> 2 G . D . A . G . J . DW                      |               | 111 4M (Base Address A16-21 must be 0)              |
|               | 53 - System Performance ControlRW                      | Offcot        | 56 - Non-Cacheable Region #2 High ByteRW            |
| 7             | Read Around Write                                      |               |                                                     |
|               | 0 Disabledefault                                       | 15-8          | Base Address MSBs - A<28:21>default=0               |
|               | 1 Enable                                               |               | As noted below, the base address must be a multiple |
| 6             | Cache Read Pipeline Cycle                              |               | of the region size.                                 |
|               | 0 Disabledefault                                       | Offset        | 57 - Non-Cacheable Region #2 Low ByteRW             |
| _             | 1 Enable                                               | 7-3           | Base Address LSBs - A<20:16>default=0               |
| 5             | Cache Write Pipeline Cycle                             | 1-3           | As noted below, the base address must be a multiple |
|               | 0 Disabledefault                                       |               | of the region size.                                 |
|               | 1 Enable                                               | 2-0           | Range (Region Size)                                 |
| 4             | DRAM Pipeline Cycle 0 Disabledefault                   | 20            | 000 Disable                                         |
|               | 0 Disabledefault 1 Enable                              |               | 001 64K                                             |
| •             |                                                        |               | 010 128K (Base Address A16 must be 0)               |
| 3             | PCI Master Peer Concurrency                            |               | 011 256K (Base Address A16-17 must be 0)            |
|               | 0 Disabledefault<br>1 Enable                           |               | 100 512K (Base Address A16-18 must be 0)            |
| 2.0           | ReservedRW, default=0                                  |               | 101 1M (Base Address A16-19 must be 0)              |
| 2-0           | Neserveu Kw, derault=0                                 |               | 110 2M (Base Address A16-20 must be 0)              |
|               |                                                        |               | 111 4M (Base Address A16-21 must be 0)              |
|               |                                                        |               | (                                                   |



#### **DRAM Control**

Space Start Size

These registers are normally set at system initialization time and not accessed after that during normal system operation. Some of these registers, however, may need to be programmed using specific sequences during power-up initialization to properly detect the type and size of installed memory (refer to the VIA Technologies 82C590 BIOS porting guide for details).

#### Table 3. System Memory Map

**Address Range** 

**Comment** 

| DOS    | 0         | 640K   | 00000000-0009FFFF   | Cacheable      |
|--------|-----------|--------|---------------------|----------------|
|        | _         |        |                     |                |
| VGA    | 640K      | 128K   | 000A0000-000BFFFF   | Used for SMM   |
| BIOS   | 768K      | 16K    | 000C0000-000C3FFF   | Shadow Ctrl 1  |
| BIOS   | 784K      | 16K    | 000C4000-000C7FFF   | Shadow Ctrl 1  |
| BIOS   | 800K      | 16K    | 000C8000-000CBFFF   | Shadow Ctrl 1  |
| BIOS   | 816K      | 16K    | 000CC000-000CFFFF   | Shadow Ctrl 1  |
| BIOS   |           | 16K    | 000D0000-000D3FFF   | Shadow Ctrl 2  |
| BIOS   |           | 16K    | 000D4000-000D7FFF   | Shadow Ctrl 2  |
| BIOS   |           | 16K    | 000D8000-000DBFFF   | Shadow Ctrl 2  |
| BIOS   |           | 16K    | 000DC000-000DFFFF   | Shadow Ctrl 2  |
| BIOS   |           | 64K    | 000E0000-000EFFFF   | Shadow Ctrl 3  |
| BIOS   |           | 64K    | 000F0000-000FFFFF   | Shadow Ctrl 3  |
|        | 1MB       | _      | 00100000-DRAM Top   | Can have hole  |
|        | D Top     |        | DRAM Top-FFFEFFF    |                |
| Init   | 4G-64K    | 64K    | FFFEFFFF-FFFFFFF    | 000Fxxxx alias |
| Offset | t 58 - DI | RAM (  | Configuration 1     | RW             |
| 7-5    | Bank      | 0/1 M  | A Map Type (EDO/FPO | G)             |
|        | 000       | 8-bit  | Column Address      |                |
|        |           |        | Column Address      |                |
|        | 010       | 10-bit | Column Address      | default        |
|        | 011       | 11-bit | Column Address      |                |
|        | 100       | 12-bit | Column Address      |                |
|        | 101       | Reser  | ved                 |                |
|        |           | Reser  |                     |                |
|        | Bank      | 0/1 M  | A Map Type (SDRAM)  |                |
|        |           |        | oit SDRAM           | default        |
|        | 1xx       | 64Mb   | oit SDRAM           |                |
| 4      | Resei     | rved   |                     | RW, default=0  |
| 3-1    | Rank      | 2/3 M  | A Map Type (EDO/FPC | 3)             |
|        |           |        | Column Address      |                |
|        |           | Reser  |                     |                |
|        |           | Reser  |                     |                |
|        | Bank      | 2/3 M  | A Map Type (SDRAM)  | 1              |
|        | 0xx       | 16Mb   | oit SDRAM           | default        |
|        |           |        | oit SDRAM           |                |
| 0      | Rese      | rved   |                     | RW, default=0  |
|        |           |        |                     |                |

| Offset :                            | 59 - DRAM Configuration 2RW                                           |
|-------------------------------------|-----------------------------------------------------------------------|
| 7-5                                 | Bank 4/5 MA Map Type (EDO/FPG)                                        |
| , ,                                 | 000 8-bit Column Address default                                      |
|                                     | 001 9-bit Column Address                                              |
|                                     | 010 10-bit Column Address                                             |
|                                     | 011 11-bit Column Address                                             |
|                                     | 100 12-bit Column Address                                             |
|                                     | 101 Reserved                                                          |
|                                     | 11x Reserved                                                          |
|                                     |                                                                       |
|                                     | Bank 4/5 MA Map Type (SDRAM)                                          |
|                                     | 0xx 16Mbit SDRAMdefault                                               |
| 4.0                                 | 1xx 64Mbit SDRAM                                                      |
| 4-3                                 | , , , , , , , , , , , , , , , , , ,                                   |
| 2-0                                 |                                                                       |
|                                     | 000 Bank 0                                                            |
|                                     | 001 Bank 1                                                            |
|                                     | 010 Bank 2                                                            |
|                                     | 011 Bank 3                                                            |
|                                     | 100 Bank 4                                                            |
|                                     | 101 Bank 5default                                                     |
|                                     | 11x Reserved                                                          |
| Offact                              | 54 5E DDAM Dow Ending Address.                                        |
|                                     | 5A-5F - DRAM Row Ending Address:                                      |
| All of the                          | ne registers in this group default to 01h:                            |
| Office                              | 54 Pouls 0 Ending (HA[20,221) DW                                      |
| <u> Offset</u>                      | 5A - Bank 0 Ending (HA[29:22])RW                                      |
| Offse                               | t 5B - Bank 1 Ending (HA[29:22])RW                                    |
|                                     |                                                                       |
| Offse                               | t 5C - Bank 2 Ending (HA[29:22])RW                                    |
|                                     | t 5C - Bank 2 Ending (HA[29:22])RW                                    |
|                                     | t 5C - Bank 2 Ending (HA[29:22])                                      |
| Offse                               |                                                                       |
| Offse                               | t 5D - Bank 3 Ending (HA[29:22])RW t 5E - Bank 4 Ending (HA[29:22])RW |
| Offse<br>Offse                      | t 5D - Bank 3 Ending (HA[29:22])                                      |
| Offse                               | t 5D - Bank 3 Ending (HA[29:22])                                      |
| Offse<br>Offse                      | t 5D - Bank 3 Ending (HA[29:22])                                      |
| Offse<br>Offse                      | t 5D - Bank 3 Ending (HA[29:22])                                      |
| Offse Offse Note:                   | t 5D - Bank 3 Ending (HA[29:22])                                      |
| Offse Offse Note:                   | t 5D - Bank 3 Ending (HA[29:22])                                      |
| Offse Offse Note:                   | t 5D - Bank 3 Ending (HA[29:22])                                      |
| Offse Offse Note: Offset of 7-6     | t 5D - Bank 3 Ending (HA[29:22])                                      |
| Offse Offse Note: Offset of 7-6     | t 5D - Bank 3 Ending (HA[29:22])                                      |
| Offse Offse Note: Offset of 7-6     | t 5D - Bank 3 Ending (HA[29:22])                                      |
| Offse Offse Note: Offset of 7-6     | t 5D - Bank 3 Ending (HA[29:22])                                      |
| Offse Offse Note:  Offset ( 7-6 5-4 | t 5D - Bank 3 Ending (HA[29:22])                                      |
| Offse Offse Note:  Offset 0 7-6 5-4 | t 5D - Bank 3 Ending (HA[29:22])                                      |
| Offse Offse Note:  Offset ( 7-6 5-4 | t 5D - Bank 3 Ending (HA[29:22])                                      |
| Offse Offse Note:  Offset 0 7-6 5-4 | t 5D - Bank 3 Ending (HA[29:22])                                      |
| Offse Offse Note:  Offset 0 7-6 5-4 | t 5D - Bank 3 Ending (HA[29:22])                                      |
| Offse Offse Note:  Offset 0 7-6 5-4 | t 5D - Bank 3 Ending (HA[29:22])                                      |
| Offse Offse Note:  Offset 0 7-6 5-4 | t 5D - Bank 3 Ending (HA[29:22])                                      |
| Offse Offse Note:  Offset 0 7-6 5-4 | t 5D - Bank 3 Ending (HA[29:22])                                      |



| Offset (          | 61 - Sh                                                                                               | adow RAM Control 1RW                                                                                      |  |
|-------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--|
| 7-6               | CC000h-CFFFFh                                                                                         |                                                                                                           |  |
|                   | 00                                                                                                    | Read/write disabledefault                                                                                 |  |
|                   | 01                                                                                                    | Write enable                                                                                              |  |
|                   | 10                                                                                                    | Read enable                                                                                               |  |
|                   | 11                                                                                                    | Read/write enable                                                                                         |  |
| 5-4               |                                                                                                       | 0h-CBFFFh                                                                                                 |  |
|                   | 00                                                                                                    | Read/write disabledefault                                                                                 |  |
|                   | 01                                                                                                    | Write enable                                                                                              |  |
|                   | 10                                                                                                    | Read enable                                                                                               |  |
|                   | 11                                                                                                    | Read/write enable                                                                                         |  |
| 3-2               |                                                                                                       | 0h-C7FFFh                                                                                                 |  |
|                   |                                                                                                       | Read/write disabledefault                                                                                 |  |
|                   | 01                                                                                                    | Write enable                                                                                              |  |
|                   |                                                                                                       | Read enable                                                                                               |  |
|                   |                                                                                                       | Read/write enable                                                                                         |  |
| 1-0               |                                                                                                       | 0h-C3FFFh                                                                                                 |  |
|                   |                                                                                                       | Read/write disabledefault                                                                                 |  |
|                   | 01                                                                                                    | Write enable                                                                                              |  |
|                   |                                                                                                       | Read enable                                                                                               |  |
|                   | 11                                                                                                    | Read/write enable                                                                                         |  |
|                   |                                                                                                       |                                                                                                           |  |
| Offset (          | <u>62 - Sh</u>                                                                                        | adow RAM Control 2RW                                                                                      |  |
| Offset (          |                                                                                                       | adow RAM Control 2RW                                                                                      |  |
|                   |                                                                                                       | adow RAM Control 2RW                                                                                      |  |
|                   | DC00                                                                                                  | adow RAM Control 2RW                                                                                      |  |
|                   | <b>DC0</b> 0                                                                                          | adow RAM Control 2RW  00h-DFFFFh  Read/write disabledefault                                               |  |
| 7-6               | 00<br>01<br>10<br>11                                                                                  | adow RAM Control 2RW  Oth-DFFFFh  Read/write disabledefault  Write enable  Read enable  Read/write enable |  |
|                   | 00<br>01<br>10<br>11<br><b>D800</b>                                                                   | adow RAM Control 2                                                                                        |  |
| 7-6               | 00<br>01<br>10<br>11<br><b>D800</b><br>00                                                             | adow RAM Control 2RW  00h-DFFFFh  Read/write disable                                                      |  |
| 7-6               | 00<br>01<br>10<br>11<br><b>D800</b><br>00                                                             | adow RAM Control 2                                                                                        |  |
| 7-6               | DC00<br>00<br>01<br>10<br>11<br>D800<br>00<br>01<br>10                                                | adow RAM Control 2                                                                                        |  |
| 7-6<br>5-4        | 00<br>01<br>10<br>11<br><b>D800</b><br>00<br>01<br>10                                                 | adow RAM Control 2                                                                                        |  |
| 7-6               | 00<br>01<br>10<br>11<br><b>D800</b><br>00<br>01<br>10<br>11                                           | adow RAM Control 2                                                                                        |  |
| 7-6<br>5-4        | 00<br>01<br>10<br>11<br><b>D800</b><br>00<br>01<br>11<br><b>D400</b>                                  | adow RAM Control 2                                                                                        |  |
| 7-6<br>5-4        | DC00<br>00<br>01<br>10<br>11<br>D800<br>00<br>01<br>10<br>11<br>D400<br>00<br>01                      | adow RAM Control 2                                                                                        |  |
| 7-6<br>5-4        | 00<br>01<br>10<br>11<br><b>D800</b><br>00<br>01<br>10<br>11<br><b>D400</b><br>00                      | adow RAM Control 2                                                                                        |  |
| 7-6<br>5-4<br>3-2 | DC00<br>00<br>01<br>10<br>11<br>D800<br>00<br>01<br>10<br>11<br>D400<br>01<br>10                      | adow RAM Control 2                                                                                        |  |
| 7-6<br>5-4        | DC00 00 01 10 11 D800 00 01 10 11 D400 01 10 11 D0000                                                 | adow RAM Control 2                                                                                        |  |
| 7-6<br>5-4<br>3-2 | 00<br>01<br>10<br>11<br><b>D800</b><br>00<br>01<br>11<br><b>D400</b><br>01<br>11<br><b>D000</b><br>00 | adow RAM Control 2                                                                                        |  |
| 7-6<br>5-4<br>3-2 | DC00 00 01 10 11 D800 00 01 10 11 D400 01 10 11 D0000                                                 | adow RAM Control 2                                                                                        |  |

| Offset 63 - Shadow RAM Control 3RV 7-6 E0000h-EFFFFh |
|------------------------------------------------------|
|                                                      |
| 00 Read/write disabledefau                           |
| 01 Write enable                                      |
| 10 Read enable                                       |
| 11 Read/write enable                                 |
| 5-4 F0000h-FFFFFh                                    |
| 00 Read/write disabledefau                           |
| 01 Write enable                                      |
| 10 Read enable                                       |
| 11 Read/write enable                                 |
| 3-2 Memory Hole                                      |
| 00 Nonedefau                                         |
| 01 512K-640K                                         |
| 10 15M-16M (1M)                                      |
| 11 14M-16M (2M)                                      |
| 1 SMI Redirect to A0000h-BFFFFh                      |
| 0 Disable Redirection defau                          |
| 1 Enable Redirection                                 |
| 0 DRAM A0000h-BFFFFh Access                          |
| 0 Disable read write to A0000-B0000 defau            |
| 1 Enable read write to A0000-B0000 in DRAM           |
| Note: A0000-BFFFF is reserved for use by VG          |
| controllers for system access to the VGA fram        |
| buffer. Setting this bit directs accesses to Axxxx   |
| Bxxxx to corresponding memory addresses in system    |
| DRAM instead of directing those accesses to the PC   |
| bus for VGA frame buffer access.                     |
|                                                      |
|                                                      |
|                                                      |
|                                                      |
|                                                      |
|                                                      |
|                                                      |
|                                                      |
|                                                      |

11 Read/write enable



| Offset             | 64 - DRAM Reference Timing (FPG Only)RW                                                                                                                                                        | <b>Offset</b>    | 66 - DRAM Timing Control 2 (EDO/SDRAM) RW                                                                                |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------|
|                    | basic DRAM timing based on FPG (fast page mode)                                                                                                                                                | 7                | EDO Test Mode Enable                                                                                                     |
|                    | s. Timing for banks populated with EDO or SDRAM                                                                                                                                                |                  | 0 Normal Modedefault                                                                                                     |
|                    | ted according to the settings in Rx65 and Rx66.                                                                                                                                                |                  | 1 EDO Test Mode                                                                                                          |
| -                  | RAS Precharge Time                                                                                                                                                                             | 6                | <b>Reserved</b> always reads 0                                                                                           |
| 7-0                | 00 2T                                                                                                                                                                                          | 5                | <b>Reserved</b> RW, default=0                                                                                            |
|                    | 00 21<br>01 3T                                                                                                                                                                                 | 4                | <b>Reserved</b> always reads 0                                                                                           |
|                    | 10 4Tdefault                                                                                                                                                                                   | 3                | Turbo EDO Mode Enable (recommended setting=0)                                                                            |
|                    | 11 6T                                                                                                                                                                                          |                  | 0 -2-2-2 Two-Cycle Burstdef                                                                                              |
| 5-4                | RAS Pulse Width                                                                                                                                                                                |                  | 1 -1-1-1 One-Cycle Burst (only applicable to                                                                             |
| 5-4                | 00 3T                                                                                                                                                                                          |                  | turbo EDO DRAMs)                                                                                                         |
|                    | 01 4T                                                                                                                                                                                          | 2                | MD to HD FIFO Control. (recommended setting=0)                                                                           |
|                    | 10 5Tdefault                                                                                                                                                                                   |                  | 0 -1-1-1 to pop the data from the DRAM-to-CPU                                                                            |
|                    | 11 6T                                                                                                                                                                                          |                  | FIFO to the CPUdefault                                                                                                   |
| 3-2                | CAS Read Pulse Width                                                                                                                                                                           |                  | 1 -2-2-2 to pop data from the FIFO to the CPU                                                                            |
|                    | 00 1T                                                                                                                                                                                          | 1                | SDRAM RAS-Precharge Reduction                                                                                            |
|                    | 01 2T (FPG), 1T (EDO)                                                                                                                                                                          |                  | (recommended setting=0)                                                                                                  |
|                    | 10 3T (FPG), 2T (EDO)default                                                                                                                                                                   |                  | 0 Use Rx64[7-6] for RAS-Precharge timedef                                                                                |
|                    | 11 4T (FPG), 3T (EDO)                                                                                                                                                                          |                  | 1 Reduce the above by 1T for SDRAM access                                                                                |
| 1                  | CAS Write Pulse Width                                                                                                                                                                          | 0                | SDRAM RAS-to-CAS Delay Reduction                                                                                         |
|                    | 0 1T                                                                                                                                                                                           |                  | (recommended setting=1)                                                                                                  |
|                    | 1 2Tdefault                                                                                                                                                                                    |                  | 0 Use Rx64[0] for Column Address to CAS                                                                                  |
| 0                  | Column Address to CAS Delay (see also Rx67[7])                                                                                                                                                 |                  | delay for SDRAM) default                                                                                                 |
|                    | 0 1T                                                                                                                                                                                           |                  | 1 Column Address to CAS delay is fixed at 1T                                                                             |
|                    | 1 2Tdefault                                                                                                                                                                                    |                  | for SDRAM                                                                                                                |
| Offset             | 65 - DRAM Timing Control 1 (EDO/SDRAM)RW                                                                                                                                                       | <b>Offset</b>    | 67 - 32-Bit DRAM WidthRW                                                                                                 |
| <u> </u>           |                                                                                                                                                                                                |                  |                                                                                                                          |
| 7-6                | Page Mode Control                                                                                                                                                                              | 7                | RAS to Column Address Delay                                                                                              |
| 7-6                | Page Mode Control 00 Page closes after accessdefault                                                                                                                                           | 7                | RAS to Column Address Delay This bit determines the number of CPU clocks from                                            |
| 7-6                | 00 Page closes after accessdefault                                                                                                                                                             | 7                |                                                                                                                          |
| 7-6                | 00 Page closes after accessdefault 01 Reserved                                                                                                                                                 | 7                | This bit determines the number of CPU clocks from                                                                        |
| 7-6                | <ul> <li>O0 Page closes after accessdefault</li> <li>O1 Reserved</li> <li>10 Page stays open after access</li> </ul>                                                                           | 7                | This bit determines the number of CPU clocks from RAS assertion to column address assertion.  0 1T (recommended setting) |
| 7-6<br>5           | <ul> <li>O0 Page closes after access</li></ul>                                                                                                                                                 | 7<br>6           | This bit determines the number of CPU clocks from RAS assertion to column address assertion.  0 1T (recommended setting) |
|                    | <ul> <li>O0 Page closes after accessdefault</li> <li>O1 Reserved</li> <li>10 Page stays open after access</li> </ul>                                                                           |                  | This bit determines the number of CPU clocks from RAS assertion to column address assertion.  1 T (recommended setting)  |
|                    | <ul> <li>00 Page closes after accessdefault</li> <li>01 Reserved</li> <li>10 Page stays open after access</li> <li>11 Page closes if CPU is idle</li> <li>Fast DRAM Decoding Enable</li> </ul> |                  | This bit determines the number of CPU clocks from RAS assertion to column address assertion.  1 T (recommended setting)  |
|                    | 00 Page closes after access                                                                                                                                                                    |                  | This bit determines the number of CPU clocks from RAS assertion to column address assertion.  0 1T (recommended setting) |
|                    | 00 Page closes after access                                                                                                                                                                    |                  | This bit determines the number of CPU clocks from RAS assertion to column address assertion.  0 1T (recommended setting) |
|                    | 00 Page closes after access                                                                                                                                                                    | 6                | This bit determines the number of CPU clocks from RAS assertion to column address assertion.  0 1T (recommended setting) |
|                    | 00 Page closes after access                                                                                                                                                                    | 6                | This bit determines the number of CPU clocks from RAS assertion to column address assertion.  0 1T (recommended setting) |
|                    | 00 Page closes after access                                                                                                                                                                    | 6<br>5<br>4      | This bit determines the number of CPU clocks from RAS assertion to column address assertion.  0 1T (recommended setting) |
| 5                  | 00 Page closes after access                                                                                                                                                                    | 5<br>4<br>3      | This bit determines the number of CPU clocks from RAS assertion to column address assertion.  0 1T (recommended setting) |
| 5                  | 00 Page closes after access                                                                                                                                                                    | 5<br>4<br>3<br>2 | This bit determines the number of CPU clocks from RAS assertion to column address assertion.  0 1T (recommended setting) |
| 5                  | 00 Page closes after access                                                                                                                                                                    | 5<br>4<br>3<br>2 | This bit determines the number of CPU clocks from RAS assertion to column address assertion.  0 1T (recommended setting) |
| 5                  | 00 Page closes after access                                                                                                                                                                    | 5<br>4<br>3<br>2 | This bit determines the number of CPU clocks from RAS assertion to column address assertion.  0 1T (recommended setting) |
| 5<br>4<br>3        | 00 Page closes after access                                                                                                                                                                    | 5<br>4<br>3<br>2 | This bit determines the number of CPU clocks from RAS assertion to column address assertion.  0 1T (recommended setting) |
| 5<br>4<br>3<br>2-1 | 00 Page closes after access                                                                                                                                                                    | 5<br>4<br>3<br>2 | This bit determines the number of CPU clocks from RAS assertion to column address assertion.  0 1T (recommended setting) |
| 5<br>4<br>3        | 00 Page closes after access                                                                                                                                                                    | 5<br>4<br>3<br>2 | This bit determines the number of CPU clocks from RAS assertion to column address assertion.  0 1T (recommended setting) |
| 5<br>4<br>3<br>2-1 | 00 Page closes after access                                                                                                                                                                    | 5<br>4<br>3<br>2 | This bit determines the number of CPU clocks from RAS assertion to column address assertion.  0 1T (recommended setting) |
| 5<br>4<br>3<br>2-1 | 00 Page closes after access                                                                                                                                                                    | 5<br>4<br>3<br>2 | This bit determines the number of CPU clocks from RAS assertion to column address assertion.  0 1T (recommended setting) |
| 5<br>4<br>3<br>2-1 | 00 Page closes after access                                                                                                                                                                    | 5<br>4<br>3<br>2 | This bit determines the number of CPU clocks from RAS assertion to column address assertion.  0 1T (recommended setting) |
| 5<br>4<br>3<br>2-1 | 00 Page closes after access                                                                                                                                                                    | 5<br>4<br>3<br>2 | This bit determines the number of CPU clocks from RAS assertion to column address assertion.  0 1T (recommended setting) |
| 5<br>4<br>3<br>2-1 | 00 Page closes after access                                                                                                                                                                    | 5<br>4<br>3<br>2 | This bit determines the number of CPU clocks from RAS assertion to column address assertion.  0 1T (recommended setting) |
| 5<br>4<br>3<br>2-1 | 00 Page closes after access                                                                                                                                                                    | 5<br>4<br>3<br>2 | This bit determines the number of CPU clocks from RAS assertion to column address assertion.  0 1T (recommended setting) |



| Offset | 68 - Reserved | l (Do Not Program)    | RW                |
|--------|---------------|-----------------------|-------------------|
| 7-0    | Reserved (    | lo not program)       | RW, default = $0$ |
| Offset | 69 - Reserved | l (Do Not Program)    | RW                |
| 7-0    | Reserved (    | lo not program)       | RW, $default = 0$ |
|        |               |                       |                   |
|        |               |                       |                   |
|        |               |                       |                   |
| Offset | 6A - Refresh  | Counter               | RW                |
| 7-0    | Refresh Co    | unter (in units of 16 | CPUCLKs) def=0    |
|        | note: When    | set to 00, DRAM ref   | resh is disabled  |
| Offset | 6B - Refresh  | Control               | RW                |
| 7      | CBR (CAS      | -before-RAS) Refres   | h                 |
|        | 0 Disal       | ole CBR Refresh       | default           |
|        | 1 Enab        | le CBR Refresh        |                   |
| 6      | Burst Refre   | esh (Burst 4 Times)   |                   |
|        | 0 Disal       | ole burst refresh     | default           |
|        |               | le burst refresh      |                   |
| 5-2    |               |                       |                   |
| 1-0    | Reserved      |                       | always read 0     |
|        |               |                       |                   |

| Offset | 6C - SDRAM ControlRW                            |
|--------|-------------------------------------------------|
| 7      | 64Mbit SDRAM Interleave                         |
| ,      | 0 2-bank interleave for 64Mbit SDRAM default    |
|        | 1 4-bank interleave for 64Mbit SDRAM            |
|        | Note: This bit is a don't-care for 16Mbit SDRAM |
| 6      | SDRAM Burst Write                               |
| U      | 0 Disableddefault                               |
|        | 1 Enabled                                       |
| 5      | SDRAM Bank Interleave Enable                    |
|        | 0 Disabled (bit-7 is a don't care) default      |
|        | 1 Enabled                                       |
|        | 16Mbit is 2-way only                            |
|        | 64Mbit is defined by bit-7 of this register     |
| 4      | <b>Reserved</b> RW, default= 0                  |
| 3      | SDRAM CAS Latency                               |
| _      | 0 Cycle latency is 2default                     |
|        | 1 Cycle latency is 3                            |
| 2-0    | SDRAM Operation Mode Select                     |
|        | 000 Normal SDRAM Modedefault                    |
|        | 001 NOP Command Enable                          |
|        | 010 All-Banks-Precharge Command Enable.         |
|        | CPU-to-DRAM cycles are converted                |
|        | to All-Banks-Precharge commands.                |
|        | 011 CPU-to-DRAM cycles are converted to         |
|        | commands and the commands are driven on         |
|        | MA[11:0]. The BIOS selects an appropriate       |
|        | host address for each row of memory such that   |
|        | the right commands are generated on             |
|        | MA[11:0].                                       |
|        | 100 CBR Cycle Enable                            |
|        | 101 Reserved                                    |
|        | 11x Reserved                                    |
| Offset | 6D - DRAM Control Drive StrengthRW              |
| 7      | Bank Decoding Testdefault=0                     |
| 6      | MA[0:1] Drive                                   |
|        | 0 12mAdefault                                   |
|        | 1 24mA                                          |
| 5      | Duplicate Copy of MA[0:1]                       |
|        | Pin N17 Pin M17 Drive Control                   |
|        | 0 RAS5# RAS4# bit 0 default                     |
|        | 1 MA1 MA0 bit 6                                 |
| 4      | Force SMM Modedefault=0                         |
| 3      | <b>SDRAM Command Drive</b> (SRAS#, SCAS#, SWE#) |
|        | 0 12mAdefault                                   |
|        | 1 24mA                                          |
| 2      | MA[2:13] / WE# Drive                            |
|        | 0 12mAdefault                                   |
|        | 1 24mA                                          |
| 1      | CAS# Drive                                      |
|        | 0 8 mAdefault                                   |
| _      | 1 12 mA                                         |
| 0      | RAS# Drive                                      |
|        | 0 12mAdefault                                   |

24mA



| Offset | 6E - ECC ControlRW                                         |
|--------|------------------------------------------------------------|
| 7      | <b>ECC Mode Select</b> default = 0                         |
|        | This bit must be set to 1 if any of bits 0-2 are set to 1. |
| 6      | <b>Reserved</b> RW, default= 0                             |
| 5      | Enable SERR# on ECC Multi-Bit Error                        |
|        | 0 Don't assert SERR# for multi-bit errors def              |
|        | 1 Assert SERR# for multi-bit errors                        |
| 4      | Enable SERR# on ECC Single-Bit Error                       |
|        | 0 Don't assert SERR# for single-bit errors def             |
|        | 1 Assert SERR# for single-bit errors                       |
| 3      | ECC Cycle Timing for CPU DRAM Reads                        |
|        | 0 Normal CPU DRAM read cycles def                          |
|        | 1 Add 1T for CPU DRAM read cycles with ECC                 |
|        | This bit must be set to 1 if any of bits 0-2 are set to 1. |
| 2      | ECC Enable - Bank 5/4                                      |
|        | 0 Disableddef                                              |
|        | 1 Enabled                                                  |
| 1      | ECC Enable - Bank 3/2                                      |
|        | 0 Disableddef                                              |
|        | 1 Enabled                                                  |
| 0      | ECC Enable - Bank 1/0                                      |
|        | 0 Disableddef                                              |
|        | 1 Enabled                                                  |

| nset ( | br - ECC Status RWC                                  |
|--------|------------------------------------------------------|
| 7      | Multi-bit Error Detected write of '1' resets         |
| 6-4    | Multi-Bit Error DRAM Bankdefault=                    |
|        | Encoded value of the bank with the multi-bit error.  |
| 3      | Single-Bit Error Detected write of '1' resets        |
| 2-0    | Single-Bit Error DRAM Bankdefault=0                  |
|        | Encoded value of the bank with the single-bit error. |



#### **PCI Bus Control**

These registers are normally programmed once at system initialization time.

| minianzi |                          |                                                                                                  |
|----------|--------------------------|--------------------------------------------------------------------------------------------------|
| Offset 7 | <u> 0 - PC</u>           | CI Buffer ControlRW                                                                              |
| 7        | CPU                      | to PCI Post-Write                                                                                |
|          | 0                        | Disableddefault                                                                                  |
|          | 1                        | Enabled                                                                                          |
| 6        | PCI I                    | Master to DRAM Post-Write                                                                        |
|          | 0                        | Disableddefault                                                                                  |
|          | 1                        | Enabled                                                                                          |
| 5        | PCI I                    | Master to DRAM Prefetch                                                                          |
|          | 0                        | Disableddefault                                                                                  |
|          | 1                        | Enabled                                                                                          |
| 4        |                          | <b>rved</b> RW, default= 0                                                                       |
| 3-2      |                          | rved always reads 0                                                                              |
| 1        | PCI 1                    | Retry for CPU QW Access                                                                          |
|          | 0                        | Disableddefault                                                                                  |
|          | 1                        | Enabled                                                                                          |
| 0        | PCI I                    | Master Does Not Flush CPU to PCI Buffer                                                          |
|          | 0                        | Master flushes CPU-to-PCI bufferdefault                                                          |
|          | 1                        | Master does not flush CPU to PCI buffer                                                          |
| Office 7 | 1 CT                     | DUA DOLEIO Control 1 DW                                                                          |
|          |                          | PU to PCI Flow Control 1RW                                                                       |
| 7        | •                        | mic Burst                                                                                        |
|          | 0                        | Disableddefault                                                                                  |
|          | 1                        | Enabled (see note under bit-3 below)                                                             |
| 6        | • -                      | Merge                                                                                            |
|          | 0                        | Disableddefault                                                                                  |
| _        | 1                        | Enabled                                                                                          |
| 5<br>4   |                          | rved always reads 0                                                                              |
| 4        | 0                        | I/O Cycle Post Write Disableddefault                                                             |
|          |                          | Enabled default                                                                                  |
| 2        | 1<br>PCI I               |                                                                                                  |
| 3        | 0                        | Disableddefault                                                                                  |
|          | 1                        | Enabled (bit7=1 will override this option)                                                       |
| hit 7    | _                        |                                                                                                  |
| 0        | $\frac{\text{bit-3}}{0}$ | Every write goes into the write buffer and no                                                    |
| U        | U                        | PCI burst operations occur.                                                                      |
| 0        | 1                        | *                                                                                                |
| 0        | 1                        | If the write transaction is a burst transaction,                                                 |
|          |                          | the information goes into the write buffer and                                                   |
|          |                          | burst transfers are later performed on the PCI bus. If the transaction is not a burst, PCI write |
|          |                          |                                                                                                  |
| 1        |                          | occurs immediately (after a write buffer flush).<br>Every write transaction goes to the write    |
| 1        | X                        | •                                                                                                |
|          |                          | buffer; burstable transactions will then burst                                                   |
|          |                          | on the PCI bus and non-burstable won't. This                                                     |
| 2        | Engl                     | is the normal setting.                                                                           |
| 2        |                          | le PCI Fast Back-to-Back Write def=0 (disa)                                                      |
| 1        |                          | ble Quick Frame Generation def=0 (disabled)                                                      |

| <u>iset</u> | <u> 12 - CP</u> | U to PCI Flow Control 2 RWC                   |
|-------------|-----------------|-----------------------------------------------|
| 7           | Retry           | Status over 16 / 64 Times                     |
|             | 0               | No retry occurreddefault                      |
|             | 1               | Retry occurred write 1 to clear               |
| 6           | Retry           | Timeout Action                                |
|             | 0               | Retry Forever (record status only) default    |
|             | 1               | Flush buffer or return FFFFFFF for read       |
| 5-4         | Retry           | Count and Retry Backoff                       |
|             | 00              | Retry 2 times, back off CPU default           |
|             | 01              | Retry 16 times                                |
|             | 10              | Retry 4 times, back off CPU                   |
|             | 11              | Retry 64 times                                |
| 3           | Clear           | Failed Data and Continue Retry                |
|             | 0               | Disableddefault                               |
|             | 1               | When data is posting and retry fails, pop the |
|             |                 | failed data if any, and keep posting          |
| 2           | CPU:            | Backoff on PCI Read Retry Failure             |
|             | 0               | Disableddefault                               |
|             | 1               | Backoff CPU when reading data from PCI and    |
|             |                 | retry fails                                   |
| 1           | Redu            | ce 1T for FRAME# Generation                   |
|             | 0               | Disableddefault                               |
|             | 1               | Enabled                                       |
| 0           | Redu            | ce 1T for CPU Read PCI Slave                  |
|             | 0               | Disableddefault                               |
|             | 1               | Enabled (bypass TRDY# to LRDY#)               |
|             |                 |                                               |

Enable 1 Wait State PCI Cycles .... def=0 (disabled)

0



| Offset ' | /3 - PC         | I Master Control IRW                          |
|----------|-----------------|-----------------------------------------------|
| 7        | Loca            | l Memory Decoding                             |
|          | 0               | Fast (address phase)default                   |
|          | 1               | Slow (first data phase)                       |
| 6        | PCI 1           | Master 1-Wait-State Write                     |
|          | 0               | Zero wait state TRDY# responsedefault         |
|          | 1               | One wait state TRDY# response                 |
| 5        | PCI 1           | Master 1-Wait-State Read                      |
|          | 0               | Zero wait state TRDY# responsedefault         |
|          | 1               | One wait state TRDY# response                 |
| 4        |                 | rved always reads 0                           |
| 3        | Asser           | rt STOP# after PCI Master Write Timeout       |
|          | 0               | Disableddefault                               |
|          | 1               | Enabled                                       |
| 2        | Asser           | rt STOP# after PCI Master Read Timeout        |
|          | 0               | Disableddefault                               |
|          | 1               | Enabled                                       |
| 1        | LOC             | K# Function                                   |
|          | 0               | Disableddefault                               |
|          | 1               | Enabled                                       |
| 0        | PCI I           | Master Broken Timer Enable                    |
|          | 0               | Disableddefault                               |
|          | 1               | Enabled. Force into arbitration when there is |
|          |                 | no FRAME# 16 PCICLK's after the GRANT.        |
| Offset ' | 74 - P <i>(</i> | CI Master Control 2RW                         |
| 7        |                 | Enhance Command Support                       |
| ,        | 0               | Disableddefault                               |
|          | 1               |                                               |
| 6        | -               | Master Single Write Merge                     |
| U        |                 | Disableddefault                               |
|          | 1               | Enabledderaun                                 |
| 5-0      | -               | rvedalways reads 0                            |
| 5-0      | NUSC            | arways icads 0                                |

| Offset ' | 75 - PCI Arbitration 1RW                                                                              |
|----------|-------------------------------------------------------------------------------------------------------|
| 7        | Arbitration Mechanism                                                                                 |
| -        | 0 PCI has prioritydefault                                                                             |
|          | 1 Fair arbitration between PCI and CPU                                                                |
| 6        | Arbitration Mode                                                                                      |
|          | 0 REQ-based (arbitrate at end of REQ#) default                                                        |
|          | 1 Frame-based (arbitrate at end of each                                                               |
|          | FRAME#)                                                                                               |
| 5-4      | <b>Reserved</b> RW, default=0                                                                         |
| 3-0      | PCI Master Bus Time-Out                                                                               |
|          | (force into arbitration after a period of time)                                                       |
|          | 0000 Disabledefault                                                                                   |
|          | 0001 1x32 PCICLKs                                                                                     |
|          | 0010 2x32 PCICLKs                                                                                     |
|          |                                                                                                       |
|          | 1111 15x32 PCICLKs                                                                                    |
|          |                                                                                                       |
| Offset ' | 76 - PCI Arbitration 2RW                                                                              |
| 7        | Master Priority Rotation Enable                                                                       |
|          | 0 Disable (arbitration per Rx75 bit-7) default                                                        |
|          | 1 Enable (arbitration per bits 5-4 of this register)                                                  |
|          | (gives the CPU higher priority than either of                                                         |
|          | the mechanisms defined by Rx75 bit-7)                                                                 |
| 6        | <b>Reserved</b> always reads 0                                                                        |
| 5-4      | Master Priority Rotation Control                                                                      |
|          | 00 Disabled (arbitration per Rx75 bit-7) default                                                      |
|          | 01 Grant to CPU after every PCI master grant                                                          |
|          | 10 Grant to CPU after every 2 PCI master grants                                                       |
|          | 11 Grant to CPU after every 3 PCI master grants                                                       |
|          | With setting 01, the CPU will always be granted                                                       |
|          | access after the current bus master completes, no                                                     |
|          | matter how many PCI masters are requesting. With                                                      |
|          | setting 10, if other PCI masters are requesting during                                                |
|          | the current PCI master grant, the highest priority                                                    |
|          | master will get the bus after the current master completes, but the CPU will be guaranteed to get the |
|          | bus after that master completes. With setting 11, if                                                  |
|          | other PCI masters are requesting, the highest priority                                                |
|          | will get the bus next, then the next highest priority                                                 |
|          | will get the bus, then the CPU will get the bus. In                                                   |
|          | other words, with the above settings, even if multiple                                                |
|          | PCI masters are continuously requesting the bus, the                                                  |
|          | CPU is guaranteed to get access after every master                                                    |
|          | grant (01), after every other master grant (10) or after                                              |
|          | every third master grant (11).                                                                        |

3-1 Reserved

Reserved

.....always reads 0

.....RW, default=0



# **ELECTRICAL SPECIFICATIONS**

## **Absolute Maximum Ratings**

| Parameter                                | Min  | Max            | Unit  |
|------------------------------------------|------|----------------|-------|
| Ambient operating temperature            | 0    | 70             | oC.   |
| Storage temperature                      | -55  | 125            | oC.   |
| Input voltage                            | -0.5 | 5.5            | Volts |
| Output voltage ( $V_{DD} = 3.1 - 3.6V$ ) | -0.5 | $V_{DD} + 0.5$ | Volts |

Note: Stress above the conditions listed may cause permanent damage to the device. Functional operation of this device should be restricted to the conditions described under operating conditions.

## **DC Characteristics**

 $TA-0-70^{O}C$ ,  $V_{DD}=5V+/-5\%$ , GND=0V

| Symbol            | Parameter                | Min   | Max                  | Unit | Condition                 |
|-------------------|--------------------------|-------|----------------------|------|---------------------------|
| $V_{\mathrm{IL}}$ | Input low voltage        | -0.50 | 0.8                  | V    |                           |
| V <sub>IH</sub>   | Input high voltage       | 2.0   | V <sub>DD</sub> +0.5 | V    |                           |
| $V_{OL}$          | Output low voltage       | -     | 0.45                 | V    | I <sub>OL</sub> =4.0mA    |
| V <sub>OH</sub>   | Output high voltage      | 2.4   | -                    | V    | I <sub>OH</sub> =-1.0mA   |
| $I_{\Pi\!L}$      | Input leakage current    | -     | +/-10                | uA   | $0 < V_{IN} < V_{DD}$     |
| $I_{OZ}$          | Tristate leakage current | -     | +/-20                | uA   | $0.45 < V_{OUT} < V_{DD}$ |
| $I_{CC}$          | Power supply current     | -     |                      | mA   |                           |

## **AC Timing Specifications**

AC timing specifications provided are based on external zero-pf capacitance load. Min/max cases are based on the following table:

Table 4. AC Timing Min / Max Conditions

|             | min  | max   |
|-------------|------|-------|
| VDD3        | 3.6  | 3.135 |
| VDD5        | 5.25 | 4.75  |
| Temperature | 0    | 70    |

Pad load derating curve specifications are listed from 0pf to 80pf with 5pf resolution; above 80 pf use 20 pf resolution up to 200 pf. The following pads are provided:

Table 5. PAD Load Derating Curve (I/V curve)

| External pad name | Voltage | Remark |
|-------------------|---------|--------|
| vpad000           | 3.3     |        |
| vpad 001          | 3.3     |        |
| vpad 002          | 3.3     |        |
| vpad 005          | 3.3     | 24mA   |
| vpad 007          | 3.3     | 12mA   |
| vpad 009          | 3.3     | 12mA   |
| vpad 011          | 3.3     | 8mA    |
| vpad 012          | 3.3     |        |
| vpad 013          | 3.3     |        |
| vpad 014          | 3.3     |        |

**Table 6. AC Characteristics - CPU Cycle Timing** 

|                  | Parameter                                         | Min | Max | Unit | Pad     | Notes |
|------------------|---------------------------------------------------|-----|-----|------|---------|-------|
| $T_S$ A          | ADS# Setup Time to CCLK Rising                    |     | 5   | ns   |         |       |
| $T_{\rm S}$ V    | W/R# Setup Time to CCLK Rising                    |     | 5.5 |      |         |       |
| T <sub>S</sub> N | M/IO# Setup Time to CCLK Rising                   |     | 6   |      |         |       |
| T <sub>S</sub> D | D/C# Setup Time to CCLK Rising                    |     | 5   |      |         |       |
| T <sub>S</sub> S | SMIACT# Setup Time to CCLK Rising                 |     | 5   |      |         |       |
| $T_S$            | HITM# Setup Time to CCLK Rising                   |     | 6   |      |         |       |
| T <sub>S</sub> F | HLOCK# Setup Time to CCLK Rising                  |     | 5   |      |         |       |
| T <sub>S</sub>   | CACHE# Setup Time to CCLK Rising                  |     | 5   |      |         |       |
| T <sub>S</sub> E | BE[7:0]# Setup Time to CCLK Rising                |     | 5   |      |         |       |
| T <sub>S</sub> F | HA[31:3] Setup Time to CCLK Rising                |     | 3   |      |         |       |
| $T_S$            | HD[63:0] Setup Time to CCLK Rising                |     | 3   |      |         |       |
|                  |                                                   |     | •   |      | •       |       |
| $T_{\rm H}$      | ADS# Hold Time from CCLK Rising                   | 1.5 |     |      |         |       |
| T <sub>H</sub> V | W/R#,M/IO#,D/C#,CACHE# Hold Time from CCLK Rising | 1   |     |      |         |       |
| T <sub>H</sub> F | HITM#,HLOCK#,SMIACT# Hold Time from CCLK Rising   | 1   |     |      |         |       |
| T <sub>H</sub> F | HA[31:3], BE[7:0]# Hold Time from CCLK Rising     | 1   |     |      |         |       |
| $T_{\rm H}$      | HD[63:0] Hold Time from CCLK Rising               | 2   |     |      |         |       |
| т                | DDDV# V-1:4 D-1 COLV D:-:                         | 1.5 | 0   | 1    |         | 0 f   |
|                  | BRDY# Valid Delay From CCLK Rising                | 1.5 | 8   |      | vpad000 | 0 pf  |
|                  | NA# Valid Delay From CCLK Rising                  | 1.5 | 8   |      | vpad000 | 0 pf  |
| ,,,,             | AHOLD Valid Delay From CCLK Rising                | 1.5 | 7   |      | vpad000 | 0 pf  |
|                  | BOFF# Valid Delay From CCLK Rising                | 1.5 | 7   |      | vpad000 | 0 pf  |
|                  | EADS# Valid Delay From CCLK Rising                | 1.5 | 7   |      | vpad000 | 0 pf  |
|                  | XEN#/INV Valid Delay from CCLK Rising             | 1.5 | 7   |      | vpad000 | 0 pf  |
| ,,,,             | HD[63:0] Valid Delay from CCLK Rising             | 1.5 | 7.5 |      | vpad002 | 0 pf  |
| $T_{VD}$         | HA[31:3] Valid Delay from CCLK Rising             | 2   | 13  |      | vpad002 | 0 pf  |
| т т              | IAI21.21 Floor Deley from CCLV Dising             | 1   | 0   |      |         | 0 0   |
| $T_{FD}$         | HA[31:3] Float Delay from CCLK Rising             | 4   | 9   |      |         | 0 pf  |

# Table 7. AC Characteristics - L2 Cache Timing

|                  | Parameter                                        | Min | Max | Unit | Pad     | Notes |
|------------------|--------------------------------------------------|-----|-----|------|---------|-------|
| $T_S$            | TA[9:0] Setup time to CCLK Rising                |     | 6   | ns   |         |       |
| $T_{\mathrm{H}}$ | TA[9:0] Hold Time from CCLK Rising               | 2   |     | ns   |         |       |
|                  |                                                  |     |     |      |         |       |
| $T_{VD}$         | TA[9:0] Valid Delay from CCLK Rising             | 2   | 9   | ns   | vpad001 | 0 pf  |
| $T_{VD}$         | TAGWE# Valid Delay from CCLK Rising              | 1.5 | 10  | ns   | vpad000 | 0 pf  |
| $T_{VD}$         | COE# Valid Delay from CCLK Rising                | 1.5 | 10  | ns   | vpad000 | 0 pf  |
| $T_{VD}$         | CWE[7:0]#/GWE#/BWE# Valid Delay from CCLK Rising | 1.5 | 9   | ns   | vpad000 | 0 pf  |
| $T_{VD}$         | CADS#, CADV#, CE1# Valid Delay from CCLK Rising  | 1.5 | 7   | ns   | vpad000 | 0 pf  |



#### Table 8. AC Characteristics - FP / EDO Interface Timing

|                | Parameter                                    | Min | Max | Unit | Pad     | Notes |
|----------------|----------------------------------------------|-----|-----|------|---------|-------|
| $T_S$          | MD[63:0] Setup time to CCLK Rising (no ECC)  |     | 2   | ns   |         | 0 pf  |
| T <sub>H</sub> | MD[63:0] Hold Time from CCLK Rising (no ECC) | 4   |     | ns   |         | 0 pf  |
|                |                                              |     |     |      |         |       |
| $T_{VD}$       | RAS[5:0]# Valid Delay from CCLK Rising       | 1.5 | 8   |      | vpad005 | 0 pf  |
| $T_{VD}$       | CAS[7:0]# Valid Delay from CCLK Rising       | 1.5 | 8   |      | vpad007 | 0 pf  |
| $T_{VD}$       | MA[1:0] Valid Delay from CCLK Rising (burst) | 2   | 10  |      | vpad005 | 0 pf  |
| $T_{VD}$       | MA[13:2] Valid Delay from CCLK Rising        | 2   | 10  |      | vpad005 | 0 pf  |
| $T_{VD}$       | MD[63:0] Valid Delay from CCLK Rising        | 2   | 10  |      | vpad005 | 0 pf  |
| $T_{VD}$       | MWE# Valid Delay from CCLK Rising            | 1.5 | 7   |      | vpad005 | 0 pf  |
|                |                                              |     |     |      |         |       |
| $T_{FD}$       | MA[13:0] Float Delay from CCLK Rising        | 4   | 10  |      | vpad005 | 0 pf  |

#### Table 9. AC Characteristics - SDRAM Interface Timing

|                            | Parameter                                    | Min      | Max | Unit | Pad     | Notes        |
|----------------------------|----------------------------------------------|----------|-----|------|---------|--------------|
| $T_{S}$                    | MD[63:0] Setup time to CCLK Rising (no ECC)  |          | 2   | ns   |         | 0 pf         |
| $T_{\rm H}$                | MD[63:0] Hold Time from CCLK Rising (no ECC) | 2.5      |     | ns   |         | 0 pf         |
| •                          |                                              |          |     |      |         |              |
| $T_{VD}$                   | RAS[5:0] Valid Delay from CCLK Rising        | 1.5      | 8   |      | vpad005 | 0 pf         |
| $T_{VD}$                   | DQM[7:0]# Valid Delay from CCLK Rising       | 1.5      | 7   |      | vpad011 | 0 pf         |
| $T_{VD}$                   | SRAS# Valid Delay from CCLK Rising           | 1.5      | 7   |      | vpad005 | 0 pf         |
| $T_{VD}$                   | SCAS# Valid Delay from CCLK Rising           | 1.5      | 7   |      | vpad005 | 0 pf         |
| $T_{VD}$                   | SWE# Valid Delay from CCLK Rising            | 1.5      | 7   |      | vpad005 | 0 pf         |
| $T_{VD}$                   | MA[1:0] Valid Delay from CCLK Rising (burst) | 1.5      | 10  |      | vpad005 | 0 pf         |
| $T_{VD}$                   | MA[13:2] Valid Delay from CCLK Rising        | 1.5      | 10  |      | vpad005 | Leadoff, 0pf |
| $T_{VD}$                   | MD[63:0] Valid Delay from CCLK Rising        | 1.5      | 8   |      | vpad005 | 0 pf         |
|                            |                                              | <u> </u> |     | 1    |         | <del></del>  |
| $\mathrm{T}_{\mathrm{FD}}$ | MA[13:0] Float Delay from CCLK Rising        | 4        | 10  |      | vpad005 | 0 pf         |



# Table 10. AC Characteristics - PCI Cycle Timing

|                  | Parameter                                             | Min | Max | Unit | Notes                   |
|------------------|-------------------------------------------------------|-----|-----|------|-------------------------|
| $T_S$            | AD[31:0] Setup Time to PCLK Rising                    |     | 7   | ns   | Opf on min, 50pf on max |
| $T_{S}$          | FRAME#,TRDY#,IRDY# Setup Time to PCLK Rising          |     | 7   | ns   | 0pf on min, 50pf on max |
| $T_{S}$          | CBE[3:0]#, STOP#,DEVSEL# Setup Time to PCLK Rising    |     | 7   | ns   | 0pf on min, 50pf on max |
| $T_S$            | PREQ#, REQ[3:0]# Setup Time to PCLK Rising            |     | 12  | ns   | 0pf on min, 50pf on max |
|                  |                                                       |     |     |      |                         |
| $T_{H}$          | AD[31:0] Hold Time from PCLK Rising                   | 0   |     | ns   | 0pf on min, 50pf on max |
| $T_{H}$          | FRAME#,TRDY#,IRDY# Hold Time from PCLK Rising         | 0   |     | ns   | Opf on min, 50pf on max |
| $T_{H}$          | CBE[3:0]#, STOP#,DEVSEL# Hold Time from PCLK Rising   | 0   |     | ns   | 0pf on min, 50pf on max |
| $T_{\mathrm{H}}$ | PREQ#, REQ[3:0]# Hold Time from PCLK Rising           | 0   |     | ns   | 0pf on min, 50pf on max |
|                  |                                                       |     |     |      |                         |
| $T_{VD}$         | AD[31:0] Valid Delay from PCLK Rising (address phase) | 2   | 11  | ns   | Opf on min, 50pf on max |
| $T_{VD}$         | AD[31:0] Valid Delay from PCLK Rising (data phase)    | 2   | 11  | ns   | Opf on min, 50pf on max |
| $T_{VD}$         | FRAME#,TRDY#,IRDY# Valid Delay from PCLK Rising       | 2   | 11  | ns   | 0pf on min, 50pf on max |
| $T_{VD}$         | CBE[3:0]#, STOP#,DEVSEL# Valid Delay from PCLK Rising | 2   | 11  | ns   | 0pf on min, 50pf on max |
| $T_{VD}$         | PREQ#, REQ[3:0]# Valid Delay from PCLK Rising         | 2   | 12  | ns   | 0pf on min, 50pf on max |
|                  |                                                       |     | •   |      |                         |
| $T_{FD}$         | FRAME#,TRDY#,IRDY# Float Delay from PCLK Rising       |     | 28  | ns   | 0pf on min, 50pf on max |
| $T_{FD}$         | CBE[3:0]#, STOP#,DEVSEL# Float Delay from PCLK Rising |     | 28  | ns   | 0pf on min, 50pf on max |
| $T_{LAT}$        | REQ to GRANT Latency                                  | 2   |     | clks |                         |



Figure 5. DRAM READ PIPE LINE EDO 5-2-2-2, 3-2-2-2



Figure 6. POST WRITE 3111,DRAM EDO 2222



Figure 7. SDRAM READ CYCLE (BANK INTERLEAVE, CAS LATENCY=3)



Figure 8. SDRAM WRITE CYCLE (BANK INTERLEAVE)



Figure 9. CPU READ HIT SYNCHRONOUS SRAM 3111



Figure 10. CPU WRITE HIT SYNCHRONOUS SRAM 3111



Figure 11. CPU READ MISS FILL SYNCHRONOUS SRAM



Figure 12. CPU READ MISS DIRTY L2 WRITE BACK FILL



Figure 13. CPU READ PCI SLAVE



Figure 14. CPU WRITE PCI SLAVE WRITE BUFFER ON FAST BACK TO BACK



Figure 15. PCI MASTER READ HIT DRAM



Figure 16. PCI MASTER READ L1 SNOOP TO DRAM



Figure 17. PCI MASTER READ HIT L2



Figure 18. PCI MASTER READ L1 SNOOP TO L2  $\,$ 



Figure 19. PCI MASTER WRITE DRAM



Figure 20. PCI MASTER WRITE HIT L1 SNOOP TO DRAM



Figure 21. PCI MASTER WRITE HIT L2



Figure 22. PCI MASTER WRITE HIT L2, L1 HITM



Figure 23. PCI MASTER WRITE HIT L2 & DIRTY

## PACKAGE MECHANICAL SPECIFICATIONS



Figure 24. Mechanical Specifications - 328-Pin Ball Grid Array Package