

# VT8363A

## KT133A Athlon™ North Bridge

Single-Chip North Bridge for Socket-A Based Athlon™ CPUs with 200 / 266 MHz Front Side Bus for Desktop PC Systems with AGP4x and PCI plus Advanced Memory Controller supporting PC133 / PC100 SDRAM & VCM

> Preliminary Revision 0.1 October 9, 2000

VIA TECHNOLOGIES, INC.

## **Copyright Notice:**

Copyright © 1999, 2000 VIA Technologies Incorporated. Printed in the United States. ALL RIGHTS RESERVED.

No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language, in any form or by any means, electronic, mechanical, magnetic, optical, chemical, manual or otherwise without the prior written permission of VIA Technologies Incorporated.

VT82C585, VT82C586B, VT82C587, VT82C590, VT82C595, VT82C596A, VT82C596B, VT82C597, VT82C598, VT82C598MVP, VT8501, VT82C680, VT82C685, VT82C686A, VT82C687, VT82C691, VT82C692, VT82C693, VT82C693A, VT82C694, VT82C694A, VT82C694X, VT8601, VT8603, VT8605, VT8363, VT8365, VT8371, Mobile South, Super South, Apollo VP, Apollo VPX, Apollo VP2, Apollo VP3, Apollo MVP3, Apollo MVP4, Apollo P6, Apollo Pro, Apollo ProPlus, Apollo Pro133, Apollo Pro133A, Apollo ProMedia, Apollo ProSavage, KX133, KM133, and KT133 may only be used to identify products of VIA Technologies.

Cyrix6<sub>x</sub>86<sup>™</sup> is a registered trademark of VIA Technologies.

AMD6<sub>K</sub>86<sup>™</sup>, AMD-K6<sup>™</sup>, AMD-K7<sup>™</sup> and Athlon <sup>™</sup> are registered trademarks of Advanced Micro Devices Celeron ¬Pentium Pentium Pentium HIM, Pentium HIM, and Intel ¬are registered trademarks of Intel Corp. PS/2<sup>™</sup> is a registered trademark of International Business Machines Corp. Windows 95 Mindows 98<sup>™</sup>, and Plug and Plag are registered trademarks of Microsoft Corp.

windows 95 , windows 96 , and Piug and Piay | are registered trademarks of Microsoft Corp.

PCI™ is a registered trademark of the PCI Special Interest Group.

VESA™ is a trademark of the Video Electronics Standards Association.

All trademarks are the properties of their respective owners.

## **Disclaimer Notice:**

No license is granted, implied or otherwise, under any patent or patent rights of VIA Technologies. VIA Technologies makes no warranties, implied or otherwise, in regard to this document and to the products described in this document. The information provided by this document is believed to be accurate and reliable to the publication date of this document. However, VIA Technologies assumes no responsibility for any errors in this document. Furthermore, VIA Technologies assumes no responsibility for the use or misuse of the information in this document and for any patent infringements that may arise from the use of this document. The information and product specifications within this document are subject to change at any time, without notice and without obligation to notify any person of such change.

## Offices:

USA Office: 1045 Mission Court Fremont, CA 94539 USA

Tel: (510) 683-3300 Fax: (510) 683-3301 Taipei Office:

8<sup>th</sup> Floor, No. 533 Chung-Cheng Road, Hsin-Tien

Taipei, Taiwan ROC Tel: (886-2) 2218-5452 Fax: (886-2) 2218-5453

### **Online Services:**

Home Page: <a href="http://www.via.com.tw">http://www.via.com.tw</a> (Taiwan) –or-<a href="http://www.viatech.com">http://www.viatech.com</a> (USA)

FTP Server: <a href="ftp.via.com.tw">ftp.via.com.tw</a> (Taiwan) 888-2) 2218-5208



## **REVISION HISTORY**

| Document Release | Date    | Revision                                                                      | Initials |
|------------------|---------|-------------------------------------------------------------------------------|----------|
| 0.1              | 10/9/00 | Created from VT8363 data sheet rev 1.0                                        | DH       |
|                  |         | Fixed typographical errors in GPIPE# and GRBF# pin descriptions               |          |
|                  |         | Removed FPG/EDO information                                                   |          |
|                  |         | Updated Device 0 register descriptions: Rx8, 54[5-4], 55[4], 56-58, 60, 63[1- |          |
|                  |         | 0], 67, 68[7,4-3,1-0], 69[7-6], 6C[5-4], 76[5-4], 79[7-3,0], 7B, 80[15-8],    |          |
|                  |         | AC[6], AD[6-5], AF, B0[7], B2[3], B3, B5, B6[6-5], B8, F6                     |          |
|                  |         | Updated Device 1 register descriptions: Rx2, 34, 44[5]                        |          |
|                  |         | Removed ambient temp spec and changed case operating temp spec to 85 C        |          |
|                  |         | Created separate table for power specs                                        |          |
|                  |         | Fixed pin 1 orientation in mechanical diagram                                 |          |





## TABLE OF CONTENTS

| REVISION HISTORY                                     | I   |
|------------------------------------------------------|-----|
| TABLE OF CONTENTS                                    | II  |
| LIST OF FIGURES                                      | III |
| LIST OF TABLES                                       | IV  |
| KT133A AMD ATHLON <sup>TM</sup> NORTH BRIDGE         | 1   |
| OVERVIEW                                             | 4   |
| PINOUTS                                              |     |
| PIN DESCRIPTIONS                                     | 9   |
| REGISTERS                                            |     |
| REGISTER OVERVIEW                                    |     |
| MISCELLANEOUS I/O                                    |     |
| CONFIGURATION SPACE I/O                              | 21  |
| REGISTER DESCRIPTIONS                                |     |
| Device 0 Header Registers - Host Bridge              | 22  |
| Device 0 Configuration Registers - Host Bridge       | 24  |
| Host CPU Control                                     |     |
| DRAM Control PCI Bus Control                         |     |
| GART / Graphics Aperture Control                     |     |
| AGP Control                                          | 34  |
| Device 1 Header Registers - PCI-to-PCI Bridge        |     |
| Device 1 Configuration Registers - PCI-to-PCI Bridge |     |
| AGP Bus Control                                      |     |
|                                                      |     |
| ELECTRICAL SPECIFICATIONS                            | 46  |
| ABSOLUTE MAXIMUM RATINGS                             |     |
| DC CHARACTERISTICS                                   | 46  |
| POWER CHARACTERISTICS                                |     |
| AC TIMING SPECIFICATIONS                             | 47  |
| MECHANICAL SDECIFICATIONS                            | 18  |



## **LIST OF FIGURES**

| FIGURE 1. KT133A SYSTEM BLOCK DIAGRAM USING THE VT82C686A SOUTH BRIDGE | 4 |
|------------------------------------------------------------------------|---|
| FIGURE 2. VT8363A KT133A BALL DIAGRAM (TOP VIEW)                       | 6 |
| FIGURE 3. CPU/SDRAM/AGP/PCI CLOCK CONNECTIONS                          |   |
| FIGURE 4. GRAPHICS APERTURE ADDRESS TRANSLATION                        |   |
| FIGURE 5. MECHANICAL SPECIFICATIONS - 552-PIN BALL GRID ARRAY PACKAGE  |   |





## LIST OF TABLES

| <b>TABLE 1. VT8363A F</b> | XT133A PIN LIST (NUMERICAL ORDER)    | . ' |
|---------------------------|--------------------------------------|-----|
|                           | KT133A PIN LIST (ALPHABETICAL ORDER) |     |
|                           | KT133A PIN DESCRIPTIONS              |     |
| TABLE 4. VT8363A F        | REGISTERS                            | 1′  |
|                           | MEMORY MAP                           |     |
|                           | ADDRESS MAPPING TABLE                |     |
|                           | MEMORY/IO REDIRECTION                |     |
|                           | G MIN / MAY CONDITIONS               |     |





## VIA VT8363A KT133A AMD ATHLON<sup>TM</sup> NORTH BRIDGE

Single-Chip North Bridge for Socket-A (Socket-462) Based Athlon CPUs with 200 / 266 MHz Front Side Bus for Desktop PC Systems with AGP 4x and PCI plus Advanced Memory Controller supporting PC133 / PC100 SDRAM and VCM

## • High Performance and High Integration Athlon AGP 4x / PC133 Chipset with Advanced System Power Management

- KT133A Chipset: VT8363A system controller and VT82C686A PCI to ISA bridge
- Single chip Athlon system controller with 64-bit Socket-A Athlon CPU, 64-bit system memory, 32-bit PCI and 32-bit AGP interfaces
- PCI-to-ISA bridge chip includes UltraDMA-33/66 EIDE, 4 USB Ports, Integrated Super-I/O, AC97 / MC97 link (for Audio and Modern support), Hardware Monitoring, Power Management, and Keyboard / PS2-Mouse Interfaces plus RTC / CMOS on chip
- Supports separately powered 3.3V (5V tolerant) interface to system memory, AGP, and PCI bus
- Modular power management and clock control for advanced system power management

#### • High Performance Athlon CPU Interface

- Supports Socket-A (Socket-462) AMD Athlon processors with 200 and 266 MHz Front Side Bus
- HSTL-like 1.5V high-speed transceiver logic signal levels
- Independent address, data, and snoop interfaces
- 100 and 133 MHz DDR (Double Data Rate) transfer on Athlon CPU address and data buses
- Built-in PLL (Phase Lock Loop) circuitry for optimal skew control within and between clocking regions
- Four-entry command queue to accommodate maximum CPU throughput
- Four-entry probe queue to stores probes from the system to the processor
- Twenty four-entry processor system data and control queue to store system data control commands in two separate read and write buffers for data movement in and out of processor interface
- Supports WC (Write Combining) cycles
- Sleep mode support
- System management interrupt, memory remap and STPCLK mechanism



#### • Full Featured Accelerated Graphics Port (AGP) Controller

Synchronous and pseudo-synchronous with the host CPU bus with optimal skew control

PCI AGP CPU Mode
33 MHz 66 MHz 100 MHz DDR 3x synchronous

- AGP v2.0 compliant
- Supports SideBand Addressing (SBA) mode (non-multiplexed address / data)
- Supports 66 MHz 1x, 2x and 4x modes for AD and SBA signaling
- Pipelined split-transaction long-burst transfers up to 1GB/sec
- Thirty-two level read request queue
- Four level posted-write request queue
- Thirty-two level (quadwords) read data FIFO (256 bytes)
- Sixteen level (quadwords) write data FIFO (128 bytes)
- Intelligent request reordering for maximum AGP bus utilization
- Supports Flush/Fence commands
- Graphics Address Relocation Table (GART)
  - One level TLB structure
  - Sixteen entry fully associative page table
  - LRU replacement scheme
- Windows 95 OSR-2 VXD and integrated Windows 98 / Windows 2000 miniport driver support

#### • Concurrent PCI Bus Controller

- PCI buses are synchronous / pseudo-synchronous to host CPU bus
- 33 MHz operation on the primary PCI bus
- 66 MHz PCI operation on the AGP bus
- PCI-to-PCI bridge configuration on the 66MHz PCI bus
- Supports up to five PCI masters
- Peer concurrency
- Concurrent multiple PCI master transactions; i.e., allow PCI masters from both PCI buses active at the same time
- Zero wait state PCI master and slave burst transfer rate
- PCI to system memory data streaming up to 132Mbyte/sec
- Two lines (32 double-words) of CPU to PCI posted write buffers
- Byte merging in the write buffers to reduce the number of PCI cycles and to create further PCI bursting possibilities
- Enhanced PCI command optimization (MRL, MRM, MWI, etc.)
- Thirty-two levels (double-words) of post write buffers from PCI masters to DRAM (two cache lines / 16 double-words for PCI bus, two cache lines / 16 double-words for Athlon processor interface)
- Sixteen levels (double-words) of prefetch buffers from DRAM for access by PCI masters
- Delay transaction from PCI master accessing DRAM
- Read caching for PCI master reading DRAM
- Transaction timer for fair arbitration between PCI masters (granularity of two PCI clocks)
- Symmetric arbitration between Host/PCI bus for optimized system performance
- Complete steerable PCI interrupts
- PCI-2.2 compliant, 32 bit 3.3V PCI interface with 5V tolerant inputs



#### • Advanced High-Performance DRAM Controller

- Supports PC133 and PC100 SDRAM and Virtual Channel Memory (VCM) SDRAM up to 3 DIMMs
- Concurrent CPU, AGP, and PCI access
- Different DRAM types may be used in mixed combinations
- Different DRAM timing for each bank
- Dynamic Clock Enable (CKE) control for SDRAM power reduction in high speed systems
- Mixed 1M / 2M / 4M / 8M / 16M / 32MxN DRAMs
- Support up to 1.5 GB memory space (256Mb DRAM technology)
- Flexible row and column addresses
- 64-bit data width and 3.3V DRAM interface
- Programmable I/O drive capability for MA, command, and MD signals
- Two-bank interleaving for 16Mbit SDRAM support
- Two-bank and four bank interleaving for 64Mbit SDRAM support
- Supports maximum 16-bank interleave (i.e., 16 pages open simultaneously); banks are allocated based on LRU
- Independent SDRAM control for each bank
- Seamless DRAM command scheduling for maximum DRAM bus utilization (e.g., precharge other banks while accessing the current bank)
- Four cache lines (32 quadwords) of CPU to DRAM write buffers
- Four cache lines (32 quadwords) of CPU to DRAM read prefetch buffers
- Read around write capability for non-stalled CPU read
- Burst read and write operation
- BIOS shadow at 16KB increment
- Decoupled and burst DRAM refresh with staggered RAS timing
- CAS before RAS or self refresh

#### Advanced System Power Management Support

- Dynamic power down of SDRAM (CKE)
- PCI and AGP bus clock run and clock generator control
- VTT suspend power plane preserves memory data
- Suspend-to-DRAM and Self-Refresh operation
- SDRAM self-refresh power down
- 8 bytes of BIOS scratch registers
- Low-leakage I/O pads
- Built-in NAND-tree pin scan test capability
- 3.3V, 0.35um, high speed / low power CMOS process
- 35 x 35 mm, 552 pin BGA Package



#### **OVERVIEW**

The **KT133A** chipset (**VT8363A** north bridge and **VT82C686A** south bridge) is a high performance, cost-effective and energy efficient system controller for the implementation of AGP / PCI / ISA desktop personal computer systems based on 64-bit Socket-A (AMD Athlon) processors. The VT8363A supports FSB speeds of 200 and 266 MHz.



Figure 1. KT133A System Block Diagram Using the VT82C686A South Bridge

The KT133A chip set consists of the VT8363A system controller (552 pin BGA) and the VT82C686A PCI to ISA bridge (352 pin BGA). The system controller provides superior performance between the CPU, DRAM, AGP bus, and PCI bus with pipelined, burst, and concurrent operation.

The VT8363A supports eight banks of DRAMs up to 1.5 GB. The DRAM controller supports standard Synchronous DRAM (SDRAM) and Virtual Channel SDRAM (VC SDRAM), in a flexible mix / match manner. The Synchronous DRAM interface allows zero wait state bursting between the DRAM and the data buffers at 66/100/133 MHz. The six banks of DRAM can be composed of an arbitrary mixture of 1M/2M/4M/8M/16M/32MxN DRAMs.

The VT8363A system controller also supports full AGP v2.0 capability for maximum bus utilization including 1x, 2x and 4x mode transfers, SBA (SideBand Addressing), Flush/Fence commands, and pipelined grants. An eight level request queue plus a four level post-write request queue with thirty-two and sixteen quadwords of read and write data FIFO's respectively are included for deep pipelined and split AGP transactions. A single-level GART TLB with 16 full associative entries and flexible CPU / AGP / PCI remapping control is also provided for operation under protected mode operating environments. Both Windows-95 VXD and Windows-98 / Windows 2000 miniport drivers are supported for interoperability with major AGP-based 3D and DVD-capable multimedia accelerators.

The VT8363A supports two 32-bit 3.3 / 5V system buses (one AGP and one PCI) that are synchronous / pseudo-synchronous to the CPU bus. The chip also contains a built-in bus-to-bus bridge to allow simultaneous concurrent operations on each bus. Five levels (doublewords) of post write buffers are included to allow for concurrent CPU and PCI operation. For PCI master operation, forty-eight levels (doublewords) of post write buffers and sixteen levels (doublewords) of prefetch buffers are included for concurrent PCI bus and DRAM/cache accesses. The chip also supports enhanced PCI bus commands such as Memory-Read-Line, Memory-



Read-Multiple and Memory-Write-Invalid commands to minimize snoop overhead. In addition, advanced features are supported such as snoop ahead, snoop filtering, L1/L2 write-back forward to PCI master, and L1/L2 write-back merged with PCI post write buffers to minimize PCI master read latency and DRAM utilization. Delay transaction and read caching mechanisms are also implemented for further improvement of overall system performance.

The 352-pin Ball Grid Array VT82C686A PCI to ISA bridge supports four levels (doublewords) of line buffers, type F DMA transfers and delay transaction to allow efficient PCI bus utilization and (PCI-2.1 compliant). The VT82C686A also includes an integrated keyboard controller with PS2 mouse support, integrated DS12885 style real time clock with extended 256 byte CMOS RAM, integrated master mode enhanced IDE controller with full scatter / gather capability and extension to UltraDMA-33/66 for 33/66 MB/sec transfer rate, integrated USB interface with root hub and four function ports with built-in physical layer transceivers, Distributed DMA support, and OnNow / ACPI compliant advanced configuration and power management interface. The VT82C686A also includes an AC97 / MC97 link for interface to external audio and modem codecs, and all "Super-I/O" functions (serial ports, parallel port, and floppy drive interface and game port).

For sophisticated power management, KT133A provides independent clock stop control for the CPU / SDRAM, PCI, and AGP buses and Dynamic CKE control for powering down of the SDRAM. A separate suspend-well plane is implemented for the SDRAM control signals for Suspend-to-DRAM operation. The VT82C686A also includes a complete hardware monitoring subsystem for monitoring and control of internal and external (motherboard and system) conditions including voltages, temperatures, fan speeds, switch open/close states, etc. Coupled with the VT82C686A south bridge chip, a complete power conscious PC main board can be implemented with no external TTLs.

The KT133A chipset is ideal for high performance, high quality, high energy efficient and high integration desktop AGP / PCI / ISA computer systems.





#### **PINOUTS**

Figure 2. VT8363A KT133A Ball Diagram (Top View)

| Vor |              |              | 1 2          | 1           |             |              | -          |                  | rigur      |             |            |            |            |            | Diagra      | · · ·       |           |             | 10            | 20          | 21         | 22            | 22            | 24             |                  | T 26           |
|-----|--------------|--------------|--------------|-------------|-------------|--------------|------------|------------------|------------|-------------|------------|------------|------------|------------|-------------|-------------|-----------|-------------|---------------|-------------|------------|---------------|---------------|----------------|------------------|----------------|
| Key |              | 2            | 3<br>AIN     | 4<br>AIN    | 5<br>AIN    | 6<br>AIN     | 7<br>AIN   | δ                | 9          | 10<br>DICLK | 11         | 12         | 13         | 14         | 15          | 16          | 17        | 18          | 19            | 20          | 21         | 22            | 23<br>DICLK   | 24             | 25<br>DOCLK      | 26<br>AOUT     |
| A   | NC           | GND          | 14#          | CLK#        | 9#          | 3#           | 11#        | D11#             | D0#        | 0#          | D5#        | D7#        | D18#       | D20#       | D22#        | D40#        | D43#      | D44#        | D47#          | D56#        | D59#       | D62#          | 3#            | D49#           | 3#               | 3#             |
| В   | NC           | NC           | AIN<br>12#   | GND         | AIN<br>13#  | AIN<br>2#    | GND        | D9#              | D3#        | GND         | D4#        | D6#        | GND        | D19#       | DOCLK<br>1# | GND         | D42#      | DICLK<br>2# | GND           | D39#        | D60#       | GND           | D63#          | D53#           | GND              | AOUT<br>2#     |
| C   | NC           | NC           | NC           | PROC<br>RDY | AIN<br>10#  | AIN<br>4#    | AIN<br>5#  | D14#             | D13#       | D2#         | D25#       | D16#       | D17#       | D21#       | D23#        | D41#        | D34#      | D45#        | D38#          | D57#        | D58#       | D52#          | D55#          | AOUT<br>4#     | AOUT<br>6#       | AOUT<br>9#     |
| D   | NC           | NC           | NC           | NC          | CON<br>NECT | VTT          | AIN<br>6#  | DOCLK<br>0#      | VTT        | D12#        | D15#       | VTT        | D28#       | D29#       | VTT         | D30#        | D33#      | VTT         | D37#          | D36#        | VTT        | D54#          | AOUT<br>11#   | AOUT<br>10#    | AOUT<br>CLK#     | AOUT<br>12#    |
| E   | NC           | NC           | NC           | NC          | CKFD        | DIN<br>VAL#  | AIN<br>8#  | AIN              | D10#       | D8#         | D1#        | D27#       | D26#       | D31#       | DICLK<br>1# | DOCLK<br>2# | D35#      | D51#        | D46#          | D48#        | D61#       | S2K<br>COMP   | VTT           | AOUT           | VTT              | AOUT 7#        |
| F   | SCAN         | SCAN         | NC           | NC          | RST<br>SCAN | VAL#         | GND        | 7#<br><b>VTT</b> | GND        | S2K         | VTT        | GND        | D24#       | VTT        | D32#        | GND         | VTT       | D50#        | GND           | S2K         | S2K        | S2K           | CLK           | AOUT           | AOUT             | AOUT           |
|     | IN1<br>NC    | IN0<br>SCAN  | GND          | NC          | IN2<br>NC   | SCAN         | <b>G</b> 7 | 8                | 9          | VREF<br>10  | 11         | 12         | 13         | 14         | 15          | 16          | 17        | 18          | 19            | VREF<br>G20 | GND<br>GND | VCC<br>HCLK   | WREF<br>MD1   | 8#<br>MD32     | 13#<br>MD0       | 14#<br>MD33    |
| G   | SCAN         | IN3<br>SCAN  | SCAN         |             | SCAN        | OUT1         |            | 0                | ,          | 10          | 11         | 12         |            |            | 13          | 10          | 17        | 10          | 17            |             | HCK        | VCC           | TEST          | 1              |                  |                |
| Н   | IN4<br>SCAN  | IN5<br>SCAN  | OUT0<br>SCAN | NC<br>DFT   | OUT2        | VCC3         | Н          |                  |            |             |            | 4          | CPU        |            | 4           |             |           |             | ľ             | Н           | GND        | HCK           | IN            | MD34           | MD35             | MD2            |
| J   | ENA          | IN7          | IN6          | IN          | NC          | GND          | J          |                  | VCC3       | VTT         | VCC3       | VCC3       | VTT        | VTT        | VCC3        | VCC3        | VTT       | VTT         |               | J           | VCC3       | MD4           | MD6           | GND            | MD3              | MD36           |
| K   | SCAN<br>OUT4 | SCAN<br>OUT5 | SCAN<br>OUT6 | NC          | NC          | SCAN<br>OUT3 | K          |                  | VCC3       | K10         | 11         | 12         | 13         | 14         | 15          | 16          | K17       | VCC3        |               | K           | VCC3       | MD39          | MD7           | MD37           | MD5              | MD38           |
| L   | P<br>GNT#    | SCAN<br>OUT7 | GND          | P<br>REQ#   | NC          | VCC3         | L          |                  | VCC3       | L           | GND        | GND        | GND        | GND        | GND         | GND         | L         | VCC3        |               | L           | GND        | MD9           | MD42          | MD40           | MD8              | MD41           |
| M   | GNT<br>3#    | REQ<br>4#    | GNT<br>4#    | REQ<br>3#   | GNT<br>0#   | GND          | M          |                  | VCC3       | M           | GND        | GND        | GND        | GND        | GND         | GND         | M         | VCC3        | $\rightarrow$ | M           | VCC3       | MD45          | MD10          | GND            | MD11             | MD43           |
| N   | REQ<br>1#    | GNT<br>1#    | REQ<br>2#    | VCC3        | GNT<br>2#   | REQ<br>0#    | N          | PCI              | VCC3       | N           | GND        | GND        | GND        | GND        | GND         | GND         | N         | VCC3        | DRAM          | N           | MD13       | MD14          | MD46          | MD47           | MD44             | MD12           |
| P   | AD29         | AD26         | AD25         | AD31        | AD28        | VCC3         | P          | Pins             | VCC3       | P           | GND        | GND        | GND        | GND        | GND         | GND         | P         | VCC3        | Pins          | P           | GND<br>MCK | VCC<br>MCK    | MCLK<br>F     | MD15           | SCASA#<br>strap  | CKE3<br>SCASB# |
| R   | AD24         | AD23         | GND          | AD30        | AD27        | GND          | R          |                  | VCC3       | R           | GND        | GND        | GND        | GND        | GND         | GND         | R         | VCC3        |               | R           | VCC3       | MCLK          | DQM           | DQM            | CKE1             | DQM            |
| Т   | AD20         | AD22         | CBE          | AD21        | FRM#        | I            | т          |                  | VCC3       | Т           | GND        | GND        | GND        | GND        | GND         | GND         | Т         | VCC3        |               | Т           | GND        | MA3           | VCC3          | GND            | SCASC#<br>CKE4   | DQM            |
| U   |              | AD18         | 3#<br>AD19   | AD17        | CBE         | RDY#<br>WSC# | TT.        |                  | VCC3       | U10         | 11         | 12         | 13         | 14         | 15          | 16          | U17       | VCC3        |               | U           | MA7        | strap<br>MA5  | MA1#          | MA0            | SRASC#<br>SRASA# | 6<br># CKE5    |
|     |              |              | DEV          |             | 2#<br>T     |              | **         |                  | VCC        |             | VCC        | VCC        |            | VCC        |             | VCC         |           |             |               |             | strap      | strap<br>MA6  | strap<br>MA4  | strap<br>MA9   | strap<br>MA8     | SRASB#<br>MA2  |
| V   | LOCK#        | SERR#        | SEL#         | STOP#       | RDY#        | VCC3         | V          |                  | Q          | VCC3        | Q          | Q          | VCC3       | Q          | VCC3        | Q           | VCC3      | VCC3        |               | V           | VCC3       | strap         | strap         | strap          | strap            | strap<br>MA10  |
| W   | AD15         | PAR          | GND          | 1#          | AD10        | GND          | W          | 4                |            |             |            |            | AGP        | Pins       |             |             |           |             |               | W           | VCC3       | MA14<br>strap | MA13<br>strap | MA12<br>strap  | MA11<br>strap    | strap          |
| Y   | AD13         | AD11         | AD12         | AD14        | AD9         | GND          | Y7         | 8                | 9          | 10          | 11         | 12         | 13         | 14         | 15          | 16          | 17        | 18          | 19            | Y20         | GND        | CS4#          | CS5#          | GND            | CS0#             | CS1#           |
| AA  | CBE0#        | AD8          | AD7          | AD6         | PCLK        | VCC3         | VCC        | GND              | GRBF#      | VCC<br>Q    | GND        | VCC<br>Q   | GND        | VCC<br>GCK | VCC<br>Q    | GND         | VCC<br>QQ | VCC<br>Q    | GND           | VSUS<br>3   | VCC3       | DQM<br>1      | DQM<br>0      | DQM<br>5       | CS3#             | CS2#           |
| AB  | AD4          | AD5          | GND          | PCK<br>RUN# | RE<br>SET#  | G<br>GNT#    | GDS1<br>1  | ST1              | ST2        | G<br>FRM#   | GI<br>RDY# | G<br>STOP# | G<br>DSEL# | G<br>CLK   | GND<br>GCK  | GD2         | GND<br>QQ | N<br>COMP   | SUS<br>ST#    | MD62        | MD58       | MD16          | MD48          | SWEA#<br>strap | CKE0<br>SWEC#    | DQM<br>4       |
| AC  | AD2          | AD3          | AD0          | AD1         | VCC         | ST0          | GDS<br>1#  | VCC              | G<br>PIPE# | G<br>WBF#   | VCC        | GT<br>RDY# | G<br>PAR   | VCC        | GCLK<br>F   | GD8         | VCC<br>O  | P<br>COMP   | PWR<br>OK     | MD59        | MD26       | MD56          | MD21          | MD17           | MD49             | CKE2<br>SWEB#  |
| AD  | SBA<br>1     | SBA          | SBA<br>3     | SBA<br>7    | G<br>REQ#   | GD30         | GD26       | GBE<br>3#        | GD23       | GD19        | GD17       | GBE<br>1#  | GD12       | GD11       | GDS0        | GBE<br>0#   | GD4       | GD1         | MD30          | MD28        | GND        | MD24          | MD22          | GND            | MD18             | MD50           |
| AE  | SBA          | GND          | SBA<br>5     | SBA         | GND         | GD28         | GD25       | GND              | GD21       | GD18        | GND        | GBE<br>2#  | GD14       | GND        | GDS0#       | GD6         | GND       | GD0         | MD63          | MD61        | MD27       | MD25          | MD55          | MD53           | MD19             | MD51           |
| AF  | SBS          | SBS#         | SBA          | GD31        | GD29        | GD27         | GD24       | GD22             | GD20       | AGP         | GD16       | GD15       | GD13       | GD10       | GD9         | GD7         | GD5       | GD3         | MD31          | MD29        | MD60       | MD57          | MD23          | MD54           | MD20             | MD52           |
|     | DDD          | SDSII        | 4            | GD31        | (1)         | SDET         | GDZT       | 3222             | 3220       | VREF        | 3210       | GD 13      | 3013       | 3510       | GD)         | OD,         | GDJ       | GD3         | .,110,01      | .111/2/     | .11200     | .11001        | .111723       | 111007         | .,11020          | 1/11/02        |



Table 1. <u>VT8363A</u> KT133A Pin List (<u>Numerical</u> Order)

| Pin#              |        | Pin Name            | Pin#              |         | Pin Name            | Pin #             |               | Pin Name             | Pin #             |          | Pin Name                        | Pin #        |          | Pin Names                     | Pin #        |    | Pin Name      |
|-------------------|--------|---------------------|-------------------|---------|---------------------|-------------------|---------------|----------------------|-------------------|----------|---------------------------------|--------------|----------|-------------------------------|--------------|----|---------------|
| A01               |        | NC                  | D03               |         | NC                  | G05               |               | NC                   | P01               | IO       | AD29                            | Y23          | 0        | CS5# / RAS5#                  |              |    | MD49          |
| A02               |        | GND                 | D04               |         | NC<br>CONNECT       | G06               | O<br><b>D</b> | SCANOUT1             | P02               |          | AD26                            | Y24          | P        | GND                           | AC26         | O  | CKE2 / SWEB#  |
| A03<br>A04        |        | AIN14#<br>AINCLK#   | D05<br><b>D06</b> |         | CONNECT<br>VTT      | <b>G21</b><br>G22 | P             | GNDHCK<br>HCLK       | P03<br>P04        | IO<br>IO | AD25<br>AD31                    | Y25<br>Y26   | 0        | CS0# / RAS0#<br>CS1# / RAS1#  | AD01<br>AD02 |    | SBA1<br>SBA0  |
| A05               | О      | AIN09#              | D07               | О       | AIN06#              | G23               | Ю             | MD01                 | P05               | Ю        | AD28                            | AA01         | Ю        | CBE0#                         | AD03         | I  | SBA3          |
| A06               |        | AIN03#              | D08               |         | DOCLK0#             | G24               | IO            | MD32                 | P06               | P        | VCC3                            | AA02         | IO       | AD08                          | AD04         |    | SBA7          |
| A07<br>A08        | -      | AIN11#<br>D11#      | <b>D09</b><br>D10 | P<br>IO | VTT<br>D12#         | G25<br>G26        | IO            | MD00<br>MD33         | P21<br>P22        | P<br>P   | GNDMCK<br>VCCMCK                | AA03<br>AA04 | IO<br>IO | AD07<br>AD06                  | AD05<br>AD06 |    | GREO#<br>GD30 |
| A09               | Ю      | D00#                | D11               |         | D15#                | H01               | I             | SCANIN4              | P23               | I        | MCLKF                           | AA05         | I        | PCLK                          | AD07         | Ю  | GD26          |
| A10               |        | DICLK0#             | D12               | P       | VTT                 | H02               | I             | SCANIN5              | P24               |          | MD15                            | AA06         | P        | VCC3                          |              |    | GBE3#         |
| A11<br>A12        |        | D05#<br>D07#        | D13<br>D14        |         | D28#<br>D29#        | H03<br>H04        | О             | SCANOUT0<br>NC       | P25<br>P26        | 0        | SCASA# / strap<br>CKE3 / SCASB# | AA07<br>AA08 | P<br>P   | VCCQ<br>GND                   | AD09<br>AD10 |    | GD23<br>GD19  |
| A13               |        | D18#                | D15               | P       | VTT                 | H05               | О             | SCANOUT2             | R01               | Ю        | AD24                            | AA09         | I        | GRBF#                         | AD11         | Ю  | GD17          |
| A14               |        | D20#                | D16               |         | D30#                | H06               | P             | VCC3                 | R02               | IO       | AD23                            | AA10         | P        | VCCQ                          |              |    | GBE1#         |
| A15<br>A16        |        | D22#<br>D40#        | D17<br><b>D18</b> | IO<br>P | D33#<br><b>VTT</b>  | H21<br>H22        | P<br>P        | GND<br>VCCHCK        | <b>R03</b><br>R04 | P<br>IO  | GND<br>AD30                     | AA11<br>AA12 | P<br>P   | GND<br>VCCQ                   |              |    | GD12<br>GD11  |
| A17               | Ю      | D43#                | D19               | Ю       | D37#                | H23               | I             | TESTIN               | R05               | Ю        | AD27                            | AA13         | P        | GND                           | AD15         | Ю  | GDS0          |
| A18               |        | D44#                | D20               |         | D36#                | H24               | IO            | MD34                 | R06               | P        | GND                             | AA14         | P        | VCCGCK                        |              |    | GBE0#         |
| A19<br>A20        |        | D47#<br>D56#        | <b>D21</b><br>D22 | P<br>IO | VTT<br>D54#         | H25<br>H26        | IO<br>IO      | MD35<br>MD02         | <b>R21</b><br>R22 | P<br>O   | VCC3<br>MCLK                    | AA15<br>AA16 | P<br>P   | VCCO<br>GND                   | AD17<br>AD18 |    |               |
| A21               | Ю      | D59#                | D23               | I       | AOUT11#             | J01               | I             | SCANENA              | R23               | O        | DOM2 / CAS2#                    | AA17         | P        | VCCOO                         | AD19         | Ю  | MD30          |
| A22<br>A23        |        | D62#<br>DICLK3#     | D24<br>D25        | I<br>I  | AOUT10#<br>AOUTCLK# | J02<br>J03        | I             | SCANIN7<br>SCANIN6   | R24<br>R25        | 0        | DQM7 / CAS7#<br>CKE1 / SCASC#   | AA18<br>AA19 | P<br>P   | VCCQ<br>GND                   | AD20<br>AD21 |    | MD28<br>GND   |
| A23<br>A24        |        | DICLK3#<br>D49#     | D25<br>D26        | I       | AOUT12#             | J03<br>J04        | I             | DFTIN                | R25<br>R26        | 0        | DQM3 / CAS3#                    | AA19<br>AA20 | P        | VSUS3                         |              |    | MD24          |
| A25               |        | DOCLK3#             | E01               |         | NC                  | J05               |               | NC                   | T01               | Ю        | AD20                            | AA21         | P        | VCC3                          | AD23         | Ю  | MD22          |
| A26<br>B01        | I      | AOUT03#<br>NC       | E02<br>E03        |         | NC<br>NC            | J06<br>J21        | P             | GND<br>VCC3          | T02<br>T03        |          | AD22<br>CBE3#                   | AA22<br>AA23 | 0        | DQM1 / CAS1#<br>DQM0 / CAS0#  | AD25         |    | GND<br>MD18   |
| B01<br>B02        |        | NC<br>NC            | E03               |         | NC<br>NC            | J21<br>J22        | Ю             | MD04                 | T04               | IO       | AD21                            | AA24         | ő        | DQM5 / CAS5#                  |              |    | MD50          |
| B03               | О      | AIN12#              | E05               |         | CFWDRST             | J23               | Ю             | MD06                 | T05               | Ю        | FRAME#                          | AA25         | О        | CS3# / RAS3#                  | AE01         | I  | SBA2          |
| B04<br>B05        | P<br>O | GND<br>AIN13#       | E06<br>E07        | 0       | DINVAL#<br>AIN08#   | <b>J24</b><br>J25 | P<br>IO       | GND<br>MD03          | T06<br><b>T21</b> | IO<br>P  | IRDY#<br>GND                    | AA26<br>AB01 | O<br>IO  | CS2# / RAS2#<br>AD04          | AE03         |    | GND<br>SBA5   |
| B05               | ŏ      | AIN13#<br>AIN02#    | E08               | ő       | AIN00#<br>AIN07#    | J25<br>J26        | IO            | MD36                 | T22               | o        | MA03 / strap                    | AB01         | IO       | AD04<br>AD05                  | AE03         | I  | SBA6          |
| B07               |        | GND                 | E09               |         | D10#                | K01               | 0             | SCANOUT4             | T23               | P        | VCC3                            | AB03         | P        | GND                           | AE05         |    | GND           |
| B08<br>B09        |        | D09#<br>D03#        | E10<br>E11        |         | D08#<br>D01#        | K02<br>K03        | 0             | SCANOUT5<br>SCANOUT6 | <b>T24</b><br>T25 | P        | GND<br>CKE4 / SRASC#            | AB04<br>AB05 | IO<br>I  | PCKRUN#<br>RESET#             | AE06<br>AE07 |    | GD28<br>GD25  |
| B10               |        | GND                 | E11               |         | D01#<br>D27#        | K04               |               | NC                   | T26               | 00       | DQM6 / CAS6#                    | AB05<br>AB06 | O        | GGNT#                         | AE07         |    | GND           |
| B11               | Ю      | D04#                | E13               | Ю       | D26#                | K05               | _             | NC                   | U01               | IO       | AD16                            | AB07         | Ю        | GDS1                          | AE09         |    | GD21          |
| B12<br>B13        |        | D06#<br>GND         | E14<br>E15        |         | D31#<br>DICLK1#     | K06<br>K21        | 0<br>P        | SCANOUT3<br>VCC3     | U02<br>U03        | IO<br>IO | AD18<br>AD19                    | AB08<br>AB09 | 0        | ST1<br>ST2                    | AE10<br>AE11 |    | GD18<br>GND   |
| B13<br>B14        |        | D19#                | E15<br>E16        |         | DOCLK1#<br>DOCLK2#  | K21<br>K22        | Ю             | MD39                 | U03               |          | AD19<br>AD17                    |              |          | GFRM#                         | AE11<br>AE12 |    | GBE2#         |
| B15               |        | DOCLK1#             | E17               |         | D35#                | K23               | IO            | MD07                 | U05               | IO       | CBE2#                           | AB11         | Ю        | GIRDY#                        |              |    | GD14          |
| <b>B16</b><br>B17 |        | GND<br>D42#         | E18<br>E19        |         | D51#<br>D46#        | K24<br>K25        | IO<br>IO      | MD37<br>MD05         | U06<br>U21        | 0        | WSC#<br>MA07 / strap            | AB12<br>AB13 | IO       | GSTOP#<br>GDSEL#              | AE14<br>AE15 |    | GND<br>GDS0#  |
| B18               |        | DICLK2#             | E20               | Ю       | D40#<br>D48#        | K25<br>K26        |               | MD38                 | U22               | ő        | MA05 / strap                    | AB13         | Ô        | GCLK                          | AE16         |    | GD6           |
| B19               | P      | GND                 | E21               |         | D61#                | L01               | 0             | PGNT#                | U23               | 0        | MA01# / strap                   | AB15         | P        | GNDGCK                        | AE17         | P  | GND           |
| B20<br>B21        |        | D39#<br>D60#        | E22<br><b>E23</b> | I<br>P  | S2KCOMP<br>VTT      | L02<br>L03        | O<br>P        | SCANOUT7<br>GND      | U24<br>U25        | 0        | MA00 / strap<br>SRASA# / strap  | AB16<br>AB17 | P        | GD2<br>GNDQQ                  | AE18<br>AE19 |    | GD0<br>MD63   |
| B22               | P      | GND                 | E24               | I       | AOUT05#             | L04               | Ì             | PREQ#                | U26               | 0        | CKE5 / SRASB#                   | AB18         | I        | NCOMP                         | AE20         | Ю  | MD61          |
| B23               |        | D63#                | E25               | P       | VTT                 | L05               | D             | NC<br>VCC3           | V01               | IO       | LOCK#                           | AB19         | I        | SUSST#                        | AE21         |    | MD27          |
| B24<br>B25        |        | D53 #<br><b>GND</b> | E26<br>F01        | I       | AOUT07#<br>SCANIN1  | L06<br>L21        | P<br>P        | VCC3<br>GND          | V02<br>V03        | IO<br>IO | SERR#<br>DEVSEL#                |              | IO<br>IO | MD62<br>MD58                  | AE22<br>AE23 |    | MD25<br>MD55  |
| B26               | I      | AOUT02#             | F02               |         | SCANIN0             | L22               | Ю             | MD09                 | V04               | Ю        | STOP#                           | AB22         | Ю        | MD16                          | AE24         | IO | MD53          |
| C01               |        | NC<br>NC            | F03<br>F04        |         | NC<br>NC            | L23               | IO            | MD42                 | V05               | IO<br>P  | TRDY#                           | AB23         | IO       | MD48                          | AE25         |    | MD19          |
| C02<br>C03        |        | NC<br>NC            |                   |         | NC<br>SCANIN2       | L24<br>L25        | IO            | MD40<br>MD08         | V06<br>V21        |          | VCC3<br>VCC3                    | AB25         | 0        | SWEA# / strap<br>CKE0 / SWEC# | AE26<br>AF01 |    | MD51<br>SBS   |
| C04               | I      | PROCRDY             | F06               | P       | VCC3                | L25<br>L26        |               | MD41                 | V22               | O        | MA06 / strap                    | AB26         | О        | DQM4 / CAS4#                  | AF02         | I  | SBS#          |
| C05<br>C06        |        | AIN10#<br>AIN04#    | F07<br>F08        | P       | GND<br>VTT          | M01<br>M02        | O             | GNT3#<br>REQ4#       | V23<br>V24        | 0        | MA04 / strap<br>MA09 / strap    | AC01<br>AC02 |          | AD02<br>AD03                  | AF03<br>AF04 |    | SBA4<br>GD31  |
| C06               |        | AIN04#<br>AIN05#    | F09               |         | GND                 | M03               | O             | GNT4#                | V24<br>V25        |          | MA09 / strap<br>MA08 / strap    |              | IO<br>IO | AD03<br>AD00                  |              |    | GD31<br>GD29  |
| C08               | Ю      | D14#                | F10               | P       | S2KVREF             | M04               | I             | REQ3#                | V26               | 0        | MA02 / strap                    | AC04         | Ю        | AD01                          | AF06         | Ю  | GD27          |
| C09<br>C10        |        | D13#<br>D02#        | F11<br>F12        |         | VTT<br>GND          | M05<br>M06        | 0<br><b>P</b> | GNT0#<br>GND         | W01<br>W02        |          | AD15<br>PAR                     | AC05<br>AC06 | P        | VCCO<br>ST0                   | AF07<br>AF08 |    | GD24<br>GD22  |
| C10               |        | D02#<br>D25#        | F13               |         | D24#                | M21               | P             | VCC3                 | W02               | P        | GND                             | AC07         | Ю        |                               | AF09         |    | GD22<br>GD20  |
| C12               | Ю      | D16#                | F14               | P       | VTT                 | M22               | Ю             | MD45                 | W04               | Ю        | CBE1#                           | AC08         | P        | VCCQ                          | AF10         | P  | AGPVREF       |
| C13<br>C14        |        | D17#<br>D21#        | F15<br><b>F16</b> |         | D32#<br>GND         | M23<br>M24        | IO<br>P       | MD10<br>GND          | W05<br>W06        | IO<br>P  | AD10<br>GND                     | AC09<br>AC10 | I        | GPIPE#<br>GWBF#               |              |    | GD16<br>GD15  |
| C14               |        | D21#<br>D23#        | F17               | P       | VTT                 | M25               |               | MD11                 | W21               | P        | VCC3                            | AC11         | P        | VCCO                          | AF13         |    | GD13<br>GD13  |
| C16               | Ю      | D41#                | F18               |         | D50#                | M26               | Ю             | MD43                 | W22               |          | MA14 / strap                    | AC12         | Ю        | GTRDY#                        | AF14         | Ю  | GD10          |
| C17<br>C18        |        | D34#<br>D45#        | F19<br>F20        | P<br>P  | GND<br>S2KVREF      | N01<br>N02        | O             | REO1#<br>GNT1#       | W23<br>W24        |          | MA13 / strap<br>MA12 / strap    | AC13<br>AC14 | IO<br>P  | GPAR /<br>VCCQ                | AF15<br>AF16 |    | GD9<br>GD7    |
| C19               |        | D38#                | F21               |         | S2KGND              | N03               | I             | REQ2#                | W25               |          | MA11 / strap                    | AC15         | I        | GCLKF                         | AF17         | Ю  | GD5           |
| C20               | Ю      | D57#                | F22               | P       | S2KVCC              | N04               |               | VCC3                 | W26               | 0        | MA10 / strap                    | AC16         |          | GD8                           | AF18         | Ю  |               |
| C21<br>C22        |        | D58#<br>D52#        | <b>F23</b><br>F24 | P<br>I  | CLKVREF<br>AOUT08#  | N05<br>N06        | O             | GNT2#<br>REQ0#       | Y01<br>Y02        | IO       | AD13<br>AD11                    | AC17<br>AC18 | P<br>I   | VCCO<br>PCOMP                 | AF19<br>AF20 |    | MD31<br>MD29  |
| C23               | Ю      | D55#                | F25               | I       | AOUT13#             | N21               | •             | MD13                 | Y03               |          | AD11<br>AD12                    | AC19         | I        | PWROK                         | AF21         | Ю  | MD60          |
| C24               | I      | AOUT04#             | F26               | I       | AOUT14#             | N22               | Ю             | MD14                 | Y04               | Ю        | AD14                            | AC20         |          | MD59                          | AF22         | Ю  | MD57          |
| C25<br>C26        |        | AOUT06#<br>AOUT09#  | G01<br>G02        | I       | NC<br>SCANIN3       | N23<br>N24        |               | MD46<br>MD47         | Y05<br>Y06        |          | AD09<br>GND                     | AC21<br>AC22 |          | MD26<br>MD56                  | AF23<br>AF24 |    | MD23<br>MD54  |
| D01               |        | NC                  | G02               |         | GND                 | N25               |               | MD47<br>MD44         | Y21               |          | GND                             | AC23         |          | MD30<br>MD21                  |              |    | MD20          |
| D02               |        | NC                  | G04               |         | NC                  | N26               | Ю             | MD12                 | Y22               | 0        | CS4# / RAS4#                    | AC24         | Ю        | MD17                          |              |    | MD52          |

Center VCC25 Pins (26 pins): J9,11-12,15-16, K9,18, L9,18, M9,18, N9,18, P9,18, R9,18, T9,18, U9,18, V10,13,15,17-18 Center GND Pins (36 pins): L11-16, M11-16, N11-16, P11-16, R11-16, T11-16

Center VCCQ Pins (5 pins): V9,11-12,14,16 Center VTT Pins (5 pins): J10, 13-14, 17-18



Table 2. VT8363A KT133A Pin List (Alphabetical Order)

| Pin#         |   | Pin Name                      | Pin#       |          | Pin Name           | Pin#         |          | Pin Name                   | Pin#         |          | Pin Name                     | Pin#         |          | Pin Names        | Pin#         |         | Pin Name             |
|--------------|---|-------------------------------|------------|----------|--------------------|--------------|----------|----------------------------|--------------|----------|------------------------------|--------------|----------|------------------|--------------|---------|----------------------|
|              |   | AD00                          | A09        |          | D00#               | AA24         | О        | DOM5 / CAS5#               | Y24          | P        | GND                          | AC21         | Ю        | MD26             | AD01         | I       | SBA1                 |
|              |   | AD01                          |            |          | D01#               | T26          | O        | DQM6 / CAS6#               | AA08         | P        | GND                          | AE21         | IO       | MD27             | AE01         | I       | SBA2                 |
| 11           |   | AD02                          |            |          | D02#               | R24          | 0        | DQM7 / CAS7#               | AA11         | P        | GND                          | AD20         | IO       |                  | AD03         | I       | SBA3                 |
| AC02<br>AB01 |   | AD03<br>AD04                  | B09<br>B11 |          | D03#<br>D04#       | T05<br>AD16  | IO<br>IO | FRAME#<br>GBE0#            | AA13<br>AA16 | P<br>P   | GND<br>GND                   | AF20<br>AD19 | IO<br>IO |                  | AF03<br>AE03 | I<br>I  | SBA4<br>SBA5         |
| AB01<br>AB02 |   | AD04<br>AD05                  |            | IO       | D04#<br>D05#       | AD10         | Ю        | GBE0#<br>GBE1#             | AA19         | P        | GND                          | AF19         | Ю        |                  | AE03         | I       | SBA6                 |
| AA04         |   |                               |            |          | D06#               |              |          | GBE2#                      | AB03         | P        | GND                          | G24          |          | MD32             | AD04         | I       | SBA7                 |
| AA03         |   | AD07                          | A12        | Ю        | D07#               | AD08         | Ю        | GBE3#                      | AD21         | P        | GND                          | G26          | Ю        | MD33             | AF01         | I       | SBS                  |
|              |   | AD08                          |            | IO       | D08#               | AB14         | O        | GCLK                       | AD24         | P        | GND                          | H24          | Ю        | MD34             | AF02         | I       | SBS#                 |
| Y05          |   | AD09                          |            |          | D09#<br>D10#       | AC15         | IO       | GCLKF<br>GD0               | AE02         | P<br>P   | GND                          | H25          | IO       |                  | J01<br>F02   | I       | SCANENA<br>SCANIN0   |
| W05<br>Y02   |   | AD10<br>AD11                  | E09<br>A08 |          | D10#<br>D11#       |              | Ю        | GD0<br>GD1                 | AE05<br>AE08 | P        | GND<br>GND                   | J26<br>K24   | IO<br>IO | MD36<br>MD37     | F02          | I       | SCANINI<br>SCANINI   |
| Y03          |   | AD12                          |            |          | D12#               |              | Ю        | GD2                        | AE11         | P        | GND                          | K26          | Ю        |                  | F05          | I       | SCANIN2              |
| Y01          |   | AD13                          | C09        |          | D13#               | AF18         | Ю        | GD3                        | AE14         | P        | GND                          | K22          | Ю        | MD39             | G02          | I       | SCANIN3              |
| Y04          |   | AD14                          | C08        |          | D14#               | AD17         | Ю        | GD4                        | AE17         | P        | GND                          | L24          | IO       |                  | H01          | I       | SCANIN4              |
| W01          |   | AD15                          |            |          | D15#               | AF17         | IO       | GD5                        | AB15         | P        | GNDGCK                       | L26          | IO       |                  | H02          | I       | SCANIN5              |
| U01<br>U04   |   | AD16<br>AD17                  | C12<br>C13 | IO       | D16#<br>D17#       | AE16<br>AF16 | IO       | GD6<br>GD7                 | G21<br>P21   | P<br>P   | GNDHCK<br>GNDMCK             | L23<br>M26   | IO       | MD42<br>MD43     | J03<br>J02   | I       | SCANIN6<br>SCANIN7   |
| U02          |   | AD18                          | A13        |          | D18#               | AC16         | Ю        | GD8                        | D02          | P        | GNDPLL1                      | N25          |          | MD44             | H03          | O       | SCANOUT0             |
| U03          |   | AD19                          | B14        | IO       | D19#               | AF15         | Ю        | GD9                        | D03          | P        | GNDPLL2                      | M22          |          | MD45             | G06          | O       | SCANOUT1             |
| T01          |   | AD20                          | A14        |          | D20#               | AF14         | Ю        | GD10                       | AB17         | P        | GNDOO                        | N23          |          | MD46             | H05          | О       | SCANOUT2             |
| T04          |   | AD21                          | C14        | IO       | D21#               | AD14         | IO       | GD11                       | M05          | 0        | GNT0#                        | N24          | IO       |                  | K06          | 0       | SCANOUT3             |
| T02<br>R02   |   | AD22<br>AD23                  | A15<br>C15 |          | D22#<br>D23#       | AD13<br>AF13 | IO       | GD12<br>GD13               | N02<br>N05   | 0        | GNT1#<br>GNT2#               | AB23<br>AC25 | IO       | MD48<br>MD49     | K01<br>K02   | 0       | SCANOUT4<br>SCANOUT5 |
| R01          |   | AD23<br>AD24                  | F13        |          | D23#<br>D24#       | AE13         | Ю        | GD13<br>GD14               | M01          | ŏ        | GNT3#                        | AD26         | Ю        | MD50             | K02          | ŏ       | SCANOUT6             |
| P03          |   | AD25                          | C11        |          | D25#               | AF12         | Ю        | GD15                       | M03          | ŏ        | GNT4#                        | AE26         | Ю        |                  | L02          | ŏ       | SCANOUT7             |
| P02          | Ю | AD26                          | E13        | Ю        | D26#               | AF11         | Ю        | GD16                       | AC13         | Ю        | GPAR / GCKRUN#               | AF26         | Ю        | MD52             | P25          | 0       | SCASA#/strap         |
| R05          |   | AD27                          | E12        |          | D27#               | AD11         |          | GD17                       | AC09         | I        | GPIPE#                       | AE24         | IO       |                  | V02          | IO      | SERR#                |
| P05          |   | AD28                          | D13        |          | D28#               | AE10         | IO       | GD18                       | K05          | O        | GPOUT                        | AF24         | IO       |                  | U25          | 0       | SRASA#/strap         |
| P01<br>R04   |   | AD29<br>AD30                  |            |          | D29#<br>D30#       | AD10<br>AF09 |          | GD19<br>GD20               | AA09<br>AD05 | I<br>I   | GRBF#<br>GREQ#               | AE23<br>AC22 | IO<br>IO |                  | AC06<br>AB08 | 0       | ST0<br>ST1           |
| P04          |   | AD31                          | E14        |          | D31#               |              |          | GD21                       | AB12         | Ю        | GSTOP#                       | AF22         | Ю        |                  | AB09         | ŏ       | ST2                  |
| AF10         | P | AGPVREF                       | F15        | Ю        | D32#               | AF08         | Ю        | GD22                       | AC12         | IO       | GTRDY#                       | AB21         | Ю        | MD58             | V04          | Ю       | STOP#                |
| B06          |   | AIN02#                        |            | Ю        | D33#               |              | Ю        | GD23                       | AC10         | I        | GWBF#                        | AC20         | Ю        | MD59             | AB19         | I       | SUSST#               |
| A06          |   | AIN03#                        | C17        |          | D34#               | AF07         |          | GD24                       | G22          | I        | HCLK<br>IDDY#                | AF21         | IO       |                  | AB24         | O       | SWEA#/strap          |
| C06<br>C07   |   | AIN04#<br>AIN05#              | E17<br>D20 |          | D35#<br>D36#       | AE07<br>AD07 | IO<br>IO | GD25<br>GD26               | T06<br>V01   | IO<br>IO | IRDY#<br>LOCK#               | AE20<br>AB20 | IO<br>IO | MD61<br>MD62     | H23<br>V05   | I<br>IO | TESTIN<br>TRDY#      |
| D07          |   | AIN06#                        |            |          | D37#               |              | Ю        | GD27                       | U24          | 0        | MA00 / strap                 | AE19         |          | MD63             | F06          | P       | VCC3                 |
| E08          |   | AIN07#                        | C19        |          | D38#               |              | Ю        | GD28                       | U23          | Ō        | MA01# / strap                | A01          |          | NC               | H06          | P       | VCC3                 |
| E07          |   | AIN08#                        | B20        |          | D39#               | AF05         | Ю        | GD29                       | V26          | 0        | MA02 / strap                 | B01          |          | NC               | J21          | P       | VCC3                 |
| A05          |   | AIN09#                        |            |          | D40#               |              |          | GD30                       | T22          | 0        | MA03 / strap                 | B02          |          | NC<br>NC         | K21          | P       | VCC3                 |
| C05<br>A07   |   | AIN10#<br>AIN11#              | C16<br>B17 |          | D41#<br>D42#       | AF04<br>AD15 | IO       | GDS0                       | V23<br>U22   | 0        | MA04 / strap<br>MA05 / strap | C01<br>C02   |          | NC<br>NC         | L06<br>M21   | P<br>P  | VCC3<br>VCC3         |
| B03          |   | AIN11#<br>AIN12#              | A17        |          | D43#               | AE15         |          | GDS0#                      | V22          | o        | MA06 / strap                 | C03          |          | NC               | N04          | P       | VCC3                 |
| B05          |   | AIN13#                        | A18        |          | D44#               | AB07         | 7.00     | GDS1                       | U21          | 0        | MA07 / strap                 | D01          |          | NC               | P06          | P       | VCC3                 |
| A03          |   | AIN14#                        | C18        |          | D45#               | AC07         |          | GDS1#                      | V25          | 0        | MA08 / strap                 | D04          |          | NC               | R21          | P       | VCC3                 |
| A04          |   | AINCLK#                       | E19        | IO       | D46#               | AB13         | IO       | GDSEL#                     | V24          | 0        | MA09 / strap                 | E01          |          | NC               | T23          | P       | VCC3                 |
| B26<br>A26   |   | AOUT02#<br>AOUT03#            | A19<br>E20 | IO<br>IO | D47#<br>D48#       | AB10<br>AB06 | OI       | GFRM#<br>GGNT#             | W26<br>W25   | 0        | MA10 / strap<br>MA11 / strap | E02<br>E03   |          | NC<br>NC         | V06<br>V21   | P<br>P  | VCC3<br>VCC3         |
| C24          |   | AOUT04#                       |            |          | D49#               | AB11         | Ю        | GIRDY#                     | W24          | ŏ        | MA12 / strap                 | E04          |          | NC               | W21          | P       | VCC3                 |
| E24          |   | AOUT05#                       | F18        | Ю        | D50#               | A02          | P        | GND                        | W23          | O        | MA13 / strap                 | F03          |          | NC               | AA06         | P       | VCC3                 |
| C25          |   | AOUT06#                       |            |          | D51#               | B04          | P        | GND                        | W22          | O        | MA14 / strap                 | F04          |          | NC               | AA21         | P       | VCC3                 |
| E26          |   | AOUT07#                       | C22        |          | D52#               | B07          | P        | GND                        | P23          | I        | MCLKF                        | G01          |          | NC               | AA14         | P       | VCCGCK               |
| F24<br>C26   |   | AOUT08#<br>AOUT09#            | B24<br>D22 |          | D53 #<br>D54#      | B10<br>B13   | P<br>P   | GND<br>GND                 | R22<br>G25   | O<br>IO  | MCLK<br>MD00                 | G04<br>G05   |          | NC<br>NC         | H22<br>P22   | P<br>P  | VCCHCK<br>VCCMCK     |
| D24          |   | AOUT10#                       |            |          | D55#               | B16          | P        | GND                        |              |          | MD00<br>MD01                 | H04          |          | NC<br>NC         | AA07         | P       |                      |
| D23          | I | AOUT11#                       | A20        | Ю        | D56#               | B19          | P        | GND                        | H26          | Ю        | MD02                         | J05          |          | NC               | AA10         | P       | VCCQ                 |
| D26          |   | AOUT12#                       |            |          | D57#               | B22          | P        | GND                        | J25          |          | MD03                         | K04          |          | NC               | AA12         |         | VCCQ                 |
| F25          | I | AOUT13#                       |            |          | D58#               | B25          | P        | GND                        |              |          | MD04                         | L05          | Ļ        | NC               | AA15         |         | VCCQ                 |
| F26<br>D25   | I | AOUTCLK#                      |            |          | D59#               | F07          | P<br>P   | GND                        | K25<br>J23   |          | MD05<br>MD06                 | AB18<br>W02  | I        | NCOMP<br>PAR     | AA18         | P<br>P  | VCCO                 |
|              |   | CBE0#                         |            |          | D60#<br>D61#       | F09<br>F12   | P        | GND<br>GND                 | K23          |          | MD06<br>MD07                 | AB04         |          | PCKRUN#          | AC05<br>AC08 | P       | VCCO<br>VCCO         |
|              |   | CBE1#                         |            |          | D62#               | F16          | P        | GND                        | L25          |          | MD08                         | AA05         | Ĭ        | PCLK             | AC11         | P       |                      |
| U05          | Ю | CBE2#                         | B23        | Ю        | D63#               | F19          |          | GND                        | L22          | Ю        | MD09                         | AC18         | I        | PCOMP            | AC14         | P       | vcco                 |
|              |   | CBE3#                         | V03        |          | DEVSEL#            | G03          |          | GND                        | M23          |          | MD10                         | L01          | 0        | PGNT#            | AC17         | P       |                      |
| E05          |   | CFWDRST                       | J04        |          | DFTIN<br>DICL VO#  | H21          | P        | GND                        | M25          |          | MD11                         | L04          | I        | PREO#            |              |         | VCCOO                |
| AB25<br>R25  |   | CKE0 / SWEC#<br>CKE1 / SCASC# | A10<br>E15 |          | DICLK0#<br>DICLK1# | .I06<br>.I24 | P<br>P   | GND<br>GND                 | N26<br>N21   |          | MD12<br>MD13                 | C04<br>AC19  | I        | PROCRDY<br>PWROK | AA20<br>D06  | P<br>P  | VSUS3<br>VTT         |
|              |   | CKE2 / SWEB#                  | B18        |          | DICLK2#            | L03          | P        | GND                        | N22          |          | MD14                         | N06          | I        | REO0#            | D09          | P       | VTT                  |
| P26          | О | CKE3 / SCASB#                 | A23        | 0        | DICLK3#            | L21          | P        | GND                        | P24          | Ю        | MD15                         | N01          | I        | REQ1#            | D12          | P       | VTT                  |
| T25          |   | CKE4 / SRASC#                 | E06        |          | DINVAL#            | M06          | P        | GND                        | AB22         |          | MD16                         | N03          | I        | REO2#            | D15          | P       | VTT                  |
| U26          |   | CKE5 / SRASB#                 | D08        |          | DOCLK1#            | M24          | P        | GND                        | AC24         |          | MD17                         | M04          | I        | REO3#            | D18          | P       | VTT                  |
| F23<br>D05   |   | CLKVREF<br>CONNECT            | B15<br>E16 |          | DOCLK1#<br>DOCLK2# | R03<br>R06   | P<br>P   | GND<br>GND                 | AD25<br>AE25 |          | MD18<br>MD19                 | M02<br>AB05  | I        | REO4#<br>RESET#  | D21<br>E23   | P<br>P  | VTT<br>VTT           |
| Y25          |   | CS0# / RAS0#                  | A25        | I        | DOCLK2#<br>DOCLK3# | T21          | P        | GND                        | AF25         |          | MD19<br>MD20                 | E22          | Ţ        | S2KCOMP          | E25          | P       | VTT                  |
| Y26          |   | CS1# / RAS1#                  | AA23       | _        | DOM0 / CAS0#       | T24          | P        | GND                        |              |          | MD21                         | F21          | P        |                  | F08          | P       | VTT                  |
| AA26         | О | CS2# / RAS2#                  | AA22       | O        | DOM1 / CAS1#       | W03          | P        | GND                        | AD23         | Ю        | MD22                         | F22          | P        | S2KVCC           | F11          | P       | VTT                  |
| AA25         |   | CS3# / RAS3#                  | R23        |          | DOM2 / CAS2#       | W06          | P        | GND                        |              |          | MD23                         | F10          | P        | S2KVREF          | F14          | P       | VTT                  |
| Y22          |   | CS4# / RAS4#                  | R26        |          | DQM3 / CAS3#       | Y06          |          | GND                        |              |          | MD24<br>MD25                 | F20<br>AD02  | P        | S2KVREF<br>SBA0  | F17          | P       | WSC#                 |
| Y23          | U | CS5# / RAS5#                  | AB26       |          | DOM4 / CAS4#       | Y21          |          | GND<br>18. P9.18. R9.18. ' |              |          | MD25                         |              |          | er VCCO Pins (5  | U06          |         | WSC#                 |

Center VCC25 Pins (26 pins): J9,11-12,15-16, K9,18, L9,18, M9,18, N9,18, P9,18, R9,18, T9,18, U9,18, V10,13,15,17-18
Center GND Pins (36 pins): L11-16, M11-16, N11-16, P11-16, R11-16, T11-16

Center VCCQ Pins (5 pins): V9,11-12,14,16 Center VTT Pins (5 pins): J10, 13-14, 17-18



## **PIN DESCRIPTIONS**

Table 3. VT8363A KT133A Pin Descriptions

|             |                       |            | CPU Interface                                                                                                                                                                                                                                                                                                                      |
|-------------|-----------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal Name | <u>Pin #</u>          | <u>I/O</u> | Signal Description                                                                                                                                                                                                                                                                                                                 |
| CFWDRST     | E5                    | 0          | <b>CLK Forward Reset.</b> Reset the CLK forward circuitry for the Athlon <sup>TM</sup> interface.                                                                                                                                                                                                                                  |
| CONNECT     | D5                    | 0          | Connect. Used for power management and CLK-forward initialization at reset.                                                                                                                                                                                                                                                        |
| PROCRDY     | C4                    | I          | <b>Processor Ready.</b> Used for power management and CLK-forward initialization at reset.                                                                                                                                                                                                                                         |
| AIN[14-2]#  | (see pin list)        | O          | Host CPU Address / Command Output. Unidirectional system address / command interface to the processor from the system controller. It is used to transfer probes or data movement commands into the processor during PCI-to-DRAM cycles to snoop the CPU internal Cache. AIN[14:2]# is skew-aligned with the forward clock, AINCLK# |
| AINCLK#     | A4                    | О          | <b>Host CPU Address Output Clock.</b> Single-ended forwarded clock for the AIN[14:2]# bus that is driven by the system controller. Both rising and falling edges are used to transfer addresses or commands to the processor.                                                                                                      |
| AOUT[14-2]# | (see pin list)        | I          | <b>Host CPU Address Input.</b> Unidirectional system address / command interface from the processor to the system controller. It is used to transfer processor commands or probes responses to the system controller. AOUT[14:2]# is skew-aligned with the forward clock, AOUTCLK#                                                 |
| AOUTCLK#    | D25                   | I          | <b>Host CPU Address Input Clock.</b> Single-ended forwarded clock for the AOUT[14:2]# bus that is driven by the processor. Both rising and falling edges are used to transfer commands or probe responses.                                                                                                                         |
| D[63-0]#    | (see pin list)        | Ю          | <b>Host CPU Data.</b> Bi-directional interface between the processor and the system controller for data movement. D[63:0]# bus is skew-aligned with either the DICLK[3:0]# or DOCLK[3:0]# forward clocks.                                                                                                                          |
| DICLK[3-0]# | A23, B18,<br>E15, A10 | O          | <b>Host CPU Data Input Clock.</b> Single-ended forwarded clocks for the D[63:0]# bus, driven by the system controller to the processor. Each 16-bit data word is skew-aligned with one of these clocks. Both rising and falling edges are used to transfer data to the pocessor.                                                   |
| DOCLK[3-0]# | A25, E16,<br>B15, D8  | I          | <b>Host CPU Data Output Clock.</b> Single-ended forwarded clocks for the D[63:0]# bus, driven by the processor to the system controller. Each 16-bit data word is skew-aligned with one of these clocks. Both rising and falling edges are used to transfer data to the system controller.                                         |
| DINVAL#     | E6                    | O          | <b>Host CPU Data Read In Valid.</b> Driven by the system controller to control the flow of data into the processor. DINVAL# can be used to introduce an arbitrary number of cycles between octawords into the processor.                                                                                                           |



The pinouts were defined assuming the ATX PCB layout model shown below (and general pin layout shown) as a guide for PCB component placement. Other PCB layouts (AT, LPX, and NLX) were also considered and can typically follow the same general component placement.





|                |                                               | D          | PRAM Interface                                                   |
|----------------|-----------------------------------------------|------------|------------------------------------------------------------------|
| Signal Name    | <u>Pin #</u>                                  | <u>I/O</u> | Signal Description                                               |
| MD[63:0]       | (see pinout tables)                           | IO         | Memory Data. These signals are connected to the DRAM data bus.   |
| MA14 / strap,  | W22                                           | O/I        | Memory Address. DRAM address lines                               |
| MA13 / strap,  | W23                                           |            |                                                                  |
| MA12 / strap,  | W24                                           |            | <u>Strap Register Description Settings</u>                       |
| MA11 / strap,  | W25                                           |            | MA14 Rx68[0] CPU Clock Frequency 0=100, 1=66                     |
| MA10 / strap,  | W26                                           |            | MA13-12 RxB4[5-4] Internal Pullup Strength 11=Auto, ~11=Strap    |
| MA9 / strap,   | V24                                           |            | MA11 RxB6[7] S2K Edge/Central DQ 1=Edge                          |
| MA8 / strap,   | V25                                           |            | MA10-9 RxB4[1-0] Output Drive Strength 0=Auto, ~0=Strap          |
| MA7 / strap,   | U21                                           |            | MA8-4 RxB6[4-0] S2K Strobe Delay 0=Auto, ~0=Strap                |
| MA6 / strap,   | V22                                           |            | MA3-0 RxB3[7-4] CPU Clock Divide 0=11, 1=11.5, 2=12,             |
| MA5 / strap,   | U22                                           |            | 3=12.5, 4=5, 5=5.5,                                              |
| MA4 / strap,   | V23                                           |            | 6=6,7=6.5,8=7,9=7.5,                                             |
| MA3 / strap,   | T22                                           |            | 10=8, 11=8.5, 12=9,                                              |
| MA2 / strap,   | V26                                           |            | 13=9.5,14=10,15=10.5                                             |
| MA1 / strap,   | U23                                           |            | SRASA# RxB2[5] S2K Slew Rate Control 1=Disable                   |
| MA0 / strap    | U24                                           |            | SCASA# RxB3[1] Fast Command 1=Enable                             |
|                |                                               |            | SWEA# RxB6[5] CPU Edge/Center DQ 1=Center                        |
|                |                                               |            |                                                                  |
|                |                                               | 4          | Strap option default values are all 0 (internally pulled down)   |
| CS[5:0]#       | Y23, Y22, AA25, AA26,<br>Y26, Y25             | 0          | Chip Select. Chip select of each bank.                           |
| DQM[7:0]       | R24, T26, AA24, AB26,                         | 0          | Data Mask. Data mask of each byte lane                           |
| DQM[7.0]       | R24, 120, AA24, AB20,<br>R26, R23, AA22, AA23 | 0          | Data Wask. Data mask of each byte fanc                           |
| SRASA# / strap | U25                                           | 0          | Row Address Command Indicator. (see Device 0 RxB2[5])            |
| SCASA# / strap | P25                                           | 0          | Column Address Command Indicator. (see Device 0 RxB3[1])         |
| SWEA# / strap  | AB24                                          | 0          | Write Enable Command Indicator. (see Device 0 RxB6[5])           |
| CKE0 / SWEC#,  | AB25                                          | O          | Clock Enables. Clock enables for each DRAM bank for powering     |
| CKE1 / SCASC#, | R25                                           |            | down the SDRAM or clock control for reducing power usage and for |
| CKE2 / SWEB#,  | AC26                                          |            | reducing heat / temperature in high-speed memory systems.        |
| CKE3 / SCASB#, | P26                                           |            |                                                                  |
| CKE4 / SRASC#, | T25                                           |            |                                                                  |
| CKE5 / SRASB#  | U26                                           |            |                                                                  |



|             |                    |            | PCI Bus Interface                                                                  |
|-------------|--------------------|------------|------------------------------------------------------------------------------------|
| Signal Name | <u>Pin #</u>       | <u>I/O</u> | Signal Description                                                                 |
| AD[31:0]    | (see               | IO         | Address/Data Bus. The standard PCI address and data lines. The address is          |
|             | pinout             |            | driven with FRAME# assertion and data is driven or received in following           |
|             | tables)            |            | cycles.                                                                            |
| CBE[3:0]#   | T3, U5, W4, AA1    | IO         | Command/Byte Enable. Commands are driven with FRAME# assertion. Byte               |
|             |                    |            | enables corresponding to supplied or requested data are driven on following        |
|             |                    |            | clocks.                                                                            |
| FRAME#      | T5                 | IO         | Frame. Assertion indicates the address phase of a PCI transfer. Negation           |
|             |                    |            | indicates that one more data transfer is desired by the cycle initiator.           |
| IRDY#       | T6                 | IO         | <b>Initiator Ready.</b> Asserted when the initiator is ready for data transfer.    |
| TRDY#       | V5                 | IO         | <b>Target Ready.</b> Asserted when the target is ready for data transfer.          |
| STOP#       | V4                 | IO         | Stop. Asserted by the target to request the master to stop the current             |
|             |                    |            | transaction.                                                                       |
| DEVSEL#     | V3                 | IO         | <b>Device Select.</b> This signal is driven by the VT8363A when a PCI initiator is |
|             |                    |            | attempting to access main memory. It is an input when the VT8363A is acting        |
|             |                    |            | as a PCI initiator.                                                                |
| PAR         | W2                 | IO         | <b>Parity.</b> A single parity bit is provided over AD[31:0] and C/BE[3:0].        |
| SERR#       | V2                 | IO         | System Error. The VT8363A will pulse this signal when it detects a system          |
|             |                    |            | error condition.                                                                   |
| LOCK#       | V1                 | IO         | Lock. Used to establish, maintain, and release resource lock.                      |
| PREQ#       | L4                 | I          | South Bridge Request. This signal comes from the South Bridge. PREQ# is            |
|             |                    | 4          | the South Bridge request for the PCI bus.                                          |
| PGNT#       | L1                 | O          | <b>South Bridge Grant.</b> This signal driven by the VT8363A to grant PCI access   |
|             |                    |            | to the South Bridge.                                                               |
| REQ[4:0]#   | M2, M4, N3, N1, N6 | I          | PCI Master Request. PCI master requests for PCI.                                   |
| GNT[4:0]#   | M3, M1, N5, N2, M5 | О          | PCI Master Grant. Permission is given to the master to use PCI.                    |
| PCLK        | AA5                | I          | PCI Clock. From external clock generator.                                          |
| PCKRUN#     | AB4                | IO         | PCI Clock Run. May be used to stop PCI clock.                                      |
| WSC#        | U6                 | 0          | Write Snoop Complete. Sideband PCI signal (used on the planar only in              |
|             |                    |            | multiprocessor configurations) asserted to indicate that all snoop activity on the |
|             |                    |            | CPU bus initiated by the last PCI-to-DRAM write is complete and that it is safe    |
|             |                    |            | to send an APIC interrupt message. Basically this signal is always active except   |
|             |                    |            | when PCI master write data is not flushed.                                         |



|             |                                |            | AGP Bus Interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|--------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal Name | Pin#                           | <u>I/O</u> | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| GD[31:0]    | (see pinout tables)            | Ю          | <b>Address/Data Bus.</b> The standard AGP/PCI address and data lines. The address is driven with GDS0# and GDS1# assertion for AGP transfers and is driven with GFRM# assertion for PCI transfers.                                                                                                                                                                                                                                                                                                                                                                                                                       |
| GDS0        | AD15                           | IO         | <b>Bus Strobe 0 (AGP transactions only).</b> Provides timing for 2x data transfer mode on AD[15:0]. The agent that is providing the data drives this signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| GDS0#       | AE15                           | Ю          | <b>Bus Strobe 0 complement and Bus Strobe 0 (AGP transactions only).</b> Provides timing for 4x data transfer mode on AD[15:0]. The agent that is providing the data drives this signal.                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| GDS1        | AB7                            | Ю          | <b>Bus Strobe 1 (AGP transactions only).</b> Provides timing for 2x data transfer mode on AD[31:16]. The agent that is providing the data drives this signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| GDS1#       | AC7                            | Ю          | <b>Bus Strobe 1 complement and Bus Strobe 1 (AGP transactions only).</b> Provides timing for 4x data transfer mode on AD[31:16]. The agent that is providing the data drives this signal.                                                                                                                                                                                                                                                                                                                                                                                                                                |
| GBE[3:0]#   | AD8,<br>AE12,<br>AD12,<br>AD16 | IO         | Command/Byte Enable.  AGP: These pins provide command information (different commands than for PCI) driven by the master (graphics controller) when requests are being enqueued using PIPE#. These pins provide valid byte information during AGP write transactions and are driven by the master. The target (this chip) drives these lines to "0000" during the return of AGP read data, but the state of these pins is ignored by the AGP master.  PCI: Commands are driven with GFRM# assertion. Byte enables corresponding to supplied or requested data are driven on following clocks.                            |
| GFRM#       | AB10                           | Ю          | <b>Frame (PCI transactions only).</b> Assertion indicates the address phase of a PCI transfer. Negation indicates that one more data transfer is desired by the cycle initiator.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| GIRDY#      | AB11                           | IO         | Initiator Ready  AGP: For write operations, the assertion of this pin indicates that the master is ready to provide <i>all</i> write data for the current transaction. Once this pin is asserted, the master is not allowed to insert wait states. For read operations, the assertion of this pin indicates that the master is ready to transfer a subsequent block of read data. The master is <i>never</i> allowed to insert a wait state during the initial block of a read transaction. However, it may insert wait states after each block transfers.  PCI: Asserted when the initiator is ready for data transfer. |
| GTRDY#      | AC12                           | IO         | Target Ready: AGP: Indicates that the target is ready to provide read data for the entire transaction (when the transaction can complete within four clocks) or is ready to transfer a (initial or subsequent) block of data when the transfer requires more than four clocks to complete. The target is allowed to insert wait states after each block transfers on both read and write transactions. PCI: Asserted when the target is ready for data transfer.                                                                                                                                                         |
| GSTOP#      | AB12                           | IO         | <b>Stop</b> ( <b>PCI transactions only</b> ). Asserted by the target to request the master to stop the current transaction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| GDSEL#      | AB13                           | IO         | <b>Device Select (PCI transactions only).</b> This signal is driven by the VT8363A when a PCI initiator is attempting to access main memory. It is an input when the VT8363A is acting as PCI initiator. Not used for AGP cycles.                                                                                                                                                                                                                                                                                                                                                                                        |

Note: Clocking of the AGP interface is performed with GCLK; see the clock pin group for descriptions of the clock pins.

Note: PCB Layout Guidelines (reference from AGP specification)

- 1. Total motherboard trace length 10" max, trace impedance = 65 ohms  $\pm$  15 ohms, minimize signal crosstalk
- 2. Trace lengths within groups matched to within 2 inches or better
  - Groups are: a. GDS0#, GDS0, GD15-0, GBE1-0#
    - b. GDS1#, GDS1, GD31-16, GBE3-2#
    - c. SBS#, SBS, SBA7-0
- 3. Ground isolation should be provided around GDS0#, GDS0, GDS1# and GDS1 to prevent crosstalk with GD[31:0]. Ideally ground traces should be provided adjacent to GDSn# on the same signal layer, but at a minimum wider spaces should be provided on either side (e.g., 16 mil spaces on either side of GDSn# if GDSn# signal traces are 8 mil).



|                   |                                                 |           | AGP Bus Interface (continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------------|-------------------------------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal Name       | <u>Pin #</u>                                    | <u>IO</u> | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| GPIPE#            | AC9                                             | I         | <b>Pipelined Request.</b> Asserted by the master (graphics controller) to indicate that a full-width request is to be enqueued by the target VT8363A. The master enqueues one request each rising edge of GCLK while GPIPE# is asserted. When GPIPE# is deasserted no new requests are enqueued across the AD bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| GRBF#             | AA9                                             | I         | <b>Read Buffer Full.</b> Indicates if the master (graphics controller) is ready to accept previously requested low priority read data. When GRBF# is asserted, the VT8363A will not return low priority read data to the master.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| GWBF#             | AC10                                            | I         | Write Buffer Full.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| SBA[7:0]          | AD4, AE4,<br>AE3, AF3,<br>AD3, AE1,<br>AD1, AD2 | I         | <b>SideBand Address.</b> Provides an additional bus to pass address and command information from the master (graphics controller) to the target (the VT8363A). These pins are ignored until enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| SBS               | AF1                                             | I         | <b>Sideband Strobe.</b> Provides timing for SBA[7:0] (driven by the master)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| SBS#              | AF2                                             | I         | <b>Sideband Strobe complement and SBS</b> . Provides timing for SBA[7:0] (driven by the master) when 4x timing is supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| ST[2:0]           | AB9, AB8,<br>AC6                                | O         | <ul> <li>Status (AGP only). Provides information from the arbiter to a master to indicate what it may do. Only valid while GGNT# is asserted.</li> <li>000 Indicates that previously requested low priority read or flush data is being returned to the master (graphics controller).</li> <li>001 Indicates that previously requested high priority read data is being returned to the master.</li> <li>010 Indicates that the master is to provide low priority write data for a previously enqueued write command.</li> <li>011 Indicates that the master is to provide high priority write data for a previously enqueued write command.</li> <li>100 Reserved. (arbiter must not issue, may be defined in the future).</li> <li>101 Reserved. (arbiter must not issue, may be defined in the future).</li> <li>110 Reserved. (arbiter must not issue, may be defined in the future).</li> <li>111 Indicates that the master (graphics controller) has been given permission to start a bus transaction. The master may enqueue AGP requests by asserting PIPE# or start a PCI transaction by asserting GFRM#. ST[2:0] are always outputs from the VT8363A and inputs to the master.</li> </ul> |
| GREQ#             | AD5                                             | I         | Request. Master request for AGP.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| GGNT#             | AB6                                             | O         | <b>Grant.</b> Permission is given to the master to use AGP.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| GPAR /<br>GCKRUN# | AC13                                            | IO        | Rx78[1]=0: <b>AGP Parity.</b> A single parity bit is provided over GD[31:0] and GBE[3:0]. Rx78[1]=1: <b>AGP Clock Run.</b> Used to stop the AGP bus clock to reduce bus power usage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| GCLK              | AB14                                            | О         | AGP Clock. Generated by on-chip clock logic.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                   |                                                 |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

Note: For PCI operation on the AGP bus, the following pins are not required:

- PERR# (parity and error reporting not required on transient data devices such as graphics controllers)
- LOCK# (no lock requirement on AGP)
- IDSEL (internally connected to AD16 on AGP-compliant masters)

Note: Separate system interrupts are not provided for AGP. The AGP connector provides interrupts via PCI bus INTA-B#.

Note: The AGP bus supports only one master directly (REQ[3:0]# and GNT[3:0]# are not provided). External logic is required to implement additional master capability. Note that the arbitration mechanism on the AGP bus is different from the PCI bus.

Note: A separate reset is not required for the AGP bus (RESET# resets both PCI and AGP buses)

Note: Two mechanisms are provided by the AGP bus to enqueue master requests: GPIPE# (to send addresses multiplexed on the AD lines) and the SBA port (to send addresses unmultiplexed). AGP masters implement one or the other or select one at initialization time (they are not allowed to change during runtime). Therefore only one of the two will be used and the signals associated with the other will not be used. Therefore the VT8363A has an internal pullup on GRBF# to maintain it in the de-asserted state in case it is not implemented on the master device.



| Test Functions |      |            |                                             |  |  |
|----------------|------|------------|---------------------------------------------|--|--|
| Signal Name    | Pin# | <u>I/O</u> | Signal Description                          |  |  |
| TESTIN         | H23  | I          | PLL Test Input. Normally connected to VCC3. |  |  |

| Clock / Reset Control |              |            |                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|-----------------------|--------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Signal Name           | <u>Pin #</u> | <u>I/O</u> | Signal Description                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| HCLK                  | G22          | I          | st Clock. This pin receives the host CPU clock (66 / 100 / 133 MHz). This clock used by all VT8363A logic that is in the host CPU domain. The memory interface ic will also use this clock if selected (memory system timing can alternately be ected to use the AGP bus clock). The CPU clock must lead the AGP clock by 0.2 0.5 nsec.                                                 |  |  |
| PCLK                  | AA5          | I          | <b>PCI Clock.</b> This pin receives a buffered host clock divided-by-6 to create 33 MHz. This clock is used by all of the VT8363A logic that is in the PCI clock domain. This clock input must be 33 MHz maximum to comply with PCI specification requirements and must be synchronous with the host CPU clock, HCLK. The host CPU clock must lead the PCI clock by $1.5 \pm 0.5$ nsec. |  |  |
| GCLK                  | AB14         | O          | <b>GP Clock.</b> This pin drives the AGP bus clock (66 MHz). This clock is used by all T8363A logic that is in the AGP clock domain. The AGP clock is synchronous to be 200 MHz host CPU clock.                                                                                                                                                                                         |  |  |
| GCLKF                 | AC15         | I          | AGP Clock Feedback. Connect to GCLK.                                                                                                                                                                                                                                                                                                                                                    |  |  |
| MCLK                  | R22          | O          | <b>DRAM Clock.</b> Output from internal clock generator to the external clock buffer.                                                                                                                                                                                                                                                                                                   |  |  |
| MCLKF                 | P23          | I          | DRAM Clock Feedback. Input from MCLK via the external clock buffer.                                                                                                                                                                                                                                                                                                                     |  |  |
| RESET#                | AB5          | I          | deset. Input from south bridge chip. When asserted, this signal resets the VT8363A and sets all register bits to the default value. The rising edge of this signal is used to ample all power-up strap options                                                                                                                                                                          |  |  |
| PWROK                 | AC19         | I          | Power OK.                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| SUSST#                | AB19         | Ι          | <b>Suspend Status.</b> For implementation of the Suspend-to-DRAM feature. Connect to an external pullup to disable.                                                                                                                                                                                                                                                                     |  |  |



Figure 3. CPU / SDRAM / AGP / PCI Clock Connections



| Power, Ground, and Test |                         |            |                                                                                   |  |  |
|-------------------------|-------------------------|------------|-----------------------------------------------------------------------------------|--|--|
| Signal Name             | <u>Pin #</u>            | <u>I/O</u> | Signal Description                                                                |  |  |
| VCC3                    | (see pin list)          | P          | <b>Power</b> for <b>Internal Logic</b> and <b>I/O Interface Logic</b> (3.3V ±5%). |  |  |
| VSUS3                   | AA20                    | P          | Suspend Power (3.3V ±5%).                                                         |  |  |
| VTT                     | D6, D9, D12, D15,       | P          | <b>CPU Interface Termination Voltage</b> $(x.xV \pm 0.xV)$ .                      |  |  |
|                         | D18, D21, E23, E25,     |            | -                                                                                 |  |  |
|                         | F8, F11, F14, F17,      |            |                                                                                   |  |  |
|                         | J10, J13, J14, J17, J18 |            |                                                                                   |  |  |
| GND                     | (see pin list)          | P          | Ground                                                                            |  |  |
| S2KVREF                 | F10, F20                | P          | S2K Voltage Reference.                                                            |  |  |
| S2KCOMP                 | E22                     | I          | S2K Compensation.                                                                 |  |  |
| S2KVCC                  | F22                     | P          | S2K Power.                                                                        |  |  |
| S2KGND                  | F21                     | P          | S2K Ground.                                                                       |  |  |
| CLKVREF                 | F23                     | P          | Clock Voltage Reference.                                                          |  |  |
| VCCHCK                  | H22                     | P          | <b>Host CPU Clock Power</b> (3.3V ±5%). For Host CPU clock logic.                 |  |  |
| GNDHCK                  | G21                     | P          | Host CPU Clock Ground. Connect to main ground plane.                              |  |  |
| VCCMCK                  | P22                     | P          | <b>DRAM Clock Power</b> (3.3V ±5%). For DRAM clock deskew logic.                  |  |  |
| GNDMCK                  | P21                     | P          | RAM Clock Ground. Connect to main ground plane.                                   |  |  |
| VCCGCK                  | AA14                    | P          | <b>AGP Clock Power</b> (3.3V ±5%). For AGP clock deskew logic                     |  |  |
| GNDGCK                  | AB15                    | P          | AGP Clock Ground. Connect to main ground plane.                                   |  |  |
| VCCQ                    | V9, V11, V12, V14, V16, | P          | AGP 1.5V Power.                                                                   |  |  |
|                         | AA7, AA10, AA12,        |            |                                                                                   |  |  |
|                         | AA15, AA18, AC5, AC8,   |            |                                                                                   |  |  |
|                         | AC11, AC14, AC17        |            |                                                                                   |  |  |
| VCCQQ                   | AA17                    | P          | AGP Quiet Power.                                                                  |  |  |
| GNDQQ                   | AB17                    | P          | AGP Quiet Ground.                                                                 |  |  |
| AGPVREF                 | AF10                    | P          | <b>AGP Voltage Reference.</b> 0.39 VCC3 to 0.41 VCC3. Typical value is            |  |  |
|                         |                         |            | 1.32V (0.40 times 3.3V). This can be provided with a resistive divider            |  |  |
|                         | ·                       |            | on VCC3 using 270 ohm and 180 ohm (2%) resistors.                                 |  |  |
| NCOMP                   | AB18                    | I          | <b>AGP N Compensation.</b> Connect to VCCQ through a 60 ohm resistor.             |  |  |
| PCOMP                   | AC18                    | I          | AGP P Compensation. Connect to GND through a 60 ohm resistor.                     |  |  |
| DFTIN                   | J4                      | I          | DFT In.                                                                           |  |  |
| SCANENA                 | Л1                      | I          | Scan Enable.                                                                      |  |  |
| SCANIN[7-0]             | J2, J3, H2, H1,         | I          | Scan In.                                                                          |  |  |
|                         | G2, F5, F1, F2          |            |                                                                                   |  |  |
| SCANOUT[7-0]            | L2, K3-K1, K6,          | О          | Scan Out.                                                                         |  |  |
|                         | H5, G6, H3              |            |                                                                                   |  |  |



### **REGISTERS**

#### **Register Overview**

The following tables summarize the configuration and I/O registers of the VT8363A. These tables also document the power-on default value ("Default") and access type ("Acc") for each register. Access type definitions used are RW (Read/Write), RO (Read/Only), "—" for reserved / used (essentially the same as RO), and RWC (or just WC) (Read / Write 1's to Clear individual bits). Registers indicated as RW may have some read/only bits that always read back a fixed value (usually 0 if unused); registers designated as RWC or WC may have some read-only or read write bits (see individual register descriptions following these tables for details). All offset and default values are shown in hexadecimal unless otherwise indicated.

Table 4. VT8363A Registers

#### VT8363A I/O Ports

| Port # | I/O Port                  | Default   | Acc |
|--------|---------------------------|-----------|-----|
| 22     | PCI / AGP Arbiter Disable | 00        | RW  |
| CFB-8  | Configuration Address     | 0000 0000 | RW  |
| CFF-C  | Configuration Data        | 0000 0000 | RW  |
|        |                           |           |     |
|        |                           |           |     |



#### VT8363A Device 0 Registers - Host Bridge

#### **Header Registers**

| Offset | Configuration Space Header | Default   | Acc |
|--------|----------------------------|-----------|-----|
| 1-0    | Vendor ID                  | 1106      | RO  |
| 3-2    | Device ID                  | 0305      | RO  |
| 5-4    | Command                    | 0006      | RW  |
| 7-6    | Status                     | 0210      | WC  |
| 8      | Revision ID                | 8n        | RO  |
| 9      | Program Interface          | 00        | RO  |
| A      | Sub Class Code             | 00        | RO  |
| В      | Base Class Code            | 06        | RO  |
| C      | -reserved-                 | 00        |     |
| D      | Latency Timer              | 00        | RW  |
| E      | Header Type                | 00        | RO  |
| F      | Built In Self Test (BIST)  | 00        | RO  |
| 13-10  | Graphics Aperture Base     | 0000 0008 | RW  |
| 14-2B  | -reserved-                 | 00        |     |
| 2D-2C  | Subsystem Vendor ID        | 0000      | W1  |
| 2F-2E  | Subsystem ID               | 0000      | W1  |
| 30-33  | -reserved-                 | 00        |     |
| 37-34  | Capability Pointer         | 0000 00A0 | RO  |
| 38-3F  | -reserved-                 | 00        | Z   |

#### **Device-Specific Registers**

| <b>Offset</b> | Host CPU Protocol Control | <b>Default</b> | Acc |
|---------------|---------------------------|----------------|-----|
| 50            | S2K Timing Control I      | 00             | RW  |
| 51            | S2K Timing Control II     | 00             | RW  |
| 52            | S2K Timing Control III    | 70             | RW  |
| 53            | BIU Arbitration Control   | 00             | RW  |
| 54            | BIU Control               | 00             | RW  |
| 55            | Debug (Do Not Program)    | 7-/            | _   |

#### **Device-Specific Registers (continued)**

| Offset | DRAM Control                   | Default | Acc |
|--------|--------------------------------|---------|-----|
| 56-57  | -reserved-                     | 00      | _   |
| 59-58  | MA Map Type                    | 0040    | RW  |
| 5F-5A  | DRAM Row Ending Address:       |         |     |
| 5A     | Bank 0 Ending (HA[31:24])      | 01      | RW  |
| 5B     | Bank 1 Ending (HA[31:24])      | 01      | RW  |
| 5C     | Bank 2 Ending (HA[31:24])      | 01      | RW  |
| 5D     | Bank 3 Ending (HA[31:24])      | 01      | RW  |
| 5E     | Bank 4 Ending (HA[31:24])      | 01      | RW  |
| 5F     | Bank 5 Ending (HA[31:24])      | 01      | RW  |
| 60     | DRAM Type                      | 00      | RW  |
| 61     | ROM Shadow Control C0000-CFFFF | 00      | RW  |
| 62     | ROM Shadow Control D0000-DFFFF | 00      | RW  |
| 63     | ROM Shadow Control E0000-FFFFF | 00      | RW  |
| 64     | DRAM Timing for Banks 0,1      | EC      | RW  |
| 65     | DRAM Timing for Banks 2,3      | EC      | RW  |
| 66     | DRAM Timing for Banks 4,5      | EC      | RW  |
| 67     | -reserved-                     | 00      | _   |
| 68     | DRAM Control                   | 00      | RW  |
| 69     | DRAM Clock Select              | 00      | RW  |
| 6A     | DRAM Refresh Counter           | 00      | RW  |
| 6B     | DRAM Arbitration Control       | 01      | RW  |
| 6C     | SDRAM Control                  | 00      | RW  |
| 6D     | DRAM Control Drive Strength    | 00      | RW  |
| 6E-6F  | -reserved-                     | 00      |     |

|   | <b>Offset</b> | PCI Bus Control                | <b>Default</b> | Acc |
|---|---------------|--------------------------------|----------------|-----|
|   | 70            | PCI Buffer Control             | 00             | RW  |
|   | 71            | CPU to PCI Flow Control 1      | 00             | RW  |
|   | 72            | CPU to PCI Flow Control 2      | 00             | RW  |
|   | 73            | PCI Master Control 1           | 00             | RW  |
|   | 74            | PCI Master Control 2           | 00             | RW  |
|   | 75            | PCI Arbitration 1              | 00             | RW  |
|   | 76            | PCI Arbitration 2              | 00             | RW  |
|   | 77            | Chip Test (do not program)     | 00             | RW  |
| 2 | 78            | PMU Control                    | 00             | RW  |
|   | 79            | PMU Control                    | 00             | RW  |
|   | 7A            | Miscellaneous Control          | 00             | RW  |
|   | 7B            | PCI Master Access Control      | 00             | RW  |
|   | 7C-7D         | -reserved-                     | 00             | _   |
|   | 7E-7F         | PLL Test Mode (do not program) | 00             | RW  |



#### **Device 0 Device-Specific Registers (continued)**

| <b>Offset</b> | GART/TLB Control                    | <u>Default</u> | Acc |
|---------------|-------------------------------------|----------------|-----|
| 83-80         | GART/TLB Control                    | 0000 0000      | RW  |
| 84            | Graphics Aperture Size              | 00             | RW  |
| 85-87         | -reserved-                          | 00             | _   |
| 8B-88         | Gr. Aperture TLB Base Register Base | 0000 0000      | RW  |
| 8C-9F         | -reserved-                          | 00             |     |

| Offset | AGP Control                   | Default   | Acc |
|--------|-------------------------------|-----------|-----|
| A0     | AGP ID                        | 02        | RO  |
| A1     | AGP Next Item Pointer         | C0        | RO  |
| A2     | AGP Specification Revision    | 20        | RO  |
| A3     | -reserved-                    | 00        | _   |
| A7-A4  | AGP Status                    | 1F00 0203 | RO  |
| AB-A8  | AGP Command                   | 0000 0000 | RW  |
| AC     | AGP Control                   | 00        | RW  |
| AD     | AGP Latency Timer             | 02        | RW  |
| AE     | AGP Miscellaneous Control     | 00        | RW  |
| AF     | AGP Strobe Drive Strength     | 00        | RW  |
| В0     | AGP Pad Control / Status      | 8x        | RW  |
| B1     | AGP Drive Strength            | 63        | RW  |
| B2     | AGP Pad Drive / Delay Control | 00        | RW  |
| В3     | -reserved-                    | 00        |     |

| <b>Offset</b> | CPU Strapping/S2K Compensation | <b>Default</b> | Acc |
|---------------|--------------------------------|----------------|-----|
| В3            | CPU Strapping Control          | strapping      | RO  |
| B4            | S2K Compensation Strapping     | strapping      | RO  |
| B5            | S2K Compensation Result 1      | 00             | RO  |
| В6            | S2K Compensation Result 2      | 00             | RO  |
| В7            | S2K Compensation Result 3      | 00             | RO  |
| B8            | S2K Compensation Result 4      | 00             | RO  |
| B9-BF         | -reserved-                     | 00             |     |

#### Device 0 Device-Specific Registers (continued)

| Offset | Power Management & MiscControl      | <u>Default</u> | Acc |
|--------|-------------------------------------|----------------|-----|
| C0     | Power Management Capability ID      | 01             | RO  |
| C1     | Power Management New Pointer        | 00             | RO  |
| C2     | Power Management Capabilities I     | 02             | RO  |
| C3     | Power Management Capabilities II    | 00             | RO  |
| C4     | Power Management Control / Status   | 00             | RW  |
| C5     | Power Management Status             | 00             | RO  |
| C6     | PCI-to-PCI Bridge Support Extension | 00             | RO  |
| C7     | Power Management Data               | 00             | RO  |
| C8-DF  | -reserved-                          | 00             |     |
| E0     | Miscellaneous Control               | 00             | RW  |
| E1-EF  | -reserved-                          | 00             | _   |
| F0     | BIOS Scratch Register 0             | 00             | RW  |
| F1     | BIOS Scratch Register 1             | 00             | RW  |
| F2     | BIOS Scratch Register 2             | 00             | RW  |
| F3     | BIOS Scratch Register 3             | 00             | RW  |
| F4     | BIOS Scratch Register 4             | 00             | RW  |
| F5     | BIOS Scratch Register 5             | 00             | RW  |
| F6     | Revision ID Backdoor                | 00             | RW  |
| F7     | Foundry ID                          | FoundryID      | RW  |
| F8     | DRAM Arbitration Timer              | 00             | RW  |
| F9-FB  | -reserved-                          | 0000           | RW  |
| FC     | Back-Door Control 1                 | 00             | RW  |
| FD     | Back-Door Control 2                 | 00             | RW  |
| FF-FE  | Back-Door Device ID                 | 0000           | RW  |



#### VT8363A Device 1 - PCI-to-PCI Bridge

#### **Header Registers**

| Offset | Configuration Space Header | <u>Default</u> | Acc                    |
|--------|----------------------------|----------------|------------------------|
| 1-0    | Vendor ID                  | 1106           | RO                     |
| 3-2    | Device ID                  | 8305           | RO                     |
| 5-4    | Command                    | 0007           | $\mathbf{R}\mathbf{W}$ |
| 7-6    | Status                     | 0230           | WC                     |
| 8      | Revision ID                | nn             | RO                     |
| 9      | Program Interface          | 00             | RO                     |
| A      | Sub Class Code             | 04             | RO                     |
| В      | Base Class Code            | 06             | RO                     |
| С      | -reserved-                 | 00             |                        |
| D      | Latency Timer              | 00             | $\mathbf{R}\mathbf{W}$ |
| E      | Header Type                | 01             | RO                     |
| F      | Built In Self Test (BIST)  | 00             | RO                     |
| 10-17  | -reserved-                 | 00             |                        |
| 18     | Primary Bus Number         | 00             | $\mathbf{RW}$          |
| 19     | Secondary Bus Number       | 00             | $\mathbf{R}\mathbf{W}$ |
| 1A     | Subordinate Bus Number     | 00             | $\mathbf{RW}$          |
| 1B     | Secondary Latency Timer    | 00             | RO                     |
| 1C     | I/O Base                   | F0             | RW                     |
| 1D     | I/O Limit                  | 00             | RW                     |
| 1F-1E  | Secondary Status           | 0000           | RO                     |
| 21-20  | Memory Base                | FFF0           | RW                     |
| 23-22  | Memory Limit (Inclusive)   | 0000           | RW                     |
|        | Prefetchable Memory Base   | FFF0           | RW                     |
| 27-26  | Prefetchable Memory Limit  | 0000           | RW                     |
| 28-2B  | -reserved-                 | 00             |                        |
| 2D-2C  | Subsystem Vendor ID        | 0000           | RW                     |
| 2F-2E  | Subsystem ID               | 0000           | RW                     |
| 30-33  | -reserved-                 | 00             |                        |
| 34     | Capability Pointer         | 00             | RO                     |
| 35-3D  | -reserved-                 | 00             |                        |
| 3F-3E  | PCI-to-PCI Bridge Control  | 00             | RW                     |

#### **Device-Specific Registers**

| <b>Offset</b> | AGP Bus Control                   | <u>Default</u> | Acc |
|---------------|-----------------------------------|----------------|-----|
| 40            | CPU-to-AGP Flow Control 1         | 00             | RW  |
| 41            | CPU-to-AGP Flow Control 2         | 00             | RW  |
| 42            | AGP Master Control                | 00             | RW  |
| 43            | AGP Master Latency Timer          | 00             | RW  |
| 44            | Back-Door Register Control        | 00             | RW  |
| 45            | Fast Write Control                | 72             | RW  |
| 47-46         | PCI-to-PCI Bridge Device ID       | 0000           | RW  |
| 48-7F         | -reserved-                        | 00             | _   |
| 80            | Capability ID                     | 01             | RO  |
| 81            | Next Pointer                      | 00             | RO  |
| 82            | Power Management Capabilities 1   | 02             | RO  |
| 83            | Power Management Capabilities 2   | 00             | RO  |
| 84            | Power Management Control / Status | 00             | RW  |
| 85            | Power Management Status           | 00             | RO  |
| 86            | PCI-PCI Bridge Support Extensions | 00             | RO  |
| 87            | Power Management Data             | 00             | RO  |
| 88-FF         | -reserved-                        | 00             |     |



#### Miscellaneous I/O

One I/O port is defined in the VT8363A: Port 22.

| Port 22 – PCI / AGP Arbiter DisableRW |                                                 |  |  |  |  |
|---------------------------------------|-------------------------------------------------|--|--|--|--|
| 7-2                                   | Reserved always reads 0                         |  |  |  |  |
| 1                                     | AGP Arbiter Disable                             |  |  |  |  |
|                                       | 0 Respond to GREQ# signaldefault                |  |  |  |  |
|                                       | 1 Do not respond to GREQ# signal                |  |  |  |  |
| 0                                     | PCI Arbiter Disable                             |  |  |  |  |
|                                       | 0 Respond to all REQ# signalsdefault            |  |  |  |  |
|                                       | 1 Do not respond to any REQ# signals, including |  |  |  |  |
|                                       | PREQ#                                           |  |  |  |  |
|                                       |                                                 |  |  |  |  |

This port can be enabled for read/write access by setting bit-7 of Device 0 Configuration Register 78.

#### **Configuration Space I/O**

All registers in the VT8363A (listed above) are addressed via the following configuration mechanism:

#### Mechanism #1

These ports respond only to double-word accesses. Byte or word accesses will be passed on unchanged.

| Port CFB-CF8 - Configuration AddressRW |                                                        |  |  |  |
|----------------------------------------|--------------------------------------------------------|--|--|--|
| 31                                     | Configuration Space Enable                             |  |  |  |
|                                        | 0 Disableddefault                                      |  |  |  |
|                                        | 1 Convert configuration data port writes to            |  |  |  |
|                                        | configuration cycles on the PCI bus                    |  |  |  |
| 30-24                                  | <b>Reserved</b> always reads 0                         |  |  |  |
| 23-16                                  | PCI Bus Number                                         |  |  |  |
|                                        | Used to choose a specific PCI bus in the system        |  |  |  |
| 15-11                                  | Device Number                                          |  |  |  |
|                                        | Used to choose a specific device in the system         |  |  |  |
|                                        | (devices 0 and 1 are defined for the VT8363A)          |  |  |  |
| 10-8                                   | <b>Function Number</b>                                 |  |  |  |
|                                        | Used to choose a specific function if the selected     |  |  |  |
|                                        | device supports multiple functions (only function 0 is |  |  |  |
|                                        | defined for the VT8363A).                              |  |  |  |
| 7-2                                    | Register Number (also called the "Offset")             |  |  |  |
|                                        | Used to select a specific DWORD in the VT8363A         |  |  |  |
|                                        | configuration space                                    |  |  |  |
| 1-0                                    | <b>Fixed</b> always reads 0                            |  |  |  |

Refer to PCI Bus Specification Version 2.1 for further details on operation of the above configuration registers.

Port CFF-CFC - Configuration Data.....RW



#### **Register Descriptions**

#### **Device 0 Header Registers - Host Bridge**

All registers are located in PCI configuration space. They should be programmed using PCI configuration mechanism 1 through CF8 / CFC with bus number, function number, and <u>device number</u> equal to <u>zero</u>.

| Device ( | 0 Offs                                             | et 1-0 - Vendor ID (1106h)RO                                                    |  |  |  |
|----------|----------------------------------------------------|---------------------------------------------------------------------------------|--|--|--|
| 15-0     | ID Code (reads 1106h to identify VIA Technologies) |                                                                                 |  |  |  |
| D        | 0 Off-                                             | -4.2.2 Danier ID (0205L) DO                                                     |  |  |  |
|          |                                                    | et 3-2 - Device ID (0305h)RO                                                    |  |  |  |
| 15-0     | шс                                                 | <b>ode</b> (reads 0305h to identify the VT8363A)                                |  |  |  |
| Device ( | 0 Offs                                             | et 5-4 –Command (0006h)RW                                                       |  |  |  |
| 15-10    | Rese                                               | rved always reads 0                                                             |  |  |  |
| 9        | Fast                                               | Back-to-Back Cycle EnableRO                                                     |  |  |  |
|          | 0                                                  | Fast back-to-back transactions only allowed to                                  |  |  |  |
|          |                                                    | the same agentdefault                                                           |  |  |  |
|          | 1                                                  | Fast back-to-back transactions allowed to                                       |  |  |  |
|          |                                                    | different agents                                                                |  |  |  |
| 8        |                                                    | R# EnableRO                                                                     |  |  |  |
|          | 0                                                  | SERR# driver disableddefault                                                    |  |  |  |
|          | 1                                                  | SERR# driver enabled                                                            |  |  |  |
| _        | (SER                                               | R# is used to report parity errors if bit-6 is set).                            |  |  |  |
| 7        |                                                    | ress / Data SteppingRO                                                          |  |  |  |
|          | 0                                                  | Device never does steppingdefault                                               |  |  |  |
| _        | 1                                                  | Device always does stepping                                                     |  |  |  |
| 6        |                                                    | y Error ResponseRW                                                              |  |  |  |
|          | 0                                                  | Ignore parity errors & continuedefault                                          |  |  |  |
| _        | 1                                                  | Take normal action on detected parity errors                                    |  |  |  |
| 5        |                                                    | Palette SnoopRO                                                                 |  |  |  |
|          | 0<br>1                                             | Treat palette accesses normallydefault                                          |  |  |  |
| 4        | _                                                  | Don't respond to palette accesses on PCI bus ory Write and Invalidate CommandRO |  |  |  |
| 4        | ()                                                 | Bus masters must use Mem Writedefault                                           |  |  |  |
|          | 1                                                  | Bus masters may generate Mem Write & Inval                                      |  |  |  |
| 3        | _                                                  | ial Cycle MonitoringRO                                                          |  |  |  |
| 3        | 0                                                  | Does not monitor special cyclesdefault                                          |  |  |  |
|          | 1                                                  | Monitors special cycles                                                         |  |  |  |
| 2        | _                                                  | Bus MasterRO                                                                    |  |  |  |
| _        | 0                                                  | Never behaves as a bus master                                                   |  |  |  |
|          | 1                                                  | Can behave as a bus masterdefault                                               |  |  |  |
| 1        | Mem                                                | nory SpaceRO                                                                    |  |  |  |
|          | 0                                                  | Does not respond to memory space                                                |  |  |  |
|          | 1                                                  | Responds to memory spacedefault                                                 |  |  |  |
| 0        | I/O S                                              |                                                                                 |  |  |  |
|          | 0                                                  | Does not respond to I/O spacedefault                                            |  |  |  |
|          | 1                                                  | Responds to I/O space                                                           |  |  |  |
|          |                                                    |                                                                                 |  |  |  |
|          |                                                    |                                                                                 |  |  |  |

| <u>Device</u> | 0 Offset 7-6 – Status (0210h)RWC                            |
|---------------|-------------------------------------------------------------|
| 15            | <b>Detected Parity Error</b>                                |
|               | 0 No parity error detected default                          |
|               | 1 Error detected in either address or data phase.           |
|               | This bit is set even if error response is disabled          |
|               | (command register bit-6)write one to clear                  |
| 14            | Signaled System Error (SERR# Asserted)                      |
|               | always reads 0                                              |
| 13            | Signaled Master Abort                                       |
|               | 0 No abort receiveddefault                                  |
|               | 1 Transaction aborted by the master                         |
|               | write one to clear                                          |
| 12            | Received Target Abort                                       |
|               | 0 No abort received                                         |
|               | 1 Transaction aborted by the target                         |
|               | write one to clear                                          |
| 11            | Signaled Target Abortalways reads 0                         |
|               | 0 Target Abort never signaled                               |
| 10-9          | DEVSEL# Timing                                              |
| 10 /          | 00 Fast                                                     |
|               | 01 Mediumalways reads 01                                    |
|               | 10 Slow                                                     |
|               | 11 Reserved                                                 |
| 8             | Data Parity Error Detected                                  |
| 0             | 0 No data parity error detecteddefault                      |
|               | 1 Error detected in data phase. Set only if error           |
|               | response enabled via command bit- $6 = 1$ and               |
|               | VT8363A was initiator of the operation in                   |
|               | which the error occurredwrite one to clear                  |
| 7             |                                                             |
|               | Fast Back-to-Back Capablealways reads 0                     |
| 6 5           | User Definable Featuresalways reads 0                       |
| 5 4           | 66MHz Capablealways reads 0                                 |
| -             | Supports New Capability listalways reads 1                  |
| 3-0           | <b>Reserved</b> always reads 0                              |
| Device (      | 0 Offset 8 - Revision ID (08nh)RO                           |
| 7-0           | Chip Revision Code .always reads 08nh (n=rev code)          |
| 7-0           | Citip Revision Code airways reads boint (ii=rev code)       |
| <b>Device</b> | Offset 9 - Programming Interface (00h)RO                    |
| 7-0           | Interface Identifieralways reads 00                         |
|               |                                                             |
| Device (      | 0 Offset A - Sub Class Code (00h)RO                         |
| 7-0           | Sub Class Codereads 00 to indicate Host Bridge              |
|               | _                                                           |
| Device (      | 0 Offset B - Base Class Code (06h)RO                        |
| 7-0           | <b>Base Class Code</b> reads 06 to indicate Bridge Device   |
| Device        | 0 Offset D - Latency Timer (00h)RW                          |
|               |                                                             |
| Specifie      | s the latency timer value in PCI bus clocks.                |
| 7-3           | Guaranteed Time Slice for CPUdefault=0                      |
| 2-0           | <b>Reserved</b> (fixed granularity of 8 clks) always read 0 |
|               | Bits 2-1 are writeable but read 0 for PCI specification     |
|               | compatibility. The programmed value may be read             |
|               | heads in Office 75 hits 5.4 (DCI Aubitmetion 1)             |

back in Offset 75 bits 5-4 (PCI Arbitration 1).



#### **Device 0 Host Bridge Header Registers (continued)**

| Device 0 Offset E - Header Type (00h)RO               |                                                       |  |  |  |
|-------------------------------------------------------|-------------------------------------------------------|--|--|--|
| 7-0                                                   | Header Type Codereads 00: single function             |  |  |  |
| Device 0 Offset F - Built In Self Test (BIST) (00h)RO |                                                       |  |  |  |
| 7                                                     | <b>BIST Supported</b> reads 0: no supported functions |  |  |  |
| 6-0                                                   | <b>Reserved</b> always reads 0                        |  |  |  |
|                                                       |                                                       |  |  |  |

#### <u>Device 0 Offset 13-10 - Graphics Aperture Base</u> (00000008h) ......RW

31-28 Upper Programmable Base Address Bits...... def=0
27-20 Lower Programmable Base Address Bits ...... def=0
These bits behave as if hardwired to 0 if the corresponding Graphics Aperture Size register bit (Device 0 Offset 84h) is 0.

27 26 25 24 23 22 21 20 (This Register) <u>7 6 5 4 3 2 1</u> (Gr Aper Size) 0 RW RW RW RW RW RW RW 1M RW RW RW RW RW RW 2MRWRWRWRWRW 0 4M RWRWRWRW 0 8M RWRWRWRW 0 16M RWRWRW 0 0 32M RWRW 0 0 0 64M RW = 00 0 0 0 0 0 128M 256M

**19-0 Reserved** ......always reads 00008 Note: The locations in the address range defined by this

Note: The locations in the address range defined by this register are prefetchable.

<u>Device 0 Offset 2D-2C – Subsystem Vendor ID (0000h)R/W1</u>

**15-0 Subsystem Vendor ID**.....default = 0 This register may be written once and is then read only.

Device 0 Offset 2F-2E - Subsystem ID (0000h)......R/W1

**15-0** Subsystem ID ......default = 0 This register may be written once and is then read only.

Device 0 Offset 37-34 - Capability Pointer (000000A0h) RO

Contains an offset from the start of configuration space.

31-0 AGP Capability List Pointer ...... always reads A0h



#### **Device 0 Configuration Registers - Host Bridge**

These registers are normally programmed once at system initialization time.

#### **Host CPU Control**

| Device ( | Offset 50 –  | S2K Timing | Control I | RW |
|----------|--------------|------------|-----------|----|
| DUVICU   | , Onsci su – |            | Coma or 1 |    |

The contents of this register are preserved during suspend. Bits 5-0 have no default value. When the system is first powered up, S2K timing (SIP) is determined by an internal ROM. After power up, the user can change the timing (the SIP) by programming SDCout, SDCin, Dinit, Ainit, and MuxPreLd, then setting bit-7 of this register, then generating a system reset by programming SB.

#### 7 Disable ROM Table

0 Read SDCout, SDCin, Dinit, Ainit, MuxPreLd, and WrDataDly values from internal ROM

.....default

1 Normal read of SDCout, SDCin, Dinit, Ainit, MuxPreLd, and WrDataDly values from fields of registers Rx50-52

- 6 Reserved ...... always reads 0
  5-4 Read Data Delay (SDCOutDelay).....(SDCout)
- 3-0 Write Data Delay (SDCInDelay) ...... (SDCin)

#### Device 0 Offset 51 – S2K Timing Control II .....RW

The contents of this register are preserved during suspend. The fields in this register have no default value.

- 7-6 North Bridge Data Receiver Mux Initial Count......
  (Dinit)
- 5-4 North Bridge Address Receiver Mux Initial Count ......(Ainit)
- 3 Reserved .....always reads 0
- 2-0 CPU Data / Address Mux Preload Count ........................(MuxPreLd)

#### Device 0 Offset 52 – S2K Timing Control III.....RW

The contents of this register are preserved during suspend. Bits 2-0 have no default value.

- 7 Disconnect Enable When STPGNT Detected
- 6 Write to Read Delay ...... default = 1
- **5-4 Read to Write Delay** ...... default = 11b
- 3 Ins Skew Between Even / Odd Clock Group For Data (Strapped from MAB3)
  - O Disable ......default if no strap on MAB3
  - 1 Enable
- 2-0 Write Data Delay from SYSDC to CPU Data Output ......(WrDataDly)

| Device        | Olisti 33 - Dio Albinanon Control                                        |
|---------------|--------------------------------------------------------------------------|
| 7-6           | Max of Contiguous <u>Probe</u> SysDC Before Switch to                    |
|               | Other Type of SysDC                                                      |
| 5-3           | Max of Contiguous <u>Read</u> SysDC Before Switch to Other Type of SysDC |
| 2.0           |                                                                          |
| 2-0           | Max of Contiguous Write SysDC Before Switch to                           |
|               | Other Type of SysDC                                                      |
| <b>Device</b> | 0 Offset 54 – BIU ControlRW                                              |
| 7             | SDRAM Self-Refresh When Disconnected                                     |
|               | 0 Disabledefault                                                         |
|               | 1 Enable                                                                 |
| 6             | Probe Next Tag State T1 When PCI Master Read                             |
|               | Cacheing Enabled                                                         |
|               | 0 Disabledefault                                                         |
|               | 1 Enable                                                                 |
| 5             | S2K Data Input Buffer                                                    |
|               | 0 Disable default                                                        |
|               | 1 Enable                                                                 |
| 4             | S2K Data Output Enable Timing                                            |
|               | 0 1T Setup / Holddefault                                                 |
|               | 1 1/2T Setup / Hold                                                      |
| 3             | DRAM Speculative Read for PCI Master Read                                |
|               | (Before Probe Result is Known)                                           |
|               | 0 Disabledefault                                                         |
|               | 1 Enable                                                                 |
| 2             | PCI Master Pipeline Request                                              |
|               | 0 Disable default                                                        |
|               | 1 Enable                                                                 |
| 1             | PCI-to-CPU / CPU-to-PCI (P2C / C2P)                                      |
|               | Concurrency                                                              |
|               | 0 Disable default                                                        |
|               | 1 Enable                                                                 |
| 0             | Fast Write-to-Read Turnaround                                            |
|               | 0 Disable default                                                        |
|               | 1 Enable                                                                 |
|               |                                                                          |
|               |                                                                          |
| <b>D</b>      | 0.000 A 55 Dalama                                                        |
|               | 0 Offset 55 – Debug RW                                                   |
| 7-0           | <b>Reserved (do not program)</b> default = $0$                           |
|               |                                                                          |
|               |                                                                          |
|               |                                                                          |
|               |                                                                          |
|               |                                                                          |
|               |                                                                          |

Device 0 Offset 53 – BIU Arbitration Control ...... RW



#### **DRAM Control**

These registers are normally set at system initialization time and not accessed after that during normal system operation. Some of these registers, however, may need to be programmed using specific sequences during power-up initialization to properly detect the type and size of installed memory (refer to the VIA Technologies VT8363A BIOS porting guide for details).

#### Table 5. System Memory Map

| <b>Space</b>                                        | <u>Start</u>                                                            | <u>Size</u>                                                                                 | Address Range                                                                                | Comment                                                     |  |
|-----------------------------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------|--|
| DOS                                                 | 0                                                                       | 640K                                                                                        | 00000000-0009FFFF                                                                            | Cacheable                                                   |  |
| VGA                                                 | 640K                                                                    | 128K                                                                                        | 000A0000-000BFFFF                                                                            | Used for SMM                                                |  |
| BIOS                                                | 768K                                                                    | 16K                                                                                         | 000C0000-000C3FFF                                                                            | Shadow Ctrl 1                                               |  |
| BIOS                                                | 784K                                                                    | 16K                                                                                         | 000C4000-000C7FFF                                                                            | Shadow Ctrl 1                                               |  |
| BIOS                                                | 800K                                                                    | 16K                                                                                         | 000C8000-000CBFFF                                                                            | Shadow Ctrl 1                                               |  |
| BIOS                                                | 816K                                                                    | 16K                                                                                         | 000CC000-000CFFFF                                                                            | Shadow Ctrl 1                                               |  |
| BIOS                                                | 832K                                                                    | 16K                                                                                         | 000D0000-000D3FFF                                                                            | Shadow Ctrl 2                                               |  |
| BIOS                                                | 848K                                                                    | 16K                                                                                         | 000D4000-000D7FFF                                                                            | Shadow Ctrl 2                                               |  |
| BIOS                                                | 864K                                                                    | 16K                                                                                         | 000D8000-000DBFFF                                                                            | Shadow Ctrl 2                                               |  |
| BIOS                                                | 880K                                                                    | 16K                                                                                         | 000DC000-000DFFFF                                                                            | Shadow Ctrl 2                                               |  |
| BIOS                                                | 896K                                                                    | 64K                                                                                         | 000E0000-000EFFFF                                                                            | Shadow Ctrl 3                                               |  |
| BIOS                                                | 960K                                                                    | 64K                                                                                         | 000F0000-000FFFFF                                                                            | Shadow Ctrl 3                                               |  |
| Sys                                                 | 1MB                                                                     | _                                                                                           | 00100000-DRAM Top                                                                            | Can have hole                                               |  |
| Bus                                                 | D Top                                                                   |                                                                                             | DRAM Top-FFFEFFF                                                                             |                                                             |  |
| Init 4                                              | G-64K                                                                   | 64K                                                                                         | FFFEFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFF                                                       | 000Fxxxx alias                                              |  |
| Device 0 Offset 59-58 - DRAM MA Map Type (0040h).RW |                                                                         |                                                                                             |                                                                                              |                                                             |  |
| Device                                              | 0 Offse                                                                 | et 59-5                                                                                     | 8 - DRAM MA Map Ty                                                                           | pe (0040h).RW                                               |  |
| <u>Device</u><br>15-13                              |                                                                         |                                                                                             | ,                                                                                            |                                                             |  |
|                                                     | Bank                                                                    | 5/4 M                                                                                       | A Map Type (see below                                                                        |                                                             |  |
| 15-13                                               | Bank                                                                    | 5/4 M                                                                                       | ,                                                                                            |                                                             |  |
| 15-13                                               | Bank                                                                    | 5/4 M<br>5/4 Vi                                                                             | A Map Type (see below                                                                        |                                                             |  |
| 15-13<br>12<br>11-8                                 | Bank<br>Bank<br>Reser                                                   | 5/4 M<br>5/4 Vi                                                                             | A Map Type (see below<br>irtual Channel Enable                                               | )<br>def=0                                                  |  |
| 15-13<br>12                                         | Bank<br>Bank<br>Reser<br>Bank                                           | 5/4 M<br>5/4 Vi<br>eved<br>1/0 M                                                            | A Map Type (see below irtual Channel Enable  A Map Type                                      | )<br>def=0<br>def = 0                                       |  |
| 15-13<br>12<br>11-8                                 | Bank<br>Bank<br>Reser<br>Bank                                           | 5/4 M<br>5/4 Vi<br>ved<br>1/0 M<br>16Mb                                                     | A Map Type (see below irtual Channel Enable  A Map Type oit SDRAM                            | )<br>def=0<br>def = 0                                       |  |
| 15-13<br>12<br>11-8                                 | Bank<br>Bank<br>Reser<br>Bank<br>000<br>001                             | 5/4 M<br>5/4 Vi<br>rved<br>1/0 M<br>16Mb<br>-reser                                          | A Map Type (see below irtual Channel Enable  A Map Type bit SDRAM                            | )<br>def=0<br>def = 0                                       |  |
| 15-13<br>12<br>11-8                                 | Bank<br>Reser<br>Bank<br>000<br>001<br>01x                              | 5/4 M<br>5/4 Vi<br>rved<br>1/0 M<br>16Mb<br>-reser                                          | A Map Type (see below irtual Channel Enable  A Map Type bit SDRAMved-ved-                    | )<br>def=0<br>def = 0                                       |  |
| 15-13<br>12<br>11-8                                 | Bank<br>Reser<br>Bank<br>000<br>001<br>01x<br>100                       | 5/4 M<br>5/4 Vi<br>ved<br>1/0 M<br>16Mb<br>-reser<br>-reser<br>64Mb                         | A Map Type (see below irtual Channel Enable  A Map Type oit SDRAMved-ved-oit / 128Mbit SDRAM | )<br>def=0<br>def = 0                                       |  |
| 15-13<br>12<br>11-8                                 | Bank<br>Bank<br>Reser<br>Bank<br>000<br>001<br>01x<br>100<br>101        | 5/4 M<br>5/4 Vi<br>rved<br>1/0 M<br>16Mb<br>-reser<br>-reser<br>64Mb<br>256M                | A Map Type (see below irtual Channel Enable  A Map Type bit SDRAM                            | )<br>def=0<br>def = 0                                       |  |
| 15-13<br>12<br>11-8                                 | Bank<br>Bank<br>Reser<br>Bank<br>000<br>001<br>01x<br>100<br>101<br>110 | 5/4 M<br>5/4 Vi<br>ved<br>1/0 M<br>16Mb<br>-reser<br>-reser<br>64Mb<br>256M<br>256M         | A Map Type (see below irtual Channel Enable  A Map Type bit SDRAM                            | )<br>def=0<br>def = 0                                       |  |
| 15-13<br>12<br>11-8                                 | Bank<br>Bank<br>Reser<br>Bank<br>000<br>001<br>01x<br>100<br>101<br>110 | 5/4 M<br>5/4 Vi<br>ved<br>1/0 M<br>16Mb<br>-reser<br>-reser<br>64Mb<br>256M<br>256M         | A Map Type (see below irtual Channel Enable  A Map Type bit SDRAM                            | )<br>def=0<br>def = 0                                       |  |
| 15-13<br>12<br>11-8                                 | Bank Reser  Bank 000 001 01x 100 101 110 111                            | 5/4 M<br>5/4 Vi<br>ved<br>1/0 M<br>16Mb<br>-reser<br>-reser<br>64Mb<br>256M<br>256M<br>256M | A Map Type (see below irtual Channel Enable  A Map Type bit SDRAM                            | def=0def=0def=def=0def=def=def=def=def=def=def=def=def=def= |  |

Bank 3/2 MA Map Type (see above)

Bank 3/2 Virtual Channel Enable......def=0

#### **Device 0 Offset 5F-5A – DRAM Row Ending Address:**

| Offset 5A - Bank 0 Ending (HA[31:24]) (01h) | RW |
|---------------------------------------------|----|
| Offset 5B – Bank 1 Ending (HA[31:24]) (01h) | RW |
| Offset 5C - Bank 2 Ending (HA[31:24]) (01h) | RW |
| Offset 5D – Bank 3 Ending (HA[31:24]) (01h) | RW |
| Offset 5E – Bank 4 Ending (HA[31:24]) (01h) | RW |
| Offset 5F – Bank 5 Ending (HA[31:24]) (01h) | RW |
|                                             |    |

Note: BIOS is required to fill the ending address registers for all banks even if no memory is populated. The endings have to be in incremental order.

| <b>Device 0 Offset 60 – DRAM Type (00h)RW</b> |                        |            |  |  |  |
|-----------------------------------------------|------------------------|------------|--|--|--|
| 7-6                                           | DRAM Type for Bank 7/6 |            |  |  |  |
|                                               | 00 -reserved           | default    |  |  |  |
|                                               | 01 -reserved-          |            |  |  |  |
|                                               | 10 -reserved-          |            |  |  |  |
|                                               | 11 SDRAM               |            |  |  |  |
| 5-4                                           | DRAM Type for Bank 5/4 | default=00 |  |  |  |
| 3-2                                           | DRAM Type for Bank 3/2 | default=00 |  |  |  |
| 1-0                                           | DRAM Type for Bank 1/0 | default=00 |  |  |  |

Table 6. Memory Address Mapping Table

| N       | MA:       | 14 | 13  | 12 | 11 | 10 | 9  | 8  | 7  | <u>6</u> | <u>5</u> | 4  | 3  | 2  | 1  | 0  |            |
|---------|-----------|----|-----|----|----|----|----|----|----|----------|----------|----|----|----|----|----|------------|
| 16M     | b         |    |     |    | 11 | 22 | 21 | 20 | 19 | 18       | 17       | 16 | 15 | 14 | 13 | 12 | 11x10,     |
| (0xx    | ()        | 4  |     |    | 11 | PC | 24 | 23 | 10 | 9        | 8        | 7  | 6  | 5  | 4  | 3  | 11x9, 11x8 |
| 64/128  | Mb        |    | 24  | 13 | 12 | 22 | 21 | 20 | 19 | 18       | 17       | 16 | 15 | 14 | 11 | 23 | x4: 14x10  |
| (100    | )         |    | 27/ | 13 | 12 | PC | 26 | 25 | 10 | 9        | 8        | 7  | 6  | 5  | 4  | 3  | x8: 14x9   |
| 2/4 ba  | nk        |    | 24  |    |    |    |    |    |    |          |          |    |    |    |    |    |            |
| 256N    | <u>Ib</u> | 25 | 24  | 13 | 12 | 22 | 21 | 20 | 19 | 18       | 17       | 16 | 15 | 14 | 11 | 23 | x32: 14x8  |
| (101)2  | /4B       |    | 28  | 13 | 12 | PC | 26 | 25 | 10 | 9        | 8        | 7  | 6  | 5  | 4  | 3  |            |
| 256N    | <u>lb</u> | 26 | 24  | 13 | 12 | 22 | 21 | 20 | 19 | 18       | 17       | 16 | 15 | 14 | 11 | 23 | x16: 14x9  |
| (110) 2 | /4B       |    | 28  | 13 | 12 | PC | 26 | 25 | 10 | 9        | 8        | 7  | 6  | 5  | 4  | 3  |            |
| 256N    | 1b        | 27 | 24  | 13 | 12 | 22 | 21 | 20 | 19 | 18       | 17       | 16 | 15 | 14 | 11 | 23 | x8: 14x10  |
| (111)2  | /4B       |    | 28  | 13 | 12 | PC | 26 | 25 | 10 | 9        | 8        | 7  | 6  | 5  | 4  | 3  | x4: 14x11  |

"PC" = "Precharge Control" (refer to SDRAM specifications)



| <b>Device</b> | 0 Offset 61 - Shadow RAM Control 1 (00h)RW                                                                                                                                                                              | Device 0 Offset 63 - Shadow RAM Control 3 (00h) RV                                                                                | <u>v</u>       |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|----------------|
| 7-6           | CC000h-CFFFFh                                                                                                                                                                                                           | 7-6 E0000h-EFFFFh                                                                                                                 |                |
|               | 00 Read/write disabledefault                                                                                                                                                                                            | 00 Read/write disabledefaul                                                                                                       | lt             |
|               | 01 Write enable                                                                                                                                                                                                         | 01 Write enable                                                                                                                   |                |
|               | 10 Read enable                                                                                                                                                                                                          | 10 Read enable                                                                                                                    |                |
|               | 11 Read/write enable                                                                                                                                                                                                    | 11 Read/write enable                                                                                                              |                |
| 5-4           | C8000h-CBFFFh                                                                                                                                                                                                           | 5-4 F0000h-FFFFFh                                                                                                                 |                |
|               | 00 Read/write disabledefault                                                                                                                                                                                            | 00 Read/write disabledefaul                                                                                                       | lt             |
|               | 01 Write enable                                                                                                                                                                                                         | 01 Write enable                                                                                                                   |                |
|               | 10 Read enable                                                                                                                                                                                                          | 10 Read enable                                                                                                                    |                |
|               | 11 Read/write enable                                                                                                                                                                                                    | 11 Read/write enable                                                                                                              |                |
| 3-2           | C4000h-C7FFFh                                                                                                                                                                                                           | 3-2 Memory Hole                                                                                                                   |                |
|               | 00 Read/write disabledefault                                                                                                                                                                                            | 00 Nonedefaul                                                                                                                     | lt             |
|               | 01 Write enable                                                                                                                                                                                                         | 01 512K-640K                                                                                                                      |                |
|               | 10 Read enable                                                                                                                                                                                                          | 10 15M-16M (1M)                                                                                                                   |                |
|               | 11 Read/write enable                                                                                                                                                                                                    | 11 14M-16M (2M)                                                                                                                   |                |
| 1-0           | C0000h-C3FFFh                                                                                                                                                                                                           | 1 A,BK Direct SMRAM Access                                                                                                        |                |
|               | 00 Read/write disabledefault                                                                                                                                                                                            | 0 <b>Enable</b> defaul                                                                                                            | lt             |
|               | 01 Write enable                                                                                                                                                                                                         | 1 Disable                                                                                                                         |                |
|               | 10 Read enable                                                                                                                                                                                                          | 0 A,BK DRAM Access                                                                                                                |                |
|               | 11 Read/write enable                                                                                                                                                                                                    | 0 Disabledefaul                                                                                                                   | lt             |
|               | 474                                                                                                                                                                                                                     | 1 Enable                                                                                                                          |                |
| <b>Device</b> | 0 Offset 62 - Shadow RAM Control 2 (00h)RW                                                                                                                                                                              |                                                                                                                                   |                |
| 7-6           | DC000h-DFFFFh                                                                                                                                                                                                           | Device 0 Offset 64 - DRAM Timing for Banks 0,1 (ECh)RV                                                                            | N              |
|               | 00 Read/write disabledefault                                                                                                                                                                                            | Device 0 Offset 65 - DRAM Timing for Banks 2,3 (ECh)RV                                                                            | W              |
|               | 01 Write enable                                                                                                                                                                                                         | Device 0 Offset 66 - DRAM Timing for Banks 4,5 (ECh)RV                                                                            | W              |
|               | 10 Read enable                                                                                                                                                                                                          |                                                                                                                                   | _              |
|               |                                                                                                                                                                                                                         |                                                                                                                                   |                |
|               | 11 Read/write enable                                                                                                                                                                                                    | Settings for Registers 67-64                                                                                                      |                |
| 5-4           | D8000h-DBFFFh                                                                                                                                                                                                           | Settings for Registers 67-64 7 Precharge Command to Active Command Period                                                         |                |
| 5-4           | D8000h-DBFFFh 00 Read/write disabledefault                                                                                                                                                                              |                                                                                                                                   |                |
| 5-4           | D8000h-DBFFFh  00 Read/write disabledefault 01 Write enable                                                                                                                                                             | 7 Precharge Command to Active Command Period                                                                                      | lt             |
| 5-4           | D8000h-DBFFFh  00 Read/write disabledefault  01 Write enable  10 Read enable                                                                                                                                            | 7 Precharge Command to Active Command Period 0 TRP = 2T 1 TRP = 3Tdefaul                                                          | lt             |
|               | D8000h-DBFFFh  00 Read/write disable                                                                                                                                                                                    | 7 Precharge Command to Active Command Period 0 TRP = 2T 1 TRP = 3Tdefaul                                                          | lt             |
| 5-4<br>3-2    | D8000h-DBFFFh  00 Read/write disable                                                                                                                                                                                    | 7 Precharge Command to Active Command Period 0 TRP = 2T 1 TRP = 3Tdefaul 6 Active Command to Precharge Command Period             |                |
|               | D8000h-DBFFFh  00 Read/write disable                                                                                                                                                                                    | 7 Precharge Command to Active Command Period 0 TRP = 2T 1 TRP = 3Tdefaul 6 Active Command to Precharge Command Period 0 TRAS = 5T |                |
|               | D8000h-DBFFFh  00 Read/write disable default  01 Write enable  10 Read enable  11 Read/write enable  D4000h-D7FFFh  00 Read/write disable default  01 Write enable                                                      | 7 Precharge Command to Active Command Period 0 TRP = 2T 1 TRP = 3T                                                                |                |
|               | D8000h-DBFFFh  00 Read/write disable                                                                                                                                                                                    | 7 Precharge Command to Active Command Period 0 TRP = 2T 1 TRP = 3T                                                                |                |
| 3-2           | D8000h-DBFFFh  00 Read/write disable default  01 Write enable  10 Read enable  11 Read/write enable  D4000h-D7FFFh  00 Read/write disable default  01 Write enable  10 Read enable  11 Read/write enable                | 7 Precharge Command to Active Command Period  0 TRP = 2T  1 TRP = 3T                                                              | lt             |
| 3-2           | D8000h-DBFFFh  00 Read/write disable default  01 Write enable  10 Read enable  11 Read/write enable  D4000h-D7FFFh  00 Read/write disable default  01 Write enable  10 Read enable  11 Read/write enable  D0000h-D3FFFh | 7 Precharge Command to Active Command Period  0 TRP = 2T  1 TRP = 3T                                                              | lt             |
| 3-2           | D8000h-DBFFFh  00 Read/write disable                                                                                                                                                                                    | 7 Precharge Command to Active Command Period  0 TRP = 2T  1 TRP = 3T                                                              | lt             |
| 3-2           | D8000h-DBFFFh  00 Read/write disable                                                                                                                                                                                    | 7 Precharge Command to Active Command Period  0 TRP = 2T  1 TRP = 3T                                                              | lt             |
| 3-2           | D8000h-DBFFFh  00 Read/write disable                                                                                                                                                                                    | 7                                                                                                                                 | llt<br>lt      |
| 3-2           | D8000h-DBFFFh  00 Read/write disable                                                                                                                                                                                    | 7                                                                                                                                 | llt<br>lt      |
| 3-2           | D8000h-DBFFFh  00 Read/write disable                                                                                                                                                                                    | 7                                                                                                                                 | llt<br>lt      |
| 3-2           | D8000h-DBFFFh  00 Read/write disable                                                                                                                                                                                    | 7                                                                                                                                 | lt<br>lt<br>d  |
| 3-2           | D8000h-DBFFFh  00 Read/write disable                                                                                                                                                                                    | 7                                                                                                                                 | lt<br>lt<br>d  |
| 3-2           | D8000h-DBFFFh  00 Read/write disable                                                                                                                                                                                    | 7                                                                                                                                 | lt<br>lt<br>d  |
| 3-2           | D8000h-DBFFFh  00 Read/write disable                                                                                                                                                                                    | 7                                                                                                                                 | lt<br>lt<br>d  |
| 3-2           | D8000h-DBFFFh  00 Read/write disable                                                                                                                                                                                    | 7                                                                                                                                 | lt<br>lt<br>dl |
| 3-2           | D8000h-DBFFFh  00 Read/write disable                                                                                                                                                                                    | 7                                                                                                                                 | lt<br>lt<br>dl |
| 3-2           | D8000h-DBFFFh  00 Read/write disable                                                                                                                                                                                    | 7                                                                                                                                 | lt<br>lt<br>dl |
| 3-2           | D8000h-DBFFFh  00 Read/write disable                                                                                                                                                                                    | 7                                                                                                                                 | lt<br>lt<br>dl |



| Device 0 Offset 68 - DRAM Control (00h)RW                                                                                           | Device 0 Offset 69 – DRAM Clock Select (00h)RW                                                                                                                     |
|-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7 Reserved                                                                                                                          | <ul> <li>7 Reserved</li></ul>                                                                                                                                      |
| 2         Burst Refresh         0         Disable         default           1         Enable (burst 4 times)         always reads 0 | Rx68[0]         Rx69[6]         CPU / DRAM           0         0         100 / 100           0         1         100 / 133                                         |
| O System Frequency DividerRO  Latched from MA14 at the rising edge of RESET#.  O CPU Frequency =100 MHz (200 MHz FSB)               | 1 0 133 / 133 (def)<br>1 1 -reserved-                                                                                                                              |
| 1 CPU Frequency =133 MHz (266 MHz FSB)                                                                                              | 5 Write Recovery Time For Write With Auto-<br>Precharge<br>0 1Tdefault                                                                                             |
| Note: See also Rx69[6]  Note: PCI and AGP bus frequencies are 33 and 66 MHz respectively independent of the setting of this bit     | 1 2T 4 DRAM Controller Command Register Output 0 Disable default 1 Enable 3 Fast DRAM Precharge for Different Bank                                                 |
|                                                                                                                                     | 0         Disable         default           1         Enable           2         DRAM 4K Page Enable (for 64Mbit DRAM)           0         Disable         default |
|                                                                                                                                     | 1 Enable 1 DIMM Type 0 Unbuffered default 1 Registered                                                                                                             |
|                                                                                                                                     | 0 AutoPrecharge on CPU Writeback / TLB Lookup 0 Disable                                                                                                            |
|                                                                                                                                     |                                                                                                                                                                    |
|                                                                                                                                     |                                                                                                                                                                    |



#### Device 0 Offset 6A - Refresh Counter (00h).....RW Device 0 Offset 6B - DRAM Arbitration Control (01h) RW **Refresh Counter** (in units of 16 CPUCLKs) **Arbitration Parking Policy** 00 Park at last bus owner ...... default 00 DRAM Refresh Disabled .....default 32 CPUCLKs 01 Park at CPU side 02 48 CPUCLKs Park at AGP side 11 Reserved 03 64 CPUCLKs 04 80 CPUCLKs Fast Read to Write turn-around 0 Disable.....default 05 96 CPUCLKs Enable Reserved .....always reads 0 The programmed value is the desired number of 16-**MD Bus Second Level Strength Control** CPUCLK units minus one. 0 Normal slew rate control......default More slew rate control **CAS Bus Second Level Strength Control** 2 Normal slew rate control......default More slew rate control **AGP Pad Slew Rate Control** 0 Disable.....default Enable 1 **Multi-Page Open** Disable (page registers marked invalid and no page register update which causes non pagemode operation) Enable ..... ..... default



| Device | <u>0 Offse</u> | et 6C - SDRAM Control (00h)RW                 |
|--------|----------------|-----------------------------------------------|
| 7      | MA (           | <b>Control</b> default = 0                    |
| 6      | SRAS           | SA / SCASA / SWEA Control default = 0         |
| 5-4    | Reser          | vedalways reads 0                             |
| 3      | Fast 7         | ΓLB Lookup                                    |
|        | 0              | Disabledefault                                |
|        | 1              | Enable                                        |
| 2-0    | SDRA           | AM Operation Mode Select                      |
|        | 000            | Normal SDRAM Modedefault                      |
|        | 001            | NOP Command Enable                            |
|        | 010            | All-Banks-Precharge Command Enable            |
|        |                | (CPU-to-DRAM cycles are converted             |
|        |                | to All-Banks-Precharge commands).             |
|        | 011            | MSR Enable                                    |
|        |                | CPU-to-DRAM cycles are converted to           |
|        |                | commands and the commands are driven on       |
|        |                | MA[14:0]. The BIOS selects an appropriate     |
|        |                | host address for each row of memory such that |
|        |                | the right commands are generated on           |
|        |                | MA[14:0].                                     |
|        | 100            | CBR Cycle Enable (if this code is selected,   |
|        |                | CAS-before-RAS refresh is used; if it is not  |
|        | 401            | selected, RAS-Only refresh is used)           |
|        |                | Reserved                                      |
|        | 11x            | Reserved                                      |

| Device | 0 Offse            | et 6D - DRAM Drive Strength (00h) RW  |  |  |  |  |
|--------|--------------------|---------------------------------------|--|--|--|--|
| 7      | ESDRAM Memory Type |                                       |  |  |  |  |
|        | 0                  | Disabledefault                        |  |  |  |  |
|        | 1                  | Enable                                |  |  |  |  |
| 6-5    | Delay              | DRAM Read Latch                       |  |  |  |  |
|        | 00                 | No Delaydefault                       |  |  |  |  |
|        | 01                 | 0.5 ns                                |  |  |  |  |
|        | 10                 | 1.0 ns                                |  |  |  |  |
|        | 11                 | 1.5 ns                                |  |  |  |  |
| 4      | Mem                | ory Data Drive (MD, MECC)             |  |  |  |  |
|        | 0                  | 6 mAdefault                           |  |  |  |  |
|        | 1                  | 8 mA                                  |  |  |  |  |
| 3      | SDRA               | AM Command Drive (SRAS#, SCAS#, SWE#) |  |  |  |  |
|        | 0                  | 16mAdefault                           |  |  |  |  |
|        | 1                  | 24mA                                  |  |  |  |  |
| 2      | Mem                | ory Address Drive (MA, WE#)           |  |  |  |  |
|        | 0                  | 16mAdefault                           |  |  |  |  |
|        | 1                  | 24mA                                  |  |  |  |  |
| 1      | CAS#               | # Drive                               |  |  |  |  |
|        | 0                  | 8 mAdefault                           |  |  |  |  |
|        | 11                 | 12 mA                                 |  |  |  |  |
| 0      | RAS#               | # Drive                               |  |  |  |  |
|        | 0                  | 16mAdefault                           |  |  |  |  |
|        | 1                  | 24mA                                  |  |  |  |  |



 $\frac{PCI\;Bus\;Control}{\text{These registers are normally programmed once at system}}$ initialization time.

| <u> Device</u> | <u>0 Offs</u> | et 70 - PCI Buffer Control (00h)RW          |
|----------------|---------------|---------------------------------------------|
| 7              | CPU           | to PCI Post-Write                           |
|                | 0             | Disabledefault                              |
|                | 1             | Enable                                      |
| 6              | PCI 1         | Master to DRAM Post-Write                   |
|                | 0             | Disabledefault                              |
|                | 1             | Enable                                      |
| 5              | Rese          | rved always reads 0                         |
| 4              | PCI 1         | Master to DRAM Prefetch                     |
|                | 0             | Disabledefault                              |
|                | 1             | Enable                                      |
| 3              | Enha          | nce CPU-to-PCI Write                        |
|                | 0             | Normal operationdefault                     |
|                | 1             | Reduce 1 cycle when the CPU-to-PCI buffer   |
|                |               | becomes available after being full (PCI and |
|                |               | AGP buses)                                  |
| 2              | PCI I         | Master Read Caching                         |
|                | 0             | Disabledefault                              |
|                | 1             | Enable                                      |
| 1              | Delay         | y Transaction                               |
|                | 0             | Disabledefault                              |
|                | 1             | Enable                                      |
| 0              | Slave         | Device Stopped Idle Cycle Reduction         |
|                | 0             | Normal Operationdefault                     |
|                | 1             | Reduce 1 PCI idle cycle when stopped by a   |
|                |               | slave device (PCI and AGP buses)            |

| Dev      | ice ( | 0 Offs        | et 71 - CPU to PCI Flow Control 1 (00h). RW                                                 |  |  |  |
|----------|-------|---------------|---------------------------------------------------------------------------------------------|--|--|--|
|          | 7     | Dynamic Burst |                                                                                             |  |  |  |
|          |       | 0             | Disabledefault                                                                              |  |  |  |
|          |       | 1             | Enable (see note under bit-3 below)                                                         |  |  |  |
| (        | 6     | Byte          | Merge                                                                                       |  |  |  |
|          |       | 0             | Disabledefault                                                                              |  |  |  |
|          |       | 1             | Enable                                                                                      |  |  |  |
| :        | 5     | Rese          | rvedalways reads 0                                                                          |  |  |  |
|          | 4     |               | I/O Cycle Post Write                                                                        |  |  |  |
|          |       | 0             | Disabledefault                                                                              |  |  |  |
|          |       | 1             | Enable                                                                                      |  |  |  |
| ;        | 3     | PCI 1         |                                                                                             |  |  |  |
|          |       | 0             | Disabledefault                                                                              |  |  |  |
|          |       | 1             | Enable (bit7=1 will override this option)                                                   |  |  |  |
| <u>t</u> |       |               | Operation                                                                                   |  |  |  |
|          | 0     | 0             | Every write goes into the write buffer and no                                               |  |  |  |
|          |       |               | PCI burst operations occur.                                                                 |  |  |  |
|          | 0     | 1             | If the write transaction is a burst transaction,                                            |  |  |  |
|          |       |               | the information goes into the write buffer and                                              |  |  |  |
|          |       |               | burst transfers are later performed on the PCI                                              |  |  |  |
|          |       |               | bus. If the transaction is not a burst, PCI write                                           |  |  |  |
|          | 1     |               | occurs immediately (after a write buffer flush).                                            |  |  |  |
|          | 1     | X             | Every write transaction goes to the write<br>buffer; burstable transactions will then burst |  |  |  |
|          |       |               | on the PCI bus and non-burstable won't. This                                                |  |  |  |
|          |       |               | is the normal setting.                                                                      |  |  |  |
|          | 2     | PCI           | Fast Back-to-Back Write                                                                     |  |  |  |
| <u>A</u> | _     | 0             | Disabledefault                                                                              |  |  |  |
|          |       | 1             | Enable                                                                                      |  |  |  |
|          | 1     | Onic          | k Frame Generation                                                                          |  |  |  |
|          | _     | -             | Disabledefault                                                                              |  |  |  |
|          |       | 1             | Enable                                                                                      |  |  |  |
| (        | 0     | 1 Wa          | it State PCI Cycles                                                                         |  |  |  |
|          | 4     | 0             | Disabledefault                                                                              |  |  |  |
|          |       | 1             | Enable                                                                                      |  |  |  |



| <b>Device</b> | 0 Offset 72 - CPU to PCI Flow Control 2 (00h) RWC  | Device        | 0 Offset 73 - PCI Master Control 1 (00h)RW        |
|---------------|----------------------------------------------------|---------------|---------------------------------------------------|
| 7             | Retry Status                                       | 7             | <b>Reserved</b> always reads 0                    |
|               | 0 No retry occurreddefault                         | 6             | PCI Master 1-Wait-State Write                     |
|               | 1 Retry occurredwrite 1 to clear                   |               | O Zero wait state TRDY# response default          |
| 6             | Retry Timeout Action                               |               | 1 One wait state TRDY# response                   |
|               | 0 Retry Forever (record status only)default        | 5             | PCI Master 1-Wait-State Read                      |
|               | 1 Flush buffer for write or return all 1s for read |               | 0 Zero wait state TRDY# response default          |
| 5-4           | Retry Limit                                        |               | 1 One wait state TRDY# response                   |
|               | 00 Retry 2 timesdefault                            | 4             | <b>Reserved</b> always reads 0                    |
|               | 01 Retry 16 times                                  | 3             | Assert STOP# after PCI Master Write Timeout       |
|               | 10 Retry 4 times                                   |               | 0 Disabledefault                                  |
|               | 11 Retry 64 times                                  |               | 1 Enable                                          |
| 3             | Clear Failed Data and Continue Retry               | 2             | Assert STOP# after PCI Master Read Timeout        |
|               | 0 Flush the entire post-write bufferdefault        |               | 0 Disable default                                 |
|               | 1 When data is posting and master (or target)      |               | 1 Enable                                          |
|               | abort fails, pop the failed data if any, and keep  | 1             | LOCK# Function                                    |
|               | posting                                            |               | 0 Disabledefault                                  |
| 2             | CPU Backoff on PCI Read Retry Failure              |               | 1 Enable                                          |
|               | 0 Disabledefault                                   | 0             | PCI Master Broken Timer Enable                    |
|               | 1 Backoff CPU when reading data from PCI and       |               | 0 Disabledefault                                  |
|               | retry fails                                        |               | 1 Enable. Force into arbitration when there is no |
| 1             | Reduce 1T for FRAME# Generation                    |               | FRAME# 16 PCICLK's after the grant.               |
|               | 0 Disabledefault                                   |               |                                                   |
|               | 1 Enable                                           | <u>Device</u> | 0 Offset 74 - PCI Master Control 2 (00h)RW        |
| 0             | Reduce 1T for CPU read PCI slave                   | 7             | PCI Master Read Prefetch by Enhance Command       |
|               | 0 DisableDefault                                   |               | 0 Always Prefetchdefault                          |
|               | 1 Enable                                           |               | 1 Prefetch only if Enhance command                |
|               |                                                    | 6             | <b>Reserved (Do Not Program)</b> default = 0      |
|               |                                                    | 5             | Reservedalways reads 0                            |
|               |                                                    | 4             | <b>Dummy Request</b> default = 0                  |
|               |                                                    | 3             | PCI Delay Transaction Timeout                     |
|               |                                                    |               | 0 Disabledefault                                  |
|               |                                                    |               | 1 Enable                                          |
|               | 7 4                                                | 2             | Backoff CPU Immediately on CPU-to-AGP             |
|               |                                                    |               | 0 Disabledefault                                  |
|               |                                                    |               | 1 Enable                                          |
|               |                                                    | 1-0           | CPU/PCI Master Latency Timer Control              |
|               |                                                    |               | 00 AGP master reloads MLT timer default           |
|               |                                                    |               | 01 AGP master falling edge reloads MLT timer      |

10 AGP master rising edge resets timer to 00 and AGP master falling edge reloads MLT timer

11 Reserved (do not program)



| Device | 0 Offset 75 - PCI Arbitration 1 (00h)RW         | Device        | 0 Offset 76 - PCI Arbitration 2 (00h)RW                  |
|--------|-------------------------------------------------|---------------|----------------------------------------------------------|
| 7      | Arbitration Mechanism                           | 7             | PCI CPU-to-PCI Post-Write Retry Failed                   |
| •      | 0 PCI has prioritydefault                       | -             | 0 Continue retry attempt default                         |
|        | 1 Fair arbitration between PCI and CPU          |               | 1 Go to arbitration                                      |
| 6      | Arbitration Mode                                | 6             | CPU Latency Timer Bit-0RO                                |
| -      | 0 REQ-based (arbitrate at end of REQ#)default   | -             | 0 CPU has at least 1 PCLK time slot when CPU             |
|        | 1 Frame-based (arbitrate at FRAME# assertion)   |               | has PCI bus                                              |
| 5-4    | Latency Timer read only, reads Rx0D bits 2:1    |               | 1 CPU has no time slot                                   |
| 3-0    | PCI Master Bus Time-Out                         | 5-4           | Master Priority Rotation Control                         |
|        | (force into arbitration after a period of time) |               | 00 Disable default                                       |
|        | 0000 Disabledefault                             |               | 01 Grant to CPU after every PCI master grant             |
|        | 0001 1x32 PCICLKs                               |               | 10 Grant to CPU after every 2 PCI master grants          |
|        | 0010 2x32 PCICLKs                               |               | 11 Grant to CPU after every 3 PCI master grants          |
|        | 0011 3x32 PCICLKs                               |               | With setting 01, the CPU will always be granted          |
|        | 0100 4x32 PCICLKs                               |               | access after the current bus master completes, no        |
|        |                                                 |               | matter how many PCI masters are requesting. With         |
|        | 1111 15x32 PCICLKs                              |               | setting 10, if other PCI masters are requesting during   |
|        |                                                 |               | the current PCI master grant, the highest priority       |
|        |                                                 |               | master will get the bus after the current master         |
|        |                                                 |               | completes, but the CPU will be guaranteed to get the     |
|        |                                                 |               | bus after that master completes. With setting 11, if     |
|        |                                                 |               | other PCI masters are requesting, the highest priority   |
|        |                                                 |               | will get the bus next, then the next highest priority    |
|        |                                                 |               | will get the bus, then the CPU will get the bus. In      |
|        |                                                 |               | other words, with the above settings, even if multiple   |
|        |                                                 |               | PCI masters are continuously requesting the bus, the     |
|        |                                                 |               | CPU is guaranteed to get access after every master       |
|        |                                                 |               | grant (01), after every other master grant (10) or after |
|        |                                                 |               | every third master grant (11).                           |
|        |                                                 | 3-2           | REQn# to REQ4# Mapping                                   |
|        |                                                 |               | 00 REQ4#                                                 |
|        |                                                 |               | 01 REQ0#                                                 |
|        |                                                 |               | 10 REQ1#                                                 |
|        |                                                 |               | 11 REQ2#                                                 |
|        |                                                 | 1             | CPU QW or High DW Read Accesses to PCI Slave             |
|        |                                                 |               | Allowed To Be Backed Off                                 |
|        |                                                 |               | 0 Disabledefault                                         |
|        |                                                 |               | 1 Enable                                                 |
|        |                                                 | 0             | REQ4# Is High Priority Master                            |
|        |                                                 |               | 0 Disabledefault                                         |
|        |                                                 |               | 1 Enable                                                 |
|        |                                                 |               |                                                          |
|        |                                                 |               |                                                          |
|        |                                                 | <b>Device</b> | 0 Offset 77 - Chip Test Mode (00h)RW                     |
|        |                                                 |               |                                                          |

**7-0** Reserved (do not use) ......default=0



| Device | U Offset 78 - PMU Control I (00h)RW              | Device | <u> U Offset /A – Miscellaneous Control (UUh) RW</u> |
|--------|--------------------------------------------------|--------|------------------------------------------------------|
| 7      | I/O Port 22 Access                               | 7      | No Time-Out Arbitration for Consecutive Frame        |
|        | 0 CPU access to I/O address 22h is passed on to  |        | Accesses                                             |
|        | the PCI busdefault                               |        | 0 Enabledefault                                      |
|        | 1 CPU access to I/O address 22h is processed     |        | 1 Disable                                            |
|        | internally                                       | 6-5    | <b>Reserved</b> always reads 0                       |
| 6      | Suspend Refresh Type                             | 4      | Invalidate PCI / AGP Buffered (Cached) Read          |
|        | 0 CBR Refreshdefault                             |        | Data for CPU to PCI / AGP Accesses                   |
|        | 1 Self Refresh                                   |        | 0 Disabledefault                                     |
| 5      | <b>Reserved</b> always reads 0                   |        | 1 Enable                                             |
| 4      | Dynamic Clock Control                            | 3      | Background PCI-to-PCI Write Cycle Mode               |
|        | 0 Normal (clock is always running)default        |        | 0 Disabledefault                                     |
|        | 1 Clock to various internal functional blocks is |        | 1 Enable                                             |
|        | disabled when those blocks are not being used    | 2-1    | <b>Reserved</b> always reads 0                       |
| 3      | <b>Reserved</b> always reads 0                   | 0      | South Bridge PCI Master Force Timeout When           |
| 2      | GSTOP# Assertion                                 |        | PCI Master Occupancy Timer Is Up                     |
|        | 0 Disable (GSTOP# is always high)default         |        | 0 Disable default                                    |
|        | 1 Enable (GSTOP# could be low)                   |        | 1 Enable                                             |
| 1      | <b>Reserved</b> always reads 0                   |        |                                                      |
| 0      | Memory Clock Enable (CKE) Function               |        | 0 Offset 7B – PCI Master Access Control (00h) RW     |
|        | 0 CKE Function Disabledefault                    | 7-2    | <b>Reserved</b> always reads 0                       |
|        | 1 CKE Function Enable                            | 1      | PCI Master Access Head / Tail Select                 |
|        |                                                  |        | 0 Taildefault                                        |
|        |                                                  |        | 1 Head                                               |
| D      | O OFFICE TO DIVIJ Control 2 (OOL)                | 0      | Reserved always reads 0                              |
|        | 0 Offset 79 - PMU Control 2 (00h)RW              |        |                                                      |
| 7-3    | Reserved always reads 0                          |        |                                                      |
| 2      | Indicate SIO Request to DRAM Controller          | Device | 0 Offset 7E – DLL/PLL Test Mode 1 (00h) RW           |
|        | 0 Disabledefault                                 |        |                                                      |
|        | 1 Enable                                         | 7-0    | Reserved (do not use)default=0                       |
| 1      | Reserved always reads 0                          | Device | 0 Offset 7F – DLL/PLL Test Mode 2 (00h) RW           |
| 0      | 2T Rate Snoop Write Enable To Invalidate Read    |        | Reserved (do not use)                                |
|        | Data Caching Support                             | 7-0    | Acsel ved (do not use)default=0                      |
|        | 0 Disabledefault                                 |        |                                                      |
|        | 1 Enable                                         |        |                                                      |



#### **GART / Graphics Aperture Control**

The function of the Graphics Address Relocation Table (GART) is to translate virtual 32-bit addresses issued by an AGP device into 4K-page based physical addresses for system memory access. In this translation, the upper 20 bits (A31-A12) are remapped, while the lower 12 address bits (A11-A0) are used unchanged.

A one-level fully associative lookup scheme is used to implement the address translation. In this scheme, the upper 20 bits of the virtual address are used to point to an entry in a page table located in system memory. Each page table entry contains the upper 20 bits of a physical address (a "physical page" address). For simplicity, each page table entry is 4 bytes. The total size of the page table depends on the GART range (called the "aperture size") which is programmable in the VT8363A.

This scheme is shown in the figure below.



Figure 4. Graphics Aperture Address Translation

Since address translation using the above scheme requires an access to system memory, an on-chip cache (called a "Translation Lookaside Buffer" or TLB) is utilized to enhance performance. The TLB in the VT8363A contains 16 entries. Address "misses" in the TLB require an access of system memory to retrieve translation data. Entries in the TLB are replaced using an LRU (Least Recently Used) algorithm.

Addresses are translated only for accesses within the "Graphics Aperture" (GA). The Graphics Aperture can be any power of two in size from 1MB to 256MB (i.e., 1MB, 2MB, 4MB, 8MB, etc). The base of the Graphics Aperture can be anywhere in the system virtual address space on an address boundary determined by the aperture size (e.g., if the aperture size is 4MB, the base must be on a 4MB address boundary). The Graphics Aperture Base is defined in register offset 10 of device 0. The Graphics Aperture Size and TLB Table Base are defined in the following register group (offsets 84 and 88 respectively) along with various control bits.



| Device  | 0 Offset 83-80 - GART/TLB Control (00000000h) RW      | Device 0 Offset 84 - Graphics Aperture Size (00h) RW    |
|---------|-------------------------------------------------------|---------------------------------------------------------|
| 31-16   | Reserved always reads 0                               | 7-0 Graphics Aperture Size                              |
|         |                                                       | 11111111 1M                                             |
| 15      | Page TLB Bank Test Data 1 (AND Function)RO            | 11111110 2M                                             |
| 14      | Page TLB Bank Test Data 0 (OR Function)RO             | 11111100 4M                                             |
| 13      | Page LRU ParityRO                                     | 11111000 8M                                             |
| 12      | GART TLB LRU ParityRO                                 | 11110000 16M                                            |
| 11      | GART TLB Test Data 1 (AND Function)RO                 | 11100000 32M                                            |
| 10      | GART TLB Test Data 0 (OR Function)RO                  | 11000000 64M                                            |
| 9       | Page TLB Test Data 1 (AND Function)RO                 | 10000000 128M                                           |
| 8       | Page TLB Test Data 0 (OR Function)RO                  | 00000000 256M                                           |
| 7       | Flush Page TLB                                        |                                                         |
|         | 0 Disabledefault                                      | Offset 8B-88 - GA Translation Table Base (00000000h) RV |
|         | 1 Enable                                              | 31-12 Graphics Aperture Translation Table Base          |
|         |                                                       | Pointer to the base of the translation table in system  |
| 6-4     | Reserved (always program to 0)RW                      | memory used to map addresses in the aperture range      |
|         |                                                       | (the pointer to the base of the "Directory" table).     |
| 3       | PCI Master Address Translation for GA Access          | 11-3 Reservedalways reads 0                             |
|         | O Addresses generated by PCI Master accesses          | 2 One Cycle TLB Flush                                   |
|         | of the Graphics Aperture will not be translated       | 0 Disabledefaul                                         |
|         | default                                               | 1 Enable                                                |
|         | 1 PCI Master GA addresses will be translated          | 1 Graphics Aperture Enable                              |
| 2       | AGP Master Address Translation for GA Access          | 0 Disable defaul                                        |
|         | 0 Addresses generated by AGP Master accesses          | 1 Enable                                                |
|         | of the Graphics Aperture will not be translated       | Note: To disable the Graphics Aperture, set this bi     |
|         | default                                               | to 0 and set all bits of the Graphics Aperture Size to  |
|         | 1 AGP Master GA addresses will be translated          | 0. To enable the Graphics Aperture, set this bit to     |
| 1       | CPU Address Translation for GA Access                 | and program the Graphics Aperture Size to the           |
| _       | O Addresses generated by CPU accesses of the          | desired aperture size.                                  |
|         | Graphics Aperture will not be translated def          | <b>0 Reserved</b> always reads 0                        |
|         | 1 CPU GA addresses will be translated                 |                                                         |
| 0       | AGP Address Translation for GA Access                 |                                                         |
| v       | O Addresses generated by AGP accesses of the          |                                                         |
|         | Graphics Aperture will not be translated def          |                                                         |
|         | 1 AGP GA addresses will be translated                 |                                                         |
| Vote: 1 | For any master access to the Graphics Aperture range, |                                                         |
|         | vill not be performed.                                |                                                         |
| moop w  | viii not de performed.                                |                                                         |



## **AGP Control**

| Device ( | Offset A3-A0 - AGP Capability Identifier              |
|----------|-------------------------------------------------------|
| (0020C   | 002h)RO                                               |
| 31-24    | <b>Reserved</b> always reads 00                       |
| 23-20    | Major Specification Revision always reads 0010b       |
|          | Major rev # of AGP spec that device conforms to       |
| 19-16    | Minor Specification Revision always reads 0000b       |
|          | Minor rev # of AGP spec that device conforms to       |
| 15-8     | Pointer to Next Itemalways reads C0 (last item)       |
| 7-0      | <b>AGP ID</b> (always reads 02 to indicate it is AGP) |
|          |                                                       |
|          |                                                       |

| 31-24 | Maximum AGP Requests always reads 1Fh†               |
|-------|------------------------------------------------------|
|       | Max # of AGP requests the device can manage (32)     |
|       | † See also RxFC[1] and RxFD[4-0]                     |
| 23-10 | <b>Reserved</b> always reads 0s                      |
| 9     | Supports SideBand Addressing always reads 1          |
| 8-6   | Reservedalways reads 0s                              |
| 5     | <b>4G Supported</b> (can be written at RxAE[5]       |
| 4     | Fast Write Supported(can be written at RxAE[4]       |
| 3     | Reservedalways reads 0s                              |
| 2     | <b>4X Rate Supported</b> (can be written at RxAE[2]) |
| 1     | 2X Rate Supported(can be written at RxAC[3])         |
| 0     | 1X Rate Supportedalways reads 1                      |

| Device ( | Offs       | et AB-A8 - AGP Command (00000000h) . RW                 |
|----------|------------|---------------------------------------------------------|
| 31-24    | Requ       | <b>lest Depth</b> (reserved for target) always reads 0s |
| 23-10    | Rese       | rved always reads 0s                                    |
| 9        | Sidel      | Band Addressing Enable                                  |
|          | 0          | Disabledefault                                          |
|          | 1          | Enable                                                  |
| 8        | <b>AGP</b> | Enable                                                  |
|          | 0          | Disabledefault                                          |
|          | 1          | Enable                                                  |
| 7-6      | Rese       | rved always reads 0s                                    |
| 5        |            | nable                                                   |
|          | 0          | Disabledefault                                          |
|          | 1          | Enable                                                  |
| 4        | Fast       | Write Enable                                            |
|          | 0          | Disabledefault                                          |
|          | 1          | Enable                                                  |
| 3        | Rese       | rved always reads 0s                                    |
| 2        | 4X N       | Iode Enable                                             |
|          | 0          | Disable default                                         |
|          | 1          | Enable                                                  |
| 1        | 2X N       | Iode Enable                                             |
|          | 0          | Disable default                                         |
|          | 1          | Enable                                                  |
| 0        | 1X N       | Iode Enable                                             |
|          | 0          | Disabledefault                                          |
|          | 4          | Enable                                                  |
|          |            |                                                         |



| Device | 0 Offset AC - AGP Control (00h)RW                | <b>Device</b> | 0 Offset AD – AGP Latency Timer (02h)RW           |
|--------|--------------------------------------------------|---------------|---------------------------------------------------|
| 7      | <b>Reserved</b> always reads 0                   | 7             | <b>Reserved</b> always reads 0                    |
| 6      | CPU Stall on AGP Command FIFO GART               | 6             | AGP Data / Strobe Input Buffer                    |
|        | Address Request                                  |               | 0 Disable default                                 |
|        | 0 Disabledefault                                 |               | 1 Enable                                          |
|        | 1 Enable                                         | 5             | Hold Last GD Output Data                          |
| 5      | AGP Read Snoop DRAM Post-Write Buffer            | 3             | 0 Disabledefault                                  |
| 3      | 0 Disabledefault                                 |               | 1 Enable                                          |
|        |                                                  | 4             |                                                   |
| 4      |                                                  | 4             | Choose First or Last Ready of DRAM                |
| 4      | GREQ# Priority Becomes Higher When Arbiter is    |               | 0 Last ready chosendefault                        |
|        | Parked at AGP Master                             | 2.0           | 1 First ready chosen                              |
|        | 0 Disabledefault                                 | 3-0           | <b>AGP Data Phase Latency Timer</b> default = 02h |
|        | 1 Enable                                         |               |                                                   |
| 3      | 2X Rate Supported (read also at RxA4[1])         |               |                                                   |
|        | 0 Not supporteddefault                           | Dovice        | 0 Offset AE – AGP Miscellaneous Control (00h)RW   |
|        | 1 Supported                                      |               |                                                   |
| 2      | LPR In-Order Access (Force Fence)                |               | Reserved always reads 0                           |
|        | 0 Fence/Flush functions not guaranteed. AGP      | 5             | Greater Than 4GB Supported                        |
|        | read requests (low/normal priority and high      |               | 0 Disabledefault                                  |
|        | priority) may be executed before previously      |               | 1 Enable                                          |
|        | issued write requestsdefault                     | 4             | Fast Write Supported                              |
|        | 1 Force all requests to be executed in order     |               | 0 Fast Write not supporteddefault                 |
|        | (automatically enables Fence/Flush functions).   |               | 1 Fast Write supported                            |
|        | Low (i.e., normal) priority AGP read requests    | 3             | <b>Reserved</b> always reads 0                    |
|        | will never be executed before previously         | 2             | 4x Rate Supported                                 |
|        | issued writes. High priority AGP read requests   |               | 0 4x Rate not supporteddefault                    |
|        |                                                  |               | 1 4x Rate supported                               |
|        | may still be executed prior to previously issued | 1-0           | <b>Reserved</b> always reads 0                    |
|        | write requests as required.                      |               |                                                   |
| 1      | AGP Arbitration Parking 0 Disabledefault         |               |                                                   |
|        |                                                  |               |                                                   |
|        | 1 Enable (GGNT# remains asserted until either    | <b>Device</b> | 0 Offset AF - AGP Strobe Drive Strength RW        |
|        | GREQ# de-asserts or data phase ready)            | 7-4           | AGP Strobe Output Buffer Drive Strength N Ctrl    |
| 0      | AGP to PCI Master or CPU to PCI Turnaround       | 3-0           | AGP Strobe Output Buffer Drive Strength P Ctrl    |
|        | Cycle                                            |               |                                                   |
|        | 0 2T or 3T Timingdefault                         |               |                                                   |
|        | 1 1T Timing                                      |               |                                                   |
|        |                                                  |               |                                                   |
|        |                                                  |               |                                                   |
|        |                                                  |               |                                                   |
|        |                                                  |               |                                                   |
|        |                                                  |               |                                                   |
|        |                                                  |               |                                                   |
|        |                                                  |               |                                                   |
|        |                                                  |               |                                                   |
|        |                                                  |               |                                                   |
|        |                                                  |               |                                                   |
|        |                                                  |               |                                                   |
|        |                                                  |               |                                                   |



| Device | 0 Offset B0 – AGP Pad Control / Status (8xh)RW | Device | 0 Offset B2 – AGP Pad Drive / Delay Control RW |
|--------|------------------------------------------------|--------|------------------------------------------------|
| 7      | AGP Strobe VREF Control                        | 7      | GD/GBE/GDS, SBA/SBS Control                    |
|        | 0 STB VREF is STB# and vice versa              |        | 1.5V (Bit-1 = 0)                               |
|        | 1 STB VREF is AGPREFdefault                    |        | $0  SBA/SBS = no \ cap  default$               |
| 6      | AGP 4x Strobe & GD Pad Drive Strength          |        | GD/GBE/GDS = no cap                            |
|        | 0 Drive strength set to compensation circuit   |        | 1 $SBA/SBS = no cap$                           |
|        | defaultdefault                                 |        | GD/GBE/GDS = cap                               |
|        | 1 Drive strength controlled by RxB1[7-0]       |        | 3.3V (Bit-1 = 1)                               |
| 5-3    | AGP Compensation Circuit N Control Output.RO   |        | 0 SBA/SBS = $\mathbf{cap}$ default             |
| 2-0    | AGP Compensation Circuit P Control Output .RO  |        | GD/GBE/GDS = no cap                            |
|        |                                                |        | $1  SBA/SBS = \mathbf{cap}$                    |
|        |                                                |        | GD/GBE/GDS = cap                               |
| Device | 0 Offset B1 – AGP Drive Strength (63h)RW       | 6      | <b>Reserved</b> always reads 0                 |
| 7-4    | AGP Output Buffer Drive Strength N Ctrl def=6  | 5      | S2K Slew Rate Control, strapped from SRASA#    |
| 3-0    | AGP Output Buffer Drive Strength P Ctrldef=3   |        | 0 Enabledefault                                |
| 3-0    | AGI Output Bullet Drive Strength 1 Ctridei – 3 |        | 1 Disable                                      |
|        |                                                | 4      | GD[31-16] Staggered Delay                      |
|        |                                                |        | 0 Nonedefault                                  |
|        | 4                                              |        | 1 GD[31:16] delayed by 1 ns                    |
|        |                                                | 3      | Reservedalways reads 0                         |
|        |                                                | 2      | AGP Preamble Control                           |
|        |                                                |        | 0 Disable default                              |
|        |                                                | 1      | 1 Enable                                       |
|        |                                                | 1      | <b>AGP Voltage</b> 0 1.5Vdefault               |
|        |                                                |        | 1 3.3V default                                 |
|        |                                                | 0      | GDS Output Delay                               |
|        |                                                | V      | 0 None                                         |
|        |                                                |        | 1 GDS[1-0] & GDS[1-0]# delayed by 0.4 ns       |
|        |                                                |        | (GDS1 & GDS1# will be delayed an additional    |
|        |                                                |        | 1ns if bit-4 = 1)                              |
|        |                                                |        |                                                |
|        |                                                |        |                                                |
|        |                                                |        |                                                |
|        |                                                |        |                                                |
|        |                                                |        |                                                |
|        |                                                |        |                                                |
|        |                                                |        |                                                |
|        |                                                |        |                                                |
|        |                                                |        | <b>"</b>                                       |
|        |                                                |        |                                                |
|        |                                                |        |                                                |
|        |                                                |        |                                                |
|        |                                                |        |                                                |



| Device | U Offset B3 – CPU Strapping ControlRO              | Device               | 0 Offset B5 – S2K Compensation Result 1RO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------|----------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-3    | CPU Clock Division 4 lsbs set from MA3-0 straps    | 7-4                  | <b>Pullup Autocompensation Result</b> default = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|        | 00000 11                                           | no stra <b>p-d</b> e | faPttlldown Autocompensation Result $default = 0$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|        | 00001 11.5                                         | ъ.                   | A COR A DA CATA COMPANIA DE LA COMPANIA DEL COMPANIA DE LA COMPANIA DE LA COMPANIA DEL COMPANIA DE LA COMPANIA |
|        | 00010 12                                           |                      | 0 Offset B6 – S2K Compensation Result 2RO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|        | 00011 12.5                                         | 7                    | S2K Edge DQ Modeset from MA11 strap                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|        | 00100 5                                            |                      | 0 Central DQdefault                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|        | 00101 5.5                                          |                      | 1 Edge DQ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|        | 00110 6                                            | 6-5                  | Reservedalways reads 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|        | 00111 6.5                                          | 4-0                  | S2K Strobe Delay (EdgeDQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|        | 01000 7                                            |                      | set from MA[8-4] straps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|        | 01001 7.5                                          |                      | 0 Auto Modeno-strap default                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|        | 01010 8                                            |                      | ~0 Strapping Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|        | 01011 8.5                                          | Device               | 0 Offset B7 – S2K Compensation Result 3RO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|        | 01100 9                                            | 7-5                  | Reservedalways reads 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|        | 01101 9.5                                          | <b>4-0</b>           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        | 01110 10                                           | 4-0                  | <b>S2K Strobe Delay from DLL Counter (Auto)</b> default = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|        | 01111 10.5                                         |                      | derauit = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|        | 10000 3                                            | Device               | 0 Offset B8 - S2K Compensation Result 4RO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|        | 10001 3.5                                          | 7                    | S2K Compensation Circuit Trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|        | 10010 4                                            | 6                    | DLL AutodetectRO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|        | 10011 4.5                                          | 5                    | Delay Compensation Counter Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|        | 101xx -reserved-                                   | 4-3                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2      | S2K Compensation Drive Strength                    |                      | / Data Output Clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|        | 0 Strapdefault                                     | 2-0                  | S2K Pad Slew Rate Ctrl (7h is strongest) def=7h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| _      | 1 Auto Calculate                                   |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1      | Fast Address Out Decode                            |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        | set from ROMSIP, otherwise 0                       |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        | 0 Normalno strap default                           |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        | 1 Fast                                             |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0      | S2K Compensation Circuit 0 Enable on Resetdefault  |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        |                                                    |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        | 1 Enable on Disconnect                             |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Device | 0 Offset B4 – S2K Compensation StrappingRW         |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 7      | Internal Pullup Strength Select                    |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| •      | 0 Per strapping on MA[13-12] (see bits 5-4) def    |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        | 1 Auto Mode                                        |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 6      | Reservedalways reads 0                             |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 5-4    | Internal Pullup Strength set from MA[13-12] straps |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        | 00 Strapping Modeno strap default                  |                      | ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|        | 01 Strapping Mode                                  |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        | 10 Strapping Mode                                  |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        | 11 Auto Mode                                       |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 3      | Output Drive Strength Select                       |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        | 0 Per strapping on MA[10-9] (see bits 1-0) def     |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        | 1 Auto Mode                                        |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2      | Reserved always reads 0                            |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1-0    | Output Drive Strength set from MA[10-9] strap      |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        | 00 Auto Mode                                       |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        | 01 Strapping Mode                                  |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        | 10 Strapping Mode                                  |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        | 11 Strapping Mode                                  |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        |                                                    |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



| Device 0 Offset C0 – Power Management Capability IDRO                                                        | <u>Device 0 Offset F0 – BIOS Scratch Register 0 RW</u>                 |
|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|
| 7-0 Capability ID always reads 01h                                                                           | <b>7-0</b> No hardware functiondefault = 0                             |
|                                                                                                              | Device 0 Offset F1 – BIOS Scratch Register 1RW                         |
| D ' A OFE A CL D M AND AND D 'A DO                                                                           | 7-0 No hardware functiondefault = 0                                    |
| <b>Device 0 Offset C1 – Power Management New PointerRO 7-0 New Pointer</b> always reads 00h ("Null" Pointer) | Device 0 Offset F2 – BIOS Scratch Register 2RW                         |
| 7-0 New Pointeraiways reads 00ii (Nuii Pointer)                                                              | 7-0 No hardware function                                               |
|                                                                                                              |                                                                        |
| Device 0 Offset C2 – Power Mgmt Capabilities IRO                                                             | Device 0 Offset F3 – BIOS Scratch Register 3RW                         |
| 7-0 Power Management Capabilities always reads 02h                                                           | <b>7-0</b> No hardware functiondefault = 0                             |
|                                                                                                              | Device 0 Offset F4 – BIOS Scratch Register 4RW                         |
| Device 0 Offset C3 – Power Mgmt Capabilities IIRO                                                            | <b>7-0 No hardware function</b> default = 0                            |
| <b>7-0 Power Management Capabilities</b> always reads 00h                                                    | Device 0 Offset F5 – BIOS Scratch Register 5RW                         |
| Device 0 Offset C4 – Power Mgmt Control / StatusRW                                                           | 7-0 No hardware functiondefault = 0                                    |
| <b>7-2 Reserved</b> always reads 0                                                                           | 7-0 140 hardware functiondefaunt = 0                                   |
| 1-0 Power State                                                                                              |                                                                        |
| 00 D0default                                                                                                 | Device 0 Offset F6 – Revision ID BackdoorRW                            |
| 01 -reserved-<br>10 -reserved-                                                                               | <b>7-0 Revision ID Rx8</b> default = 0                                 |
| 11 D3 Hot                                                                                                    | Device 0 Offset F7 – Foundry IDRW                                      |
|                                                                                                              | 7-0 No hardware function default = foundry ID                          |
| Device 0 Offset C5 – Power Management StatusRO                                                               |                                                                        |
| 7-0 Power Management Status always reads 00h                                                                 | Device 0 Offset F8 – DRAM Arbitration Timer (00h) RW                   |
| Device 0 Offset C6 – PCI-to-PCI Bridge Support ExtRO                                                         | 7-4 AGP Timer (units of 4 DCLKs)default = 0                            |
| 7-0 P2P Bridge Support Extensions always reads 00h                                                           | 3-0 Host CPU Timer (units of 4 DCLKs)default = 0                       |
| Device 0 Offset C7 – Power Management DataRO                                                                 |                                                                        |
| 7-0 Power Management Data always reads 00h                                                                   | Device 0 Offset FC – Back Door Control 1 (00h)RW                       |
|                                                                                                              | 7-4 <b>Priority Timer</b> default = 0                                  |
|                                                                                                              | 3-2 Probe Signal Selectdefault = 0                                     |
|                                                                                                              | 1 Back-Door Max # of AGP Requests default = 0                          |
|                                                                                                              | 0 Read of RxA7 always returns a value of                               |
| Device 0 Offset E0 – Miscellaneous Control (00h)RW                                                           | 11111b (32 requests) default Read of RxA7 returns the value programmed |
| 7 AGP Pad Power Down 0 Disabledefault                                                                        | in RxFD[4-0]                                                           |
| 1 Enable                                                                                                     | <b>0</b> Back-Door Device ID Enabledefault = $0$                       |
| 6 Reserved (do not program) must be 0                                                                        | 0 Use Rx3-2 value for Rx3-2 readback default                           |
| 5 Internal Graphics AGP/PCI Concurrent def = 0                                                               | 1 Use RxFE-FF Back-Door Device ID for Rx3-2                            |
| 4 CKE Drive Select                                                                                           | read                                                                   |
| 3-1 Frame Buffer Bank Location default = 0 0 Latch DRAM Data Using                                           | Device 0 Offset FD - Back-DoorControl 2 (00h)RW                        |
| 0 Internal DRAM DCLKdefault                                                                                  | 7-5 Reservedalways reads 0                                             |
| 1 External Feedback DRAM DCLK                                                                                | <b>4-0 Max # of AGP Requests</b> default = 0                           |
|                                                                                                              | 00000 1 Request<br>00001 2 Requests                                    |
|                                                                                                              | 00001 2 Requests<br>00010 3 Requests                                   |
|                                                                                                              | ··· ···                                                                |
|                                                                                                              | 11111 32 Requests                                                      |
|                                                                                                              | (see also RxA7 and RxFC[1])                                            |
|                                                                                                              | Device 0 Offset FF-FE – Back-Door Device ID (0000h) RW                 |
|                                                                                                              | 15-0 Back-Door Device IDdefault=00                                     |
|                                                                                                              |                                                                        |



#### **Device 1 Header Registers - PCI-to-PCI Bridge**

All registers are located in PCI configuration space. They should be programmed using PCI configuration mechanism 1 through CF8 / CFC with bus number of 0 and function number equal to 0 and <u>device number</u> equal to <u>one</u>.

| <b>Device</b> | 1 Offs | et 1-0 - Vendor ID (1106h)RO                                                            |
|---------------|--------|-----------------------------------------------------------------------------------------|
| 15-0          | ID C   | ode (reads 1106h to identify VIA Technologies)                                          |
| <b>Device</b> | 1 Offs | et 3-2 - Device ID (8305h)RO                                                            |
| 15-0          | ID C   | ode (reads 8305h to identify the VT8363A PCI-                                           |
|               | to-PC  | CI Bridge device)                                                                       |
| Device        | 1 Offs | et 5-4 – Command (0007h)RW                                                              |
| 15-10         | Rese   | rvedalways reads 0                                                                      |
| 9             | Fast   | Back-to-Back Cycle EnableRO                                                             |
|               | 0      | Fast back-to-back transactions only allowed to                                          |
|               |        | the same agentdefault                                                                   |
|               | 1      | Fast back-to-back transactions allowed to                                               |
|               |        | different agents                                                                        |
| 8             | SERI   | R# EnableRO                                                                             |
|               | 0      | SERR# driver disableddefault                                                            |
|               | 1      | SERR# driver enabled                                                                    |
|               |        | R# is used to report parity errors if bit-6 is set).                                    |
| 7             |        | ress / Data SteppingRO                                                                  |
|               | 0      | Device never does steppingdefault                                                       |
| _             | 1      | Device always does stepping                                                             |
| 6             | _      | y Error ResponseRW                                                                      |
|               | 0      | Ignore parity errors & continuedefault                                                  |
| _             | 1      | Take normal action on detected parity errors                                            |
| 5             |        | Palette Snoop (Not Supported)RO                                                         |
|               | 0<br>1 | F J                                                                                     |
|               | 1      | Don't respond to palette writes on PCI bus (10-bit decode of I/O addresses 3C6-3C9 hex) |
| 4             | Mom    | ory Write and Invalidate CommandRO                                                      |
| •             | 0      | Bus masters must use Mem Writedefault                                                   |
|               | 1      | Bus masters may generate Mem Write & Inval                                              |
| 3             | _      | ial Cycle Monitoring                                                                    |
|               | 0      | Does not monitor special cyclesdefault                                                  |
|               | 1      | Monitors special cycles                                                                 |
| 2             |        | MasterRW                                                                                |
|               | 0      | Never behaves as a bus master                                                           |
|               | 1      | Enable to operate as a bus master on the                                                |
|               |        | primary interface on behalf of a master on the                                          |
|               |        | secondary interfacedefault                                                              |
| 1             | Mem    | ory SpaceRW                                                                             |
|               | 0      | Does not respond to memory space                                                        |
|               | 1      | Enable memory space accessdefault                                                       |
| 0             | I/O S  |                                                                                         |
|               | 0      | Does not respond to I/O space                                                           |
|               | 1      | Enable I/O space accessdefault                                                          |

| Device       | 1 Offset 7-6 - Status (Primary Bus) (0230h) RWC        |
|--------------|--------------------------------------------------------|
| 15           | <b>Detected Parity Error</b> always reads 0            |
| 14           | Signaled System Error (SERR#)always reads 0            |
| 13           | Signaled Master Abort                                  |
|              | 0 No abort receiveddefault                             |
|              | 1 Transaction aborted by the master with               |
|              | Master-Abort (except Special Cycles)                   |
|              | write 1 to clear                                       |
| 12           | Received Target Abort                                  |
|              | 0 No abort receiveddefault                             |
|              | 1 Transaction aborted by the target with Target-       |
|              | Abort write 1 to clear                                 |
| 11           | Signaled Target Abortalways reads 0                    |
| 10-9         | DEVSEL# Timing                                         |
|              | 00 Fast                                                |
|              | 01 Mediumalways reads 01                               |
|              | 10 Slow                                                |
|              | 11 Reserved                                            |
| 8            | Data Parity Error Detectedalways reads 0               |
| 7            | Fast Back-to-Back Capablealways reads 0                |
| 6            | User Definable Featuresalways reads 0                  |
| 5            | 66MHz Capablealways reads 1                            |
| 4            | Supports New Capability listalways reads 1             |
| 3-0          | <b>Reserved</b> always reads 0                         |
| Dovice       | 1 Offset 8 - Revision ID (00h)RO                       |
| 7-0          |                                                        |
| <b>-</b> /-0 | VT8363A Chip Revision Code (00=First Silicon)          |
| Device       | 1 Offset 9 - Programming Interface (00h)RO             |
|              | gister is defined in different ways for each Base/Sub- |
|              | ode value and is undefined for this type of device.    |
|              |                                                        |
| 7-0          | Interface Identifieralways reads 00                    |
| Device       | 1 Offset A - Sub Class Code (04h)RO                    |
| 7-0          | Sub Class Code .reads 04 to indicate PCI-PCI Bridge    |
|              |                                                        |
| Device       | 1 Offset B - Base Class Code (06h)RO                   |
| 7-0          | Base Class Code reads 06 to indicate Bridge Device     |
| Davida       | 1 Offset D. Leteney Timer (00k)                        |
|              | 1 Offset D - Latency Timer (00h)RO                     |
| 7-0          | <b>Reserved</b> always reads 0                         |
| Device       | 1 Offset E - Header Type (01h)RO                       |
| 7-0          | Header Type Codereads 01: PCI-PCI Bridge               |
| Device       | 1 Offset F - Built In Self Test (BIST) (00h) RO        |
| 7            | BIST Supported reads 0: no supported functions         |
| 6            | Start Test write 1 to start but writes ignored         |
| 5-4          | Reservedalways reads 0                                 |
| 3-0          | Response Code0 = test completed successfully           |
|              |                                                        |



| Device 1 Offset 18 - Primary Bus Number (00h)RW                                                   |     | 1 Offset 3F-3E – PCI-to-PCI Bridge Control                                                   |
|---------------------------------------------------------------------------------------------------|-----|----------------------------------------------------------------------------------------------|
| <b>7-0 Primary Bus Number</b> default = 0                                                         |     | <u> </u>                                                                                     |
| This register is read write, but internally the chip always uses                                  |     | <b>Reserved</b> always reads 0                                                               |
| bus 0 as the primary.                                                                             | 3   | VGA-Present on AGP                                                                           |
|                                                                                                   |     | 0 Forward VGA accesses to PCI Bus default                                                    |
| Device 1 Offset 19 - Secondary Bus Number (00h)RW                                                 |     | 1 Forward VGA accesses to AGP Bus                                                            |
| <b>7-0 Secondary Bus Number</b> default = $0$                                                     |     | Note: VGA addresses are memory A0000-BFFFFh                                                  |
| Note: AGP must use these bits to convert Type 1 to Type 0.                                        |     | and I/O addresses 3B0-3BBh, 3C0-3CFh and 3D0-3DFh (10-bit decode). "Mono" text mode uses     |
|                                                                                                   |     | B0000-B7FFFh and "Color" Text Mode uses B8000-                                               |
| Device 1 Offset 1A - Subordinate Bus Number (00h)RW                                               |     | BFFFFh. Graphics modes use Axxxxh. Mono VGA                                                  |
| <b>7-0 Primary Bus Number</b> default = 0                                                         |     | uses I/O addresses 3Bx-3Cxh and Color VGA uses                                               |
| Note: AGP must use these bits to decide if Type 1 to Type 1                                       |     | 3Cx-3Dxh. If an MDA is present, a VGA will not                                               |
| command passing is allowed.                                                                       |     | use the 3Bxh I/O addresses and B0000-B7FFFh                                                  |
| Device 1 Offset 1B Coordown Later on Timer (00h) DO                                               |     | memory space; if not, the VGA will use those                                                 |
| Device 1 Offset 1B – Secondary Latency Timer (00h)RO                                              |     | addresses to emulate MDA modes.                                                              |
| <b>7-0 Reserved</b> always reads 0                                                                | 2   | Block / Forward ISA I/O Addresses                                                            |
| Device 1 Offset 1C - I/O Base (f0h)RW                                                             |     | 0 Forward all I/O accesses to the AGP bus if                                                 |
| <b>7-4 I/O Base AD[15:12]</b> default = 1111b                                                     |     | they are in the range defined by the I/O Base                                                |
| 3-0 I/O Addressing Capability default = 0                                                         |     | and I/O Limit registers (device 1 offset 1C-1D)                                              |
|                                                                                                   |     | default                                                                                      |
| Device 1 Offset 1D - I/O Limit (00h)RW                                                            |     | 1 Do not forward I/O accesses to the AGP bus that are in the 100-3FFh address range even if  |
| <b>7-4 I/O Limit AD[15:12]</b> default = 0                                                        |     | that are in the 100-5FFH address range even if they are in the range defined by the I/O Base |
| <b>3-0 I/O Addressing Capability</b> default = 0                                                  |     | and I/O Limit registers.                                                                     |
| Device 1 Offset 1F-1E - Secondary Status (0000h)RO                                                | 1-0 |                                                                                              |
| <b>15-0</b> Rx44[4] = 0: No Function (always reads 0)                                             |     | reserved                                                                                     |
| Rx44[4] = 0: No Function (always leads 0)<br>Rx44[4] = 1: Read same value as $Rx7-6$ (Pri Status) |     |                                                                                              |
|                                                                                                   |     |                                                                                              |
| Device 1 Offset 21-20 - Memory Base (fff0h)RW                                                     |     |                                                                                              |
| <b>15-4 Memory Base AD[31:20]</b> default = FFFh                                                  |     |                                                                                              |
| <b>3-0 Reserved</b> always reads 0                                                                |     |                                                                                              |
| Device 1 Offset 23-22 - Memory Limit (Inclusive) (0000h) RW                                       |     |                                                                                              |
| <b>15-4 Memory Limit AD[31:20]</b> default = 0                                                    |     |                                                                                              |
| <b>3-0 Reserved</b> always reads 0                                                                |     |                                                                                              |
| Device 1 Offset 25-24 - Prefetchable Memory Base (fff0h) RW                                       |     |                                                                                              |
|                                                                                                   |     |                                                                                              |
| <b>15-4 Prefetchable Memory Base AD[31:20]</b> default = FFFh <b>3-0 Reserved</b> always reads 0  |     |                                                                                              |
| 3-0 Reservedarways reads 0                                                                        |     |                                                                                              |
| Device 1 Offset 27-26 - Prefetchable Memory Limit                                                 |     |                                                                                              |
| (0000h)RW                                                                                         |     |                                                                                              |
| 15-4 Prefetchable Memory Limit AD[31:20]                                                          |     |                                                                                              |
| default = 0                                                                                       |     |                                                                                              |
| <b>3-0 Reserved</b> always reads 0                                                                |     |                                                                                              |
| Device 1 Offset 2D-2C – Subsystem Vendor ID (0000h) RW                                            |     |                                                                                              |
| Device 1 Offset 2F-2E – Subsystem ID (0000h)RW                                                    |     |                                                                                              |
| Device 1 Offset 34 – Capability Pointer (00h)RO                                                   |     |                                                                                              |
| 7-0 Capability Pointer                                                                            |     |                                                                                              |
| , o Capability I officer arways reads oon                                                         |     |                                                                                              |



#### <u>Device 1 Configuration Registers - PCI-to-PCI Bridge</u>

#### **AGP Bus Control**

| Device | 1 Offset 40 - CPU-to-AGP Flow Control 1 (00h)RW                                 |
|--------|---------------------------------------------------------------------------------|
| 7      | CPU-AGP Post Write                                                              |
|        | 0 Disabledefault                                                                |
|        | 1 Enable                                                                        |
| 6      | CPU-AGP Dynamic Burst                                                           |
|        | 0 Disabledefault                                                                |
|        | 1 Enable                                                                        |
| 5      | <b>CPU-AGP One Wait State Burst Write</b>                                       |
|        | 0 Disabledefault                                                                |
|        | 1 Enable                                                                        |
| 4      | AGP to DRAM Prefetch                                                            |
|        | 0 Disabledefault                                                                |
|        | 1 Enable                                                                        |
| 3      | CPU to AGP Post Write Halt                                                      |
|        | 0 Disabledefault                                                                |
|        | 1 Enable                                                                        |
|        | If set to 1, CPU-to-PCI posted cycles can be delayed                            |
|        | for PCI master accesses (i.e., PCI master access is                             |
| •      | allowed even if the CPU-to-PCI buffer is not flushed)                           |
| 2      | MDA Present on AGP                                                              |
|        | 0 Forward MDA accesses to AGPdefault 1 Forward MDA accesses to PCI              |
|        | 1 Forward MDA accesses to PCI<br>Note: Forward despite IO / Memory Base / Limit |
|        | Note: MDA (Monochrome Display Adapter)                                          |
|        | addresses are memory addresses B0000h-B7FFh                                     |
|        | and I/O addresses 3B4-3B5h, 3B8-3BAh, and 3BFh                                  |
|        | (10-bit decode). 3BC-3BE are reserved for printers.                             |
|        | Note: If Rx3E bit-3 is 0, this bit is a don't care (MDA                         |
|        | accesses are forwarded to the PCI bus).                                         |
| 1      | AGP Master Read Caching                                                         |
| •      | 0 Disabledefault                                                                |
|        | 1 Enable                                                                        |
| 0      | AGP Delay Transaction                                                           |
| -      | 0 Disabledefault                                                                |
|        | 1 Enable                                                                        |
|        |                                                                                 |

Table 7. VGA/MDA Memory/IO Redirection

| 3E[3]      | 40[2]      | <b>VGA</b> | <b>MDA</b> | Axxxx, | <u>B0000</u>  | <u>3Cx,</u> |            |
|------------|------------|------------|------------|--------|---------------|-------------|------------|
| <b>VGA</b> | <b>MDA</b> | is         | <u>is</u>  | B8xxx  | -B7FFF        | <u>3Dx</u>  | <u>3Bx</u> |
| Pres.      | Pres.      | <u>on</u>  | <u>on</u>  | Access | <u>Access</u> | <u>I/O</u>  | <u>I/O</u> |
| 0          | -          | PCI        | PCI        | PCI    | PCI           | PCI         | PCI        |
| 1          | 0          | AGP        | AGP        | AGP    | AGP           | AGP         | AGP        |
| 1          | 1          | AGP        | PCI        | AGP    | PCI           | AGP         | PCI        |

| Device                | 1 Offse                                                                               | et 41 - CPU-to-AGP Flow Control 2 (00h) RW                                                  |
|-----------------------|---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| 7                     | Retry                                                                                 | Status                                                                                      |
| -                     | 0                                                                                     | No retry occurreddefault                                                                    |
|                       | 1                                                                                     | Retry Occurredwrite 1 to clear                                                              |
| 6                     | _                                                                                     | Timeout Action                                                                              |
| Ū                     | 0                                                                                     | No action taken except to record status def                                                 |
|                       | 1                                                                                     | Flush buffer for write or return all 1s for read                                            |
| 5-4                   | Retry                                                                                 | Count                                                                                       |
|                       |                                                                                       | Retry 2, backoff CPU default                                                                |
|                       | 01                                                                                    |                                                                                             |
|                       | 10                                                                                    | Retry 16, backoff CPU                                                                       |
|                       | 11                                                                                    | Retry 64, backoff CPU                                                                       |
| 3                     |                                                                                       | Write Data on Abort                                                                         |
|                       | 0                                                                                     | Flush entire post-write buffer on target-abort                                              |
|                       |                                                                                       | or master abort default                                                                     |
|                       | 1                                                                                     | Pop one data output on target-abort or master-                                              |
|                       |                                                                                       | abort                                                                                       |
| 2                     | <b>CPU</b>                                                                            | <b>Backoff on AGP Read Retry Timeout</b>                                                    |
|                       |                                                                                       | Disabledefault                                                                              |
|                       | 1                                                                                     | Enable                                                                                      |
| 1-0                   | Resei                                                                                 | rvedalways reads 0                                                                          |
| Dovice                | 1 Offer                                                                               | et 42 ACD Mostor Control (00h) DW                                                           |
|                       |                                                                                       | et 42 - AGP Master Control (00h)RW                                                          |
|                       |                                                                                       |                                                                                             |
| 7                     |                                                                                       | Prefetch for Enhance Command                                                                |
| 7                     | 0                                                                                     | Always Perform Prefetchdefault                                                              |
|                       | 0                                                                                     | Always Perform Prefetch default Prefetch only if Enhance Command                            |
| 6                     | 0<br>1<br><b>AGP</b>                                                                  | Always Perform Prefetchdefault Prefetch only if Enhance Command Master One Wait State Write |
|                       | 0<br>1<br><b>AGP</b><br>0                                                             | Always Perform Prefetch                                                                     |
| 6                     | 0<br>1<br><b>AGP</b><br>0<br>1                                                        | Always Perform Prefetch                                                                     |
|                       | 0<br>1<br><b>AGP</b><br>0<br>1<br><b>AGP</b>                                          | Always Perform Prefetch                                                                     |
| 6                     | 0<br>1<br><b>AGP</b><br>0<br>1<br><b>AGP</b><br>0                                     | Always Perform Prefetch                                                                     |
| 5                     | 0<br>1<br><b>AGP</b><br>0<br>1<br><b>AGP</b><br>0                                     | Always Perform Prefetch                                                                     |
| 5                     | 0<br>1<br><b>AGP</b><br>0<br>1<br><b>AGP</b><br>0                                     | Always Perform Prefetch                                                                     |
| 5                     | 0<br>1<br>AGP<br>0<br>1<br>AGP<br>0<br>1<br>Reser                                     | Always Perform Prefetch                                                                     |
| 5                     | 0<br>1<br>AGP<br>0<br>1<br>AGP<br>0<br>1<br>Reser<br>AGP                              | Always Perform Prefetch                                                                     |
| 5 4 3                 | 0<br>1<br>AGP<br>0<br>1<br>AGP<br>0<br>1<br>Reser<br>AGP<br>0                         | Always Perform Prefetch                                                                     |
| 5                     | 0<br>1<br>AGP<br>0<br>1<br>AGP<br>0<br>1<br>Reser<br>AGP<br>0<br>1                    | Always Perform Prefetch                                                                     |
| 5 4 3                 | 0<br>1<br>AGP<br>0<br>1<br>AGP<br>0<br>1<br>Reser<br>AGP<br>0<br>1<br>Prefe           | Always Perform Prefetch                                                                     |
| 5 4 3                 | 0<br>1<br>AGP<br>0<br>1<br>AGP<br>0<br>1<br>Reser<br>AGP<br>0<br>1                    | Always Perform Prefetch                                                                     |
| 5 4 3                 | 0<br>1<br>AGP<br>0<br>1<br>AGP<br>0<br>1<br>Reser<br>AGP<br>0<br>1<br>Prefe           | Always Perform Prefetch                                                                     |
| 6<br>5<br>4<br>3      | 0<br>1<br>AGP<br>0<br>1<br>AGP<br>0<br>1<br>Reser<br>AGP<br>0<br>1<br>Prefe           | Always Perform Prefetch                                                                     |
| 6<br>5<br>4<br>3<br>2 | 0<br>1<br>AGP<br>0<br>1<br>AGP<br>0<br>1<br>Reser<br>AGP<br>0<br>1<br>Prefe<br>0      | Always Perform Prefetch                                                                     |
| 6<br>5<br>4<br>3      | 0<br>1<br>AGP<br>0<br>1<br>AGP<br>0<br>1<br>Reser<br>AGP<br>0<br>1<br>Prefe<br>0<br>1 | Always Perform Prefetch                                                                     |
| 6<br>5<br>4<br>3<br>2 | 0<br>1<br>AGP<br>0<br>1<br>Resei<br>AGP<br>0<br>1<br>Prefe<br>0<br>1                  | Always Perform Prefetch                                                                     |
| 6<br>5<br>4<br>3<br>2 | 0<br>1<br>AGP<br>0<br>1<br>AGP<br>0<br>1<br>Reser<br>AGP<br>0<br>1<br>Prefe<br>0<br>1 | Always Perform Prefetch                                                                     |



| Device | 1 Offset 43 - AGP Master Latency Timer (00h) RW  | Device           | 1 Offset 45          | – Fast Writ | te Control (72h)RW                         |
|--------|--------------------------------------------------|------------------|----------------------|-------------|--------------------------------------------|
| 7-4    | Host to AGP Time Slot                            | 7                | Force Fast           | Write Cvc   | le to be QW Aligned                        |
|        | 0 Disable (no timer)default                      | -                | (if Rx45[6]          |             |                                            |
|        | 1 16 GCLKs                                       |                  | `                    | · /         | default                                    |
|        | 2 32 GCLKs                                       |                  | 1 Enal               |             |                                            |
|        |                                                  | 6                |                      |             | <b>Transactions Into One Fast</b>          |
|        | F 240 GCLKs                                      | U                |                      | st Transact |                                            |
| 3-0    | AGP Master Time Slot                             |                  | 0 Disa               |             | 1011                                       |
| 5-0    | 0 Disable (no timer)default                      |                  |                      |             | default                                    |
|        | 1 16 GCLKs                                       | 5                |                      |             | J Write Cycles To Memory                   |
|        | 2 32 GCLKs                                       | 3                |                      |             | Write Burst Cycles                         |
|        |                                                  |                  | (if Rx45[6]          |             | Write Burst Cycles                         |
|        | F 240 GCLKs                                      |                  | 0 Disa               |             |                                            |
|        | 1 240 OCLKS                                      |                  |                      |             | default                                    |
|        |                                                  | 4                |                      |             | CPU Write Cycles To                        |
| Device | 1 Offset 44 – Backdoor Register Control (00h).RW | 4                |                      |             | cy Offset 27-24 Into Fast                  |
| 7-6    | Reservedalways reads 0                           |                  |                      |             | f Rx45[6] = 0                              |
| 5      | Rx34 Capability Back Door                        |                  | 0 Disa               |             | $[\mathbf{K}\mathbf{X}4\mathbf{J}[0] = 0)$ |
| 4      | Reflect Rx7-6 Status in Rx1F-1E                  |                  |                      |             | default                                    |
| •      | 0 Disable (Rx1F-1E always reads 0)default        | 2                |                      |             |                                            |
|        | 1 Enable (Rx1F-1E reads same as Rx7-6)           | $\frac{3}{2}$    |                      |             | always reads 0                             |
| 3-2    | Rx83[2-1] Back Door Value                        | <u> </u>         |                      |             | Max (No Slave Flow Control)                |
| 1      | Rx82[5] Back Door Value (Device Specific Intfc)  |                  |                      |             | default                                    |
| 0      | Back Door Register Enable for AGP Device ID      | 1                | 1 Enal<br>Fast Write |             | to Dook                                    |
| v      | (Rx47-46)                                        | I I              | 0 Disa               |             | to back                                    |
|        | 0 Disabledefault                                 |                  | 1 Enal               | 1010        | default                                    |
|        | 1 Enable                                         | 0                |                      |             | ck 1 Wait State                            |
|        |                                                  | U                |                      |             | default                                    |
|        |                                                  |                  | 1 Enal               |             | detaut                                     |
|        |                                                  |                  | Linux                |             |                                            |
|        |                                                  | Rx45             | CPU Write            | CPU Write   |                                            |
|        |                                                  | Bits             |                      | Address     |                                            |
|        |                                                  | 7-4              | in Mem1              |             | Fast Write Cycle Alignment                 |
|        |                                                  | $\frac{1}{x1xx}$ | - 🛦                  |             | QW aligned, burstable                      |
|        |                                                  | 0000             |                      | _           | DW aligned, nonburstable                   |
|        |                                                  | x010             | 0                    | 0           | n/a                                        |
|        |                                                  | 0010             | 0                    | 1           | DW aligned, non-burstable                  |
|        |                                                  | x010             | 1_                   | -           | QW aligned, burstable                      |
|        |                                                  | x001             | 0                    | 0           | n/a                                        |
|        |                                                  | x001             | _                    | 1           | QW aligned, burstable                      |
|        |                                                  | 0001             | 1                    | 0           | DW aligned, non-burstable                  |
|        |                                                  | x011             | 0                    | 0           | n/a                                        |
|        |                                                  | x011             | 1                    | -           | QW aligned, burstable                      |
|        |                                                  | x011             | 0                    | 1           | QW aligned, burstable                      |
|        |                                                  | 1000             | -                    | -           | QW aligned, non-burstable                  |
|        |                                                  | 1010             | 0                    | 1           | QW aligned, non-burstable                  |
|        |                                                  | 1001             | 1                    | 0           | QW aligned, non-burstable                  |
|        |                                                  | 1001             | -                    | 9           | angues, non oursmore                       |



| Device 1 Offset 47-46 – PCI-to-PCI Bridge Device IDRW  15-0 PCI-to-PCI Bridge Device ID default = 0000 | 7-0 Capability IDalways reads 01h                           |
|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
|                                                                                                        | <u>Device 1 Offset 81 – Next Pointer (00h)RO</u>            |
|                                                                                                        | 7-0 Next Pointer: Nullalways reads 00h                      |
|                                                                                                        | 7 0 1 10.00 2 0.00000 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1       |
|                                                                                                        |                                                             |
|                                                                                                        | Device 1 Offset 82 – Power Mgmt Capabilities 1 (02h) RO     |
|                                                                                                        | 7-6 Power Mgmt Capabilitiesalways reads 0                   |
|                                                                                                        | 5 <b>Power Mgmt Capabilities</b> . programmed via Rx44[1]   |
|                                                                                                        | 4-0 Power Mgmt Capabilitiesalways reads 02h                 |
|                                                                                                        | Device 1 Offset 83 – Power Mgmt Capabilities 2 (00h) RO     |
|                                                                                                        | 7-3 Power Mgmt Capabilitiesalways reads 0                   |
|                                                                                                        | <b>2-1 Power Mgmt Capabilities</b> programmed via Rx44[3-2] |
|                                                                                                        | <b>0 Power Mgmt Capabilities</b> always reads 0             |
|                                                                                                        |                                                             |
|                                                                                                        |                                                             |
|                                                                                                        | Device 1 Offset 84 – Power Mgmt Ctrl/Status (00h) RW        |
|                                                                                                        | 7-2 Reservedalways reads 0                                  |
|                                                                                                        | 1-0 Power State                                             |
|                                                                                                        | 00 D0default 01 -reserved-                                  |
|                                                                                                        | 10 -reserved-                                               |
|                                                                                                        | 11 D3 Hot                                                   |
|                                                                                                        |                                                             |
|                                                                                                        | Device 1 Offset 85 – Power Mgmt Status (00h)RO              |
|                                                                                                        | <b>7-0</b> Power Mgmt Statusdefault = 00                    |
|                                                                                                        | Device 1 Offset 86 – P2P Br. Support Extensions (00h). RO   |
|                                                                                                        | <b>7-0</b> P2P Bridge Support Extensionsdefault = 00        |
|                                                                                                        | Device 1 Offset 87 – Power Management Data (00h) RO         |
|                                                                                                        | <b>7-0</b> Power Management Datadefault = 00                |
|                                                                                                        |                                                             |
|                                                                                                        |                                                             |
|                                                                                                        |                                                             |
|                                                                                                        |                                                             |
|                                                                                                        |                                                             |
|                                                                                                        |                                                             |
|                                                                                                        |                                                             |
|                                                                                                        |                                                             |
|                                                                                                        |                                                             |



# **ELECTRICAL SPECIFICATIONS**

## **Absolute Maximum Ratings**

| Parameter                                | Min  | Max            | Unit  |
|------------------------------------------|------|----------------|-------|
| Case operating temperature               | 0    | 110            | oC.   |
| Storage temperature                      | -55  | 125            | oC.   |
| Input voltage                            | -0.5 | 5.5            | Volts |
| Output voltage ( $V_{CC} = 3.1 - 3.6V$ ) | -0.5 | $V_{CC} + 0.5$ | Volts |

Note: Stress above the conditions listed may cause permanent damage to the Functional operation of this device should be restricted to the conditions described under operating conditions.

 $\frac{DC\ Characteristics}{T_{C}\ \text{-}0\text{-}85^{0}\text{C},\ V_{CC}\text{=}5V\text{+}/\text{-}5\%,\ GND\text{=}0V}$ 

| Symbol            | Parameter                | Min   | Max                  | Unit | Condition                 |
|-------------------|--------------------------|-------|----------------------|------|---------------------------|
| $V_{\rm IL}$      | Input low voltage        | -0.50 | 0.8                  | V    |                           |
| $V_{\mathrm{IH}}$ | Input high voltage       | 2.0   | V <sub>CC</sub> +0.5 | V    |                           |
| $V_{OL}$          | Output low voltage       | -     | 0.45                 | V    | I <sub>OL</sub> =4.0mA    |
| $V_{OH}$          | Output high voltage      | 2.4   | -                    | V    | I <sub>OH</sub> =-1.0mA   |
| $I_{IL}$          | Input leakage current    |       | +/-10                | uA   | $0 < V_{IN} < V_{CC}$     |
| $I_{OZ}$          | Tristate leakage current |       | +/-20                | uA   | $0.45 < V_{OUT} < V_{CC}$ |



## **Power Characteristics**

 $\overline{T_{C}}$  -0-85°C,  $V_{CC}$ =5V+/-5%, GND=0V

| Symbol              | Parameter                      | Тур | Max | Unit | Condition               |
|---------------------|--------------------------------|-----|-----|------|-------------------------|
| $I_{CC3}$           | Power Supply Current – VCC3    |     |     | mA   | Max operating frequency |
| $I_{SUS3}$          | Power Supply Current – VSUS3   |     |     | mA   | Max operating frequency |
| $I_{TT}$            | Power Supply Current – VTT     |     |     | mA   | Max operating frequency |
| $I_{CCS2K}$         | Power Supply Current – S2KVCC  |     |     | mA   | Max operating frequency |
| $I_{CCQ}$           | Power Supply Current – VCCQ    |     |     | mA   | Max operating frequency |
| $I_{CCQQ}$          | Power Supply Current – VCCQQ   |     |     | mA   | Max operating frequency |
| $I_{CCHCK}$         | Power Supply Current – VCCHCK  |     |     | mA   | Max operating frequency |
| I <sub>CCMCK</sub>  | Power Supply Current – VCCMCK  |     |     | mA   | Max operating frequency |
| $I_{CCGCK}$         | Power Supply Current – VCCGCK  |     |     | mA   | Max operating frequency |
| I <sub>CCS2KV</sub> | Power Supply Current – S2KVREF |     |     | uA   | Max operating frequency |
| $I_{CCAGPV}$        | Power Supply Current – AGPVREF |     |     | uA   | Max operating frequency |
| $I_{CLKV}$          | Power Supply Current – CLKVREF |     |     | uA   | Max operating frequency |
| $I_{CC}$            | Power Dissipation              |     | 3.5 | W    | Max operating frequency |

## **AC Timing Specifications**

AC timing specifications provided are based on external zero-pf capacitance load. Min/max cases are based on the following table:

Table 8. AC Timing Min / Max Conditions

| Parameter                                             | Min   | Max   | Unit  |
|-------------------------------------------------------|-------|-------|-------|
| 3.3V Power (VCC3, VSUS3, VTT, VCCHCK, VCCMCK, VCCGCK) | 3.135 | 3.465 | Volts |
| 1.5V Power (VCCQ, VCCQQ)                              | 1.425 | 1.575 | Volts |
| Case Temperature                                      | 0     | 85    | oC    |

Drive strength for each output pin is programmable. See Rx6D for details.



## **MECHANICAL SPECIFICATIONS**



Figure 5. Mechanical Specifications - 552-Pin Ball Grid Array Package