

## **UART** Configuration Jumpers

ESPPROG RX JUMP JP1A J2 ESP\_RXD0\_RX0 Conn ESP-Prog UART ESP\_EN 1 VDD\_U ESPPROG\_TX 3 ESPPROG\_RX RX→TX 6 ESP\_BOOT -ESPPROG\_RX 5 ESPPROG TX JUMP JP1B TX0 5 ESP\_TXD0 TX -RX ESPPROG\_TX JP5

In case you mix up the UART directions on your board, these allow you to fix it. Use the jumpers to configure as desired; the bolded connection  $\frac{1}{2}$ 

J8 SOICBite connector numbering order

SOICBite IDC UART VDD\_U 1 2 ESP\_EN ESP\_BOOT3 4 CH\_PD 6 ESP\_TXDO 1CH\_PD EN 8 ESP\_RXD0

The numbering order of the SOICBite connector is counterclockwise (above), but the IDC connector uses Odd/Even. The red circle on the symbol shows the position of the red wire (pin 1) on the clip relative to the pinout.

J5

SOICBite connector UART Loopback



## ESP-PROG JTAG





There is no nRST on the ESP-PROG's JTAG header—but instead of just pulling it high, it's connected to the EN\_pin on the ESP prog, which is the ESP's RST pin.

J3 DebugHeader\_Cortex-M\_JTAG\_10p\_TagConnect



ESP\_EN is connected to the RESET pin here just like in J9.

However, if you want the UART and JTAG interfaces to be completely separate this can be disabled by cutting the jumper.

## Links & Info

ESP-PROG HW-Reference from Espressif (Link) SOICbite connector Github (Link) ESP-PROG-Adapter Github (Link)

Below symbols for integrating SOICBite and TC2050 connector footprints into your ESP-based designs (jmux-kicad-things Link)







SOICBITE SOICbite\_Eagle.lbr SOIC-bite footprint
Allows for direct clipping of a SOIC-8 Testclip onto a PCB edge for Programming/Debugging purposes without extra components.

>name

Project Github:

https://github.com/0xjmux/ESP-PROG-Adapter

jacobbokor.com

Sheet: /

File: ESPPROG-Adapter.kicad sch

Title: ESP-PROG Universal Adapter

Date: 2024-02-19 Size: A4 Rev: v1.4 KiCad E.D.A. kicad 7.0.10-7.0.10~ubuntu22.04.1 ld: 1/1