

# Analog Interfaces

# Connecting analog world to digital computers

Dpt. Enginyeria de Sistemes, Automàtica i Informàtica Industrial

### Some analog magnitudes



**Barometer / altimeter** Air pressure.

An audio signal



**Audio** 



**Temperature** 

Time

# **Analog to Digital Conversion**

World is analog ...

but computers deal with digital information.

ADC: Representing a continuously varying physical quantity by a sequence of discrete numerical values.



# **Basic of A/D Conversion**



### Analog to digital converter concept (ADC)

ADC Scheme (with a synchrony signal End of conversion)



$$Dout = round \left[ \left( 2^{N} - 1 \right) \cdot \frac{\left( V_{IN} - V_{REF-} \right)}{\left( V_{REF+} - V_{REF-} \right)} \right]$$

# **Analog versus Digital**



Resolution of ADC =  $(V_{ref+} - V_{ref-})/(2^N - 1)$ 

¿Digital codes obtained represent EXACTLY the original analog value?

... NO! There's an ERROR



$$Dout = round \left[ \left( 2^{N} - 1 \right) \cdot \frac{\left( V_{IN} - V_{REF-} \right)}{\left( V_{REF+} - V_{REF-} \right)} \right]$$

### **Quantization error: ± 0.5 LSB**



Average conversion error = 0

### **Devices**

- 1. ADC: A/D Flash Converter
- 2. DAC: Digital to Analog Converter \*
- 3. ADC: Slope A/D Converter
- 4. ADC: Successive approximations A/D Converter \*

\* These devices can be found on PIC18F45K22

# 1. A/D Flash

### Comparator







# 2. Digital to Analog Converter (DAC)

Possible implementation:

**Symbol** 

**String Resistor ladder** 



$$Vout = V_{REF-} + (V_{REF+} - V_{REF-}) \cdot \frac{D_{in}}{(2^{N} - 1)}$$



# 2. Digital to Analog Converter (DAC)

### Possible implementation:



# 3. Slope A/D converter





# 4. Successive approximations A/D Converter



# **ADC:** sample and hold + converter



# **Acquisition & Conversion times**



# **Multiplexed inputs**



# **Symmetrical ADC output**



### The PIC18 A/D Converter

- The PIC18 has a 10-bit A/D Successive Approximations converter.
- The number of analog inputs varies among different PIC18 devices.
- The A/D converter has the following registers:
  - A/D Result High Register (ADRESH)
  - A/D Result Low Register (ADRESL)
  - A/D Control Register 0 (ADCON0) (source selection)
  - A/D Control Register 1 (ADCON1) (reference selection)
  - A/D Control Register 2 (ADCON2) (timing selections)
- The contents of these registers vary with the PIC18 members.
- Other registers must be considered:

ANSELx (pin configurations), ADIF, ADIE, ADIP (for AD interrupt)



#### REGISTER 17-1: ADCON0: A/D CONTROL REGISTER 0

| U-0   | R/W-0    | R/W-0 | R/W-0 | R/W-0 | R/W-0   | R/W-0 | R/W-0 |
|-------|----------|-------|-------|-------|---------|-------|-------|
| _     | CHS<4:0> |       |       |       | GO/DONE | ADON  |       |
| bit 7 |          |       |       |       |         |       | bit 0 |

```
bit 7
                Unimplemented: Read as '0'
bit 6-2
                CHS<4:0>: Analog Channel Select bits
                00000 = AN0
                00001 = AN1
                00010 = AN2
                00011 = AN3
                00100 = AN4
                00101 = AN5^{(1)}
                00110 = AN6^{(1)}
                00111 = AN7^{(1)}
                01000 = AN8
                01001 = AN9
                01010 = AN10
                01011 = AN11
                01100 = AN12
                01101 = AN13
                01110 = AN14
                01111 = AN15
                10000 = AN16
                10001 = AN17
                10010 = AN18
                10011 = AN19
                10100 = AN20^{(1)}
                10101 = AN21(1)
                10110 = AN22(1)
                10111 = AN23^{(1)}
                11000 = AN24<sup>(1)</sup>
                11001 = AN25(1)
                11010 = AN26(1)
                11011 = AN27^{(1)}
                11100 = Reserved
                11101 = CTMU
                11110 = DAC
                11111 = FVR BUF2 (1.024V/2.048V/2.096V Volt Fixed Voltage Reference)(2)
bit 1
                GO/DONE: A/D Conversion Status bit
                1 = A/D conversion cycle in progress. Setting this bit starts an A/D conversion cycle.
                    This bit is automatically cleared by hardware when the A/D conversion has completed.
                0 = A/D conversion completed/not in progress
                ADON: ADC Enable bit
bit 0
                1 = ADC is enabled
                0 = ADC is disabled and consumes no operating current
```

ADCON0 Register

Note 1: Available on PIC18(L)F4XK22 devices only.

Allow greater than 15 µs acquisition time when measuring the Fixed Voltage Reference.

### **ADCON1** Register

#### REGISTER 17-2: ADCON1: A/D CONTROL REGISTER 1

| R/W-0   | U-0 | U-0 | U-0 | R/W-0      | R/W-0 | R/W-0 | R/W-0  |
|---------|-----|-----|-----|------------|-------|-------|--------|
| TRIGSEL | _   | _   | _   | PVCFG<1:0> |       | NVCF  | G<1:0> |
| bit 7   |     |     |     |            |       |       | bit 0  |

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

bit 7 TRIGSEL: Special Trigger Select bit

1 = Selects the special trigger from CCMU

0 = Selects the special trigger from CCP5

bit 6-4 Unimplemented: Read as '0'

bit 3-2 **PVCFG<1:0>:** Positive Voltage Reference Configuration bits

00 = A/D VREF+ connected to internal signal, AVDD 01 = A/D VREF+ connected to external pin, VREF+

10 = A/D VREF+ connected to internal signal, FVR BUF2

11 = Reserved (by default, A/D VREF+ connected to internal signal, AVDD)

bit 1-0 NVCFG<1:0>: Negative Voltage Reference Configuration bits

00 = A/D VREF- connected to internal signal, AVss

01 = A/D VREF- connected to external pin, VREF-

10 = Reserved (by default, A/D VREF- connected to internal signal, AVss)

11 = Reserved (by default, A/D VREF- connected to internal signal, AVss)

### **ADCON2** Register

#### REGISTER 17-3: ADCON2: A/D CONTROL REGISTER 2

| R/W-0 | U-0 | R/W-0     | R/W-0 | R/W-0     | R/W-0 | R/W-0 | R/W-0 |
|-------|-----|-----------|-------|-----------|-------|-------|-------|
| ADFM  | _   | ACQT<2:0> |       | ADCS<2:0> |       |       |       |
| bit 7 |     |           |       |           |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7 ADFM: A/D Conversion Result Format Select bit

1 = Right justified

0 = Left justified

10 bit data result format!

bit 6 Unimplemented: Read as '0'

bit 5-3 ACQT<2:0>: A/D Acquisition time select bits. Acquisition time is the duration that the A/D charge holding capacitor remains connected to A/D channel from the instant the GO/DONE bit is set until

conversions begins.

 $000 = 0^{(1)}$ 

001 = 2 TAD

010 = 4 TAD

011 = 6 TAD

100 = 8 TAD

101 = 12 TAD

110 = 16 TAD

111 = 20 TAD

bit 2-0 ADCS<2:0>: A/D Conversion Clock Select bits

000 = Fosc/2

001 = Fosc/8

010 = Fosc/32

011 = FRC(1) (clock derived from a dedicated internal oscillator = 600 kHz nominal)

100 = Fosc/4

101 = Fosc/16

110 = Fosc/64

111 = FRC<sup>(1)</sup> (clock derived from a dedicated internal oscillator = 600 kHz nominal)

Note 1: When the A/D clock source is selected as FRC then the start of conversion is delayed by one instruction cycle after the GO/DONE bit is set to allow the SLEEP instruction to be executed.

**Acquisition time for AD** 

**Base clock for AD** 

# **Result format**



# AD Conversion Timing example for TACQ = 4 TAD





### A/D Acquisition Time Requirements

- The A/D converter has a sample-and-hold circuit for analog input.
- The sample-and-hold circuit keeps the voltage stable when it is converted.
- The sample-and-hold circuit is shown in Figure 17-5.

#### FIGURE 17-5: ANALOG INPUT MODEL



- The capacitor C<sub>HOLD</sub> holds the voltage to be converted. It must be charged to a stable value in order to get the maximum precision.
- The required minimum acquisition time T<sub>ACO</sub> is computed as follows:

#### EQUATION 17-1: ACQUISITION TIME EXAMPLE

```
Temperature = 50^{\circ}C and external impedance of 10k\Omega 3.0V VDD
Assumptions:
         TACO = Amplifier Settling Time + Hold Capacitor Charging Time + Temperature Coefficient
                = TAMP + TC + TCOFF
                = 5\mu s + TC + [(Temperature - 25°C)(0.05\mu s/°C)]
The value for TC can be approximated with the following equations:
       V_{APPLIED}\left(1-\frac{1}{2047}\right) = V_{CHOLD}
                                                             ;[1] VCHOLD charged to within 1/2 lsb
        V_{APPLIED} \left( 1 - e^{\frac{-IC}{RC}} \right) = V_{CHOLD}
                                                         ;[2] VCHOLD charge response to VAPPLIED
        V_{APPLIED} \left(1 - e^{\frac{-Tc}{RC}}\right) = V_{APPLIED} \left(1 - \frac{1}{2047}\right) ; combining [1] and [2]
Solving for TC:
          TC = -CHOLD(RIC + RSS + RS) ln(1/2047)
              = -13.5pF(1k\Omega + 700\Omega + 10k\Omega) \ln(0.0004885)
               = 1.20 us
Therefore:
       TACQ = 5\mu s + 1.20\mu s + [(50^{\circ}C - 25^{\circ}C)(0.05\mu s/^{\circ}C)]
               = 7.45 \mu s
```

### **Other Time Requirements**

TABLE 27-22: A/D CONVERSION REQUIREMENTS PIC18(L)F2X/4XK22

| Standard Operating Conditions (unless otherwise stated) Operating temperature Tested at +25°C |        |                                                           |     |            |          |       |                              |
|-----------------------------------------------------------------------------------------------|--------|-----------------------------------------------------------|-----|------------|----------|-------|------------------------------|
| Param.<br>No.                                                                                 | Symbol | Characteristic                                            | Min | Тур        | Max      | Units | Conditions                   |
| 130                                                                                           | TAD    | A/D Clock Period                                          | 1   | 7-         | 25       | μs    | -40°C to +85°C               |
|                                                                                               |        |                                                           | 1   | <b>ノ</b> ー | 4        | μS    | +85°C to +125°C              |
| 131                                                                                           | TCNV   | Conversion Time (not including acquisition time) (Note 1) | 11  | _          | 11       | TAD   |                              |
| 132                                                                                           | TACQ   | Acquisition Time (Note 2)                                 | 1.4 | <u> </u>   | _        | μS    | $VDD = 3V$ , $Rs = 50\Omega$ |
| 135                                                                                           | Tswc   | Switching Time from Convert → Sample                      |     | _          | (Note 3) |       |                              |
| 136                                                                                           | TDIS   | Discharge Time                                            | 1   | <u> </u>   | 1        | Tcy   |                              |

Note 1: ADRES register may be read on the following Tcy cycle.

- 2: The time for the holding capacitor to acquire the "New" input voltage when the voltage changes full scale after the conversion (VDD to Vss or Vss to VDD). The source impedance (Rs) on the input channels is 50 Ω.
- On the following cycle of the device clock.

$$T_{AD} \ge 1 \ \mu s$$
  $T_{ACQ} \ge 1.4 \ \mu s$  (but  $T_{ACQ} \ge 7.45 \ \mu s$  in the example)  $T_{CNV} = 11$ , we need 11  $T_{AD}$  for conversion.  $T_{DIS} = 1 \ T_{CY}$  cycle

### **Automatic and manual modes**

### 17.1.4 SELECTING AND CONFIGURING ACQUISITION TIME

The ADCON2 register allows the user to select an acquisition time that occurs each time the GO/DONE bit is set.

Acquisition time is set with the ACQT<2:0> bits of the ADCON2 register. Acquisition delays cover a range of 2 to 20 TAD. When the GO/DONE bit is set, the A/D module continues to sample the input for the selected acquisition time, then automatically begins a conversion. Since the acquisition time is programmed, there is no need to wait for an acquisition time between selecting a channel and setting the GO/DONE bit.

Manual acquisition is selected when ACQT<2:0> = 000. When the GO/DONE bit is set, sampling is stopped and a conversion begins. The user is responsible for ensuring the required acquisition time has passed between selecting the desired input channel and setting the GO/DONE bit. This option is also the default Reset state of the ACQT<2:0> bits and is compatible with devices that do not offer programmable acquisition times.

In either case, when the conversion is completed, the GO/DONE bit is cleared, the ADIF flag is set and the A/D begins sampling the currently selected channel again. When an acquisition time is programmed, there is no indication of when the acquisition time ends and the conversion begins.

### **Procedure for Performing A/D Conversion**

#### 17.2.10 A/D CONVERSION PROCEDURE

This is an example procedure for using the ADC to perform an Analog-to-Digital conversion:

- Configure Port:
  - Disable pin output driver (See TRIS register)
  - Configure pin as analog
- 2. Configure the ADC module:
  - · Select ADC conversion clock
  - Configure voltage reference
  - · Select ADC input channel
  - · Select result format
  - Select acquisition delay
  - · Tum on ADC module
- 3. Configure ADC interrupt (optional):
  - · Clear ADC interrupt flag
  - · Enable ADC interrupt
  - Enable peripheral interrupt
  - Enable global interrupt<sup>(1)</sup>
- Wait the required acquisition time<sup>(2)</sup>.
- Start conversion by setting the GO/DONE bit.
- Wait for ADC conversion to complete by one of the following:
  - Polling the GO/DONE bit
  - Waiting for the ADC interrupt (interrupts enabled)
- Read ADC Result
- Clear the ADC interrupt flag (required if interrupt is enabled).

#### EXAMPLE 17-1: A/D CONVERSION

```
;This code block configures the ADC
; for polling, Vdd and Vss as reference, Frc
clock and ANO input.
;Conversion start & polling for completion
: are included.
MOVLW
         B'10101111' ; right justify, Frc,
MOVWF ADCON2
                    ; & 12 TAD ACQ time
MOVLW B'000000000' ; ADC ref = Vdd, Vss
MOVWF ADCON1
BSF TRISA,0 ;Set RAO to input
BSF ANSEL, 0 ; Set RAO to analog
MOVLW B'00000001'; ANO, ADC on
MOVWF ADCONO
BSF
         ADCONO.GO :Start conversion
ADCPoll:
BTFSC
         ADCON0,GO ; Is conversion done?
BRA
         ADCPol1
                   ;No, test again
; Result is complete - store 2 MSbits in
; RESULTHI and 8 LSbits in RESULTLO
MOVEE
         ADRESH, RESULTHI
MOVFF
         ADRESL, RESULTLO
```

### The PIC18 D/A Converter

- The PIC18F45K22 has a 5-bit D/A converter.



# It is driven by registers VREFCON1

#### REGISTER 22-1: VREFCON1: VOLTAGE REFERENCE CONTROL REGISTER 0

| R/W-0 | R/W-0  | R/W-0 | U-0 | R/W-0 | R/W-0   | U-0 | R/W-0  |
|-------|--------|-------|-----|-------|---------|-----|--------|
| DACEN | DACLPS | DACOE | _   | DACPS | SS<1:0> | _   | DACNSS |
| bit 7 |        |       |     |       |         |     | bit 0  |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

| bit 7   | DACEN: DAC Enable bit  1 = DAC is enabled  0 = DAC is disabled                                                                                             |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 6   | DACLPS: DAC Low-Power Voltage Source Select bit  1 = DAC Positive reference source selected  0 = DAC Negative reference source selected                    |
| bit 5   | DACOE: DAC Voltage Output Enable bit  1 = DAC voltage level is also an output on the DACOUT pin  0 = DAC voltage level is disconnected from the DACOUT pin |
| bit 4   | Unimplemented: Read as '0'                                                                                                                                 |
| bit 3-2 | DACPSS<1:0>: DAC Positive Source Select bits 00 = VDD 01 = VREF+ 10 = FVR BUF1 output 11 = Reserved, do not use                                            |
| bit 1   | Unimplemented: Read as '0'                                                                                                                                 |
| bit 0   | DACNSS: DAC Negative Source Select bits  1 = VREF-  0 = VSS                                                                                                |

### ... and VREFCON2

#### REGISTER 22-2: VREFCON2: VOLTAGE REFERENCE CONTROL REGISTER 1

| U-0   | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0     | R/W-0 | R/W-0 |
|-------|-----|-----|-------|-------|-----------|-------|-------|
| _     | _   | _   |       |       | DACR<4:0> |       |       |
| bit 7 |     |     |       |       |           |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets

'1' = Bit is set '0' = Bit is cleared

bit 7-5 Unimplemented: Read as '0'

bit 4-0 DACR<4:0>: DAC Voltage Output Select bits

Vout = ((Vsrc+) - (Vsrc-))\*(DACR<4:0>/(2<sup>5</sup>)) + Vsrc-

# The PIC18 Fixed Voltage Reference

- FVR1 and FVR2 are used in ADC and DAC modules
- These voltages are independent on supply voltage (VDD) and can be used as an absolute reference system.



### Register VREFCON0 drives the FVR module

- FVRST bit is set when the circuitry reaches a stable output.

REGISTER 21-1: VREFCON0: FIXED VOLTAGE REFERENCE CONTROL REGISTER

| R/W-0 | R/W-0 | R/W-0     | R/W-1 | U-0 | U-0 | U-0 | U-0   |
|-------|-------|-----------|-------|-----|-----|-----|-------|
| FVREN | FVRST | FVRS<1:0> |       | _   | _   | _   | _     |
| bit 7 | •     | •         |       | •   | •   | •   | bit 0 |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

| bit 7   | FVREN: Fixed Voltage Reference Enable bit  0 = Fixed Voltage Reference is disabled  1 = Fixed Voltage Reference is enabled                                                                                                                                                                                                      |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 6   | FVRST: Fixed Voltage Reference Ready Flag bit  0 = Fixed Voltage Reference output is not ready or not enabled  1 = Fixed Voltage Reference output is ready for use                                                                                                                                                              |
| bit 5-4 | FVRS<1:0>: Fixed Voltage Reference Selection bits 00 = Fixed Voltage Reference Peripheral output is off 01 = Fixed Voltage Reference Peripheral output is 1x (1.024V) 10 = Fixed Voltage Reference Peripheral output is 2x (2.048V) <sup>(1)</sup> 11 = Fixed Voltage Reference Peripheral output is 4x (4.096V) <sup>(1)</sup> |
| bit 3-2 | Reserved: Read as '0'. Maintain these bits clear.                                                                                                                                                                                                                                                                               |
| bit 1-0 | Unimplemented: Read as '0'.                                                                                                                                                                                                                                                                                                     |
|         | =                                                                                                                                                                                                                                                                                                                               |

Note 1: Fixed Voltage Reference output cannot exceed VDD.

# Proper digitizing of analog signals

When using an ADC to obtain the digitized codes of a varying analog signal, we want these codes to represent the original analog signal as good as possible.

There are two factors to take into consideration:

Resolution

Sampling Frequency

### **Sensors and Resolution**

Common usage of ADC is to read information from an analog sensor, to get the value of a physical magnitude (e.g. temperature, audio, etc.)

Sensors datasheet tell us how output voltage changes depending on measured magnitude. Usually is a linear function, defined by:



- A point: e.g. 250mV at 25°C
- A slope: e.g. 10mV/°C

Figure 6. Output Voltage vs. Temperature

# Obtaining Resolution given N bits ADC

Suppose a binary number with N bits is to represent an analog value ranging from 0 to A Volts AND these are also the Vref margins

There are 2<sup>N</sup> possible numbers

Resolution =  $A/(2^{N}-1)$ 

## **Resolution Example**

Temperature range of 0 K to 300 K to be linearly converted to a voltage signal of 0 to 2.5 V, then digitized with an 8-bit A/D converter

 $2.5 / (2^8-1) = 0.0098 \text{ V, or about } 10 \text{ mV per step}$  $300 \text{ K} / (2^8-1) = 1.18 \text{ K per step}$ 

## **Resolution Example**

Temperature range of 0 K to 300 K to be linearly converted to a voltage signal of 0 to 2.5 V, then digitized with a **10-bit** A/D converter

$$2.5 / (2^{10}-1) = 0.00244V$$
, or about  $2.4 \text{ mV}$  per step  $300 \text{ K} / (2^{10}-1) = 0.29 \text{ K}$  per step

Is the noise present in the system well below 2.4 mV?

# Obtaining N bits ADC given a resolution

## AD converter needed?

Example 1:



Heatsink Range Temp: 0 - 60°C

Needed resolution: 1º



Bits of ADC:  $\log_2 [(60/1)+1] = Min. 6 bits$ 

#### Example 2:



Current sensor

Current Sensor for motor. 0 – 20A

Needed resolution: 1mA

Bits of ADC:  $\log_2 [(20/0.001)+1] = \text{Min. } 15 \text{ bits} \rightarrow \text{Difficult}$ 

Resolution for 12 bits ADC standard?

 $2^{12}$ =4096  $\rightarrow$  20/4095  $\approx$  4.5 mA

# ... what if analog voltage range DOES NOT match Vref margins?

#### e.g. this example:

Measure air temperature:

-20°C to 60°C with a 0.5°C resolution

Vref+ =5V and Vref- =0V

Define the required bits of the ADC.



# Sampling (time)



## **Nyquist criterion**

To avoid aliasing

$$f_{sampling} > 2 \cdot f_{signal\ max\ frequency}$$

Nevertheless, higher sampling frequencies, higher quality



D. 10 samples/cycle

### **Data Collection – Sampling Rate**

#### The Nyquist Rate

A signal must be sampled at a rate at least twice that of the highest frequency component that must be reproduced.

Example – Hi-Fi sound (20-20,000 Hz) is generally sampled at about 44 kHz.

External temperature during flight need only be sampled every few seconds at most.



#### Aliasing (1D)



## Aliasing (2D)





Aliased signal

# **Anti-aliasing filter**



## Signal characteristics: basic concepts

A periodic signal can be described as a sum of sinusoidal and cosinusoidal signals (Fourier series decomposition).

i.e. A square wave x(t) is decomposed as:  $x(t) = 4/\pi \left(\sin(w_0 t) + 1/3 \sin(3w_0 t) + 1/5 \sin(5w_0 t) + ...\right)$ 



## **Fundamental frequency and harmonics**



## Signal's Frequency Spectrum



Voice signal and its associated spectrum

500

1000

1500

2000

2500

3000

3500

11.5

9.5

10.5

11

10

seconds

#### Time and frequency characteristics of audio signals

#### **Audio facts**

```
Range of audible frequencies: 20 Hz to 20KHz (individual depending) Frequency range of an analog phone call: 350 Hz to 3500 Hz Violin frequency range: 96 Hz to 10 kHz (approx.)
```

```
8 Hz Lowest organ note (note = fundamental freq)
32 Hz Lowest note on a standard 88-key piano
80 Hz Lowest note reproducible by the average female human voice
500 Hz Fundamental frequency of a crying baby
1050 Hz Highest note reproducible by the average female human voice
4186 Hz The highest note on a standard 88-key piano
16K Hz The highest harmonic of a female human voice
```

```
120 dB The loudest sound that can be tolerated (I.e. Chainsaw)
60 dB Level of a normal conversation
20 dB A whisper

Decibel: dB = 10 log<sub>10</sub> (P<sub>s</sub>/P<sub>e</sub>)
```

0 dB The faintest audible sound (at 1KHz)

#### **Example Application**



#### **Example Barometric Measurement**

#### The SenSym ASCX30AN Pressure Sensor

- The range of barometric pressure is between 28 to 32 **in-Hg** or 948 to 1083.8 **mbar**.
- The ASCX30AN output voltage would range from 2.06 V to 2.36 V.



Figure 12.18 ASCX30AN pin assignment