COL215 Hardware Assignment 2 Report Member 1 Name- Bhupesh Entry No.- 2021CS10101 Member 2 Name-Astha Meena Entry No.- 2021CS10122

## !!!!!!!!!!!!!Working of the Stopwatch!!!!!!!!!!

- 1. The reset is a master input, no input works while reset is in motion.
- 2. The inputs signals only work only on a rising edge of inputs( accompolished through process 1 of module a2).
- 3. Continue only works after pause signal. While start can also be used to start the stopwatch after a pause signal.
- 4.!!!!!!! Important, Sometimes due to the functionality of triggering of inputs on rising edges only, the inputs may not work( with a probability 1/11, due to signal change being registered in the time window when it was rising edge of system clock was being registered).
- 5. Don't override the stopwatch with signals, it is non beneficial to the hardware. The basys 3 board is a delicate machine and can be damaged by the carelessness of one.
- 6. The stopwatch will automatically reset after reaching 10 minutes and continue running afterwards. This specification can be changed by adding a line of code in the 2nd module of a2.

# Design decisions for the hardware--

The components are mapped in the Stopwatch module.

The code consists of 2 components A1 and a2:

1. a2, the counter which gives changing 4 digits of the seven segment display

There are 3 processes in this module.

- \*\*\*The first process changes the enable\_watch signal based on the info whether the portsignals start, pause, reset, continue have changed to'1' from the assigned signals starter, pauser, continuer, reseter, the last time they were assigned, that is the last rising edge of the system clock. The process also changes a signal pause\_continue to make the continue port signal work only when pause\_continue = '1', and hence continue port cannot start the stopwatch after a reset.
- \*\*\* The second process uses a counter k to count to 10^7 period of the 10ns seconds clock, effectively counting to 0.1s .It then changes value of n4 which denotes the 4th digit of 7 segment display until it counts to 9, at which 1s has already been counted and n4 is changed to 0 via n4 = n4+1 mod 10 functionality. An if statement starting the counting of n3 every time 1s passes or n4 has reached the value 9 in previous iteration and is just going to change is implemented. Similiar use of if else statements provide us with n1, n2, n3, n4 respectively being the 4 digits of seven segment display in integer signal format.
- \*\*\*The third process is a encoder which converts the decimals n1 to n4 to binary outputs i1 to i16 which

are required in the A1 component as inputs for display of 4 digit seven segment display. This is done through drawing a encoder table and repeated use of if -else statements.

2. A1, the bit decoder which provides all the outputs depending on i1 to i16 from a2 module.

There are 3 processes in this module.

\*\*\* The Timing circuit

We have the access to a clock input port(clk) in the basys 3 board which we can use to measure time for our timing circuit. It has a period of 10 nanoseconds. We define a process with the sensitivity list containing the clk clock and measure a time of 1 ms with the help of a counter i, which is a signal of the type integer, instantiated at the initial value of 0. The counter i increments every rising edge of the clock using the rising\_edge function and every time the counter reaches the value of 400000, the counter is reset to 0. Every 100000 iterations of I; a, b, c, d which correspond to outputs of the anode signals are maintained at values with only one of them being '0'(0 is active in basys 3 board) at the same time, the other having the value

of '1'. Correspondingly the selection inputs s0 and s1 of the multiplexer circuit mentioned in the next component is also maintained to work the corresponding cathode signals.

## \*\*\* Multiplexer circuit

The multiplexer circuit uses the bits s0 and s1 from the timing circuit to find what bits should be used in the 7-bit decoder to find the 7 corresponding signals to the cathode for every active anode. The multiplexer logic is used 4 times in a process, which has s0, s1 and the inputs i1 to i16 in the sensitivity list. Every 0.6 ms when s0 or s1 is updated, the signals u0 to u3, the outputs of each multiplexer logic is the output. The multiplexer logic has the inputs i1 to i16 in and operation of 4 different and operation combinations of s0, s1 and their complements.

#### \*\*\* The 7-bit decoder

In the 7-bit decoder, logic is used to obtain 7 bits to obtain 16 different combinations pertaining to the 16 different hexadecimal digits. The seven-bit decoder takes the values u0 to u3 which are obtained through the multiplexer circuit, they also change every 0.6 ms courtesy to the multiplexer being run over s0, s1 which are obtained from the timing circuit. The cathodes are operative when it is driven low, instead of high just like the anodes, so it can be a common mistake while designing the code.

# Simulation Snapshots







# Synthesis Report

Copyright 1986-2016 Xilinx, Inc. All Rights Reserved.

------

| Tool Version : Vivado v.2016.4 (lin64) Build 1756540 Mon Jan 23 19:11:19 MST 2017

Date : Sun Oct 30 13:03:21 2022

Host : dhd running 64-bit Ubuntu 20.04.3 LTS

| Command : report utilization -file Stopwatch utilization synth.rpt -pb Stopwatch utilization synth.pb

| Design : Stopwatch | Device : 7a35tcpg236-1 | Design State : Synthesized

#### Utilization Design Information

#### **Table of Contents**

-----

- 1. Slice Logic
- 1.1 Summary of Registers by Type
- 2. Memory
- 3. DSP
- 4. IO and GT Specific
- 5. Clocking
- 6. Specific Feature
- 7. Primitives
- 8. Black Boxes
- 9. Instantiated Netlists

#### 1. Slice Logic \_\_\_\_\_

+----+ Site Type | Used | Fixed | Available | Util% | +-----+ | Slice LUTs\* | 756 | 0 | 20800 | 3.63 | | LUT as Memory | 0 | 0 | 9600 | 0.00 | | Slice Registers | 91 | 0 | 41600 | 0.22 | | Register as Flip Flop | 91 | 0 | 41600 | 0.22 | | Register as Latch | 0 | 0 | 41600 | 0.00 | F8 Muxes | 0 | 0 | 8150 | 0.00 | +----+

#### 1.1 Summary of Registers by Type



<sup>\*</sup> Warning! The Final LUT count, after physical optimizations and full implementation, is typically lower. Run opt design after synthesis, if not already completed, for a more realistic count.



| BUFGCTRL | 1 | 0 | 32 | 3.13 |

## 6. Specific Feature

-----

+----+ | Site Type | Used | Fixed | Available | Util% | +-----+ | BSCANE2 | 0 | 0 | 4 | 0.00 | | CAPTUREE2 | 0 | 0 | 1 | 0.00 | | DNA\_PORT | 0 | 0 | 1 | 0.00 | | EFUSE\_USR | 0 | 0 | 1 | 0.00 | | FRAME\_ECCE2 | 0 | 0 | 1 | 0.00 | | ICAPE2 | 0 | 0 | 2 | 0.00 | | PCIE\_2\_1 | 0 | 0 | 1 | 0.00 | | STARTUPE2 | 0 | 0 | 1 | 0.00 | | XADC | 0 | 0 | 1 | 0.00 | +----+

#### 7. Primitives

-----

```
+----+
| Ref Name | Used | Functional Category |
+----+
                   LUT |
| LUT6 | 275 |
| LUT2 | 216 |
                   LUT |
| CARRY4 | 159 |
                 CarryLogic |
| LUT4 | 119 |
                   LUT |
| LUT5 | 111 |
                   LUT |
| FDRE | 88 |
               Flop & Latch |
| LUT3 | 85 |
                  LUT |
                  LUT |
| LUT1 | 74 |
| OBUF | 12 |
                   10 |
| IBUF | 5 |
                  10
| FDSE | 3 |
              Flop & Latch |
| BUFG | 1 |
                 Clock |
+----+
```

## 8. Black Boxes

-----

+----+ | Ref Name | Used | +-----+

#### 9. Instantiated Netlists

-----

+----+ | Ref Name | Used | +-----+