



## CORES TG – June 3 2024

**Arjan Bink** 

Jérôme Quevremont

**Davide Schiavone** 



### **Attendance**







### Agenda



- CV32E40Pv2 status (Pascal Gouédo)
- CVA6 Configuration management (Zbigniew Chamski)



### Request from Duncan Bees



- "can we start putting individual project reports/slide updates into their own subdirectory?"
  - programs/TGs/cores-task-group/cve20
  - programs/TGs/cores-task-group/cva6
  - programs/TGs/cores-task-group/cv32e40p
  - Etc.





## CV32E40Pv2 status

Pascal Gouédo

**Yoann Pruvost** 

**Bee Nee Lim** 





## **Configuring CVA6:** from SV to Yaml

Zbigniew CHAMSKI Jerôme LE NOIR Gilles MALFREYT Abdessamii OUKALRAZQOU

www.thalesgroup.com 2024-06-03

#### **Context**



- 32-bit: CV32A6\*X, CV32A6\_embedded, CV32A6\_im[a][f][c]\_{sv0,sv32}, CV32A6\_ima\_sv32\_fpga
- 64-bit: CV64A6\_imafdc[h][v]\_sv39\_{hpdcache,openpiton,polara,wb}



#### **Challenges**



- Variety of configurations (16+ in total): XLEN, supported privilege levels, extensions
- Maintainability/readability of configurations
  - Hidden vs. explicit information (hardcoded choices, implicit values)
- Consistency of each configuration
  - Presence and semantics of CSRs qnd CSR fields
- "Single" entry point for processable configuration info
  - Three components: ISA, CSRs, platform properties
- Aim: Common source for configuration files
  - RTL
  - Spike
  - CSR design documentation and tests
  - Test suites
- Out of scope (for now): Annotated ISA documentation



#### Leverage community work: riscv-config



- Endorsed by RISC-V Int'l. (https://github.com/riscv-software-src/riscv-config)
  - Stated purposes:
    - describe implementation configurations
    - select and configure tests of RISCOF
  - Input (yaml): ISA + list of matching std CSRs, custom CSR descriptions, limited platform information
  - Actions:
    - Check **consistency** of ISA and CSR information and **compatibility** with RISC-V ISA specs (unpriv and priv)
    - Fill **implied** information about CSRs
  - **Output (yaml)**: ISA + CSR descriptions <u>extended</u> with implied info and <u>guaranteed</u> to match RISC-V ISA spec
- Avantages and shortcomings (at first glance)
  - (+) Outputs a fairly complete description of CSRs, including properties implied by the RISC-V ISA specs
  - (+) Endorsed by RISC-V Int'l.
  - (-) Missing information at platform/system level: memory layout and properties, peripherals (presence, mem mapping)...
  - (-) Documentation issues (ReadTheDocs out of date, doc not easy to regenerate locally)



#### **Example 1: Added CSR info**



```
hart_ids: [0]
                                                                                         hart_ids: [0]
                                                                                       ← hart0:
hart0: &hart0
  ISA: RV32IMCZicsr_Zicntr_Zifencei
                                                                                             ISA: RV32IMCZicsr_Zicntr_Zifencei
  User_Spec_Version: '2.3'
                                                                                             User_Spec_Version: '2.3'
  supported_xlen: [32]
                                                                                             supported xlen:
  physical addr sz: 32
                                                                                               - 32
  pmp_granularity: 5
                                                                                             physical addr sz: 32
  misa:
                                                                                             pmp_granularity: 5
   reset-val: 0x40001104
                                                                                             misa:
   rv32:
                                                                                                  reset-val: 0x40001104
     accessible: true
                                                                                                 rv32:
    mxl:
                                                                                                     accessible: true
       implemented: true
                                                                                                     mxl:
       type:
                                                                                                          implemented: true
                                                                                                         type:
           warl:
              dependency_fields: []
                                                                                                              warl:
                                                                                                                  dependency_fields: []
              legal:
                - mx1[1:0] in [0x1]
                                                                                                                  legal:
                                                                                                                    - mx1[1:0] in [0x1]
              wr_illegal:
                - unchanged
                                                                                                                  wr illegal:
                                                                                                                    - unchanged
     extensions:
       implemented: true
                                                                                                          description: Encodes the native base integer ISA width.
       type:
                                                                                                          shadow:
           warl:
                                                                                                          shadow_type: rw
              dependency_fields: []
                                                                                                          msb: 31
                                                                                                         lsb: 30
                extensions[25:0] in [0x0000000:0x3FFFFFF]
                                                                                                     extensions:
```



#### **Example 2: Overspecification (SIE) vs. implicit property (MIE)**



```
mstatus:
mstatus:
                                                                                               reset-val: 0x0
reset-val: 0x0
                                                                                               rv32:
rv32:
                                                                                                   accessible: true
  accessible: true
                                                                                                   uie:
  uie:
                                                                                                       implemented: false
   implemented: false
                                                                                                       description: Stores the state of the user mode interrupts.
   sie:
                                                                                                       shadow:
   implemented: false
                                                                                                       shadow type: rw
   type:
                                                                                                       msb: 0
     wlrl: [0:1]
                                                                                                       lsb: 0
  mie:
                                                                                                   sie:
   implemented: true
                                                                                                       implemented: false
  upie:
                                                                                                       description: Stores the state of the supervisor mode interrupts
   implemented: false
                                                                                                       shadow:
   spie:
                                                                                                       shadow type: rw
   implemented: false
                                                                                                       msb: 1
   type:
                                                                                                       lsb: 1
     wlrl: [0:1]
                                                                                                   mie:
  mpie:
                                                                                                       implemented: true
   implemented: true
                                                                                                       description: Stores the state of the machine mode interrupts.
  spp:
                                                                                                       shadow:
   implemented: false
                                                                                                       shadow type: rw
   type:
                                                                                                       msb: 3
     wlrl: [0:1]
                                                                                                       lsb: 3
                                                                                                       type:
   implemented: true
                                                                                                           wlrl:
   type:
```



#### File layout (after CVA6 PR #2160 merge)



• vendor/riscv/riscv-config: Vendorized riscv-config tree (v3.18.1)

> Project-side additions

```
config/riscv-config/

Makefile
README.md
cv32a65x
generated
custom_gen.yaml
sisa_gen.yaml
platform_gen.yaml
riscv-config
spec
custom_spec.yaml
lisa_spec.yaml
platform_spec.yaml
(based on examples)
```

```
config/gen from riscv config/
   README.md
    cv32a65x
            csr.md
            csr.rst
            isa.md
            isa.rst
        spike
          spike.yaml
    requirements.txt
    scripts
        libs
            csr factorizer.py
            csr updater.py
            isa updater.py
            utils.py
        riscv config gen.py
    templates
        isa template.yaml
    updaters

    cv32a65x

          — csr_updater.yaml
           – isa updater.yaml
```



#### Tasks ahead



- riscv-config
  - Review and fix the input spec files, use CV32A65X as carrier example
  - Extend *platform information* 
    - Memory layout and properties
    - Platform components: CLIC/PLIC, mappings of peripherals... MAYBE correlate with/extract from Device Tree information??
  - Add user-specified constraints
    - Example: No D extension if XLEN == 32
    - Hooks available in riscv-config
- gen\_from\_riscv\_config
  - Improvements to ISA and CSR documentation (may require enhancements to riscv-config)
  - Generation of Spike Yaml parameter file
  - Config-driven test generation and control (e.g., 'no sbreak tests if S mode not present')
  - RTL parameters...





# Thank you

www.thalesgroup.com



# Thank you!

