# 1. Description

## 1.1. Project

| Project Name    | RM_frame           |
|-----------------|--------------------|
| Board Name      | RM_frame           |
| Generated with: | STM32CubeMX 4.23.0 |
| Date            | 10/28/2018         |

## 1.2. MCU

| MCU Series     | STM32F4       |
|----------------|---------------|
| MCU Line       | STM32F427/437 |
| MCU name       | STM32F427IIHx |
| MCU Package    | UFBGA176      |
| MCU Pin number | 201           |

## 2. Pinout Configuration



STM32F427IIHx UFBGA176 +25 (Top view - Rotated +270°)

# 3. Pins Configuration

| Pin Number<br>UFBGA176 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label |
|------------------------|---------------------------------------|----------|--------------------------|-------|
| A7                     | PG14                                  | I/O      | USART6_TX                |       |
| B5                     | PB7                                   | I/O      | USART1_RX                |       |
| B6                     | PB6                                   | I/O      | USART1_TX                |       |
| B11                    | PD6                                   | I/O      | USART2_RX                |       |
| B12                    | PD0                                   | I/O      | CAN1_RX                  |       |
| C1                     | VBAT                                  | Power    |                          |       |
| C5                     | VDD                                   | Power    |                          |       |
| C6                     | PDR_ON                                | Reset    |                          |       |
| C7                     | VDD                                   | Power    |                          |       |
| C8                     | VDD                                   | Power    |                          |       |
| C9                     | VDD                                   | Power    |                          |       |
| C10                    | PG9                                   | I/O      | USART6_RX                |       |
| C11                    | PD5                                   | I/O      | USART2_TX                |       |
| C12                    | PD1                                   | I/O      | CAN1_TX                  |       |
| D5                     | VSS                                   | Power    |                          |       |
| D6                     | воото                                 | Boot     |                          |       |
| D7                     | VSS                                   | Power    |                          |       |
| D8                     | VSS                                   | Power    |                          |       |
| D9                     | VSS                                   | Power    |                          |       |
| F2                     | VSS                                   | Power    |                          |       |
| F3                     | VDD                                   | Power    |                          |       |
| F6                     | VSS                                   | Power    |                          |       |
| F7                     | VSS                                   | Power    |                          |       |
| F8                     | VSS                                   | Power    |                          |       |
| F9                     | VSS                                   | Power    |                          |       |
| F10                    | VSS                                   | Power    |                          |       |
| F12                    | VSS                                   | Power    |                          |       |
| F13                    | VCAP_2                                | Power    |                          |       |
| G1                     | PH0/OSC_IN                            | I/O      | RCC_OSC_IN               |       |
| G2                     | VSS                                   | Power    |                          |       |
| G3                     | VDD                                   | Power    |                          |       |
| G6                     | VSS                                   | Power    |                          |       |
| G7                     | VSS                                   | Power    |                          |       |
| G8                     | VSS                                   | Power    |                          |       |
| G9                     | VSS                                   | Power    |                          |       |
| G10                    | VSS                                   | Power    |                          |       |

| Pin Number | Pin Name        | Pin Type    | Alternate            | Label |
|------------|-----------------|-------------|----------------------|-------|
| UFBGA176   | (function after |             | Function(s)          |       |
| 0.20,0     | reset)          |             |                      |       |
| G12        | VSS             | Power       |                      |       |
| G13        | VDD             | Power       |                      |       |
| H1         | PH1/OSC_OUT     | I/O         | RCC_OSC_OUT          |       |
|            | VSS             |             | RCC_03C_001          |       |
| H6         |                 | Power       |                      |       |
| H7         | VSS<br>VSS      | Power       |                      |       |
| H8<br>H9   | VSS             | Power Power |                      |       |
| H10        | VSS             | Power       |                      |       |
| H12        | VSS             | Power       |                      |       |
| H13        | VDD             | Power       |                      |       |
| J1         | NRST            | Reset       |                      |       |
| J6         | VSS             | Power       |                      |       |
| J7         | VSS             | Power       |                      |       |
| J8         | VSS             | Power       |                      |       |
| J9         | VSS             | Power       |                      |       |
| J10        | VSS             | Power       |                      |       |
| J12        | VDD             | Power       |                      |       |
| J13        | VDD             | Power       |                      |       |
| K1         | PF7             | I/O         | CDIE COV             |       |
| K2         | PF6 *           | 1/0         | SPI5_SCK GPIO_Output | NSS   |
|            | VDD             |             | GPIO_Output          | INSS  |
| K4         | VSS             | Power       |                      |       |
| K6         |                 | Power       |                      |       |
| K7         | VSS<br>VSS      | Power       |                      |       |
| K8         |                 | Power       |                      |       |
| K9         | VSS             | Power       |                      |       |
| K10        | VSS             | Power       | CDIE MOCI            |       |
| L2         | PF9             | 1/0         | SPI5_MOSI            |       |
| L3         | PF8             | I/O         | SPI5_MISO            |       |
| L4         | BYPASS_REG      | Reset       |                      |       |
| M1         | VSSA            | Power       |                      |       |
| M8         | VSS             | Power       |                      |       |
| M9         | VSS             | Power       |                      |       |
| M10        | VCAP_1          | Power       | TIMAG 0              |       |
| M11        | PH6             | I/O         | TIM12_CH1            |       |
| N1         | VREF-           | Power       | TIMO OLIO            |       |
| N2         | PA1             | I/O         | TIM2_CH2             |       |
| N8         | VDD             | Power       |                      |       |
| N9         | VDD             | Power       |                      |       |
| N10        | VDD             | Power       |                      |       |

| Pin Number<br>UFBGA176 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label     |
|------------------------|---------------------------------------|----------|--------------------------|-----------|
| P1                     | VREF+                                 | Power    |                          |           |
| P2                     | PA2                                   | I/O      | TIM2_CH3                 |           |
| P12                    | PB12                                  | I/O      | CAN2_RX                  |           |
| P13                    | PB13                                  | I/O      | CAN2_TX                  |           |
| P14                    | PD9                                   | I/O      | USART3_RX                |           |
| P15                    | PD8                                   | I/O      | USART3_TX                |           |
| R1                     | VDDA                                  | Power    |                          |           |
| R2                     | PA3                                   | I/O      | TIM2_CH4                 |           |
| R7                     | PF14 *                                | I/O      | GPIO_Output              | LED_GREEN |
| R8                     | PE7 *                                 | I/O      | GPIO_Output              | LED_RED   |

<sup>\*</sup> The pin is affected with an I/O function

# 4. Clock Tree Configuration



# 5. IPs and Middleware Configuration

#### 5.1. CAN1

mode: Mode

#### 5.1.1. Parameter Settings:

#### **Bit Timings Parameters:**

Prescaler (for Time Quantum) 3 \*

Time Quantum 71.42857142857143 \*

Time Quanta in Bit Segment 1 9 Times \*
Time Quanta in Bit Segment 2 4 Times \*

Time for one Bit 1000
ReSynchronization Jump Width 1 Time

**Basic Parameters:** 

Time Triggered Communication Mode

Automatic Bus-Off Management

Disable

Automatic Wake-Up Mode

No-Automatic Retransmission

Disable

Receive Fifo Locked Mode

Transmit Fifo Priority

Disable

**Advanced Parameters:** 

Operating Mode Normal

### 5.2. CAN2

mode: Mode

### 5.2.1. Parameter Settings:

### **Bit Timings Parameters:**

Prescaler (for Time Quantum) 3 \*

Time Quantum 71.42857142857143 \*

Time Quanta in Bit Segment 1 9 Times \*
Time Quanta in Bit Segment 2 4 Times \*

Time for one Bit 1000

ReSynchronization Jump Width 1 Time

**Basic Parameters:** 

Time Triggered Communication Mode

Automatic Bus-Off Management

Disable

Automatic Wake-Up Mode

No-Automatic Retransmission

Disable

Receive Fifo Locked Mode

Disable

Transmit Fifo Priority

Disable

**Advanced Parameters:** 

Operating Mode Normal

## 5.3. IWDG

mode: Activated

### 5.3.1. Parameter Settings:

Clocking:

IWDG counter clock prescaler

32 \*

IWDG down-counter reload value

300 \*

#### 5.4. RCC

High Speed Clock (HSE): Crystal/Ceramic Resonator

### 5.4.1. Parameter Settings:

#### **System Parameters:**

VDD voltage (V) 3.3
Instruction Cache Enabled
Prefetch Buffer Enabled
Data Cache Enabled

Flash Latency(WS) 5 WS (6 CPU cycle)

**RCC Parameters:** 

HSI Calibration Value 16

TIM Prescaler Selection Disabled

HSE Startup Timout Value (ms) 100

LSE Startup Timout Value (ms) 5000

#### **Power Parameters:**

Power Regulator Voltage Scale Power Regulator Voltage Scale 1

Power Over Drive Disabled

### 5.5. SPI5

**Mode: Full-Duplex Master** 

### 5.5.1. Parameter Settings:

#### **Basic Parameters:**

Frame Format Motorola

Data Size 8 Bits

First Bit MSB First

#### **Clock Parameters:**

Prescaler (for Baud Rate) 128 \*

Baud Rate 656,25 KBits/s \*

Clock Polarity (CPOL) Low
Clock Phase (CPHA) 1 Edge

#### **Advanced Parameters:**

CRC Calculation Disabled
NSS Signal Type Software

### 5.6. SYS

Timebase Source: SysTick

#### 5.7. TIM2

Clock Source: Internal Clock
Channel2: PWM Generation CH2
Channel3: PWM Generation CH3
Channel4: PWM Generation CH4

### 5.7.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 84-1 \*

Counter Mode Up

Counter Period (AutoReload Register - 32 bits value ) 19000 - 1 \*
Internal Clock Division (CKD) No Division

**Trigger Output (TRGO) Parameters:** 

Master/Slave Mode Disable (no sync between this TIM (Master) and its Slaves

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

**PWM Generation Channel 2:** 

Mode PWM mode 1

Pulse (32 bits value) 0
Fast Mode Disable
CH Polarity High

**PWM Generation Channel 3:** 

Mode PWM mode 1

Pulse (32 bits value) 0
Fast Mode Disable
CH Polarity High

**PWM Generation Channel 4:** 

Mode PWM mode 1

Pulse (32 bits value) 0

Fast Mode Disable CH Polarity High

#### 5.8. TIM6

mode: Activated

#### 5.8.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 84-1 \*

Counter Mode Up

Counter Period (AutoReload Register - 16 bits value ) 2000 \*

**Trigger Output (TRGO) Parameters:** 

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

## 5.9. TIM7

mode: Activated

#### 5.9.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 84-1 \*

Counter Mode Up

Counter Period (AutoReload Register - 16 bits value) 1000 \*

**Trigger Output (TRGO) Parameters:** 

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

### 5.10. TIM10

mode: Activated

### 5.10.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 168-1 \*

Counter Mode Up

Counter Period (AutoReload Register - 16 bits value ) 10000 \*

Internal Clock Division (CKD) No Division

## 5.11. TIM12

mode: Clock Source

**Channel1: PWM Generation CH1** 

### 5.11.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value)

Counter Mode

Counter Period (AutoReload Register - 16 bits value)

Internal Clock Division (CKD)

R4-1 \*

Up

2500-1 \*

**PWM Generation Channel 1:** 

Mode PWM mode 1

Pulse (16 bits value) 1000 \* Fast Mode Disable **CH** Polarity High

### 5.12. USART1

**Mode: Asynchronous** 

### 5.12.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 100000 \*

Word Length 9 Bits (including Parity) \*

Parity Even \* 1

Stop Bits

**Advanced Parameters:** 

Data Direction Receive Only \*

Over Sampling 16 Samples

### 5.13. USART2

**Mode: Asynchronous** 

## 5.13.1. Parameter Settings:

#### **Basic Parameters:**

**Baud Rate** 115200

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

#### 5.14. USART3

## **Mode: Asynchronous**

#### 5.14.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 115200

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

### 5.15. USART6

**Mode: Asynchronous** 

## 5.15.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 115200

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

<sup>\*</sup> User modified value

# 6. System Configuration

## 6.1. GPIO configuration

| IP     | Pin             | Signal      | GPIO mode                    | GPIO pull/up pull<br>down   | Max<br>Speed   | User Label |
|--------|-----------------|-------------|------------------------------|-----------------------------|----------------|------------|
| CAN1   | PD0             | CAN1_RX     | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
|        | PD1             | CAN1_TX     | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
| CAN2   | PB12            | CAN2_RX     | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
|        | PB13            | CAN2_TX     | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
| RCC    | PH0/OSC_I<br>N  | RCC_OSC_IN  | n/a                          | n/a                         | n/a            |            |
|        | PH1/OSC_O<br>UT | RCC_OSC_OUT | n/a                          | n/a                         | n/a            |            |
| SPI5   | PF7             | SPI5_SCK    | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
|        | PF9             | SPI5_MOSI   | Alternate Function Push Pull | No pull-up and no pull-down | Very High<br>* |            |
|        | PF8             | SPI5_MISO   | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
| TIM2   | PA1             | TIM2_CH2    | Alternate Function Push Pull | No pull-up and no pull-down | Low            |            |
|        | PA2             | TIM2_CH3    | Alternate Function Push Pull | No pull-up and no pull-down | Low            |            |
|        | PA3             | TIM2_CH4    | Alternate Function Push Pull | No pull-up and no pull-down | Low            |            |
| TIM12  | PH6             | TIM12_CH1   | Alternate Function Push Pull | No pull-up and no pull-down | Low            |            |
| USART1 | PB7             | USART1_RX   | Alternate Function Push Pull | Pull-up                     | Very High<br>* |            |
|        | PB6             | USART1_TX   | Alternate Function Push Pull | Pull-up                     | Very High      |            |
| USART2 | PD6             | USART2_RX   | Alternate Function Push Pull | Pull-up                     | Very High      |            |
|        | PD5             | USART2_TX   | Alternate Function Push Pull | Pull-up                     | Very High      |            |
| USART3 | PD9             | USART3_RX   | Alternate Function Push Pull | Pull-up                     | Very High      |            |

| IP     | Pin  | Signal      | GPIO mode                    | GPIO pull/up pull<br>down   | Max<br>Speed | User Label |
|--------|------|-------------|------------------------------|-----------------------------|--------------|------------|
|        | PD8  | USART3_TX   | Alternate Function Push Pull | Pull-up                     | Very High    |            |
| USART6 | PG14 | USART6_TX   | Alternate Function Push Pull | Pull-up                     | Very High    |            |
|        | PG9  | USART6_RX   | Alternate Function Push Pull | Pull-up                     | Very High    |            |
| GPIO   | PF6  | GPIO_Output | Output Push Pull             | No pull-up and no pull-down | Low          | NSS        |
|        | PF14 | GPIO_Output | Output Push Pull             | No pull-up and no pull-down | Low          | LED_GREEN  |
|        | PE7  | GPIO_Output | Output Push Pull             | No pull-up and no pull-down | Low          | LED_RED    |

## 6.2. DMA configuration

| DMA request | Stream       | Direction            | Priority |
|-------------|--------------|----------------------|----------|
| USART1_RX   | DMA2_Stream2 | Peripheral To Memory | Low      |
| USART3_RX   | DMA1_Stream1 | Peripheral To Memory | Low      |
| USART2_RX   | DMA1_Stream5 | Peripheral To Memory | Low      |
| USART6_RX   | DMA2_Stream1 | Peripheral To Memory | Low      |
| USART6_TX   | DMA2_Stream6 | Memory To Peripheral | Low      |

#### USART1\_RX: DMA2\_Stream2 DMA request Settings:

Mode: Normal
Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*

Peripheral Data Width: Byte Memory Data Width: Byte

### USART3\_RX: DMA1\_Stream1 DMA request Settings:

Mode: Normal
Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*
Peripheral Data Width: Byte
Memory Data Width: Byte

#### USART2\_RX: DMA1\_Stream5 DMA request Settings:

Mode: Normal
Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*
Peripheral Data Width: Byte
Memory Data Width: Byte

### USART6\_RX: DMA2\_Stream1 DMA request Settings:

Mode: Normal

Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*

Peripheral Data Width: Byte Memory Data Width: Byte

## USART6\_TX: DMA2\_Stream6 DMA request Settings:

Mode: Normal
Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*

Peripheral Data Width: Byte
Memory Data Width: Byte

## 6.3. NVIC configuration

| Interrupt Table                                                | Enable | Preenmption Priority | SubPriority |  |
|----------------------------------------------------------------|--------|----------------------|-------------|--|
| Non maskable interrupt                                         | true   | 0                    | 0           |  |
| Hard fault interrupt                                           | true   | 0                    | 0           |  |
| Memory management fault                                        | true   | 0                    | 0           |  |
| Pre-fetch fault, memory access fault                           | true   | 0                    | 0           |  |
| Undefined instruction or illegal state                         | true   | 0                    | 0           |  |
| System service call via SWI instruction                        | true   | 0                    | 0           |  |
| Debug monitor                                                  | true   | 0                    | 0           |  |
| Pendable request for system service                            | true   | 0                    | 0           |  |
| System tick timer                                              | true   | 0                    | 0           |  |
| DMA1 stream1 global interrupt                                  | true   | 0                    | 0           |  |
| DMA1 stream5 global interrupt                                  | true   | 0                    | 0           |  |
| CAN1 TX interrupts                                             | true   | 0                    | 0           |  |
| CAN1 RX0 interrupts                                            | true   | 0                    | 0           |  |
| TIM1 update interrupt and TIM10 global interrupt               | true   | 4                    | 0           |  |
| USART1 global interrupt                                        | true   | 0                    | 0           |  |
| USART2 global interrupt                                        | true   | 1                    | 0           |  |
| USART3 global interrupt                                        | true   | 1                    | 0           |  |
| TIM6 global interrupt, DAC1 and DAC2 underrun error interrupts | true   | 3                    | 0           |  |
| TIM7 global interrupt                                          | true   | 0                    | 0           |  |
| DMA2 stream1 global interrupt                                  | true   | 0                    | 0           |  |
| DMA2 stream2 global interrupt                                  | true   | 0                    | 0           |  |
| CAN2 TX interrupts                                             | true   | 2                    | 0           |  |
| CAN2 RX0 interrupts                                            | true   | 1                    | 0           |  |
| DMA2 stream6 global interrupt                                  | true   | 0                    | 0           |  |
| USART6 global interrupt                                        | true   | 1                    | 0           |  |
| PVD interrupt through EXTI line 16                             |        | unused               |             |  |
| Flash global interrupt                                         |        | unused               |             |  |
| RCC global interrupt                                           |        | unused               |             |  |
| CAN1 RX1 interrupt                                             | unused |                      |             |  |
| CAN1 SCE interrupt                                             | unused |                      |             |  |
| TIM2 global interrupt                                          | unused |                      |             |  |
| TIM8 break interrupt and TIM12 global interrupt                |        | unused               |             |  |
| CAN2 RX1 interrupt                                             | unused |                      |             |  |
| CAN2 SCE interrupt                                             |        | unused               |             |  |
| FPU global interrupt                                           | unused |                      |             |  |
| SPI5 global interrupt                                          | unused |                      |             |  |

| $RM_{-}$ | _frame  | Pro | ject |
|----------|---------|-----|------|
| Config   | uration | Re  | oort |

\* User modified value

# 7. Power Consumption Calculator report

#### 7.1. Microcontroller Selection

| Series    | STM32F4       |
|-----------|---------------|
| Line      | STM32F427/437 |
| мси       | STM32F427IIHx |
| Datasheet | 024030_Rev9   |

#### 7.2. Parameter Selection

| Temperature | 25   |
|-------------|------|
| Vdd         | null |

# 8. Software Project

## 8.1. Project Settings

| Name                              | Value                               |
|-----------------------------------|-------------------------------------|
| Project Name                      | RM_frame                            |
| Project Folder                    | D:\lenovo\Documents\GitHub\RM_frame |
| Toolchain / IDE                   | MDK-ARM V5                          |
| Firmware Package Name and Version | STM32Cube FW_F4 V1.17.0             |

## 8.2. Code Generation Settings

| Name                                                          | Value                                 |
|---------------------------------------------------------------|---------------------------------------|
| STM32Cube Firmware Library Package                            | Copy only the necessary library files |
| Generate peripheral initialization as a pair of '.c/.h' files | Yes                                   |
| Backup previously generated files when re-generating          | No                                    |
| Delete previously generated files when not re-generated       | Yes                                   |
| Set all free pins as analog (to optimize the power            | No                                    |
| consumption)                                                  |                                       |