|   | 1                      | 2                                                                                                           | 3            |                                                              |                                               | 4                       |   |
|---|------------------------|-------------------------------------------------------------------------------------------------------------|--------------|--------------------------------------------------------------|-----------------------------------------------|-------------------------|---|
| A |                        |                                                                                                             |              |                                                              |                                               |                         | A |
|   | V5+_CORE Modify  RC00  | ist ist                                                                                                     | RC00         |                                                              |                                               |                         |   |
| В | 1: IO修改 PB6//          | MUV5管理图,进行细节修改<br>PB7 将这些IO释放为普通GPIO使用,原来是POWER切换芯片的ABC标<br>RE_GPIO1,PB7=IO_SPARE_GPIO2,PB12=IO_SPARE_GPIO6 | 2019-1-26    | Check the FMUV5 schemati<br>Modify the io PB6/PB7 pins       |                                               |                         | В |
|   | 2: 移动80P连接             | 连接器,让定义分类更集中和规范<br>5器位置,因为定义已不兼容,所以让结构上与之前的不兼容,避免                                                           | A Move the c |                                                              | not compatible with v5 (to prevent fa         | alse connections.)      |   |
|   | 3: 修议内部IM              | U扩展总线为SPI6,之前的为SPI5                                                                                         | Modify the   | e internal IMU expansion bus to                              | SPI6 instead of SPI5                          |                         |   |
| С | 2019-2-25<br>1:修改CAN芯, | 310位置,避免TF卡槽导致罗盘干扰的问题                                                                                       | 2019-2-25    | odify the DSM&SBUS output a odify the S pin pull-up of the C | nd PPM input to separate them into<br>AN chip | two separate interfaces | С |
| D |                        |                                                                                                             |              |                                                              |                                               |                         | D |
|   | 1                      | 2                                                                                                           | 3            |                                                              |                                               | 4                       |   |





















