

# GPU的CUDA编程方法

#### Floating-Point Operations per Second for the CPU and GPU





#### Memory Bandwidth for the CPU and GPU







## Why a GPU?

#### **CPU**

Optimized for Serial Tasks





#### **GPU**

Optimized for Many Parallel Tasks





#### The GPU Devotes More Transistors to Data Processing





#### CUDA编程模型是一个异构模型,需要CPU和GPU协同工作





#### CUDA ® : A General-Purpose Parallel Computing Platform and Programming Model

| GPU Computing Applications                        |                            |                                    |                            |                                          |                            |                            |                             |                 |                |                          |  |
|---------------------------------------------------|----------------------------|------------------------------------|----------------------------|------------------------------------------|----------------------------|----------------------------|-----------------------------|-----------------|----------------|--------------------------|--|
| Libraries and Middleware                          |                            |                                    |                            |                                          |                            |                            |                             |                 |                |                          |  |
| cuDNN<br>TensorRT                                 | *                          | cuFFT, cuBLAS,<br>cuRAND, cuSPARSE |                            | ЛΑ                                       | Thrust<br>NPP              | VSIPL, SVM,<br>OpenCurrent |                             | PhysX, Optizing |                | MATLAB<br>Mathematica    |  |
| Programming Languages                             |                            |                                    |                            |                                          |                            |                            |                             |                 |                |                          |  |
| С                                                 | C++                        |                                    | Fortran                    |                                          | Java, Pytho<br>Wrappers    | i i intecti or             |                             | mnute           |                | irectives<br>., OpenACC) |  |
| CUDA-enabled NVIDIA GPUs                          |                            |                                    |                            |                                          |                            |                            |                             |                 |                |                          |  |
| Turing Architecture<br>(Compute capabilities 7.x) |                            |                                    | DRIVE/JETSON<br>AGX Xavier |                                          | GeForce 2000 Series        |                            | Quadro RTX Series           |                 | Т              | Tesla T Series           |  |
| Volta Arc<br>(Compute cap                         | DRIVE/JETSON<br>AGX Xavier |                                    |                            |                                          |                            |                            | Т                           | esla V Series   |                |                          |  |
| Pascal Architecture<br>(Compute capabilities 6.x) |                            | Tegra X2                           |                            | GeForce 1000 Series                      |                            | es                         | Quadro P Series             |                 | Т              | Tesla P Series           |  |
| Maxwell Ar<br>(Compute car                        | Tegra X1                   |                                    | Ge                         | GeForce 900 Series                       |                            | Quadro M Series            |                             | Т               | Tesla M Series |                          |  |
| Kepler Ard<br>(Compute cap                        | 1                          | Tegra K1                           |                            | GeForce 700 Series<br>GeForce 600 Series |                            | Quadro K Series            |                             | Т               | Tesla K Series |                          |  |
|                                                   |                            | E/                                 | EMBEDDED C                 |                                          | ONSUMER DESKTOP,<br>LAPTOP |                            | PROFESSIONAL<br>WORKSTATION |                 |                | DATA CENTER              |  |



















| CPU       | GPU       | 层次 |
|-----------|-----------|----|
| 算术逻辑和控制单元 | 流处理器(SM)  | 硬件 |
| 算术单元      | 批量处理器(SP) | 硬件 |
| 进程        | Block     | 软件 |
| 线程        | thread    | 软件 |
| 调度单位      | Warp      | 软件 |

SP最基本的处理单元,Streaming Processor,也称为CUDA core。 SM是英文名是 Streaming Multiprocessor,翻译过来就是流式多处理器。

SM采用的是SIMT (Single-Instruction, Multiple-Thread,单指令多线程)架构,基本的执行单元是warps,一个warp包含32个线程。















**Grid of Thread Blocks** 



Kernel上的两层线程组织结构 (2-dim)

#### CUDA编程的逻辑层和物理层







- •每个thread由每个SP执行
- •每个thread block由SM执行



```
// Kernel definition
  global void VecAdd(float* A, float* B, float* C)
    int i = threadIdx.x;
    C[i] = A[i] + B[i];
int main()
    // Kernel invocation with N threads
    VecAdd <<<1, N>>> (A, B, C);
```

指定kernel要执行的线程数量

<<<1, size>>>,表示分配了一个线程块(Block),每个线程块有分配了size个线程

"<<<>>"中的参数并不是传递给设备代码的参数,而是定义主机代码运行时如何启动设备代码。



#### CUDA C语言对C语言的扩展之一就是加入了一些函数前缀

|                           | Executed on the: | Only callable from the: |
|---------------------------|------------------|-------------------------|
| device float DeviceFunc() | device           | device                  |
| global void KernelFunc()  | device           | host                    |
| host float HostFunc()     | host             | host                    |

若向量大小为1<<20,而block大小为256,那么grid大小是4096,kernel的线程层级结构如下图所示: 🥕





- 一个线程需要两个内置的坐标变量(blockldx, threadldx)来唯一标识,它们都是dim3类型变量,其中blockldx指明线程所在grid中的位置,而threaldx指明线程所在block中的位置。
- 对于一个2-dim的block(Dx,Dy),线程(x,y)的ID值为(x+y\*Dx),如果是3-dim的block(Dx,Dy,Dz),线程(x,y,z)的ID值为(x+y\*Dx+z\*Dx\*Dy)。
- 不是block越大越好,而要适当选择。 目前GPU可以达到 1024 threads/block

## 1D线程维度



|          |   | 1 1 |   |  | _   |       |  |   | _ |   | _ |
|----------|---|-----|---|--|-----|-------|--|---|---|---|---|
|          | 1 |     |   |  |     |       |  |   |   |   |   |
|          |   |     |   |  | 100 |       |  |   |   |   |   |
| /        | - | _   |   |  |     |       |  |   |   | _ | - |
| thread   |   |     |   |  |     |       |  |   |   |   |   |
| till out |   |     |   |  |     | block |  |   |   |   |   |
|          | - |     | _ |  |     | OTOCK |  | - |   | _ | _ |
|          |   |     |   |  |     |       |  |   |   |   |   |
|          |   |     |   |  |     |       |  |   |   |   |   |
|          |   |     |   |  |     |       |  |   |   |   |   |
|          | 1 |     |   |  |     |       |  |   |   |   |   |
|          |   |     |   |  |     |       |  |   |   |   |   |
|          |   |     |   |  |     |       |  |   |   |   |   |
|          |   |     |   |  |     | grid  |  |   |   |   |   |
|          | 1 |     |   |  |     | griu  |  |   |   |   |   |
|          |   |     |   |  |     |       |  |   |   |   |   |
|          | 1 |     |   |  |     |       |  |   |   |   |   |
|          |   |     |   |  |     |       |  |   |   |   |   |
|          | 1 |     |   |  |     |       |  |   |   |   |   |
|          | 1 |     |   |  |     |       |  |   |   |   |   |
|          | 1 |     |   |  |     |       |  |   |   |   |   |
|          | 1 |     |   |  |     |       |  |   |   |   |   |
|          |   |     |   |  |     |       |  |   |   |   |   |
|          |   |     |   |  |     |       |  |   |   |   |   |
|          |   |     |   |  |     |       |  |   |   |   |   |
|          | - |     |   |  |     |       |  |   |   |   |   |
|          |   |     |   |  |     |       |  |   |   |   |   |

## 2D线程维度







```
// Kernel definition
  global void MatAdd(float A[N][N], float B[N][N],
                       float C[N][N])
    int i = threadIdx.x;
    int j = threadIdx.y;
    C[i][j] = A[i][j] + B[i][j];
int main()
    // Kernel invocation with one block of N * N * 1 threads
    int numBlocks = 1;
    dim3 threadsPerBlock(N, N);
    MatAdd<<<numBlocks, threadsPerBlock>>>(A, B, C);
```

kernel的这种线程组织结构天然适合vector, matrix等运算,如利用2-dim结构实现两个矩阵的加法,每个线程负责处理每个位置的两个元素相加,代码如下所示。线程块大小为(16, 16),然后将N×N大小的矩阵均分为不同的线程块来执行加法运算。

```
// Kernel定义
global void MatAdd(float A[N][N], float B[N][N], float C[N][N])
  int i = blockldx.x * blockDim.x + threadIdx.x;
  int j = blockIdx.y * blockDim.y + threadIdx.y;
  if (i < N \&\& j < N)
    C[i][j] = A[i][j] + B[i][j];
int main()
  // Kernel 线程配置
  dim3 threadsPerBlock(16, 16);
  dim3 numBlocks(N / threadsPerBlock.x, N / threadsPerBlock.y);
  // kernel调用
  MatAdd<<<numBlocks, threadsPerBlock>>>(A, B, C);
```





这里矩阵大小为1024×1024,设计的线程的block大小为(32, 32),那么grid大小为(32, 32)。

### CUDA的内存模型















每个线程有自己的私有本地内存(Local Memory),而每个线程块有包含共享内存(Shared Memory),可以被线程块中所有线程共享,其生命周期与线程块一致。此外,所有的线程都可以访问全局内存(Global Memory)。还可以访问一些只读内存块:常量内存(Constant Memory)和纹理内存(Texture Memory)。







## Threads的同步

<u>Barrier</u> – point in the program where threads stop and wait.

When <u>all</u> threads have reached the barrier, they can proceed.





```
Int idx = threadIdx.x;
_shared_ int array[128];
array[idx] = threadIdx.x;
__syncthreads();
If (idx < 127) {
  int temp = array[idx+1];
  _syncthreads();
  array[idx] =temp;
  __syncthreads();
```





CUDA provides a synchronization barrier routine for those threads within each block \_\_syncthreads()

This routine would be used within a kernel.

Threads would waits at this point until all threads in the block have reached it and they are all released.

Note: only synchronizes with other threads in block.



## 七个步骤

cudaSetDevice(0); //获取设备; 只有一个GPU时或默认使用0号GPU时可以省略 cudaMalloc((void\*\*) &d\_a, size of(floas)\*n); //分配显存

cudaMemcpy(d\_a, a, sizeof(float)\*n, cudaMemcpyHostToDevice); //数据传输 host to device

gpu\_kernel<<<bloomledge<br/>yblocks, threads>>>(\*\*\*); //kernel函数

cudaMemcpy(a, d\_a, sizeof(float)\*n, cudaMemcpyDeviceToHost); //数据传输 device to host

cudaFree(d\_a); //释放显存空间

cudaDeviceReset(); //重置设备; 可以省略

#### GPU的axpy的实现



#### blas\_kernel.cu

```
__global__ void axpy_kernel(int N, float ALPHA, float *X, int OFFX, int INCX, float *Y, int OFFY, int INCY)

{
    int i = (blockIdx.x + blockIdx.y*gridDim.x) * blockDim.x + threadIdx.x;
    if(i < N) Y[OFFY+i*INCY] += ALPHA*X[OFFX+i*INCX];
}
```

```
extern "C" void axpy_ongpu(int <u>N</u>, float <u>ALPHA</u>, float * <u>X</u>, int <u>INCX</u>, float * <u>Y</u>, int <u>INCY</u>)
{
    axpy_ongpu_offset(N, ALPHA, X, 0, INCX, Y, 0, INCY);
}
```

```
extern "C" void axpy_ongpu_offset(int N, float ALPHA, float * X, int OFFX, int INCX, float * Y, int OFFY, int INCY)
{
    axpy_kernel<<<cuda_gridsize(N), BLOCK, 0, get_cuda_stream()>>>(N, ALPHA, X, OFFX, INCX, Y, OFFY, INCY);
    CHECK_CUDA(cudaPeekAtLastError());
}
```