#### ECE 4514 Fall 2019: Homework 4

Assignment posted on February 17
Assignment due on February 24 11:59 PM

Homework weight: 100 points

 Homework 4 is a simulation-based assignment on FSMD design. You will need to study and implement the CORDIC algorithm in fixed-point precision. Refer to lecture 7 and 8,

## A Direct Digital Synthesis Design

In this Homework, you will design an FSMD implementation for a reference algorithm provided in C. The reference is written using fixed-point precision. The design is a Direct Digital Synthesis algorithm (DDS) for a sine wave. The output amplitude is normalized using fixed-point precision, and the implementation output encodes the waveform samples using fix<16, 14>.

The DDS computes a sampled sine wave:

```
DDS(increment) returns output {
    output = sin(phase);
    phase = phase + increment;
}
```

The increment is a fixed-point number in radians, and it is encoded as fix<16, 15> precision. Repeated execution of the DDS will thus run return the samples of a sine wave. A larger increment value corresponds to a bigger step. When the DDS samples would be played back at a fixed sample frequency, then a bigger step corresponds to a higher sine wave frequency (i.e., a higher pitch).

The top-level Verilog module interface of the DDS is the following:

#### where

- clk is the system clock and reset is the system reset
- increment is the 16-bit phase increment (as fix<16,15>)
- update is a control pulse that initiates the computation of the next output sample
- q is the 16-bit output (as fix<16,14>)
- ready is a control output pulse that indicates completion of the computation

The module works as follows. When update is high at an upgoing clk, the DDS will sample the increment input, will set the ready output low, and will compute the output as the sine of the current accumulated phase. The output should be computed in less than 20 clock cycles. When the output is ready, ddstop will update q to the output value and set the ready output high for at least one clock cycle.

## Reference implementation in C

To help you design the DDS, you get a reference implementation in C. This C implementation, dds.c, is a bit-accurate version of the Verilog design. This means that the Verilog design must be able to compute the same output for the same input increment value, as the C algorithm.

The reference implementation can be run from the command line, and it generates test vectors for the DDS testbench in Verilog:

```
dds samples increment float
```

#### where

- samples is the number of samples created by the algorithm
- increment is the phase increment (as a fix<16,15> integer)
- float is 1 or 0, for floating point output and Verilog test-bench testvector output, respectively

To compile dds.c, you should use a C compiler such as gcc (available in Cygwin) or MSVC (available under Windows).

Here is a sample output, for 15 samples with a phase step of 8000 (hex 1F40 = fix<16,15>(0.24414)  $\sim$  0.0777 pi).

# \$./dds.exe 15 8000 1

When the program is run with the float parameter 0, it produces a test-vector for a Verilog testbench:

### \$ ./dds.exe 15 8000 0

```
3b5f
33d7
293c
1c2d
d77
fdef
ee89
e02b
```

These values are the expected output of the DDS implementation. For example, the first DDS output is 0xf79, which is fix<16,14>(0.2417), while the fifth DDS output is 0x3c1e, which is fix<16,14>(0.9393).

The reference implementation in C serves, therefore, a dual purpose:

- 1. To specific the functionality of the DDS
- 2. To generate testvectors for the Verilog design of the DDS

By redirecting the output of reference implementation into a file vector.txt, you obtain a test vector that can be used by the Verilog testbench:

```
$ ./dds.exe 15 8000 0 >vector.txt
```

# Verilog testbench

You will only receive the Verilog testbench for ddstop, and you have to design the complete module, including the phase accumulator and the cordic algorithm. Refer to lectures 8 and 9 for a discussion of fixed-point arithmetic, the CORDIC algorithm and its use in a DDS.

Here is a sample run of a working solution.

Note that the testbench requires the file vector.txt (produced using the C reference implementation) to run.

## Verilator

You must run all of the Verilog code that you design, with exception of the testbench, through the lint checker of verilator. To install Verilator, follow the instructions on <a href="https://www.veripool.org/projects/verilator/wiki/Installing">https://www.veripool.org/projects/verilator/wiki/Installing</a>

Installation under Cygwin is straightforward.

To run verilator in link checker mode, on e.g. ddstop.v, use the following command line:

```
verilator -lint-only ddstop.v
```

The tool generates warning messages when your code is not consistent. Here is an example of such a warning message:

```
$ verilator --lint-only ddstop.v
%Warning-WIDTH: ddstop.v:40: Operator ASSIGNW expects 17 bits on the
Assign RHS, but Assign RHS's COND generates 18 bits.
%Warning-WIDTH: Use "/* verilator lint_off WIDTH */" and lint_on
around source to disable this message.
%Error: Exiting due to 1 warning(s)
%Error: Command Failed /usr/local/bin/verilator_bin --lint-only
ddstop.v
```

To receive full grade on this assignment, none of the files that you turn in (with exception of the testbench ddstoptb.v) is allowed to generate a warning under verilator.

### What to turn in

You need to design the DDS using one or more finite state machines with datapath. Push your solution before the deadline to github.

# **Coding Guidelines**

Please refer to Chapter "RTL Coding Guidelines" of the Reuse Methodology Manual (accessible for free on the Tech network: <a href="https://link.springer.com/book/10.1007%2Fb116360">https://link.springer.com/book/10.1007%2Fb116360</a>). These are generic guidelines for HDL coding; I expect you to aim to follow at least Chapter 5.2 and Chapter 5.5.

I value <u>code clarity</u> but I do not intend to penalize you if you don't follow these guidelines to the letter. In the other hand, if you turn in messy code with obvious violations against the principles and main directives in this guideline, you will receive a penalty of up to 25% of the points (even if everything works perfectly).