## CS 61C

## RISC-V Single Cycle Datapath

Summer 2020

Discussion 7: July 13, 2020

## 1 Pre-Check

This section is designed as a conceptual check for you to determine if you conceptually understand and have any misconceptions about this topic. Please answer true/false to the following questions, and include an explanation:

1.1 The single cycle datapath makes use of all hardware units for each instruction.

False . Although most units will be 1st, they won't be used

All units are active in each cycle, but their output may be ignored (gated) by

1.2 It is possible to execute the stages of the single cycle datapath in parallel to speed up execution of a single instruction.

False We can execute in parallel to shorten the whole process but can't shorten a single.

Each stage depends on the value produced by the stage before it

(eg, instruction decode depends on the instruction fetched). Combinational logic is only used in the instruction decode stage.

3 Combinational logic is only used in the institut

False It's used everywhere

Other stage executes combinational logic too (muxes for instruction fetch, memory write, register updates, ALU operations during execute)

- 2 Single-Cycle CPU
- 2.1 For this worksheet, we will be working with the single-cycle CPU datapath on the last page.
  - (a) On the datapath, fill in each **round** box with the name of the datapath component, and each **square** box with the name of the control signal.
  - (b) Explain what happens in each datapath stage.

IF Instruction Fetch Send address to the Instruction Memory (IMFM), and read IMIM Instruction Memory receive instruction signal from PC at that address.

ID Instruction Decode Generate control signals from the instruction bits, generate the immediate,
Instruction is decoded in IMEM into several parts, then passed to next parts, and read registers

EX Execute Setting them into the right pattern

from the Register File

ALU receives data from Read Data I and two numbers Perform ALU operations.

MEM Memory and do branch comparison.

The output of ALU is written to Data Memory

WB Writeback Read from or write to the data memory (DMEM)

Write back either PC+4, the result of the ALU operation, or data from memory to the RegFile

2.2 Fill out the following table with the control signals for each instruction based on the datapath on the previous page. Wherever possible, use \* to indicate that what this signal is does not matter (as in, letting the value be whatever it wants won't affect the execution of the instruction). If the value of the signal does matter for correct execution, but can vary, list all of the values (for example, for a signal that matters with possible values of 0 and 1, write 0/1).

|      | BrEq     | BrLT     | PCSel     | ImmSel | BrUn         | ASel | BSel | ALUSel | MemRW | RegWEn | WBSel/                                |
|------|----------|----------|-----------|--------|--------------|------|------|--------|-------|--------|---------------------------------------|
| add  | ₩/       | , *      | +4        | 4      | 4            | Peg  | Deg  | add    | Read  |        | ALU                                   |
| ori  | 大        | <b>*</b> | +4        | I      | 大            | Reg  | Zmm  | 4 1 V  | Read  | 1,     | Wem                                   |
| lw   | 大        | *        | <b>+4</b> | Į      | *            | Reg  | Lmm  | Add    | ·     | 1      | 10001C                                |
| sw   | *        | +        | +4        | S      | <b>*</b>     | Reg  | Imm  | Add    | Write | U      | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |
| beq  | 0/1      | 大        | +4/ALU    | В      | 大            | PC   | Imm  | Add    | Read  | 0      | <b>★</b>                              |
| jal  | *        | +        | ALU       | J      | <del> </del> | PC   | Imm  | Add    | Read  | (      | PC+4                                  |
| bltu | <b>⊁</b> | (        | ALO       | В      | (            | Pc   | Imm  | Add    | Read  | 0      | *                                     |

## Clocking Methodology 2.3

- A state element is an element connected to the clock (denoted by a triangle at the bottom). The **input signal** to each state element must stabilize before each rising edge.
- The critical path is the longest delay path between state elements in the circuit. The circuit cannot be clocked faster than this, since anything faster would mean that the correct value is not guaranteed to reach the state element in the alloted time. If we place registers in the critical path, we can shorten the period by reducing the amount of logic between registers.

For this exercise, assume the delay for each stage in the datapath is as follows:

IF: 200 ps

ID: 100 ps

EX: 200 ps

MEM: 200 ps

WB: 100 ps

(a) Mark the stages of the datapath that the following instructions use and calculate the total time needed to execute the instruction.

|      | 200 | 100      | 200                    | 260 | 100 |             |
|------|-----|----------|------------------------|-----|-----|-------------|
|      | IF  | ID       | $\mathbf{E}\mathbf{X}$ | MEM | WB  | Total Time  |
| add  | •   | •        | •                      |     | ~   | 600 PS      |
| ori  |     |          |                        |     |     | 60008       |
| lw   | •   | <b>•</b> |                        |     | ~   | 80005       |
| sw   | •   |          |                        |     |     | Znaps       |
| beq  |     | •        |                        | -   |     | 500198      |
| jal  | •   | •        |                        | ×   | •   | 20669 54061 |
| bltu | •   | •        | P                      |     | •   | 500,75      |

(b) Which instruction(s) exercise the critical path?

IW/, which uses all 5 stages

(c) What is the fastest you could clock this single eyele datapath?

(d) Why is the single cycle datapath inefficient?

At any given time. most of the parts of the single cycle datapath are sitting unused Also, even though not every instruction exercises the critical path, the datapath can only be clocked as fast as the slowest

While one instruction is using the hardwares, most of them are not being used instruction

(e) How can you improve its performance? What is the purpose of pipelining?

Use pipeline by adding registers between different parts At any given time, almost all the hardwares are bing used

Perform can be improved with pipelining, or putting registers between stages so that the amount of combinational logic between registers is reduced, allowing for a faster clock time.

