











#### ISO7240CF, ISO7240C, ISO7240M ISO7241C, ISO7241M, ISO7242C, ISO7242M

SLLS868S - SEPTEMBER 2007-REVISED APRIL 2016

# ISO724x High-Speed, Quad-Channel Digital Isolators

#### **Features**

- 25 and 150-Mbps Signaling Rate Options
  - Low Channel-to-Channel Output Skew; 1 ns Maximum
  - Low Pulse-Width Distortion (PWD); 2 ns Maximum
  - Low Jitter Content; 1 ns Typ at 150 Mbps
- Selectable Default Output (ISO7240CF)
- > 25-Year Life at Rated Working Voltage (See Application Note SLLA197 and Figure 16)
- 4-kV ESD Protection
- Operates With 3.3-V or 5-V Supplies
- High Electromagnetic Immunity (See Application Report SLLA181)
- -40°C to 125°C Operating Temperature Range
- Safety and Regulatory Approvals:
  - VDE 4000 V<sub>PK</sub> Basic Insulation per DIN V VDE V 0884-10 (VDE V 0884-10):2006-12
  - 2.5 kV<sub>RMS</sub> Isulation for 1 minute per UL 1577
  - CSA Component Acceptance Notice #5A and IEC 60950-1 End Equipment Standard

# 2 Applications

- Industrial Fieldbus
- Computer Peripheral Interface
- Servo Control Interface
- **Data Acquisition**

# 3 Description

The ISO7240x, ISO7241x, and ISO7242x devices are quad-channel digital isolators with multiple channel configurations and output-enable functions. These devices have logic-input and logic-output buffers separated by Texas Instrument's silicon-dioxide (SiO<sub>2</sub>) isolation barrier. Used in conjunction with isolated power supplies, these devices help block high voltage, isolate grounds, and prevent noise currents from entering the local ground and interfering with or damaging sensitive circuitry.

The ISO7240x family of devices has all four channels in the same direction. The ISO7241x family of devices has three channels in the same direction and one channel in the opposition direction. The ISO7242x family of devices has two channels in each direction.

#### Device Information<sup>(1)</sup>

| Dovico information |           |                    |  |  |  |  |  |
|--------------------|-----------|--------------------|--|--|--|--|--|
| PART NUMBER        | PACKAGE   | BODY SIZE (NOM)    |  |  |  |  |  |
| ISO7240CF          |           |                    |  |  |  |  |  |
| ISO7240C           |           |                    |  |  |  |  |  |
| ISO7240M           |           |                    |  |  |  |  |  |
| ISO7241C           | SOIC (16) | 10.30 mm × 7.50 mm |  |  |  |  |  |
| ISO7241M           |           |                    |  |  |  |  |  |
| ISO7242C           |           |                    |  |  |  |  |  |
| ISO7242M           |           |                    |  |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic



V<sub>CCI</sub> and GNDI are supply and ground connections respectively for the input channels.

V<sub>CCO</sub> and GNDO are supply and ground connections respectively for the output channels.



#### **Table of Contents**

| 1   | Features 1                                                                                                                                 |            | 7.13 Switching Characteristics: V <sub>CC1</sub> and V <sub>CC2</sub> a |                |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------------------------------------------------------------|----------------|
| 2   | Applications 1                                                                                                                             |            | Operation                                                               |                |
| 3   | Description 1                                                                                                                              | _          | 7.14 Typical Characteristics                                            |                |
| 4   | Revision History2                                                                                                                          | 8          | Parameter Measurement Information                                       |                |
| 5   | Description (Continued)7                                                                                                                   | 9          | Detailed Description                                                    |                |
| 6   | Pin Configurations and Functions8                                                                                                          |            | 9.1 Overview                                                            |                |
| 7   | Specifications9                                                                                                                            |            | 9.2 Functional Block Diagram                                            |                |
| '   | 7.1 Absolute Maximum Ratings                                                                                                               |            | 9.3 Feature Description                                                 |                |
|     | 7.1 Absolute Maximum Ratings                                                                                                               |            | 9.4 Device Functional Modes                                             |                |
|     | 7.2 LSD Ratings                                                                                                                            | 10         | Application and Implementation                                          | 28             |
|     | 7.4 Thermal Information                                                                                                                    |            | 10.1 Application Information                                            | 28             |
|     | 7.5 Electrical Characteristics: V <sub>CC1</sub> and V <sub>CC2</sub> at 5-V                                                               |            | 10.2 Typical Application                                                | 28             |
|     | Operation                                                                                                                                  | 11         | Power Supply Recommendations                                            | 34             |
|     | 7.6 Electrical Characteristics: V <sub>CC1</sub> at 5-V, V <sub>CC2</sub> at 3.3-V                                                         | 12         | Layout                                                                  | 34             |
|     | Operation 11                                                                                                                               |            | 12.1 Layout Guidelines                                                  | 34             |
|     | 7.7 Electrical Characteristics: V <sub>CC1</sub> at 3.3-V, V <sub>CC2</sub> at 5-V                                                         |            | 12.2 Layout Example                                                     | 34             |
|     | Operation 12                                                                                                                               | 13         | Device and Documentation Support                                        | 35             |
|     | 7.8 Electrical Characteristics: V <sub>CC1</sub> and V <sub>CC2</sub> at 3.3 V                                                             |            | 13.1 Device Support                                                     |                |
|     | Operation                                                                                                                                  |            | 13.2 Documentation Support                                              |                |
|     | 7.9 Power Dissipation Characteristics                                                                                                      |            | 13.3 Related Links                                                      |                |
|     | 7.10 Switching Characteristics: V <sub>CC1</sub> and V <sub>CC2</sub> at 5-V                                                               |            | 13.4 Trademarks                                                         |                |
|     | Operation                                                                                                                                  |            | 13.5 Electrostatic Discharge Caution                                    |                |
|     | 7.11 Switching Characteristics: V <sub>CC1</sub> at 5-V, V <sub>CC2</sub> at 3.3-V Operation                                               |            | 13.6 Glossary                                                           |                |
|     | 7.12 Switching Characteristics: V <sub>CC1</sub> at 3.3-V and V <sub>CC2</sub> at 5-V Operation                                            | 14         | Mechanical, Packaging, and Orderable Information                        |                |
| IOT | Revision History E: Page numbers for previous revisions may differ from pa  nges from Revision R (September 2015) to Revision S            | age numb   | ers in the current version.                                             | Page           |
| (   | Changed the HBM value from ±4 V to ±4000 V and the CDI                                                                                     | M value f  | rom +1 V to +1000 V in the ESD Ratings table                            |                |
|     | -                                                                                                                                          |            | _                                                                       | , <del>V</del> |
|     | Moved the device power dissipation parameter from the The                                                                                  |            | · · · · · · · · · · · · · · · · · · ·                                   | 40             |
|     | Characteristics table                                                                                                                      |            |                                                                         | 13             |
| ha  | nges from Revision Q (January 2015) to Revision R                                                                                          |            |                                                                         | Page           |
|     | Changed <i>Features</i> From: "Basic Isolation per DIN EN 6074'<br>Insulation per DIN V VDE V 0884-10 (VDE V 0884-10):2006                 |            |                                                                         | 1              |
|     | Changed V <sub>CC1</sub> To V <sub>CCI</sub> , V <sub>CC2</sub> To V <sub>CC0</sub> , GND1 To GNDI, and<br>Simplified Schematic            |            |                                                                         | 1              |
|     | Changed $V_{OH}$ MIN values From: $V_{CC}$ - 0.8 To: $V_{CCO}$ - 0.8 an Characteristics: $V_{CC1}$ and $V_{CC2}$ at 5- $V^{(1)}$ Operation |            |                                                                         | 10             |
|     | Changed $V_{OH}$ Test Condition ISO7240 To: 3.3-V side and the Electrical Characteristics: $V_{CC1}$ at 5-V, $V_{CC2}$ at 3.3-V Operation  |            |                                                                         | 11             |
| t   | Changed $V_{OH}$ Test Condition ISO724x (5-V side) To: 5-V side Electrical Characteristics: $V_{CC1}$ at 5-V, $V_{CC2}$ at 3.3-V Open      | de and the | e MIN value From: V <sub>CC</sub> - 0.8 To: V <sub>CCO</sub> - 0.8 in   | 11             |

Changed  $V_{OH}$  Test Condition ISO7240 To: 3.3-V side and the MIN value From:  $V_{CC}$  - 0.4 To  $V_{CCO}$  -0.4 in the

Changed  $V_{OH}$  Test Condition ISO724x (5-V side) To: 5-V side and the MIN value From:  $V_{CC}$  - 0.8 To:  $V_{CCO}$  - 0.8 in





www.ti.com

| •   | Changed $V_{OH}$ , Test Condition $I_{OH}$ = -20 $\mu$ A MIN value From: $V_{CC}$ - 0.1 To $V_{CCO}$ - 0.1 in the <i>Electrical Characteristics:</i> $V_{CC1}$ at 3.3- $V$ , $V_{CC2}$ at 5- $V$ Operation                                                                                                                       |      |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •   | Changed $V_{OH}$ MIN values From: $V_{CC}$ - 0.4 To: $V_{CCO}$ - 0.4 and $V_{CC}$ - 0.1 To: $V_{CCO}$ - 0.1 in the <i>Electrical Characteristics:</i> $V_{CC1}$ and $V_{CC2}$ at 3.3 V Operation                                                                                                                                 | 13   |
| •   | Changed V <sub>CC1</sub> To: V <sub>CCI</sub> and V <sub>CC2</sub> To: V <sub>CCO</sub> in Figure 13                                                                                                                                                                                                                             | 22   |
| •   | Changed section title From: DIN EN 60747-5-5 Insulation Characteristics To: DIN V VDE V 0884-10 (VDE V 0884-10):2006-1 Insulation Characteristics <sup>(1)</sup>                                                                                                                                                                 | 24   |
| •   | Changed R <sub>S</sub> Test Conditions From: $V_{IO}$ = 500 V at T <sub>S</sub> To: $V_{IO}$ = 500 V at T <sub>S</sub> = 150°C in the <i>DIN V VDE V 0884-10</i> ( <i>VDE V 0884-10</i> ):2006-1 Insulation Characteristics <sup>(2)</sup> table                                                                                 | 24   |
| •   | Changed the CTI Test Conditions From: IEC 60112/VDE 0303 Part 1 To: DIN EN 60112 (VDE 0303-11); IEC 60112 in the <i>Package Characteristics</i> table                                                                                                                                                                            |      |
| •   | Deleted C <sub>1</sub> - Input capacitance to ground from the <i>Package Characteristics</i> table                                                                                                                                                                                                                               | 24   |
| •   | Changed title From: IEC Safety Limiting Values To: Safety Limiting Values                                                                                                                                                                                                                                                        | 25   |
| •   | Changed Figure 17 title From: Thermal Derating Curve per DIN EN 60747-5-5 To: Thermal Derating Curve per VDE                                                                                                                                                                                                                     | 25   |
| •   | Changed "DIN EN 60747-5-5 & DIN EN 61010-1" To: DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 and DIN EN 61010-1 (VDE 0411-1): 2011-07 in the <i>Regulatory Information</i> table                                                                                                                                                  |      |
| (1) | Climatic Classification 40/125/21                                                                                                                                                                                                                                                                                                |      |
| Ch  | anges from Revision P (August 2014) to Revision Q                                                                                                                                                                                                                                                                                | Page |
| •   | Changed the V <sub>I</sub> MAX value in the <i>Absolute Maximum Ratings</i> table From: 6 V To: V <sub>CC</sub> + 0.5 V                                                                                                                                                                                                          | 9    |
| •   | Added Note 3 to the Absolute Maximum Ratings table                                                                                                                                                                                                                                                                               | 9    |
| •   | Moved T <sub>STG</sub> - Storage From the <i>ESD Ratings</i> table to the <i>Absolute Maximum Ratings</i> table                                                                                                                                                                                                                  |      |
| •   | Changed the Handling Rating table to the ESD Ratings table.                                                                                                                                                                                                                                                                      | 9    |
| •   | Added one row to Table 4. Values: X, PD, X, X, Undetermined                                                                                                                                                                                                                                                                      | 26   |
| •   | Added one row to Table 3. Values: X, PD, X, X, Undetermined                                                                                                                                                                                                                                                                      | 26   |
| •   | Changed Figure 18 labels From: "ISO7240CF Input" To: "ISO7240CF Input, Disable" and From: "Enable" To: "Enable, Control"                                                                                                                                                                                                         | 27   |
| Ch  | anges from Revision O (November 2012) to Revision P                                                                                                                                                                                                                                                                              | Page |
| •   | Added Pin Configuration and Functions section, Handling Rating table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1    |
| •   | Changed ISO7241C minimum supply from 2.8 V to 3.15 V                                                                                                                                                                                                                                                                             |      |
| Ch  | anges from Revision N (January 2012) to Revision O                                                                                                                                                                                                                                                                               | Page |
| •   | Added the Safety Limiting Values section                                                                                                                                                                                                                                                                                         | 25   |
| _   |                                                                                                                                                                                                                                                                                                                                  |      |
| Ch  | anges from Revision M (January 2011) to Revision N                                                                                                                                                                                                                                                                               | Page |
| •   | Changed Feature From: Operates 3.3-V or 5-V Supplies To: Operates With 2.8-V (ISO7241C), 3.3-V or 5-V Supplies                                                                                                                                                                                                                   |      |
| •   | Added device options to V <sub>CC</sub> in the RECOMMENDED OPERATING CONDITIONS table                                                                                                                                                                                                                                            | 9    |
| •   | Changed Table Note (1)                                                                                                                                                                                                                                                                                                           | 9    |
| •   | Changed $I_{CC1}$ and $I_{CC2}$ test conditions in the $V_{CC1}$ and $V_{CC2}$ at 5-V <i>Electrical Characteristics:</i> $V_{CC1}$ <i>and</i> $V_{CC2}$ <i>at</i> 5-V <sup>(1)</sup> <i>Operation</i> table                                                                                                                      |      |
| •   | Changed Table Note (1)                                                                                                                                                                                                                                                                                                           |      |
| •   | Changed I <sub>CC1</sub> and I <sub>CC2</sub> test conditions in the V <sub>CC1</sub> at 5-V, V <sub>CC2</sub> at 3.3-V <i>Electrical Characteristics:</i> V <sub>CC1</sub> at 5-V, V <sub>CC2</sub> at 3.3-V <i>Operation</i> table                                                                                             |      |

# ISO7240CF, ISO7240C, ISO7240M ISO7241C, ISO7241M, ISO7242C, ISO7242M



SLLS868S - SEPTEMBER 2007 - REVISED APRIL 2016

www.ti.com

| •        | Changed Table Note (1)                                                                                                                                       | 11   |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •        | Changed $I_{CC1}$ and $I_{CC2}$ test conditions in the $V_{CC1}$ at 3.3-V, $V_{CC2}$ at 5-V <i>Electrical Characteristics:</i> $V_{CC1}$ at 3.3-V, $V_{CC2}$ |      |
|          | at 5-V Operation table                                                                                                                                       | 12   |
| •        | Changed Table Note (1)                                                                                                                                       | 12   |
| •        | Changed $I_{CC1}$ and $I_{CC2}$ test conditions in the $V_{CC1}$ and $V_{CC2}$ at 3.3 V table                                                                | 13   |
| •        | Changed Table Note (1)                                                                                                                                       | 13   |
| •        | Added ELECTRICAL and Switching CHARACTERISTICS tables for $V_{\text{CC1}}$ and $V_{\text{CC2}}$ at 2.8V (ISO722xC-only)                                      | 13   |
| •        | Changed Figure 6 From V <sub>CC1</sub> Failsafe Threshold To: V <sub>CC</sub> Undervoltage Threshold                                                         | 18   |
| •        | Changed the CTI MIN value From: ≥175 V To:≥400 V                                                                                                             | 24   |
| <u>.</u> | Changed the Regulatory Information table                                                                                                                     | 26   |
| Cł       | nanges from Revision L (January 2010) to Revision M                                                                                                          | Page |
| •        | Changed Figure 9, Figure 11, and Figure 12                                                                                                                   | 20   |
| <u>.</u> | Changed the CSA File Number From: 1698195 To: 220991                                                                                                         | 26   |
| Cł       | nanges from Revision K (Decemberl 2009) to Revision L                                                                                                        | Page |
| •        | Added the IEC 60747-5-2 INSULATION CHARACTERISTIC table                                                                                                      | 24   |
| •        | Added the IEC 60664-1 RATINGS TABLE                                                                                                                          | 24   |
| <u>.</u> | Added CTI - Tracking resistance (comparative tracking index to the <i>Package Characteristics</i> table                                                      | 24   |
| Cł       | nanges from Revision J (April 2009) to Revision K                                                                                                            | Page |
| •        | Changed the Input circuit in the DEVICE I/O SCHEMATICS illustration                                                                                          | 1    |
| •        | Added Note 1 to LI01), and changed the MIN value From: 8.34 To 8 mm in the Package Characteristics table                                                     | 24   |
| •        | Added Note 1 to LI02), and changed the MIN value From: 8.1 To 8 mm in the Package Characteristics table                                                      | 24   |
| Cł       | nanges from Revision I (December 2008) to Revision J                                                                                                         | Page |
| •        | Changed I <sub>CC1</sub> for Quiescent and 1Mbps From: 10mA To: 11mA                                                                                         | 10   |
| •        | Changed I <sub>CC1</sub> for Quiescent and 1Mbps From: 10mA To: 11mA                                                                                         |      |
|          |                                                                                                                                                              |      |
| Cr       | nanges from Revision G (July 2008) to Revision H                                                                                                             | Page |
| •        | Added Device number ISO7240CF.                                                                                                                               |      |
| •        | Added Features Bullet: Selectable Failsafe Output (ISO7240CF)                                                                                                |      |
| •        | Changed description paragraph 4 text.                                                                                                                        | /    |
| •        | Changed V <sub>I</sub> in the <i>Absolute Maximum Ratings</i> table From: Voltage at IN, OUT, EN To: Voltage at IN, OUT, EN, DISABLE, CTRL                   | 9    |
| •        | Added t <sub>wake</sub> , Wake time from input disable                                                                                                       | 14   |
| •        | Added t <sub>wake</sub> , Wake time from input disable                                                                                                       | 15   |
| •        | Added t <sub>wake</sub> , Wake time from input disable                                                                                                       | 16   |
| <u>.</u> | Added t <sub>wake</sub> , Wake time from input disable                                                                                                       | 17   |
| Cł       | nanges from Revision F (May 2008) to Revision G                                                                                                              | Page |
| •        | Changed the <i>Package Characteristics</i> table, line , L <sub>(IO1)</sub> MIN value from7.7mm to 8.34mm                                                    | 24   |
| _        |                                                                                                                                                              |      |





| CI       | hanges from Revision E (May 2008) to Revision F                                                                                                         | Page |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •        | Deleted ISO724xA devices. See SLLS905 for the ISO7240A, ISO7241A, and ISO7242A                                                                          | 1    |
| •        | Changed Title From: QUAD DIGITAL ISOLATORS To: HIGH SPEED QUAD DIGITAL ISOLATORS                                                                        | 1    |
| •        | Changed Feature Low Jitter Content - From: 1, 25, and 150-Mbps Signaling Rate Options To: 25, and 150-Mbps Signaling Rate Options                       |      |
| •        | Added t <sub>sk(pp)</sub> footnote                                                                                                                      | 14   |
| •        | Added t <sub>sk(o)</sub> footnote.                                                                                                                      | 14   |
| •        | Added t <sub>sk(pp)</sub> footnote                                                                                                                      | 17   |
| <u>.</u> | Added t <sub>sk(o)</sub> footnote.                                                                                                                      | 17   |
| CI       | hanges from Revision D (April 2008) to Revision E                                                                                                       | Page |
| •        | Added Table Note (1): For the 5-V operation, V <sub>CC1</sub> or V <sub>CC2</sub> is specified from 4.5 V to 5.5 V.                                     | 9    |
| •        | Added Table Note (1): For the 5-V operation, V <sub>CC1</sub> or V <sub>CC2</sub> is specified from 4.5 V to 5.5 V                                      | 11   |
| •        | Added Table Note (1): For the 5-V operation, V <sub>CC1</sub> or V <sub>CC2</sub> is specified from 4.5 V to 5.5 V                                      | 12   |
| <u>•</u> | Added Table Note (1): For the 5-V operation, V <sub>CC1</sub> or V <sub>CC2</sub> is specified from 4.5 V to 5.5 V                                      | 13   |
| CI       | hanges from Revision C (April 2008) to Revision D                                                                                                       | Page |
| •        | Added t <sub>sk(pp)</sub> Part-to-part skew                                                                                                             | 14   |
| •        | Added t <sub>sk(pp)</sub> Part-to-part skew                                                                                                             | 15   |
| •        | Added t <sub>sk(pp)</sub> Part-to-part skew                                                                                                             | 16   |
| •        | Added t <sub>sk(pp)</sub> Part-to-part skew                                                                                                             | 17   |
| •        | Changed Typical ISO724x Application Circuit Figure 19                                                                                                   | 28   |
| CI       | hanges from Revision B (August 2008) to Revision C                                                                                                      | Page |
| •        | Deleted Min = 4.5 V and max = 5.5 V for Supply Voltage of the ROC Table.                                                                                | 9    |
| <u>•</u> | Changed V <sub>CC</sub> Supply Voltage in the ROC Table From: 3.6 To: 5.5                                                                               | 9    |
| CI       | hanges from Revision A (December 2007) to Revision B                                                                                                    | Page |
| •        | Changed V <sub>CC</sub> Supply Voltage in the ROC Table From: 3.45 To: 3.6                                                                              | 9    |
| CI       | hanges from Original (September 2007) to Revision A                                                                                                     | Page |
| •        | Changed V <sub>CC</sub> Supply Voltage in the ROC Table From: 3.6 To: 3.45                                                                              | 9    |
| •        | Changed V <sub>CC</sub> Supply Voltage in the ROC Table From: 3 To: 3.15                                                                                |      |
| •        | Changed TBDs to actual values.                                                                                                                          |      |
| •        | Changed C <sub>I</sub> - typ value From: 1 To: 2 in the <i>Electrical Characteristics:</i> $V_{CC1}$ and $V_{CC2}$ at 5- $V^{(1)}$ Operation            |      |
| •        | Changed C <sub>1</sub> - typ value From: 1 To: 2 in the <i>Electrical Characteristics:</i> V <sub>CC1</sub> at 5-V, V <sub>CC2</sub> at 3.3-V Operation |      |
| •        | Changed C <sub>1</sub> - typ value From: 1 To: 2 in the <i>Electrical Characteristics:</i> V <sub>CC1</sub> at 3.3-V, V <sub>CC2</sub> at 5-V Operation |      |
| •        | Changed typ value From: 1 To: 2 in the <i>Electrical Characteristics:</i> V <sub>CC1</sub> and V <sub>CC2</sub> at 3.3 V Operation                      |      |
| •        | Changed Propagation delay max From: 22 To: 23                                                                                                           |      |
| •        | Changed Propagation delay max From: 46 To: 50                                                                                                           |      |
| •        | Changed Propagation delay max From: 28 To: 29                                                                                                           |      |
|          |                                                                                                                                                         |      |
|          | Changed ISO724xA/C max value From: 2.5 To: 3                                                                                                            | 15   |
| •        | Changed Propagation delay max From: 26 To: 30                                                                                                           |      |

# ISO7240CF, ISO7240C, ISO7240M ISO7241C, ISO7241M, ISO7242C, ISO7242M



| SL | LS868S - SEPTEMBER 2007-REVISED APRIL 2016               | www.ti.com |
|----|----------------------------------------------------------|------------|
|    | Changed Propagation delay max From: 32 To: 34            | 17         |
|    | Changed ISO724xA/C max value From: 3 To: 3.5             |            |
| •  | Changed Figure 1, Figure 2, and Figure 4. Added Figure 3 | 18         |
| •  | Changed C <sub>IO</sub> - typ value From: 1 To: 2        | 24         |
| •  | Changed the Regulatory Information                       | 26         |







# 5 Description (Continued)

The devices with the C suffix (C option) have TTL input thresholds and a noise-filter at the input that prevents transient pulses from being passed to the output of the device. The devices with the M suffix (M option) have CMOS  $V_{CC}/2$  input thresholds and do not have the input noise filter or the additional propagation delay.

The ISO7240CF device has an input disable function on pin 7, and a selectable high or low failsafe-output function with the CTRL pin (pin 10). The failsafe output is a logic high when a logic high is placed on the CTRL pin or it is left unconnected. If a logic low signal is applied to the CTRL pin, the failsafe output becomes a logic-low output state. The input disable function of the ISO7240CF device prevents data from being passed across the isolation barrier to the output. When the inputs are disabled or  $V_{CC1}$  is powered down, the outputs are set by the CTRL pin.

These devices can be powered from 3.3-V or 5-V supplies on either side, in any combination. The signal input pins are 5-V tolerant regardless of the voltage supply level that is used.

These devices are characterized for operation over the ambient temperature range of -40°C to +125°C.



# 6 Pin Configurations and Functions

#### ISO7240CF DW Package 16-Pin SOIC Top View



#### ISO7241C and ISO7241M DW Package 16-Pin SOIC Top View



#### ISO7240C and ISO7240M DW Package 16-Pin SOIC Top View



#### ISO7242C and ISO7242M DW Package 16-Pin SOIC Top View



#### **Pin Functions**

|                  |           | PIN                  |                      |                      |                                                                                                                                   |                                                                                                                                                                                              |  |  |
|------------------|-----------|----------------------|----------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                  | NO.       |                      |                      | 1/0                  | DESCRIPTION3                                                                                                                      |                                                                                                                                                                                              |  |  |
| NAME             | ISO7240CF | ISO7240C<br>ISO7240M | ISO7241C<br>ISO7241M | ISO7242C<br>ISO7242M | 1/0                                                                                                                               | DESCRIPTIONS                                                                                                                                                                                 |  |  |
| CTRL             | 10        | _                    | _                    | -                    | I                                                                                                                                 | Failsafe output control. Output state is determined by CTRL pin when DISABLE is high or $V_{\text{CC1}}$ is powered down. Output is high when CTRL is high or open and low when CTRL is low. |  |  |
| DISABLE          | 7         | 1                    |                      | _                    | _                                                                                                                                 | Input disable. All input pins are disabled when DISABLE is high and enabled when DISABLE is low or open.                                                                                     |  |  |
| EN               | _         | 10                   |                      | _                    | _                                                                                                                                 | Output enable. All output pins are enabled when EN is high or open and disabled when EN is low.                                                                                              |  |  |
| EN <sub>1</sub>  | _         | _                    | 7                    | 7                    | I                                                                                                                                 | Output enable 1. Output pins on side 1 are enabled when $EN_1$ is high or open and disabled when $EN_1$ is low.                                                                              |  |  |
| EN <sub>2</sub>  | _         | _                    | 10                   | 10                   | Output enable 2. Output pins on side-2 are enabled when EN <sub>2</sub> is high or open and disabled when EN <sub>2</sub> is low. |                                                                                                                                                                                              |  |  |
| GND1             | 2, 8      | 2, 8                 | 2, 8                 | 2, 8                 | <ul> <li>Ground connection for V<sub>CC1</sub></li> </ul>                                                                         |                                                                                                                                                                                              |  |  |
| GND2             | 9, 15     | 9, 15                | 9, 15                | 9, 15                | _                                                                                                                                 | Ground connection for V <sub>CC2</sub>                                                                                                                                                       |  |  |
| IN <sub>A</sub>  | 3         | 3                    | 3                    | 3                    | _                                                                                                                                 | Input, channel A                                                                                                                                                                             |  |  |
| IN <sub>B</sub>  | 4         | 4                    | 4                    | 4                    | _                                                                                                                                 | Input, channel B                                                                                                                                                                             |  |  |
| IN <sub>C</sub>  | 5         | 5                    | 5                    | 12                   | _                                                                                                                                 | Input, channel C                                                                                                                                                                             |  |  |
| IN <sub>D</sub>  | 6         | 6                    | 11                   | 11                   | _                                                                                                                                 | Input, channel D                                                                                                                                                                             |  |  |
| NC               | _         | 7                    | _                    | _                    | _                                                                                                                                 | No Connect pins are floating with no internal connection                                                                                                                                     |  |  |
| OUT <sub>A</sub> | 14        | 14                   | 14                   | 14                   | 0                                                                                                                                 | Output, channel A                                                                                                                                                                            |  |  |
| OUT <sub>B</sub> | 13        | 13                   | 13                   | 13                   | 0                                                                                                                                 | Output, channel B                                                                                                                                                                            |  |  |
| OUT <sub>C</sub> | 12        | 12                   | 12                   | 5                    | 0                                                                                                                                 | Output, channel C                                                                                                                                                                            |  |  |
| OUTD             | 11        | 11                   | 6                    | 6                    | 0                                                                                                                                 | Output, channel D                                                                                                                                                                            |  |  |
| V <sub>CC1</sub> | 1         | 1                    | 1                    | 1                    |                                                                                                                                   | Power supply, V <sub>CC1</sub>                                                                                                                                                               |  |  |
| V <sub>CC2</sub> | 16        | 16                   | 16                   | 16                   | _                                                                                                                                 | Power supply, V <sub>CC2</sub>                                                                                                                                                               |  |  |



# 7 Specifications

## Absolute Maximum Ratings

See (1)

|                  |                                                                     | MIN  | MAX                  | UNIT |
|------------------|---------------------------------------------------------------------|------|----------------------|------|
| V <sub>CC</sub>  | Supply voltage <sup>(2)</sup> , V <sub>CC1</sub> , V <sub>CC2</sub> | -0.5 | 6                    | V    |
| VI               | Voltage at IN, OUT, EN, DISABLE, CTRL                               | -0.5 | $V_{CC} + 0.5^{(3)}$ | V    |
| Io               | Output current                                                      | -15  | 15                   | mA   |
| TJ               | Maximum junction temperature                                        |      | 170                  | °C   |
| T <sub>stg</sub> | Storage temperature                                                 | -65  | 150                  | °C   |

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings (1) only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- All voltage values are with respect to network ground terminal and are peak voltage values.
- Maximum voltage must not exceed 6 V.

# 7.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±4000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |
|                    | alconargo               | Machine model (MM), per ANSI/ESDS5.2-1996                                      | ±200  |      |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 7.3 Recommended Operating Conditions

|                   |                                                                     |                                      | MIN                 | NOM    | MAX                 | UNIT |
|-------------------|---------------------------------------------------------------------|--------------------------------------|---------------------|--------|---------------------|------|
| V <sub>CC</sub>   | Supply voltage <sup>(1)</sup> , V <sub>CC1</sub> , V <sub>CC2</sub> |                                      | 3.15                |        | 5.5                 | V    |
| I <sub>OH</sub>   | High-level output current                                           |                                      | -4                  |        |                     | mA   |
| l <sub>OL</sub>   | Low-level output current                                            |                                      |                     |        | 4                   | mA   |
|                   | 1                                                                   | ISO724xC                             | 40                  |        |                     |      |
| t <sub>ui</sub>   | Input pulse width                                                   | ISO724xM                             | 6.67                | 5      |                     | ns   |
| 4 /1              | 0' "                                                                | ISO724xC                             | 0                   | 30(2)  | 25                  |      |
| 1/t <sub>ui</sub> | ui Signaling rate                                                   | ISO724xM                             | 0                   | 200(2) | 150                 | Mbps |
| $V_{IH}$          | High-level input voltage (IN)                                       | 100704.14                            | 0.7 V <sub>CC</sub> |        | V <sub>CC</sub>     | V    |
| $V_{IL}$          | Low-level input voltage (IN)                                        | ISO724xM                             | 0                   |        | 0.3 V <sub>CC</sub> | V    |
| $V_{IH}$          | High-level input voltage (IN, DISABLE, CTRL, EN)                    | 100704.0                             | 2                   |        | 5.5                 | V    |
| V <sub>IL</sub>   | Low-level input voltage (IN, DISABLE, CTRL, EN)                     | ISO724xC                             | 0                   |        | 0.8                 | V    |
| TJ                | Junction temperature                                                |                                      |                     |        | 150                 | °C   |
| Н                 | External magnetic field-strength immunity per IEC 61000-            | -4-8 and IEC 61000-4-9 certification |                     |        | 1000                | A/m  |

 <sup>(1)</sup> For the 5-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> is specified from 4.5 V to 5.5 V. For the 3.3-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> is specified from 3.15 V to 3.6 V.
 (2) Typical value at room temperature and well-regulated power supply.

JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 7.4 Thermal Information

|                        |                                                                 |                           | ISO724xx  |      |
|------------------------|-----------------------------------------------------------------|---------------------------|-----------|------|
|                        | THER                                                            | MAL METRIC <sup>(1)</sup> | DW (SOIC) | UNIT |
|                        |                                                                 | 16 PINS                   |           |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal                                     | 168                       | °C/W      |      |
|                        | resistance                                                      | High-K board              | 77.3      | °C/W |
| R <sub>0</sub> JC(top) | R <sub>BJC(top)</sub> Junction-to-case (top) thermal resistance |                           | 39.5      | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistan                              | ce                        | 41.9      | °C/W |
| ΨЈТ                    | JT Junction-to-top characterization parameter                   |                           | 13.5      | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter                    |                           |           | °C/W |
| R <sub>0JC(bot)</sub>  | Junction-to-case (bottom) thermal                               | resistance                | n/a       | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

# 7.5 Electrical Characteristics: $V_{CC1}$ and $V_{CC2}$ at 5- $V^{(1)}$ Operation

|                     | PARAMETER                                                   |                                                                         | TEST CONDITION                                         | ONS                                                                                           | MIN                    | TYP | MAX  | UNIT  |
|---------------------|-------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------|------------------------|-----|------|-------|
| SUPPL               | Y CURRENT                                                   |                                                                         |                                                        |                                                                                               |                        |     |      |       |
|                     | ISO7240C/M                                                  | Quiescent                                                               | V <sub>I</sub> = V <sub>CC</sub> or 0 V                | All channels, no load,                                                                        |                        | 1   | 3    | A     |
| I <sub>CC1</sub>    | 1507240C/W                                                  | 25 Mbps                                                                 | 12.5-MHz input-clock signal                            | EN at 3 V                                                                                     |                        | 7   | 10.5 | mA    |
|                     | 10070440/M                                                  | Quiescent                                                               | V <sub>I</sub> = V <sub>CC</sub> or 0 V                | All channels, no load,                                                                        |                        | 6.5 | 11   | A     |
|                     | ISO7241C/M                                                  | 25 Mbps                                                                 | 12.5-MHz input-clock signal                            | EN <sub>1</sub> at 3 V, EN <sub>2</sub> at 3 V                                                |                        | 12  | 18   | mA    |
|                     | 10070400/M                                                  | Quiescent                                                               | V <sub>I</sub> = V <sub>CC</sub> or 0 V                | All channels, no load,                                                                        |                        | 10  | 16   | ^     |
|                     | ISO7242C/M                                                  | 25 Mbps                                                                 | 12.5-MHz input-clock signal                            | EN <sub>1</sub> at 3 V, EN <sub>2</sub> at 3 V                                                |                        | 15  | 24   | mA    |
|                     | ISO7240C/M                                                  | Quiescent V <sub>I</sub> = V <sub>CC</sub> or 0 V All channels, no      | All channels, no load,                                 |                                                                                               | 15                     | 22  | mA   |       |
| I <sub>CC2</sub>    | 1507240C/M                                                  | 25 Mbps                                                                 | 12.5-MHz input-clock signal                            | EN at 3 V                                                                                     |                        | 17  | 25   | MA    |
|                     | ISO7241C/M                                                  | Quiescent                                                               | V <sub>I</sub> = V <sub>CC</sub> or 0 V                | All channels, no load, EN <sub>1</sub> at 3 V, EN <sub>2</sub> at 3 V  All channels, no load, |                        | 13  | 20   | mA    |
|                     |                                                             | 25 Mbps                                                                 | 12.5-MHz input-clock signal                            |                                                                                               |                        | 18  | 28   |       |
|                     | ISO7242C/M                                                  | Quiescent                                                               | V <sub>I</sub> = V <sub>CC</sub> or 0 V                |                                                                                               |                        | 10  | 16   | mA    |
|                     | 1307242C/W                                                  | 25 Mbps                                                                 | 12.5-MHz input-clock signal                            | EN <sub>1</sub> at 3 V, EN <sub>2</sub> at 3 V                                                |                        | 15  | 24   | IIIA  |
| ELECT               | RICAL CHARACTER                                             | RISTICS                                                                 |                                                        |                                                                                               |                        |     |      |       |
| I <sub>OFF</sub>    | Sleep mode output                                           | t current                                                               | EN at 0 V, Single channel                              |                                                                                               |                        | 0   |      | μA    |
| \/                  | High-level output v                                         | altana                                                                  | I <sub>OH</sub> = -4 mA, See Figure 9                  |                                                                                               | V <sub>CCO</sub> - 0.8 |     |      | V     |
| V <sub>OH</sub>     | nigri-level output v                                        | ollage                                                                  | $I_{OH} = -20 \mu A$ , See Figure 9                    |                                                                                               | V <sub>CCO</sub> - 0.1 |     |      | V     |
| V                   | Low lovel output w                                          | altago                                                                  | I <sub>OL</sub> = 4 mA, See Figure 9                   |                                                                                               |                        |     | 0.4  | V     |
| V <sub>OL</sub>     | Low-level output voltage $I_{OL} = 20 \mu A$ , See Figure 9 |                                                                         |                                                        |                                                                                               |                        | 0.1 | V    |       |
| V <sub>I(HYS)</sub> | Input voltage hyste                                         | eresis                                                                  |                                                        |                                                                                               |                        | 150 |      | mV    |
| I <sub>IH</sub>     | High-level input cu                                         | rrent                                                                   | IN at V <sub>CCI</sub>                                 |                                                                                               |                        | 10  |      |       |
| I <sub>IL</sub>     | Low-level input cur                                         | rent                                                                    | IN at 0 V                                              | -10                                                                                           |                        |     | μΑ   |       |
| Cı                  | Input capacitance                                           | nput capacitance to ground IN at $V_{CC}$ , $V_I = 0.4 \sin (4E6\pi t)$ |                                                        |                                                                                               |                        | 2   |      | pF    |
| CMTI                | Common-mode tra                                             | nsient immunity                                                         | V <sub>I</sub> = V <sub>CC</sub> or 0 V, See Figure 13 |                                                                                               | 25                     | 50  |      | kV/µs |

<sup>(1)</sup> For the 5-V operation,  $V_{CC1}$  or  $V_{CC2}$  is specified from 4.5 V to 5.5 V.



# 7.6 Electrical Characteristics: $V_{CC1}$ at 5-V, $V_{CC2}$ at 3.3-V Operation

See <sup>(1)</sup>. Over recommended operating conditions (unless otherwise noted)

|                  | PARAMETER           |                  | TEST CONDITIONS                                        |                                                   | MIN                    | TYP  | MAX  | UNIT  |
|------------------|---------------------|------------------|--------------------------------------------------------|---------------------------------------------------|------------------------|------|------|-------|
| SUPPLY           | CURRENT             | ·                |                                                        |                                                   |                        |      |      |       |
|                  | 10070400/M          | Quiescent        | $V_I = V_{CC}$ or 0 V                                  | All channels, no load, EN                         |                        | 1    | 3    | A     |
|                  | ISO7240C/M          | 25 Mbps          | 12.5-MHz input-clock signal                            | at 3 V                                            |                        | 7    | 10.5 | mA    |
|                  |                     | Quiescent        | V <sub>I</sub> = V <sub>CC</sub> or 0 V                | All channels, no load,                            |                        | 6.5  | 11   |       |
| I <sub>CC1</sub> | ISO7241C/M          | 25 Mbps          | 12.5-MHz input-clock signal                            | EN <sub>1</sub> at 3 V,<br>EN <sub>2</sub> at 3 V |                        | 12   | 18   | mA    |
|                  | 10070100/14         | Quiescent        | V <sub>I</sub> = V <sub>CC</sub> or 0 V                | All channels, no load,                            |                        | 10   | 16   |       |
|                  | ISO7242C/M          | 25 Mbps          | 12.5-MHz input-clock signal                            | EN <sub>1</sub> at 3 V,<br>EN <sub>2</sub> at 3 V |                        | 15   | 24   | mA    |
|                  | ISO7240C/M          | Quiescent        | V <sub>I</sub> = V <sub>CC</sub> or 0 V                | All channels, no load, EN                         |                        | 9.5  | 15   | A     |
|                  | 1507240C/M          | 25 Mbps          | 12.5-MHz input-clock signal                            | at 3 V                                            |                        | 10.5 | 17   | mA    |
|                  |                     | Quiescent        | $V_I = V_{CC}$ or 0 V                                  | All channels, no load,                            |                        | 8    | 13   |       |
| I <sub>CC2</sub> | ISO7241C/M          | 25 Mbps          | 12.5-MHz input-clock signal                            | EN <sub>1</sub> at 3 V,<br>EN <sub>2</sub> at 3 V |                        | 11.5 | 18   | mA    |
|                  |                     | Quiescent        | V <sub>I</sub> = V <sub>CC</sub> or 0 V                | All channels, no load,                            |                        | 6    | 10   |       |
|                  | ISO7242C/M          | 25 Mbps          | 12.5-MHz input-clock signal                            | EN <sub>1</sub> at 3 V,<br>EN <sub>2</sub> at 3 V |                        | 9    | 14   | mA    |
| ELECTR           | RICAL CHARACTERI    | STICS            | <u>'</u>                                               |                                                   |                        |      |      |       |
| I <sub>OFF</sub> | Sleep mode output   | t current        | EN at 0 V, Single channel                              |                                                   |                        | 0    |      | μA    |
|                  |                     |                  | I Am A Con Figure 0                                    | 3.3-V side                                        | V <sub>CCO</sub> - 0.4 |      |      |       |
| $V_{OH}$         | High-level output v | oltage           | I <sub>OH</sub> = -4 mA, See Figure 9                  | 5-V side                                          | V <sub>CCO</sub> - 0.8 |      |      | V     |
|                  |                     |                  | $I_{OH} = -20 \mu A$ , See Figure 9                    |                                                   | $V_{\rm CCO} - 0.1$    |      |      |       |
| V <sub>OL</sub>  | Low-level output ve | oltago           | I <sub>OL</sub> = 4 mA, See Figure 9                   |                                                   |                        |      | 0.4  | V     |
| VOL              | Low-level output vi | ollage           | $I_{OL}$ = 20 $\mu$ A, See Figure 9                    |                                                   |                        |      | 0.1  | V     |
| $V_{I(HYS)}$     | Input voltage hyste | eresis           |                                                        |                                                   |                        | 150  |      | mV    |
| I <sub>IH</sub>  | High-level input cu | rrent            | IN at V <sub>CCI</sub>                                 |                                                   |                        |      | 10   | μA    |
| I <sub>IL</sub>  | Low-level input cur | rrent            | IN at 0 V                                              |                                                   | -10                    |      |      | μΑ    |
| Cı               | Input capacitance   | to ground        | IN at $V_{CC}$ , $V_{I} = 0.4 \sin (4E6\pi t)$         |                                                   |                        | 2    |      | pF    |
| CMTI             | Common-mode tra     | ansient immunity | V <sub>I</sub> = V <sub>CC</sub> or 0 V, See Figure 13 |                                                   | 25                     | 50   |      | kV/μs |

<sup>(1)</sup> For the 5-V operation,  $V_{CC1}$  or  $V_{CC2}$  is specified from 4.5 V to 5.5 V. For the 3.3-V operation,  $V_{CC1}$  or  $V_{CC2}$  is specified from 3.15 V to 3.6 V.



# 7.7 Electrical Characteristics: $V_{CC1}$ at 3.3-V, $V_{CC2}$ at 5-V Operation

See <sup>(1)</sup>. Over recommended operating conditions (unless otherwise noted)

|                  | PARAMETER           |                  | TEST CONDITIONS                                        | TEST CONDITIONS                                                             |                        | TYP | MAX | UNIT  |
|------------------|---------------------|------------------|--------------------------------------------------------|-----------------------------------------------------------------------------|------------------------|-----|-----|-------|
| SUPPLY           | CURRENT             |                  |                                                        |                                                                             |                        |     |     |       |
|                  | ISO7240C/M          | Quiescent        | V <sub>I</sub> = V <sub>CC</sub> or 0 V                | All channels, no load,                                                      |                        | 0.5 | 1   | mA    |
|                  | 1507240C/M          | 25 Mbps          | 12.5-MHz input-clock signal                            | EN at 3 V                                                                   |                        | 3   | 5   | MA    |
|                  |                     | Quiescent        | V <sub>I</sub> = V <sub>CC</sub> or 0 V                | All channels, no load,                                                      |                        | 4   | 7   |       |
| I <sub>CC1</sub> | ISO7241C/M          | 25 Mbps          | 12.5-MHz input-clock signal                            | EN <sub>1</sub> at 3 V,<br>EN <sub>2</sub> at 3 V                           |                        | 6.5 | 11  | mA    |
|                  | 1007040044          | Quiescent        | V <sub>I</sub> = V <sub>CC</sub> or 0 V                | All channels, no load,                                                      |                        | 6   | 10  |       |
|                  | ISO7242C/M          | 25 Mbps          | 12.5-MHz input-clock signal                            | EN <sub>1</sub> at 3 V,<br>EN <sub>2</sub> at 3 V                           |                        | 9   | 14  | mA    |
|                  | ISO7240C/M          | Quiescent        | V <sub>I</sub> = V <sub>CC</sub> or 0 V                | All channels, no load,                                                      |                        | 15  | 22  | A     |
|                  | 1507240C/M          | 25 Mbps          | 12.5-MHz input-clock signal                            | EN at 3 V                                                                   |                        | 17  | 25  | mA    |
|                  |                     | Quiescent        | $V_I = V_{CC}$ or 0 V                                  | All channels, no load,                                                      |                        | 13  | 20  |       |
| I <sub>CC2</sub> | ISO7241C/M          | 25 Mbps          | 12.5-MHz input-clock signal                            | EN <sub>1</sub> at 3 V,<br>EN <sub>2</sub> at 3 V                           |                        | 18  | 28  | mA    |
|                  |                     | Quiescent        | V <sub>I</sub> = V <sub>CC</sub> or 0 V                | All channels, no load,<br>EN <sub>1</sub> at 3 V,<br>EN <sub>2</sub> at 3 V |                        | 10  | 16  |       |
| IS               | ISO7242C/M          | 25 Mbps          | 12.5-MHz input-clock signal                            |                                                                             |                        | 15  | 24  | mA    |
| ELECTR           | ICAL CHARACTERIS    | TICS             |                                                        |                                                                             |                        |     |     |       |
| I <sub>OFF</sub> | Sleep mode outpu    | t current        | EN at 0 V, Single channel                              |                                                                             |                        | 0   |     | μΑ    |
|                  |                     |                  | I AmA See Figure 0                                     | 3.3-V side                                                                  | V <sub>CCO</sub> - 0.4 |     |     |       |
| $V_{OH}$         | High-level output v | roltage          | I <sub>OH</sub> = -4 mA, See Figure 9                  | 5-V side                                                                    | V <sub>CCO</sub> - 0.8 |     |     | V     |
|                  |                     |                  | $I_{OH} = -20 \mu A$ , See Figure 9                    |                                                                             | $V_{CCO} - 0.1$        |     |     |       |
| V <sub>OL</sub>  | Low-level output v  | oltago           | I <sub>OL</sub> = 4 mA, See Figure 9                   |                                                                             |                        |     | 0.4 | V     |
| VOL              | Low-level output v  | onage            | $I_{OL} = 20 \mu A$ , See Figure 9                     |                                                                             |                        |     | 0.1 | V     |
| $V_{I(HYS)}$     | Input voltage hyste | eresis           |                                                        |                                                                             |                        | 150 |     | mV    |
| I <sub>IH</sub>  | High-level input cu | rrent            | IN at V <sub>CCI</sub>                                 | IN at V <sub>CCI</sub>                                                      |                        |     | 10  | μA    |
| I <sub>IL</sub>  | Low-level input cur | rrent            | IN at 0 V                                              | IN at 0 V                                                                   |                        |     |     | μΛ    |
| C <sub>I</sub>   | Input capacitance   | to ground        | IN at $V_{CC}$ , $V_I = 0.4 \sin (4E6\pi t)$           |                                                                             |                        | 2   |     | pF    |
| CMTI             | Common-mode tra     | insient immunity | V <sub>I</sub> = V <sub>CC</sub> or 0 V, See Figure 13 | V <sub>I</sub> = V <sub>CC</sub> or 0 V, See Figure 13                      |                        | 50  |     | kV/μs |

<sup>(1)</sup> For the 5-V operation,  $V_{CC1}$  or  $V_{CC2}$  is specified from 4.5 V to 5.5 V. For the 3.3-V operation,  $V_{CC1}$  or  $V_{CC2}$  is specified from 3.15 V to 3.6 V.



# 7.8 Electrical Characteristics: $V_{CC1}$ and $V_{CC2}$ at 3.3 V Operation

See (1). Over recommended operating conditions (unless otherwise noted)

|                  | PARAMETER                  |                                                            | TEST CONDITIO                                              | NS                                                                       | MIN | TYP  | MAX | UNIT  |
|------------------|----------------------------|------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------|-----|------|-----|-------|
| SUPPL            | Y CURRENT                  |                                                            |                                                            |                                                                          |     |      |     |       |
|                  | ISO7240C/M                 | Quiescent                                                  | V <sub>I</sub> = V <sub>CC</sub> or 0 V                    | All channels, no load,                                                   |     | 0.5  | 1   | A     |
|                  | 1507240C/W                 | 25 Mbps                                                    | 12.5 MHz Input Clock Signal                                | EN at 3 V                                                                |     | 3    | 5   | mA    |
|                  | ISO7241C/M                 | Quiescent                                                  | V <sub>I</sub> = V <sub>CC</sub> or 0 V                    | All channels, no load,                                                   |     | 4    | 7   |       |
| I <sub>CC1</sub> | 1507241C/W                 | 25 Mbps                                                    | 12.5 MHz Input Clock Signal                                | EN <sub>1</sub> at 3 V, EN <sub>2</sub> at 3 V                           |     | 6.5  | 11  | mA    |
|                  | ISO7242C/M                 | Quiescent                                                  | V <sub>I</sub> = V <sub>CC</sub> or 0 V                    | All channels, no load,                                                   |     | 6    | 10  | MA    |
|                  | 1507242C/W                 | 25 Mbps                                                    | 12.5 MHz Input Clock Signal                                | EN <sub>1</sub> at 3 V, EN <sub>2</sub> at 3 V                           |     | 9    | 14  |       |
|                  | ISO7240C/M                 | Quiescent                                                  | $V_I = V_{CC}$ or 0 V                                      | All channels, no load,                                                   |     | 9.5  | 15  | mA    |
|                  | 1507240C/W                 | 25 Mbps                                                    | 12.5 MHz Input Clock Signal                                | EN at 3 V                                                                |     | 10.5 | 17  | ША    |
|                  | ISO7241C/M                 | Quiescent                                                  | V <sub>I</sub> = V <sub>CC</sub> or 0 V                    | All channels, no load,                                                   |     | 8    | 13  |       |
| I <sub>CC2</sub> | 13072410/W                 | 25 Mbps                                                    | 12.5 MHz Input Clock Signal                                | EN <sub>1</sub> at 3 V, EN <sub>2</sub> at 3 V                           |     | 11.5 | 18  | mA    |
|                  | ISO7242C/M                 | Quiescent                                                  | $V_I = V_{CC}$ or 0 V                                      | All channels, no load,<br>EN <sub>1</sub> at 3 V, EN <sub>2</sub> at 3 V |     | 6    | 10  | mA    |
|                  |                            | 25 Mbps                                                    | 12.5 MHz Input Clock Signal                                |                                                                          |     | 9    | 14  |       |
| ELECT            | RICAL CHARACTERISTICS      | S                                                          |                                                            |                                                                          | •   |      |     |       |
| I <sub>OFF</sub> | Sleep mode output currer   | nt                                                         | EN at 0 V, single channel                                  |                                                                          |     | 0    |     | μΑ    |
| \/               | High-level output voltage  |                                                            | I <sub>OH</sub> = -4 mA, See Figure 9                      | I <sub>OH</sub> = -4 mA, See Figure 9                                    |     |      |     | V     |
| V <sub>OH</sub>  | nigri-ievei output voitage |                                                            | $I_{OH} = -20 \mu A$ , See Figure 9                        | I <sub>OH</sub> = -20 μA, See Figure 9                                   |     |      |     | V     |
| V                | Low-level output voltage   |                                                            | I <sub>OL</sub> = 4 mA, See Figure 9                       |                                                                          |     |      | 0.4 | V     |
| $V_{OL}$         | Low-level output voltage   |                                                            | $I_{OL}$ = 20 $\mu$ A, See Figure 9                        |                                                                          |     |      | 0.1 | V     |
| $V_{I(HYS)}$     | Input voltage hysteresis   |                                                            |                                                            |                                                                          |     | 150  |     | mV    |
| I <sub>IH</sub>  | High-level input current   | gh-level input current IN at V <sub>CCI</sub>              |                                                            |                                                                          |     | 10   |     |       |
| I <sub>IL</sub>  | Low-level input current    | Low-level input current IN at 0 V                          |                                                            | -10                                                                      |     |      | μA  |       |
| Cı               | Input capacitance to groun | nce to ground IN at $V_{CC}$ , $V_I = 0.4 \sin (4E6\pi t)$ |                                                            |                                                                          | 2   |      | pF  |       |
| CMTI             | Common-mode transient      | immunity                                                   | ity V <sub>I</sub> = V <sub>CC</sub> or 0 V, See Figure 13 |                                                                          | 25  | 50   |     | kV/μs |

<sup>(1)</sup> For the 3.3-V operation,  $V_{CC1}$  or  $V_{CC2}$  is specified from 3.15 V to 3.6 V.

# 7.9 Power Dissipation Characteristics

 $V_{CC1} = V_{CC2} = 5.5 \text{ V}, T_J = 150^{\circ}\text{C}, C_L = 15 \text{ pF}, Input a 50\% duty cycle square wave (unless otherwise noted)}$ 

|       | PARAMETER                | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-------|--------------------------|-----------------|-----|-----|-----|------|
| $P_D$ | Device power dissipation |                 |     |     | 220 | mW   |



# 7.10 Switching Characteristics: $V_{\text{CC1}}$ and $V_{\text{CC2}}$ at 5-V Operation

|                                     | PARAMETER                                                                  |                         | TEST CONDITIONS                                                             | MIN | TYP | MAX | UNIT |
|-------------------------------------|----------------------------------------------------------------------------|-------------------------|-----------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                                          | 1007040                 |                                                                             | 18  |     | 42  |      |
| PWD                                 | Pulse-width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | ISO724xC                | Con Figure 0                                                                |     |     | 2.5 | ns   |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                                          | 100704-14               | See Figure 9                                                                | 10  |     | 23  | ns   |
| PWD                                 | Pulse-width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | ISO724xM                |                                                                             |     | 1   | 2   |      |
|                                     | D(2)                                                                       | ISO724xC                |                                                                             |     |     | 8   |      |
| t <sub>sk(pp)</sub>                 | Part-to-part skew <sup>(2)</sup>                                           | ISO724xM                |                                                                             |     | 0   | 3   | ns   |
|                                     |                                                                            | ISO724xC                |                                                                             |     |     | 2   |      |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew (3)                                         | ISO724xM                |                                                                             |     | 0   | 1   | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                    | Output signal rise time |                                                                             |     | 2   |     |      |
| t <sub>f</sub>                      | Output signal fall time                                                    |                         | See Figure 9                                                                |     | 2   |     | ns   |
| t <sub>PHZ</sub>                    | Propagation delay, high-level-to-high-impedance                            | output                  |                                                                             |     | 15  | 20  |      |
| t <sub>PZH</sub>                    | Propagation delay, high-impedance-to-high-leve                             | output                  | See Figure 40                                                               |     | 15  | 20  |      |
| t <sub>PLZ</sub>                    | Propagation delay, low-level-to-high-impedance                             | output                  | See Figure 10                                                               |     | 15  | 20  | ns   |
| t <sub>PZL</sub>                    | Propagation delay, high-impedance-to-low-level                             | output                  |                                                                             |     | 15  | 20  |      |
| t <sub>fs</sub>                     | Failsafe output delay time from input power loss                           |                         | See Figure 11                                                               |     | 12  |     | μs   |
| t <sub>wake</sub>                   | Wake time from input disable                                               |                         | See Figure 12                                                               |     | 15  |     | μs   |
| t <sub>jit(pp)</sub>                | Peak-to-peak eye-pattern jitter                                            | ISO724xM                | 150 Mbps NRZ data input, Same polarity input on all channels, See Figure 14 |     | 1   |     | ns   |

<sup>(1)</sup> Also referred to as pulse skew.

<sup>(2)</sup> t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

<sup>(3)</sup> t<sub>sk(o)</sub> is the skew between specified outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical specified loads.



# 7.11 Switching Characteristics: V<sub>CC1</sub> at 5-V, V<sub>CC2</sub> at 3.3-V Operation

|                                     | PARAMETER                                                                  |           | TEST CONDITIONS                                                                        | MIN | TYP | MAX | UNIT |  |
|-------------------------------------|----------------------------------------------------------------------------|-----------|----------------------------------------------------------------------------------------|-----|-----|-----|------|--|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                                          | 100704-0  | See Figure 9                                                                           | 20  |     | 50  |      |  |
| PWD                                 | Pulse-width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | ISO724xC  |                                                                                        |     |     | 3   | ns   |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                                          | 100704.14 |                                                                                        | 12  |     | 29  |      |  |
| PWD                                 | Pulse-width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | ISO724xM  |                                                                                        |     | 1   | 2   | ns   |  |
|                                     | 2)                                                                         | ISO724xC  |                                                                                        |     |     | 10  |      |  |
| t <sub>sk(pp)</sub>                 | Part-to-part skew (2)                                                      | ISO724xM  |                                                                                        | 0   |     | 5   | ns   |  |
|                                     | Channel-to-channel output skew (3)                                         | ISO724xC  |                                                                                        |     |     | 3   |      |  |
| t <sub>sk(o)</sub>                  | <u> </u>                                                                   | ISO724xM  |                                                                                        |     | 0   | 1   | ns   |  |
| t <sub>r</sub>                      | Output signal rise time                                                    | •         | On a Firmura O                                                                         |     | 2   |     |      |  |
| t <sub>f</sub>                      | Output signal fall time                                                    |           | See Figure 9                                                                           |     | 2   |     | ns   |  |
| t <sub>PHZ</sub>                    | Propagation delay, high-level-to-high-impedance                            | output    |                                                                                        |     | 15  | 20  |      |  |
| t <sub>PZH</sub>                    | Propagation delay, high-impedance-to-high-level                            | output    | Con Figure 40                                                                          |     | 15  | 20  |      |  |
| t <sub>PLZ</sub>                    | Propagation delay, low-level-to-high-impedance                             | output    | See Figure 10                                                                          |     | 15  | 20  | ns   |  |
| t <sub>PZL</sub>                    | Propagation delay, high-impedance-to-low-level                             | output    |                                                                                        |     | 15  | 20  |      |  |
| t <sub>fs</sub>                     | Failsafe output delay time from input power loss                           |           | See Figure 11                                                                          |     | 18  |     | μs   |  |
| t <sub>wake</sub>                   | Wake time from input disable                                               |           | See Figure 12                                                                          |     | 15  |     | μs   |  |
| t <sub>jit(pp)</sub>                | Peak-to-peak eye-pattern jitter                                            | ISO724xM  | 150 Mbps PRBS NRZ data input,<br>Same polarity input on all<br>channels, See Figure 14 |     | 1   |     | ns   |  |

<sup>(1)</sup> Also known as pulse skew

<sup>(2)</sup>  $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

<sup>(3)</sup> t<sub>sk(o)</sub> is the skew between specified outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical specified loads.



# 7.12 Switching Characteristics: $V_{CC1}$ at 3.3-V and $V_{CC2}$ at 5-V Operation

|                                     | PARAMETER                                                                  |            | TEST CONDITIONS                                                             | MIN | TYP | MAX | UNIT |
|-------------------------------------|----------------------------------------------------------------------------|------------|-----------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                                          | 100704-0   |                                                                             | 22  |     | 51  |      |
| PWD                                 | Pulse-width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | ISO724xC   | Can Figure 0                                                                |     |     | 3   | ns   |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                                          | 100704-14  | See Figure 9                                                                | 12  |     | 30  |      |
| PWD                                 | Pulse-width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | ISO724xM   |                                                                             |     | 1   | 2   | ns   |
|                                     | Part-to-part skew (2)                                                      | ISO724xC   |                                                                             |     |     | 10  | ns   |
| t <sub>sk(pp)</sub>                 | Pan-to-pan skew                                                            | ISO724xM   |                                                                             |     | 0   | 5   |      |
|                                     | Channel-to-channel output skew (3)                                         | ISO724xC   |                                                                             |     |     | 2.5 |      |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew                                             | ISO724xM   |                                                                             |     | 0   | 1   | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                    | *          | See Figure 0                                                                |     | 2   |     |      |
| t <sub>f</sub>                      | Output signal fall time                                                    |            | See Figure 9                                                                |     | 2   |     | ns   |
| t <sub>PHZ</sub>                    | Propagation delay, high-level-to-high-impedar                              | nce output |                                                                             |     | 15  | 20  | ns   |
| t <sub>PZH</sub>                    | Propagation delay, high-impedance-to-high-le                               | vel output | See Figure 40                                                               |     | 15  | 20  |      |
| t <sub>PLZ</sub>                    | Propagation delay, low-level-to-high-impedance                             | ce output  | See Figure 10                                                               |     | 15  | 20  |      |
| t <sub>PZL</sub>                    | Propagation delay, high-impedance-to-low-lev                               | el output  |                                                                             |     | 15  | 20  |      |
| t <sub>fs</sub>                     | Failsafe output delay time from input power lo                             | ss         | See Figure 11                                                               |     | 12  |     | μs   |
| t <sub>wake</sub>                   | Wake time from input disable                                               |            | See Figure 12                                                               |     | 15  |     | μs   |
| t <sub>jit(pp)</sub>                | Peak-to-peak eye-pattern jitter                                            | ISO724xM   | 150 Mbps NRZ data input, Same polarity input on all channels, See Figure 14 |     | 1   |     | ns   |

<sup>(1)</sup> Also known as pulse skew

<sup>(2)</sup>  $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

<sup>(3)</sup>  $t_{sk(0)}$  is the skew between specified outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical specified loads.



# 7.13 Switching Characteristics: $V_{\text{CC1}}$ and $V_{\text{CC2}}$ at 3.3-V Operation

|                                     | PARAMETER                                                                    |           | TEST CONDITIONS                                                                  | MIN | TYP | MAX | UNIT |  |
|-------------------------------------|------------------------------------------------------------------------------|-----------|----------------------------------------------------------------------------------|-----|-----|-----|------|--|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                                            | 1007040   |                                                                                  | 25  |     | 56  |      |  |
| PWD                                 | Pulse-width distortion  t <sub>PHL</sub> - t <sub>PLH</sub>   <sup>(1)</sup> | ISO724xC  | See Figure 0                                                                     |     |     | 4   | ns   |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                                            | 100704-14 | See Figure 9                                                                     | 12  |     | 34  |      |  |
| PWD                                 | Pulse-width distortion  t <sub>PHL</sub> - t <sub>PLH</sub>   <sup>(1)</sup> | ISO724xM  |                                                                                  |     | 1   | 2   | ns   |  |
|                                     | D(2)                                                                         | ISO724xC  |                                                                                  |     |     | 10  | ns   |  |
| t <sub>sk(pp)</sub>                 | Part-to-part skew <sup>(2)</sup>                                             | ISO724xM  |                                                                                  |     | 0   | 5   |      |  |
|                                     | Observation above to the state (3)                                           | ISO724xC  |                                                                                  |     |     | 3.5 |      |  |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew (3)                                           | ISO724xM  |                                                                                  |     | 0   | 1   | ns   |  |
| t <sub>r</sub>                      | Output signal rise time                                                      |           | Con Figure 0                                                                     |     | 2   |     | ns   |  |
| t <sub>f</sub>                      | Output signal fall time                                                      |           | See Figure 9                                                                     |     | 2   |     | ns   |  |
| t <sub>PHZ</sub>                    | Propagation delay, high-level-to-high-impedance                              | output    |                                                                                  |     | 15  | 20  | ns   |  |
| t <sub>PZH</sub>                    | Propagation delay, high-impedance-to-high-level                              | output    | Con Firmer 40                                                                    |     | 15  | 20  |      |  |
| t <sub>PLZ</sub>                    | Propagation delay, low-level-to-high-impedance                               | output    | See Figure 10                                                                    |     | 15  | 20  |      |  |
| t <sub>PZL</sub>                    | Propagation delay, high-impedance-to-low-level                               | output    |                                                                                  |     | 15  | 20  |      |  |
| t <sub>fs</sub>                     | Failsafe output delay time from input power loss                             |           | See Figure 11                                                                    |     | 18  |     | μs   |  |
| t <sub>wake</sub>                   | Wake time from input disable                                                 |           | See Figure 12                                                                    |     | 15  |     | μs   |  |
| t <sub>jit(pp)</sub>                | Peak-to-peak eye-pattern jitter                                              | ISO724xM  | 150 Mbps PRBS NRZ data input, same polarity input on all channels, See Figure 14 |     | 1   |     | ns   |  |

Also referred to as pulse skew.

 $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.  $t_{sk(0)}$  is the skew between specified outputs of a single device with all driving inputs connected together and the outputs switching in the

same direction while driving identical specified loads.

# 7.14 Typical Characteristics





# **Typical Characteristics (continued)**





## 8 Parameter Measurement Information



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle,  $t_r \leq$  3 ns,  $t_f \leq$  3 n
- B.  $C_L = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 9. Switching Characteristic Test Circuit and Voltage Waveforms



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle,  $t_r \leq$  3 ns,  $t_f \leq$  3 ns,  $Z_O = 50\Omega$ .
- B.  $C_L = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 10. Enable or Disable Propagation-Delay Time Test Circuit and Waveform



# **Parameter Measurement Information (continued)**



A. C<sub>L</sub> = 15 pF and includes instrumentation and fixture capacitance within ±20%.

Figure 11. Failsafe Delay Time Test Circuit and Voltage Waveforms



NOTE: The test that yields the longest time is used in this data sheet.

- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle,  $t_r \leq$  3 ns,  $t_f \leq$  3 ns,  $Z_O = 50\Omega$ .
- B.  $C_L = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 12. Wake Time From Input Disable Test Circuit and Voltage Waveforms



# **Parameter Measurement Information (continued)**



- A.  $C_1 = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .
- B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle,  $t_r \leq$  3 ns,  $t_f \leq$  3 ns,  $Z_O =$  50  $\Omega$ .

Figure 13. Common-Mode Transient Immunity Test Circuit and Voltage Waveform



Copyright © 2016, Texas Instruments Incorporated

NOTE: PRBS bit pattern run length is  $2^{16} - 1$ . Transition time is 800 ps. NRZ data input has no more than five consecutive 1s or 0s.

Figure 14. Peak-to-Peak Eye-Pattern Jitter Test Circuit and Voltage Waveform



## 9 Detailed Description

#### 9.1 Overview

The isolator in Figure 15 is based on a capacitive isolation-barrier technique. The I/O channel of the device consists of two internal data channels, a high-frequency channel (HF) with a bandwidth from 100 kbps up to 150 Mbps, and a low-frequency channel (LF) covering the range from 100 kbps down to DC. In principle, a single-ended input signal entering the HF-channel is split into a differential signal through the inverter gate at the input. The following capacitor-resistor networks differentiate the signal into transients, which then are converted into differential pulses by two comparators. The comparator outputs drive a NOR-gate flip-flop the output of which feeds an output multiplexer. A decision logic (DCL) at the driving output of the flip-flop measures the durations between signal transients. If the duration between two consecutive transients exceeds a certain time limit, as in the case of a low-frequency signal, the DCL forces the output-multiplexer to switch from the high- to the low-frequency channel.

Because low-frequency input signals require the internal capacitors to assume prohibitively large values, these signals are pulse-width modulated (PWM) with the carrier frequency of an internal oscillator, thus creating a sufficiently high frequency signal, capable of passing the capacitive barrier. As the input is modulated, a low-pass filter (LPF) is required to remove the high-frequency carrier from the actual data before passing it on to the output multiplexer.

### 9.2 Functional Block Diagram



Figure 15. Conceptual Block Diagram of a Digital Capacitive Isolator

Submit Documentation Feedback



#### 9.3 Feature Description

The ISO724xx family of devices is available in multiple channel configurations and default output-state options to enable wide variety of application uses. Table 1 lists these device features.

**Table 1. Device Features** 

| PRODUCT   | SIGNALING<br>RATE | INPUT<br>THRESHOLD         | CHANNEL<br>CONFIGURATION |
|-----------|-------------------|----------------------------|--------------------------|
| ISO7240C  | 25 Mbps           | ~1.5 V (TTL)               |                          |
| ISO7240CF | 25 Mbps           | ~1.5 V (TTL)               | 4/0                      |
| ISO7240M  | 150 Mbps          | V <sub>CC</sub> / 2 (CMOS) |                          |
| ISO7241C  | 25 Mbps           | ~1.5 V (TTL)               | 2/4                      |
| ISO7241M  | 150 Mbps          | V <sub>CC</sub> / 2 (CMOS) | 3/1                      |
| ISO7242C  | 25 Mbps           | ~1.5 V (TTL)               | 0/0                      |
| ISO7242M  | 150 Mbps          | V <sub>CC</sub> / 2 (CMOS) | 2/2                      |

# 9.3.1 DIN V VDE V 0884-10 (VDE V 0884-10):2006-1 Insulation Characteristics<sup>(1)</sup>

over recommended operating conditions (unless otherwise noted)

|                   | PARAMETER                           | TEST CONDITIONS                                                                                                            | SPECIFICATIONS   | UNIT            |
|-------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|
| V <sub>IORM</sub> | Maximum working insulation voltage  |                                                                                                                            | 560              | V <sub>PK</sub> |
|                   |                                     | After Input/Output Safety Test Subgroup 2/3 $V_{PR} = V_{IORM} \times 1.2$ , $t = 10 \text{ s}$ , Partial discharge < 5 pC | 672              | V <sub>PK</sub> |
| $V_{PR}$          | Input to output test voltage        | Method a, $V_{PR} = V_{IORM} \times 1.6$ ,<br>Type and sample test with t = 10 s,<br>Partial discharge < 5 pC              | 896              | V <sub>PK</sub> |
|                   |                                     | Method b1, V <sub>PR</sub> = V <sub>IORM</sub> × 1.875,<br>100 % Production test with t = 1 s,<br>Partial discharge < 5 pC | 1050             | V <sub>PK</sub> |
| $V_{IOTM}$        | Maximum transient isolation voltage | t = 60 s                                                                                                                   | 4000             | V <sub>PK</sub> |
| R <sub>S</sub>    | Insulation resistance               | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C                                                                          | >10 <sup>9</sup> | Ω               |
|                   | Pollution degree                    |                                                                                                                            | 2                |                 |

<sup>(1)</sup> Climatic Classification 40/125/21

#### Table 2. IEC 60664-1 Ratings Table

| PARAMETER                    | TEST CONDITIONS                           | SPECIFICATION |
|------------------------------|-------------------------------------------|---------------|
| Basic isolation group 1      | Material group                            | II            |
| In stallation plansification | Rated mains voltage ≤150 V <sub>RMS</sub> | I-IV          |
| Installation classification  | Rated mains voltage ≤300 V <sub>RMS</sub> | I-III         |

# 9.3.2 Package Characteristics

|                 | PARAMETER                                           | TEST CONDITIONS                                                                                                          | MIN   | TYP I              | MAX | UNIT |
|-----------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-------|--------------------|-----|------|
| L(I01)          | Minimum air gap<br>(Clearance) <sup>(1)</sup>       | Shortest pin-to-pin distance through air                                                                                 | 8     |                    |     | mm   |
| L(I02)          | Minimum external tracking (Creepage) <sup>(1)</sup> | Shortest pin-to-pin distance across the package surface                                                                  | 8     |                    |     | mm   |
| СТІ             | Tracking resistance (comparative tracking index)    | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                    | ≥ 400 |                    |     | V    |
|                 | Minimum Internal Gap (Internal Clearance)           | Distance through the insulation                                                                                          | 0.008 |                    |     | mm   |
| R <sub>IO</sub> | Isolation resistance                                | Input to output, $V_{\rm IO}$ = 500 V, all pins on each side of the barrier tied together creating a two-terminal device |       | > 10 <sup>12</sup> |     | Ω    |
| C <sub>IO</sub> | Barrier capacitance Input to output                 | V <sub>I</sub> = 0.4 sin (4E6πt)                                                                                         |       | 2                  |     | pF   |

<sup>(1)</sup> Per JEDEC package dimensions



### 9.3.3 Life Expectancy versus Working Voltage



Figure 16. Time-Dependant Dielectric Breakdown Testing Results

### 9.3.4 Safety Limiting Values

Safety limiting intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the IO can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier potentially leading to secondary system failures.

|    | PARAMETER                | PARAMETER TEST CONDITIONS |                                                                                                                              |  |  |     |    |
|----|--------------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------|--|--|-----|----|
|    | Safety input, output, or | SOIC-                     | $\theta_{JA} = 168^{\circ}\text{C/W}, \ V_{I} = 5.5 \ \text{V}, \ T_{J} = 170^{\circ}\text{C}, \ T_{A} = 25^{\circ}\text{C}$ |  |  | 156 | mΛ |
| IS | supply current           | 16                        | $\theta_{JA} = 168^{\circ}\text{C/W}, \ V_{I} = 3.6 \ \text{V}, \ T_{J} = 170^{\circ}\text{C}, \ T_{A} = 25^{\circ}\text{C}$ |  |  | 239 | mA |
| Ts | Maximum case temperature | SOIC-<br>16               |                                                                                                                              |  |  | 150 | °C |

The safety-limiting constraint is the absolute maximum junction temperature specified in the *Absolute Maximum Ratings* table. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the *Thermal Information* table is that of a device installed in the JESD51-3, Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages and is conservative. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.



Figure 17. SOIC-16 O<sub>JC</sub> Thermal Derating Curve per VDE



### 9.3.5 Regulatory Information

| VDE                                                                                                                                                           | CSA                                                                                                                                                       | UL                                                        |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|
| Certified according to DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 and DIN EN 61010-1 (VDE 0411-1): 2011-07                                                   | Approved under CSA Component<br>Acceptance Notice 5A                                                                                                      | Recognized under UL 1577 Component<br>Recognition Program |
| Basic Insulation Maximum Transient Overvoltage, 4000 V <sub>PK</sub> Maximum Surge Votlage, 4000 V <sub>PK</sub> Maximum Working Voltage, 560 V <sub>PK</sub> | Basic insulation per CSA 60950-1-07 and IEC 60950-1 (2nd Ed), 395 V <sub>RMS</sub> maximum working voltage, 4000 V <sub>PK</sub> maximum isolation rating | Single protection, 2500 V <sub>RMS</sub> <sup>(1)</sup>   |
| Certificate Number: 40016131                                                                                                                                  | Master Contract Number: 220991                                                                                                                            | File Number: E181974                                      |

<sup>(1)</sup> Production tested  $\geq$  3000 V<sub>RMS</sub> for 1 second in accordance with UL 1577.

#### 9.4 Device Functional Modes

Table 3 lists the ISO724xx functional modes. Table 4 lists the ISO7240CF functional modes.

Table 3. Device Function Table ISO724x<sup>(1)</sup>

| INPUT V <sub>CC</sub> | OUTPUT V <sub>CC</sub> | INPUT<br>(IN) | OUTPUT ENABLE (EN) | OUTPUT<br>(OUT) |
|-----------------------|------------------------|---------------|--------------------|-----------------|
|                       |                        | Н             | H or Open          | Н               |
| PU                    | PU                     | L             | H or Open          | L               |
| PU                    |                        | X             | L                  | Z               |
|                       |                        | Open          | H or Open          | Н               |
| PD                    | PU                     | X             | H or Open          | Н               |
| PD                    | PU                     | X             | L                  | Z               |
| X                     | PD                     | PD X X        |                    | Undetermined    |

<sup>(1)</sup> PU = Powered Up; PD = Powered Down; X = Irrelevant; H = High Level; L = Low Level; Z = High Impedance; Open = Not Connected

### Table 4. ISO7240CF Functions Table (1)

| V <sub>CC1</sub> | V <sub>CC2</sub> | DATA INPUT<br>(IN) | DISABLE INPUT<br>(DISABLE) | FAILSAFE CONTROL<br>(CTRL) | DATA OUTPUT<br>(OUT) |
|------------------|------------------|--------------------|----------------------------|----------------------------|----------------------|
| PU               | PU               | Н                  | L or Open                  | X                          | Н                    |
| PU               | PU               | L                  | L or Open                  | X                          | L                    |
| Х                | PU               | X                  | Н                          | H or Open                  | Н                    |
| Х                | PU               | X                  | Н                          | L                          | L                    |
| PD               | PU               | X                  | X                          | H or Open                  | Н                    |
| PD               | PU               | X                  | X                          | Ĺ                          | L                    |
| X                | PD               | X                  | X                          | X                          | Undetermined         |

(1) PU = Powered Up; PD = Powered Down; X = Irrelevant; H = High Level; L = Low Level; Z = High Impedance; Open = Not Connected



### 9.4.1 Device I/O Schematics



Copyright © 2016, Texas Instruments Incorporated

Figure 18. Device I/O Schematics



# 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 10.1 Application Information

The ISO724xx family of devices uses a single-ended TTL or CMOS-logic switching technology. The supply voltage range is from 3.15 V to 5.5 V for both supplies,  $V_{CC1}$  and  $V_{CC2}$ . When designing with digital isolators, keep in mind that because of the single-ended design structure, digital isolators do not conform to any specific interface standard and are only intended for isolating single-ended CMOS or TTL digital signal lines. The isolator is typically placed between the data controller (that is,  $\mu$ C or UART), and a data converter or a line transceiver, regardless of the interface type or standard.

#### 10.2 Typical Application

## 10.2.1 Isolated Data Acquisition System for Process Control

The ISO724xx family of devices can be used with Texas Instruments' precision analog-to-digital converter and mixed signal microcontroller to create an advanced isolated data acquisition system as shown in Figure 19.



Figure 19. Isolated Data Acquisition System for Process Control

### 10.2.1.1 Design Requirements

Unlike optocouplers, which require external components to improve performance, provide bias, or limit current, the ISO724x family of devices only require two external bypass capacitors to operate.

Submit Documentation Feedback



### 10.2.1.2 Detailed Design Procedure



Figure 20. ISO7240x Typical Circuit Hook-Up



Figure 21. ISO7240CF Typical Circuit Hook-Up





Figure 22. ISO7241x Typical Circuit Hook-Up



Figure 23. ISO7242x Typical Circuit Hook-Up



# 10.2.1.3 Application Curves



Figure 24. ISO7242M Eye Diagram at 25 Mbps, 3.3 V and 25°C



Figure 25. ISO7242M Eye Diagram at 150 Mbps, 3.3 V and 25°C



#### 10.2.2 Isolated SPI Interface for an Analog Input Module with 16 Inputs

The ISO7241x family of devices and several other components from Texas Instruments can be used to create an isolated SPI interface for an input module with 16 inputs.



Figure 26. Isolated SPI Interface for an Analog Input Module With 16 Inputs

### 10.2.2.1 Design Requirements

See the Design Requirements in the Isolated Data Acquisition System for Process Control section.

### 10.2.2.2 Detailed Design Procedure

See the Detailed Design Procedure in the Isolated Data Acquisition System for Process Control section..

#### 10.2.2.3 Application Curve

See the Application Curves in the Isolated Data Acquisition System for Process Control section...



### 10.2.3 Isolated RS-232 Interface

Figure 27 shows a typical isolated RS-232 interface implementation.



Figure 27. Isolated RS-232 Interface

#### 10.2.3.1 Design Requirements

See the Design Requirements in the Isolated Data Acquisition System for Process Control section.

## 10.2.3.2 Detailed Design Procedure

See the Detailed Design Procedure in the Isolated Data Acquisition System for Process Control section...

#### 10.2.3.3 Application Curve

See the Application Curves in the Isolated Data Acquisition System for Process Control section..



# 11 Power Supply Recommendations

To help ensure reliable operation at data rates and supply voltages, a 0.1-µF bypass capacitor is recommended at input and output supply pins (VCC1 and VCC2). The capacitors should be placed as close to the supply pins as possible. If only a single primary-side power supply is available in an application, isolated power can be generated for the secondary-side with the help of a transformer driver such as Texas Instruments' SN6501 device. For such applications, detailed power supply design and transformer selection recommendations are available in the SN6501 data sheet (SLLSEA0).

# 12 Layout

## 12.1 Layout Guidelines

A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 28). Layer stacking should be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer.

- Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link.
- Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow.
- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100 pF/in<sup>2</sup>.
- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links
  usually have margin to tolerate discontinuities such as vias.

If an additional supply voltage plane or signal layer is needed, add a second power or ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly.

For detailed layout recommendations, see the Digital Isolator Design Guide (SLLA284).

#### 12.1.1 PCB Material

For digital circuit boards operating at less than 150 Mbps, (or rise and fall times greater than 1 ns), and trace lengths of up to 10 inches, use standard FR-4 UL94V-0 printed circuit board. This PCB is preferred over cheaper alternatives because of lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and the self-extinguishing flammability-characteristics.

### 12.2 Layout Example



Figure 28. Recommended Layer Stack



# 13 Device and Documentation Support

# 13.1 Device Support

#### 13.1.1 Isolation Glossary

**Primary Circuit** A circuit that is directly connected to an external main supply for the power requirements of the device.

**Secondary Circuit** A circuit that has no direct connection to a primary circuit and derives power from a transformer, converter or equivalent isolation device, or from a battery.

**Creepage** The shortest distance between two conductive parts measured along the surface of a solid insulation. The shortest path is typically found around the end of the package body.



**Clearance** The shortest distance between two conductive parts measured through air.



**Isolation Capacitance (C<sub>IO</sub>)** The total capacitance between the terminals on a first side of the isolation barrier connected together and the terminals on a second side of the isolation barrier connected together forming a two-terminal device.

**Isolation Resistance (R<sub>IO</sub>)** The resistance between the terminals on a first side of the isolation barrier connected together and all the terminals on a second side of the isolation barrier connected together forming a two-terminal device.

**Rated Isolation Voltages** The maximum voltage between all input terminals (connected together) and all output terminals (connected together) respectively.

**Maximum Rated Isolation Working Voltage (V<sub>IOWM</sub>)** An RMS or equivalent DC voltage assigned by the manufacturer, characterizing the specified long term withstand capability of the isolation.

**Maximum Rated Repetitive Peak Isolation Voltage (V<sub>IORM</sub>)** A peak voltage assigned by the manufacturer, characterizing the specified withstand capability of isolation against repetitive peak voltages. It includes all repetitive transient voltages, but excludes all non-repetitive transient voltages.

**Maximum Rated Transient Isolation Voltage (V<sub>IOTM</sub>)** A peak impulse voltage assigned by the manufacturer, characterizing the specified withstand capability of isolation against transient overvoltages.

Withstand Isolation Voltage (V<sub>ISO</sub>) Maximum AC RMS isolation voltage for one minute.

Withstand Isolation Voltage (V<sub>ISO</sub>) Maximum AC RMS isolation voltage for one minute.

**Surge Isolation Voltage (V<sub>IOSM</sub>)** The highest instantaneous value of an isolation voltage pulse with short time duration and of specified wave shape.

**Partial Discharge** Localized electrical discharge which occurs in the insulation between all terminals of the first side and all terminals of the second side of the coupler.



#### **Device Support (continued)**

Comparative Tracking Index (CTI) CTI is an index used for electrical insulating materials that is defined as the numerical value of the voltage which causes failure by tracking during standard testing. Tracking is the process that produces a partially conducting path of localized deterioration on or through the surface of an insulating material as a result of the action of electric discharges on or close to an insulation surface -- the higher the CTI value of the insulating material, the smaller the minimum creepage distance required.

> Generally, insulation breakdown occurs either through the material, over its surface, or both. Surface failure may arise from flashover or from the progressive degradation of the insulation surface by small localized sparks. Such sparks are the result of the breaking of a surface film of conducting contaminant on the insulation. The resulting break in the leakage current produces an overvoltage at the site of the discontinuity, and an electric spark is generated. These sparks often cause carbonization on insulation material and lead to a carbon track between points of different potential. This process is known as tracking.

Material Groups Materials are classified into four groups according to their CTI values. These values are determined in accordance with IEC 60112. The groups are as follows:

Material group I: 600V ≤ CTI

Material group II: 400V ≤ CTI < 600

Material group II: 175V ≤ CTI < 400

Material group II: 100V ≤ CTI < 175

#### 13.1.1.1 Insulation

**Functional insulation** Insulation required for the correct operation of the equipment.

**Basic insulation** Insulation that provides basic protection against electric shock.

Supplementary insulation Independent insulation applied in addition to basic insulation in order to ensure protection against electric shock in the event of a failure of the basic insulation.

**Double insulation** Insulation comprising both basic and supplementary insulation.

Reinforced insulation A single insulation system which provides a degree of protection against electric shock equivalent to double insulation.

#### 13.1.1.2 Pollution Degree

Pollution is any addition of foreign matter, solid, liquid, or gaseous that can result in a reduction of electric strength or surface resistivity of the insulation. There are four categories of pollution:

Pollution Degree 1 No pollution or only dry, nonconductive pollution occurs. The pollution has no influence.

Pollution Degree 2 Only nonconductive pollution occurs. However, a temporary conductivity caused by condensation is to be expected.

Pollution Degree 3 Conductive pollution occurs or dry non-conductive pollution occurs which becomes conductive due to condensation which is to be expected.

Pollution Degree 4 Continuous conductivity occurs due to conductive dust, rain, or other wet conditions.

#### 13.1.1.3 Overvoltage Categories and Installation Classification

Overvoltage Categories define transient overvoltage conditions. There are four different levels as indicated in IEC 60664.

- I: Signal level Special protected equipment or parts of equipment, for example, circuit board inside a DVD player.
- II: Local level Portable equipment that is supplied from the wall outlet, for example, a DVD player
- III: Distribution level Equipment in fixed installation such as HVAC system, washers, dryers, and others.
- IV: Primary supply level Equipment for use at the origin of the installations such as overhead lines, cable systems, and others.

Lower level category is subject to smaller transients than the category above.



## 13.2 Documentation Support

#### 13.2.1 Related Documentation

For related documentation, see the following:

- ADS1234 24-Bit Analog-to-Digital Converter For Bridge Sensors, SBAS350
- ADS79xx 12/10/8-Bit, 1 MSPS, 16/12/8/4-Channel, Single-Ended, MicroPower, Serial Interface ADCs, SLAS605
- Digital Isolator Design Guide, SLLA284
- High-Voltage Lifetime of the ISO72x Family of Digital Isolators, SLLA197
- ISO72x Digital Isolator Magnetic-Field Immunity, SLLA181
- LP2985-50
- MSP430F2132
- MSP430G2x32, MSP430G2x02 Mixed Signal Microcontroller, SLAS723
- REF50xx Low-Noise, Very Low Drift, Precision Voltage Reference, SBOS410
- SN6501 Transformer Driver for Isolated Power Supplies, SLLSEA0
- TLV707, TLV707P 200-mA, Low-IQ, Low-Noise, Low-Dropout Regulator for Portable Devices, SBVS153
- TRS232

#### 13.3 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 5. Related Links

| PARTS     | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|-----------|----------------|--------------|---------------------|---------------------|---------------------|
| ISO7240CF | Click here     | Click here   | Click here          | Click here          | Click here          |
| ISO7240C  | Click here     | Click here   | Click here          | Click here          | Click here          |
| ISO7240M  | Click here     | Click here   | Click here          | Click here          | Click here          |
| ISO7241C  | Click here     | Click here   | Click here          | Click here          | Click here          |
| ISO7241M  | Click here     | Click here   | Click here          | Click here          | Click here          |
| ISO7242C  | Click here     | Click here   | Click here          | Click here          | Click here          |
| ISO7242M  | Click here     | Click here   | Click here          | Click here          | Click here          |

#### 13.4 Trademarks

All trademarks are the property of their respective owners.

### 13.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 13.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





5-Apr-2016

# **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| ISO7240CDW       | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7240C             | Samples |
| ISO7240CDWG4     | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7240C             | Samples |
| ISO7240CDWR      | ACTIVE | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7240C             | Samples |
| ISO7240CDWRG4    | ACTIVE | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7240C             | Samples |
| ISO7240CFDW      | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7240CF            | Samples |
| ISO7240CFDWG4    | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7240CF            | Samples |
| ISO7240CFDWR     | ACTIVE | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7240CF            | Samples |
| ISO7240MDW       | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7240M             | Samples |
| ISO7240MDWG4     | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7240M             | Samples |
| ISO7240MDWR      | ACTIVE | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7240M             | Samples |
| ISO7240MDWRG4    | ACTIVE | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7240M             | Samples |
| ISO7241CDW       | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7241C             | Samples |
| ISO7241CDWG4     | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7241C             | Samples |
| ISO7241CDWR      | ACTIVE | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7241C             | Samples |
| ISO7241CDWRG4    | ACTIVE | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7241C             | Samples |
| ISO7241MDW       | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7241M             | Samples |
| ISO7241MDWG4     | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7241M             | Samples |



www.ti.com

# PACKAGE OPTION ADDENDUM

5-Apr-2016

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | •    |                            | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing            |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| ISO7241MDWR      | ACTIVE | SOIC         | DW                 | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7241M       | Samples |
| ISO7241MDWRG4    | ACTIVE | SOIC         | DW                 | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7241M       | Samples |
| ISO7242CDW       | ACTIVE | SOIC         | DW                 | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7242C       | Samples |
| ISO7242CDWG4     | ACTIVE | SOIC         | DW                 | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7242C       | Samples |
| ISO7242CDWR      | ACTIVE | SOIC         | DW                 | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7242C       | Samples |
| ISO7242MDW       | ACTIVE | SOIC         | DW                 | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7242M       | Samples |
| ISO7242MDWG4     | ACTIVE | SOIC         | DW                 | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7242M       | Samples |
| ISO7242MDWR      | ACTIVE | SOIC         | DW                 | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7242M       | Samples |
| ISO7242MDWRG4    | ACTIVE | SOIC         | DW                 | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | ISO7242M       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL. Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



# PACKAGE OPTION ADDENDUM

5-Apr-2016

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF ISO7240CF, ISO7241C, ISO7242C:

Automotive: ISO7240CF-Q1, ISO7241C-Q1, ISO7242C-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

PACKAGE MATERIALS INFORMATION

www.ti.com 5-Apr-2016

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ISO7240CDWR  | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7240CFDWR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7240MDWR  | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7241CDWR  | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7241MDWR  | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7242CDWR  | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7242MDWR  | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

www.ti.com 5-Apr-2016



\*All dimensions are nominal

|              |              |                 | ъ.   | 000  |             | 140 tot ( ) |             |
|--------------|--------------|-----------------|------|------|-------------|-------------|-------------|
| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm)  | Height (mm) |
| ISO7240CDWR  | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0       | 38.0        |
| ISO7240CFDWR | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0       | 38.0        |
| ISO7240MDWR  | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0       | 38.0        |
| ISO7241CDWR  | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0       | 38.0        |
| ISO7241MDWR  | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0       | 38.0        |
| ISO7242CDWR  | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0       | 38.0        |
| ISO7242MDWR  | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0       | 38.0        |

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity