# A Boost-Full-Bridge-Type Single-Active-Bridge Isolated AC-DC Converter

Yitong Li
Department of Electrical and Eletronic
Engineering,
Imperial College London,
London, UK
yitong.li15@imperial.ac.uk

Adrià Junyent-Ferré
Department of Electrical and Eletronic
Engineering,
Imperial College London,
London, UK
adria.junyent-ferre@imperial.ac.uk

Paul D. Judge
Institute of Energy System, School of
Engineering,
University of Edinburgh,
Edinburgh, UK
pjudge@ed.ac.uk

Abstract—A boost-full-bridge (BFB) concept is proposed in this paper. It improves the control dynamics of boost-half-bridge (BHB) converters, and makes the converters feasible for dc-dc applications as well as ac-dc. A BFB-type single-active-bridge (SAB) ac-dc converter is proposed and investigated in this paper, as an example case from the BFB family of topologies for the validation of the BFB concept. The proposed converter topology has high power density and galvanic isolation, thanks to its high-frequency (HF) transformer link. It also features dc-side short-circuit fault-blocking capability. This paper analyzes the operation principles of the converter and presents suitable modulation and controller schemes. Experiment results are also provided to demonstrate the start-up dynamics, steady-state waveforms, and the dc-fault-blocking capability of the converter.

Keywords—AC-DC Converter, Boost Full Bridge, Boost Half Bridge, Dual Active Bridge, Fault Blocking, Single Active Bridge.

# I. INTRODUCTION

Isolated ac-dc converters play an important role in a wide range of applications, such as: dc distribution, chargers for electric vehicles, adapters for consumer electronics, etc [1]-[8]. A conventional isolated ac-dc converter normally consists of two stages: (a) an ac-dc stage; and (b) an isolated dc-dc stage. The dc-dc stage usually includes a medium-frequency (MF) or high-frequency (HF) transformer, for voltage step-up/down and the galvanic isolation. Forward and flyback converters are ubiquitous for isolated dc-dc applications with power ratings below hundreds of watts, but are usually unfit for multihundred-watt-scale or kilo-watt-scale applications [9], [10]. Alternatively, dual-active-bridge (DAB) converters (see Fig. 1 [3], [11], [12]) and single-active-bridge (SAB) converters (see Fig. 2 [11], [13]) are two promising candidates for relatively high power applications [3]. Their advantages include: (a) high power delivery ability; (b) galvanic isolation and high power density [3], [11]; (c) soft-switching performance [3], [11]; (d) fault blocking capability [12]; (e) multi-port expansion capability [14]-[16]. Compared with the DAB converter enabling bidirectional power flow, the SAB converter uses less active switches and requires a simpler auxiliary control system, and therefore is more suitable for applications that only need unidirectional power flow.



Fig. 1. Dual-active-bridge (DAB) isolated dc-dc converters [3], [11], [12]. (a) Half-bridge topology. (b) Full-bridge topology.



Fig. 2. Single-active-bridge (SAB) isolated dc-dc converters [11], [13]. (a) Half-bridge topology. (b) Full-bridge topology.

The two-stage ac-dc conversion structure reduces the system efficiency, increases system costs and meanwhile leads to a complex gate-driving circuit. To avoid those problems, one-stage isolated ac-dc topologies have been proposed (see Fig. 3 [7], [8]). For the topology in Fig. 3(a) [7], four-quadrant switch cells are used, which results in difficult switching commutation and increased conduction losses. As for Fig. 3(b) [8], a line-frequency-switched synchronous rectifier is required, which also increases system costs, losses, and control burden.

In this paper, a boost-full-bridge (BFB) concept is proposed which improves the control dynamics of the boost-half-bridge (BHB) converter [15]-[19]. Furthermore, based on the widely-used single-active-bridge (SAB) converter [11], [13], a new type of isolated ac-dc converter (called BFB-SAB converter) is proposed and investigated in this paper, as an example case from the BFB converter family. The proposed converter can be easily controlled, and meanwhile inherits the benefits of conventional SAB dc-dc converters. Additionally, unlike the conventional ac-dc VSC (i.e., H4 active rectifier), the proposed ac-dc converter is able to block the dc-side short-circuit fault. However, because of the secondary-side diode bridge, the proposed converter is only suitable for unidirectional power flow applications, such as dc distribution, electric vehicle (EV) chargers, etc.

This work was supported by the Engineering and Physical Sciences Research Council under Grant EP/N034570/1.



Fig. 3. Typical one-stage HF-transformer-based ac-dc converter topologies. (a) Topology proposed in [7]. (b) Topology proposed in [8].

This paper is organized as follows: Section II introduces the BFB concept and proposes the BFB-SAB converter topology. The proposed dc-dc topology is analysed first in Section III. In Section IV, operation principles of the proposed ac-dc topology are analysed. Experiment results are illustrated and discussed in Section V. Section VI presents the conclusions of the paper.

## II. TOPOLOGY DERIVATION

In [17], [18], a BHB dc-dc converter is proposed, as shown in Fig. 4(a). A BHB combines a boost converter and a half bridge. It gives a current-fed input port with a terminal inductor  $L_p$ , and makes the input current continuous and controllable. Furthermore, by adjusting the duty cycle  $d_p$ , the BHB converter is able to provide a variable input voltage  $v_{tp}$  [15]. However, this topology is actually unfit for applications requiring a dynamically variable input voltage  $v_{tp}$  (e.g., ac-dc conversion), because:

- a) Both the high-frequency (HF) transformer and the terminal inductor  $L_p$  are connected to the same leg of the BHB. However, only one control degree of freedom (i.e., the duty cycle  $d_p$ ) is available. When  $d_p$  is adjusted, not only the input current is controlled, but also the HF transformer current  $i_p$  is impacted, driven by the asymmetry and the volt-second imbalance of  $v_p$  in each switching period. This leads to a challenging design of a closed-loop controller [19].
- b) For ac-dc conversion, both the input current and the duty cycle  $d_p$  should be line-frequency sinusoidal at the steady state. As a result,  $v_p$  and  $i_p$  also contain line-frequency components, which leads to the core saturation or oversize of the HF transformer.
- c) Even though the input voltage  $v_{tp}$  is adjustable, its polarity has to be positive, or else the control of the BHB will be lost due to its anti-parallel diode.



Fig. 4. Topology derivation. (a) BHB-DAB dc-dc converter proposed in [17], [18]. (b) Proposed BFB-SAB dc-dc converter. (c) Proposed BFB-SAB ac-dc converter. (Notes:  $d_p$  is the duty cycle for the high-side switch.)

For solving these problems, the BHB is extended to boostfull-bridge (BFB) in this paper, as shown in Fig. 4(b). Additionally, a diode bridge can be used at the secondary side to reduce the system costs and control complexity. Moreover, by moving the negative input terminal to the neutral of the dc bus (see Fig. 4(c)), the proposed converter is able to handle ac input voltage  $v_{tp}$ . Similarly to a BHB, a BFB combines a boost converter and a full H bridge, and gives one more control freedom than the BHB due to its extra leg (i.e.  $Q_{p3}$  and  $Q_{p4}$ ). By controlling  $Q_{p3}$  and  $Q_{p4}$ ,  $v_p$  can be always symmetrical and volt-second-balanced in each switching period, with arbitrary value of the duty cycle  $d_p$ , as discussed in Section III.A later. Therefore, the saturation of the HF transformer can be avoided and good converter dynamics can be ensured. Additionally, the BFB-SAB converter is able to deliver more power, thanks to the full bridge structure and the higher terminal voltage of the HF transformer [3]. Higher voltage means lower current, and potentially less power losses, which also make the full-bridge structure attractive. The detailed operation principles of the proposed converters are analysed next.



Fig. 5. Gate signals, switching event sequence, and square waveform of  $v_p$ . (a) For  $d_p < 0.5$ . (b) For  $d_p > 0.5$ .



Fig. 6. Proposed implementation of the required gate signals.

It is worth noting that the BFB concept introduced in this paper has certain similarities with the interleaved-boost-full-bridge (IBFB) concept proposed in [20], [21]. But IBFB was investigated for dc-dc applications only, and not so intuitional to be used for ac-dc.

## III. BFB-SAB DC-DC CONVERTER

For the proposed ac-dc topology in Fig. 4(c), when the switching frequency is much higher than the line frequency (i.e.  $f_s \gg f_{ac} = 50 \, \text{Hz}$  or  $60 \, \text{Hz}$ ), the duty cycle  $d_p$  can be approximately regarded as a constant in one switching period. In other words, the ac-dc topology in one switching period is corresponding to the dc-dc topology with certain value of  $d_p$ . This will be discussed in detail in Section IV and will be validated by experiment results in Section V later. Hence, before analysing the ac-dc topology in Fig. 4(c), the dc-dc topology in Fig. 4(b) is analysed first in this section.

## A. PWM of the Primary-Side BFB Cell

A pulse-width-modulation (PWM) strategy for the BFB is proposed, as shown in Fig. 5, where  $T_s = 1/f_s$  is the switching period. Notably,  $Q_{p1}$  and  $Q_{p3}$  have a same duty cycle  $(d_p)$ ;  $Q_{p2}$  and  $Q_{p4}$  also have a same duty cycle  $(1-d_p)$ . The gate signals of  $Q_{p3}$  and  $Q_{p4}$  have a half-switching-period delay (i.e.  $T_s/2$ ) compared with those of  $Q_{p1}$  and  $Q_{p2}$ , respectively. In this case, the square-wave  $v_p$  is always symmetrical and volt-second-balanced in each switching period. A simple way to implement these required gate signals is shown in Fig. 6, where zero-biased

duty cycle  $s_p = d_p - 0.5$  is used to facilitate the controller design later.

Moreover, it is notable that two different switching patterns can give a same waveform of  $v_p$ , as shown in Figs. 5(a) and (b), which are corresponding to the cases of  $d_p > 0.5$  and  $d_p < 0.5$ , respectively. The half of the zero-voltage time slot of  $v_p$  is defined as  $d_{\phi p} T_s/2$ . The relationship between  $d_{\phi p}$  and  $d_p$  is

$$\begin{split} d_{\varphi p} &= \frac{1}{2} \cdot \begin{cases} 1 - 2d_p, & \text{if } 0 \le d_p \le 0.5 \\ 2d_p - 1, & \text{if } 0.5 < d_p \le 1 \end{cases} \\ &= \frac{1}{2} \left| 1 - 2d_p \right| \end{split} \tag{1}$$

where  $0 \le d_{\varphi p} \le 0.5$  if  $0 \le d_p \le 1$ .

## B. Steady-State Analysis

The steady-state waveforms of the HF transformer are shown in Fig. 7. The converter operation can be classified into two modes [13]:

Mode 1: border mode (BM), if  $d_{\phi} > d_{\phi p}$ .

Mode 2: discontinuous current mode (DCM), if  $d_{\phi} < d_{\phi p}$ .

The critical condition between two modes is  $d_{\phi} = d_{\phi p}$ .

According to the waveforms,

$$nv_{Cs} = v_{Cp} \times \begin{cases} \left(1 - 2d_{\varphi}\right) & \text{if BM} \\ \frac{1 - 2d_{\varphi p}}{1 + 2d_{\varphi} - 2d_{\varphi p}} & \text{if DCM} \end{cases}$$
 (2)

which gives the relationship between the primary- and secondary-side voltages. Obviously,  $nv_{Cs} \le v_{Cp}$  if  $d_{\varphi} \ge 0$ . Additionally, (2) can be rewritten as

$$d_{\varphi} = \begin{cases} \frac{1}{2} \left( 1 - \frac{1}{k} \right) & \text{if BM} \\ \frac{1}{2} \left( k \left( 1 - 2d_{\varphi p} \right) + 2d_{\varphi p} - 1 \right) & \text{if DCM} \end{cases}$$
(3)

with

$$k = \frac{v_{Cp}}{nv_{Cs}} \tag{4}$$

This equation gives the relationship between  $d_{\varphi}$  and  $d_{\varphi p}$  with given values of  $v_{Cp}$  and  $v_{Cs}$ . Based on this equation, the critical condition between BM and DCM can be calculated as

$$d_{\varphi p} = d_{\varphi} = \frac{1}{2} \left( 1 - \frac{1}{k} \right) \tag{5}$$

In addition, according to the waveforms, the active power can be calculated as

$$P = \frac{nv_{Cp}v_{Cs}}{4f_sL_k} \times \begin{cases} \left(2d_{\varphi p}^2 - \frac{1}{2} + \frac{1}{2k^2}\right) & \text{if BM} \\ \left(2d_{\varphi p} - 1\right)^2(k - 1) & \text{if DCM} \end{cases}$$
 (6)

and the peak value of the current  $i_p$  can be calculated as



Fig. 7. Voltage and current waveforms of the BFB-SAB dc-dc converter. (a) Mode 1: border mode (BM) if  $d_{\phi} > d_{\phi p}$ . (b) Mode 2: discontinuous current mode (DCM) if  $d_{\phi} < d_{\phi p}$ .



Fig. 8. Steady-state waveforms of  $d_p$  and  $d_{\phi p}$  in one line-frequency period. (Notes:  $T_{ac} = 1/f_{ac}$  is one grid-frequency period;  $T_s = 1/f_s$  is one switching period; and M is the modulation index.)



Fig. 9.  $d_{\varphi}$  versus  $d_{\varphi p}$  with a given value of k and M. (a) M < 1 - 1/k. (b) M > 1 - 1/k. (Notes:  $k = \frac{v_{Cp}}{nv_{Cs}}$ ; M is the modulation index.)

$$I_{p,max} = \frac{nv_{Cs}}{2f_s L_k} \times \begin{cases} (k-1)\left(\frac{1}{2k} - 2d_{\varphi p} + \frac{1}{2}\right) & \text{if BM} \\ (k-1)(1 - 2d_{\varphi p}) & \text{if DCM} \end{cases}$$
(7)

In conclusion, (1)-(7) give the steady-state equations of the proposed BFB-SAB dc-dc converter in Fig. 4(b). The BFB-SAB ac-dc converter in Fig. 4(c) will be analysed next.

## IV. BFB-SAB AC-DC CONVERTER

# A. Steady-State Analysis

For the dc-dc topology in Fig. 4(b), both  $d_p$  and  $d_{\varphi p}$  are constant at steady state. By contrast, for the ac-dc topology in Fig. 4(c),  $d_p$  is sinusoidal at steady state due to the ac voltage input. Ideally,

$$d_p = \frac{1}{2}(M\sin(\theta) + 1) \tag{8}$$

where M is the modulation index; and  $\theta = 2\pi f_{ac}t$  is the phase angle. According to (1), (8) can be re-written as

$$d_{\varphi p} = \frac{1}{2} |1 - 2d_p| = \frac{1}{2} M |sin(\theta)| \tag{9}$$

Based on these equations, the waveforms of  $d_p$  and  $d_{\varphi p}$  are plotted in Fig. 8. When the switching frequency is much larger than the line-frequency, i.e.  $f_s \gg f_{ac} = 50 \, \mathrm{Hz}$  or  $60 \, \mathrm{Hz}$ ,  $d_p$  and  $d_{\varphi p}$  can be regarded as constant in each switching period. In other words, the operation of the ac-dc topology in one



Fig. 10. Power characterization of the BFB-SAB ac-dc converter.



Fig. 11. Control structure for the BFB-SAB ac-dc converter.

switching period is corresponding to the operation of the dc-dc topology with certain values of  $d_p$  and  $d_{\varphi p}$ . Therefore, the modulation methods in Fig. 5, the waveforms in Fig. 7, and the equations (1)-(7) are still fit for the ac-dc topology, which will also be validated by the experiment results later in Section V.A.

For the ac-dc topology at the steady state, the primary- and secondary-side voltages remain unchanged, i.e.,  $k = \frac{v_{Cp}}{nv_{Cs}}$  is constant. According to (2)-(4), with a fixed k, the operation of the converter periodically tracks the red trace in Fig. 9 with a variable  $d_{\phi p}$ , i.e., a variable duty cycle  $d_p$ . According to (5) and (9), when modulation index M < 1 - 1/k, the converter operates in BM only, i.e., Fig. 9(a); when M > 1 - 1/k, the converter operates in BM and DCM alternatively, i.e., Fig. 9(b).

# B. Power Characterization

The active power of the ac-dc topology can be obtained by integrating the active power of the dc-dc topology with variable  $d_{\varphi p}$  by using (6). Two different cases are considered:

Case 1: 
$$M < 1 - 1/k$$

$$P = \frac{\int_0^{\frac{\pi}{2}} P_{BM} d\theta}{\pi/2}$$
(10)



Fig. 12. Prototype of the proposed converter. (a) Photo of the converter. (b) Schematic of the experiment platform.

Case 2: 
$$M > 1 - 1/k$$

$$P = \frac{\int_0^{\theta_1} P_{BM} d\theta + \int_{\theta_1}^{\frac{\pi}{2}} P_{DCM} d\theta}{\pi/2}$$

$$\theta_1 = \arcsin\left(\frac{1 - 1/k}{M}\right)$$
(11)

where  $P_{BM}$  and  $P_{DCM}$  are corresponding to the BM power and DCM power in (6), respectively.

According to (10) and (11), the power characterization for the ac-dc topology can be plotted in Fig. 10. (For practical applications, k should be limited below a certain value so that the primary-side voltage  $v_p$  meets the insulation requirement. In this paper,  $k_{max} = 2$  is selected.)

# C. Closed-Loop Control

A control structure is proposed for generating the required duty cycle  $s_p = d_p - 0.5$  of the BFB, as shown in Fig. 11. The control structure is divided into two parts:

The first part consists of a double-loop control path: the outer-loop PI controller is for regulating the output voltage  $v_{ts}$ ; the inner-loop PR controller is for controlling the ac-side current  $i_{tp}$ , improving the system dynamics, and setting the ac-side power factor. This part is almost same as the control of a normal VSC [22]. Notably, to achieve the unity power factor, the product of d-axis current  $i_{td}^*$  and measured ac voltage  $v_{tp}$  is used as the ac current reference. If non-zero reactive power is required, a single-phase phase lock loop (PLL) can be added to set the phase difference between the ac voltage and the ac current [23].

TABLE I
PARAMETERS OF THE EXPERIMENT PLATFORM

| TAKAMETERS OF THE EXTERIMENT LEATTORM |                                                                                                                           |
|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| AC Voltage                            | $v_{tp,RMS} = 12V, f_{ac} = 50Hz$                                                                                         |
| HF<br>Transformer                     | Tap Ratio: 2: 1  Magnetic Inductance: $L_m = 20$ mH, $R_m = 4.85$ Ω  Auxiliary Inductance: $L_k = 275$ μH, $R_k = 0.67$ Ω |
| AC Filter                             | $L_{ac} = 6$ mH, $C_{ac} = 2.2$ $\mu$ F                                                                                   |
| DC Voltage                            | $v_{ts} = 15V$                                                                                                            |
| DC Filter                             | $C_{dc} = 8800 \mu F$                                                                                                     |
| DC Load                               | $R=11\Omega$                                                                                                              |
| Fault Resistance                      | $R_{fault} = 0.1\Omega$                                                                                                   |
| Switching<br>Frequency                | $f_s = 5 \text{kHz}$                                                                                                      |

b) The second part is for balancing the voltages of upper and lower capacitors of the primary side, which is almost same as that of a conventional half-bridge VSC [24].

With a given  $s_p$ , by applying the PWM method in Figs. 5 and 6, the gate driving signals for all four switches can be obtained.

## V. EXPERIMENTAL TESTS

A down-scaled prototype for the proposed BFB-SAB ac-dc converter is built, as shown in Fig. 12(a). The schematic and parameters of the experiment platform are displayed in Fig. 12(b) and Table I, respectively. The experiment results are discussed next.

## A. Steady-State Operation

The steady-state waveforms of the proposed ac-dc converter are shown in Figs. 13 and 14(b). The ac-side voltage and current are illustrated in the top sub-figure in Fig. 14(b). Notably, a unity power factor is ensured. Primary- and secondary-side dc capacitor voltages are shown in the second sub-figure. The second-order line-frequency harmonics (100Hz) are observed because of the single-phase structure [25]. The bottom subfigure shows the waveforms of the HF transformer. Notably, the converter operates in DCM and BM alternatively, caused by the variable duty cycle  $d_p$ . Close-up plots of two operation modes of the proposed ac-dc converter are displayed in Fig. 13, which coincide with the theoretical waveforms of the dc-dc converter in Fig. 7. This also validates that the operation of the ac-dc topology in each switching period is actually equivalent to the dc-dc topology with a certain value of duty cycle  $d_p$ . Notably, waveforms of  $v_p$  and  $v_s$  are always volt-second-balanced in each switching period, and the current  $i_p$  has switchingfrequency harmonics only. Small oscillations can be observed during the discontinuous current period in DCM, because of the resonance between the parasitic capacitors of power switches and the HF transformer, as highlighted in Fig. 13(b).



Fig. 13. Close-up plots of the steady-state waveforms of the HF transformer in two modes. (a) Border mode (BM). (b) Discontinuous current mode (DCM).

## B. Converter Start Up

The converter start-up performance is shown in Fig. 14(a). In the top sub-figure, the converter actively increases its ac-side current gradually. Then, as displayed in the second sub-figure, the primary-side dc voltage is boosted from its pre-charge value to its rated value smoothly, and the secondary-side dc voltage is boosted from zero to its rated value as well. As illustrated in the bottom sub-figure, the HF transformer current also increases to delivery more power and boost the output voltage. The terminal voltages of the HF transformer increase as well, following the increase of primary- and secondary-side dc voltages.

## C. DC-Side Short-Circuit Fault Blocking

The converter is able to block the ac-side contribution to deside short-circuit faults by switching off all primary-side switches. Test results are shown in Fig. 14(c). As shown in the second sub-figure, when a dc fault happens,  $v_{CS}$  drops quickly due to the short circuit. When it drops to 66% of its rated value, the fault is detected by the converter and all power switches are turned off. After that, as shown in the top sub-figure, the ac inductor discharges smoothly through the primary-side anti-parallel diodes to the dc capacitors, and its current drops to zero gradually. In the bottom sub-figure, the voltages and current of the HF transformer also drop to zero quickly. Some small oscillations appear after shutting down the converter, which is caused by the resonance between parasitic capacitors of power switches and the HF transformer.

According to the results, under a dc-side short-circuit fault event, the converter is protected without using any external protection devices (such as circuit breakers), and no fault current is fed from the primary side to the secondary side.



Fig. 14. Experiment results. (a) Start-up dynamics. (b) Steady-state waveforms. (c) Dc-side short-circuit fault blocking test.

## VI. CONCLUSIONS

A BFB concept is proposed in this paper, which improves the control dynamics of BHB converters by ensuring the volt-second-balance in each switching period, and gives an enhanced power delivery ability thanks to the full bridge structure. Additionally, the BFB is also modified to fit the ac-dc application. For validating the BFB concept, a BFB-SAB isolated ac-dc converter is proposed, as an example case from the BFB converter family. The proposed converter has advantages including high power density, galvanic isolation, flexible voltage step ratio, simple structure, simple control, and dc-side short-circuit fault-blocking capability. Operation principles are analysed. Experiment results are also given to validate the corresponding theoretical analysis.

#### ACKNOWLEDGMENT

This work was supported by the Engineering and Physical Sciences Research Council under Grant EP/N034570/1. The authors would like to thank Mr. Yuan Li, for his valuable advice when setting up the digital signal processor (DSP) of the converter prototype.

#### REFERENCES

 M.Yilmaz and P. T.Krein, "Review of battery charger topologies, charging power levels, and infrastructure for plug-in electric and hybrid

- vehicles," *IEEE Trans. Power Electron.*, vol. 28, no. 5, pp. 2151–2169, May 2013.
- [2] X. She, A. Q. Huang, and R. Burgos, "Review of solid-state transformer technologies and their application in power distribution systems," *IEEE J. Emerg. Sel. Topics Power Electron.*, vol. 1, no. 3, pp. 186–198, Sep. 2013.
- [3] B. Zhao, Q. Song, W. Liu, and Y. Sun, "Overview of dual-active-bridge isolated bidirectional dc-dc converter for high-frequency-link powerconversion system," *IEEE Trans. Power Electron.*, vol. 29, no. 8, pp. 4091–4106, Aug. 2014.
- [4] G. AlLee and W. Tschudi, "Edison redux: 380 Vdc brings reliability and efficiency to sustainable data centers," IEEE Power Energy Mag., vol. 10, no. 6, pp. 50–59, Nov./Dec. 2012.
- [5] Y. Li, A. Junyent-Ferré, and J. M. Rodriguez-Bernuz, "A three-phase active rectifier topology for bipolar DC distribution," *IEEE Trans. Power Electron.*, vol. 33, no. 2, pp. 1063–1074, Feb. 2018.
- [6] B. Yang, F. C. Lee, A. J. Zhang, and G. Huang, "LLC resonant converter for front end dc/dc conversion," in *Proc. IEEE APEC'02*, 2002, pp. 1108– 1112.
- [7] N. D. Weise, G. Castelino, K. Basu, and N. Mohan, "A single-stage dual-active-bridge-based soft switched ac-dc converter with open-loop power factor correction and other advanced features," *IEEE Trans. Power Electron.*, vol. 29, no. 8, pp. 4007–4016, Aug. 2014.
- [8] J. Everts, F. Krismer, J. Van den Keybus, J. Driesen, and J. W. Kolar, "Optimal ZVS modulation of single-phase single-stage bidirectional DAB AC-DC converters," *IEEE Trans. Power Electron.*, vol. 29, no. 8, pp. 3954–3970, Aug. 2014.
- [9] R. W. Erickson and D. Maksimovic, Fundamentals of Power Electronics, 2nd ed. Norwell, MA, USA: Kluwer, 2001.
- [10] M. Forouzesh, Y. P. Siwakoti, S. A. Gorji, F. Blaabjerg, B. Lehman, "Step-Up DC-DC Converters: A Comprehensive Review of Voltage Boosting Techniques, Topologies, and Applications," *IEEE Trans. Power Electron.*, vol. 32, no. 12, pp. 9143-9178, Dec. 2017.

- [11] R. W. A. A. D. Doncker, D. M. Divan, and M. H.Kheraluwala, "A three-phase soft-switched high-power-density dc/dc converter for high-power applications," IEEE Trans. Ind. Appl., vol. 27, no. 1, pp. 63–73, Jan./Feb. 1991
- [12] Y. A. Harrye, K. H. Ahmed and A. A. Aboushady, "DC Fault Isolation Study of Bidirectional Dual Active Bridge DC/DC Converter for DC Transmission Grid Application", Industrial Electronics Society, IECON 2015 - 41st Annual Conference of the IEEE.
- [13] A. Averberg, and A. Mertens, "Characteristics of the single active bridge converter with voltage doubler," *Power Electronics and Motion Control Conference* 2008, pp. 213-220, September 2008.
- [14] C. Zhao, S. D. Round, and J. W. Kolar, "An isolated three-port bidirectional dc-dc converter with decoupled power flow management," *IEEE Trans. Power Electron.*, vol. 23, no. 5, pp. 2443–2453, Sep. 2008.
- [15] H. Tao, J. Duarte, and M. Hendrix, "Three-port triple-half-bridge bidirectional converter with zero-voltage switching," *IEEE Trans. Power Electron.*, vol. 23, no. 2, pp. 782–792, Mar. 2008.
- [16] H. Tao, A. Kotsopoulos, J. L. Duarte, and M. A. M. Hendrix, "Family of multiport bidirectional dc-dc converters," *IEE Proc. Electric Power Appl.*, vol. 153, no. 3, pp. 451–458, May 2006.
- [17] F. Z. Peng, H. Li, G.-J. Su, and J. S. Lawler, "A new ZVS bi-directional dc-dc converter for fuel cell and battery application," *IEEE Trans. Power Electron.*, vol. 19, no. 1, pp. 54–65, Jan. 2004.
- [18] H. Li, F. Z. Peng, and J. S. Lawler, "A natural ZVS medium-power bidirectional dc-dc converter with minimum number of devices," *IEEE Trans. Ind. Applicat.*, vol. 39, pp. 525–535, Mar./Apr. 2003.
- [19] S. Jiang, D. Cao, Y. Li, and F. Z. Peng, "Grid-connected boost-half-bridge photovoltaic microinverter system using repetitive current control and

- maximum power point tracking," *IEEE Trans. Power Electron.*, vol. 27, no. 11, pp. 4711–4722, Nov. 2012.
- [20] M. C. Mira, Z. Zhang, A. Knott, and M. A. E. Andersen, "Analysis, design, modeling, and control of an interleaved-boost full-bridge threeport converter for hybrid renewable energy systems," *IEEE Trans. Power Electron.*, vol. 32, no. 2, pp. 1138–1155, Feb. 2017.
- [21] Y. Shi, R. Li, Y. Xue, and H. Li, "Optimized operation of current-fed dual active bridge DC–DC converter for PV Applications," *IEEE Trans. Ind. Electron.*, vol. 62, no. 11, pp. 6986–6995, Nov. 2015.
- [22] B. Wen, D. Boroyevich, R. Burgos, P. Mattavelli, and Z. Shen, "Small-signal stability analysis of three-phase AC systems in the presence of constant power loads based on measured d-q frame impedances," *IEEE Trans. Power Electron.*, vol. 30, no. 10, pp. 5952–5963, Oct. 2015.
- [23] R. M. Santos Filho, P. F. Seixas, P. C. Cortizo, L. A. B. Torres, and A. F. Souza, "Comparison of three single-phase PLL algorithms for UPS applications," *IEEE Trans. Ind. Electron.*, vol. 55, no. 8, pp. 2923–2932, Aug. 2008.
- [24] R. Srinivasan and R. Oruganti, "A unity power factor converter using half-bridge boost topology," *IEEE Trans. Power Electron.*, vol. 13, pp. 487–500, June 1997.
- [25] D. Dong, I. Cvetkovic, D. Boroyevich, W. Zhang, R. Wang, and P. Mattavelli, "Grid-interface bidirectional converter for residential DC distribution systems-part one: High-density two-stage topology," *IEEE Trans. Power Electron.*, vol. 28, no. 4, pp. 1655–1666, Apr. 2013.