# Ramaiah Institute of Technology (Autonomous Institute, Affiliated to VTU)

#### Department of CSE

Programme: B.E Term: Jan to May 2019
Course: Computer Organization Course Code: CS45

Activity V: Designing an ALU to perform arithmetic and logical functions using Logisim

simulator.

| Name: Himangshu Shekhar Jha | Marks: /10                | Date: 22/05/2020 |
|-----------------------------|---------------------------|------------------|
| USN: 1MS18CS048             | Signature of the Faculty: |                  |

**Objective:** To simulate the working of Arithmetic and Logical Unit using simulator.

**Simulator Description:** Logisim is an educational tool for designing and simulating digital logic circuits. With its simple toolbar interface and simulation of circuits as you build them, it is simple enough to facilitate learning the most basic concepts related to logic circuits. With the capacity to build larger circuits from smaller sub circuits, and to draw bundles of wires with a single mouse drag, Logisim can be used (and is used) to design and simulate entire CPUs for educational purposes.

#### Activity to be performed by students:

| 100 | List out the steps in designing ALU |
|-----|-------------------------------------|
|     |                                     |
|     |                                     |
|     |                                     |
|     |                                     |
|     |                                     |
|     |                                     |
|     |                                     |
|     |                                     |
|     |                                     |
|     |                                     |
|     |                                     |
|     |                                     |
|     |                                     |
|     |                                     |
|     |                                     |
|     |                                     |
|     |                                     |



Name - Himangshu Shehron Jha USN - 1MS1/8CSO48 Course - Computer Coganization (CS45)

Activity V: Designing an ALV to perform outhook and logical functions using logisim Simulation.

List cent the steps in designing ALU

1) Add the two i/P Pirs, Name them A and B

a) Add OR, AND, EX-OR, NOR gates and a 1-bit adder

3) connect the A's and B's of all the gates to their nespective pins

4) Adol an output for Pin and name "it result

5) Add a 1 bit multiplier with 3 delect bits

6) connect the outputs of all gates to the

7) connect 3 bit input pin to Mux.

8) Add I/P pin to Cin, and output pin to Cout

9) Add an Ex-OR Gate. connect its output to Coul. The first input must be connected to B and the decord to another i/p pin sub.

10) Add an output Pin and name it set, connect it to the output of adder unit.



Scanned with CamScanner

# Ramaiah Institute of Technology (Autonomous Institute, Affiliated to VTU)

#### Department of CSE

Programme: B.E Term: Jan to May 2019
Course: Computer Organization Course Code: CS45

**Activity VI:** Designing memory system using Logisim simulator.

| Name: Himangshu Shekhar Jha | Marks: /10                | Date: 22/05/2020 |
|-----------------------------|---------------------------|------------------|
| USN: 1MS18CS048             | Signature of the Faculty: |                  |

**Objective:** To simulate the writing operation on memory.

**Simulator Description:** Logisim is an educational tool for designing and simulating digital logic circuits. With its simple toolbar interface and simulation of circuits as you build them, it is simple enough to facilitate learning the most basic concepts related to logic circuits. With the capacity to build larger circuits from smaller sub circuits, and to draw bundles of wires with a single mouse drag, Logisim can be used (and is used) to design and simulate entire CPUs for educational purposes.

Activity to be performed by students: List out the steps in designing memory system

Observations and Snapshots:

Name - Himangshu Shekhan Tha USN: 11451805048 | Sec-4 B Advity VI: Designing memory dystem using logisin Simulator list at the allegs in designing memory 1) Adol. a RAM with Separate load and allows 2) Add a counter and connect of to A of the RAM. 3) Add a controller buffer and connect its op to the RAM 4) Add a clock and connect to the Imput of the 5) Add a TTY unit with 32 nows and columns Make the connections with RAM Add a 7 bit rondom number generator, connect & to D 7) Add another controller buffer, connect to TTY. Also add on I/P pin to the buffer. 8) Connect the output of the second buffer to the counter

7) Connect a batton to the country.



# Ramaiah Institute of Technology (Autonomous Institute, Affiliated to VTU)

#### Department of CSE

Programme: B.E Term: Jan to May 2019
Course: Computer Organization Course Code: CS45

Activity VII: To simulate advantages of using pipeline technique in executing a program.

| Name: Himangshu Shekhar Jha | Marks: /10                | Date: 22/05/2020 |
|-----------------------------|---------------------------|------------------|
| USN: 1MS18CS048             | Signature of the Faculty: |                  |

**Objective:** To learn and analyze the performance of the CPU by overlapping of instructions using CPUOS-SIM simulator.

**Simulator Used:** CPUOS-SIM is a software development environment for the simulation of simple computers. It was developed by Dale Skrien to help users to understand computer architectures.

Modern CPU's contain several semi-independent circuits involved in decoding and executing each machine instruction. Separate circuit elements perform each of these typical steps:

- Fetch the next instruction from memory into an internal CPU register.
- Decode the instruction to determine which function sub-circuits it requires.
- Read any input operands required from high-speed registers or directly from memory.
- Execute the operation using the selected sub-circuits.
- Write any output results to high-speed registers or directly to memory.

Separate sections of the CPU circuitry are used for each of these steps. This allows these circuit sections to be arranged into a sequential pipeline, with the output of one step feeding into the next step.

# Activity to be performed by students: With diagram demonstrate the execution of the following instructions using pipelining technique. lw \$10,20(\$1) sub \$11, 42, \$3 add \$12, \$3, \$4 lw \$13, 24(\$1) add \$14, \$5, \$6





# Snapshots:



