# **Chapter 2**

# **IA-32 Processor Architecture**

| 2.1 General Concepts 25                |           |        |           |
|----------------------------------------|-----------|--------|-----------|
| 2.1.1 Basic Microcomputer Design       | 26        |        |           |
| 2.1.2 Instruction Execution Cycle      | 27        |        |           |
| 2.1.3 Reading from Memory              | 30        |        |           |
| 2.1.4 How Programs Run                 | 31        |        |           |
| 2.1.5 Section Review                   | 32        |        |           |
| 2.2 IA-32 Processor Architecture       | <b>33</b> |        |           |
| 2.2.1 Modes of Operation               | 33        |        |           |
| 2.2.2 Basic Execution Environment      | 34        |        |           |
| 2.2.3 Floating-Point Unit              | 36        |        |           |
| 2.2.4 Intel Microprocessor History     | 37        |        |           |
| 2.2.5 Section Review                   | 38        |        |           |
| 2.3 IA-32 Memory Management            | <b>39</b> |        |           |
| 2.3.1 Real-Address Mode 39             |           |        |           |
| 2.3.2 Protected Mode 41                |           |        |           |
| 2.3.3 Section Review 43                |           |        |           |
| 2.4 Components of an IA-32 Micr        | ocompi    | uter 4 | <b>43</b> |
| 2.4.1 Motherboard                      |           | 43     |           |
| 2.4.2 Video Output                     |           | 44     |           |
| 2.4.3 Memory                           |           | 45     |           |
| 2.4.4 Input-Output Ports and Device In | nterfaces | 45     |           |
| 2.4.5 Section Review                   |           | 46     |           |
| 2.5 Input-Output System 46             |           |        |           |
| 2.5.1 How It All Works 46              |           |        |           |
| 2.5.2 Section Review 48                |           |        |           |
| 2.6 Chapter Summary 49                 |           |        |           |

## Chapter 2

### IA-32 Processor Architecture

### **Objectives**

- Understand the basic structure of a microcomputer
- Be familiar with the instruction execution cycle
- Understand how computers read from memory
- Understand how the operating system loads and executes programs
- Know the modes of operand and basic execution environment of the IA-32 processors
- Be familiar with the floating-point unit and the history of Intel Processors
- Understand how memory is addressed in protected mode and real-address mode
- Know the basic components of a microcomputer
- Understand the different levels of input-output

#### 2.1 General Concepts **25**

#### 2.1.1 Basic Microcomputer Design **26**

- The Central Processor Unit (CPU), where calculations and logic operations take place, contains a limited number of storage locations name registers, a high-frequency clock, a control unit, and an arithmetic logic unit.
  - o **Registers**: Storage locations
  - Clock: The clock synchronizes the internal operations of the CPU with other system components.
  - o CU: The Control Unit (CU) coordinates the sequencing of steps involved in executing machine instructions.
  - o ALU: The Arithmetic Logic Unit (ALU) performs arithmetic operations such as addition and subtraction and logical operations such as AND, OR, NOT.



Figure 2-1 Block Diagram of a Microcomputer

- **Memory Storage Unit**: The Memory Storage Unit is where instructions and data are held while a computer program is running.
- **Bus**: A bus is group of parallel wires that transfer data from one part of the computer to another. A computer's system bus usually consists of there separate buses:
  - o **Data bus**: The data bus transfers **instructions and data** between the CPU and memory.
  - o **Control bus**: The control bus uses binary signals **synchronize** actions of all device attached to the system bus.
  - o **Address bus**: The address bus holds the **addresses** of instructions and data when the currently executing instruction transfers data between the CPU and memory.
- **Clock**: Each operation involving the CPU and the system bus is synchronized by an internal clock pulsing at a constant rate.
  - o The basic unit of time for machine instruction is a machine cycle (or clock cycle).



- o A clock that oscillates 1 billion times per second (1 GHz), for example, produces a clock cycle with a duration of one billionth of a second (1 nanosecond).
- o A machine instruction required **at least** one clock cycle to execute, and a few require in excess of 50 clocks (the multiply instruction on the 8088 processor, for example).
- o Instructions requiring memory access often have empty clock cycles called **wait states** because of the differences in the speeds of the CPU, the system bus, and memory circuits.

### 2.1.2 Instruction Execution Cycle 27

- The execution of a single machine instruction can be divided into a sequence of individual operations called the **instruction execution cycle**.
- Each of the steps is described as follows:
  - o **Fetch**: The control unit fetches the instruction from the **instruction queue** and increments the **instruction pointer** (IP).
    - The instruction queue holds a **group** of instructions about to be executed.
    - The instruction is also known as the **program counter**.
    - The instruction pointer contains the address of the next instruction.
  - o **Decode**: The control unit decodes the instruction's function to determine **what** the instruction will do.
  - o **Fetch operands**: It the instruction uses an input operand located in **memory**, the control unit uses a **read** operation to retrieve the operand and copy it into **internal registers**.
  - o **Execute**: The ALU executes the instruction using the named **registers** and **internal registers** as operands and sends the output to named **registers and/or memory**. The ALU updates **status flags** providing information about the processor state.
  - O **Store output operand**: If the output operand is in **memory**, the control unit uses a **write** operation to store the data.
- The sequence of steps can be expressed neatly in pseudocode:

#### loop

fetch next instruction
advance the instruction pointer (IP)
decode the instruction
if memory operand needed, read value from memory
exectue the instruction
if result is memory operand, write result to memory
continue loop



#### Non-Pipelined

o Suppose each execution state in the processor requires a single clock cycle.

Figure 2-3 Six Stage Non-Pipelined Instruction Execution

|        |    | Stages |     |     |     |     |     |
|--------|----|--------|-----|-----|-----|-----|-----|
|        |    | S1     | S2  | S3  | S4  | S5  | 86  |
|        | 1  | I-1    |     |     |     |     |     |
|        | 2  |        | I-1 |     |     |     |     |
|        | 3  |        |     | I-1 |     |     |     |
|        | 4  |        |     |     | 1-1 |     |     |
| 98     | 5  |        |     |     |     | 1-1 |     |
| Cycles | 6  |        |     |     |     |     | 1-1 |
| े      | 7  | 1-2    |     |     |     |     |     |
|        | 8  |        | 1-2 |     |     |     |     |
|        | 9  |        |     | 1-2 |     |     |     |
|        | 10 |        |     |     | 1-2 |     |     |
|        | 11 |        |     |     |     | 1-2 |     |
|        | 12 |        |     |     |     |     | 1-2 |

For k states and n instructions, the number of required cycles is:  $\mathbf{n} * \mathbf{k}$ 

- Multi-Stage Pipeline
  - o Pipelining makes it possible for processor to execute instructions in parallel
  - o Instruction execution divided into discrete stages
  - o More efficient use of cycles, greater throughput of instructions:

Figure 2-4 Six Stage Pipelined Execution

|        |   | Stages |     |     |     |     |     |  |
|--------|---|--------|-----|-----|-----|-----|-----|--|
|        |   | S1     | S2  | S3  | S4  | S5  | S6  |  |
|        | 1 | I-1    |     |     |     |     |     |  |
|        | 2 | I-2    | I-1 |     |     |     |     |  |
| Cycles | 3 |        | I-2 | I-1 |     |     |     |  |
| 20     | 4 |        |     | I-2 | I-1 |     |     |  |
| Ó      | 5 |        |     |     | I-2 | I-1 |     |  |
|        | 6 |        |     |     |     | I-2 | I-1 |  |
|        | 7 |        |     |     |     |     | I-2 |  |
|        |   |        |     |     |     |     |     |  |

For k states and n instructions, the number of required cycles is:  $\mathbf{k} + (\mathbf{n} - \mathbf{1})$ 

#### Superscalar

- o A superscalar or multi-core processor has **two or more** execution pipelines, making it possible for two instructions to be in the execution state at **the same time**.
- o Wasted Cycles (pipelined):
  - When one of the stages requires two or more clock cycles, clock cycles are again wasted.

Figure 2-5 Pipelined Execution Using a Single Pipeline (S4 required two clock cycles)

|        |    | Stages |     |     |     |     |     |
|--------|----|--------|-----|-----|-----|-----|-----|
|        |    |        |     |     | ехе |     |     |
|        |    | S1     | S2  | S3  | S4  | S5  | S6  |
|        | 1  | I-1    |     |     |     | 100 |     |
|        | 2  | 1-2    | 1-1 |     |     |     |     |
|        | 3  | I-3    | 1-2 | I-1 |     |     |     |
| Cycles | 4  |        | 1-3 | 1-2 | 1-1 |     |     |
| ਹੁ     | 5  |        |     | 1-3 | I-1 |     |     |
| G      | 6  |        |     |     | 1-2 | 1-1 |     |
|        | 7  |        |     |     | 1-2 |     | I-1 |
|        | 8  |        |     |     | 1-3 | 1-2 |     |
|        | 9  |        |     |     | 1-3 |     | 1-2 |
|        | 10 |        |     |     |     | 1-3 |     |
|        | 11 |        |     |     |     | 00  | I-3 |

For k states (where one stage requires two cycles) and n instructions, the number of required cycles is: k + (2n - 1)

- o A superscalar processor:
  - For n pipelines, n instructions can execute during the same clock cycle.
  - The Intel Pentium, with two pipelines, was the first superscalar processor in the IA-32 family. The Pentium Pro processor was the first to use three pipelines.
  - Figure 2-6 shows an execution scheme with **two pipelines** in a six-stage pipeline.
    - S4 requires two cycles
    - Odd-numbered instructions enter the **u-pipeline** and even-numbered instructions enter the **v-pipeline**.

Figure 2-6 Superscalar 6-Stage Piplined Processor (S4 required two clock cycles)

|        | Stages |     |     |     |     |     |     |     |  |  |
|--------|--------|-----|-----|-----|-----|-----|-----|-----|--|--|
|        |        |     | S4  |     |     |     |     |     |  |  |
|        |        | S1  | S2  | S3  | u   | V   | S5  | S6  |  |  |
|        | 1      | I-1 |     |     |     |     |     |     |  |  |
|        | 2      | I-2 | I-1 |     |     |     |     |     |  |  |
|        | 3      | I-3 | I-2 | I-1 |     |     |     |     |  |  |
| 8      | 4      | I-4 | I-3 | I-2 | I-1 |     |     |     |  |  |
| Oycles | 5      |     | I-4 | I-3 | I-1 | I-2 |     |     |  |  |
| O      | 6      |     |     | I-4 | I-3 | I-2 | I-1 |     |  |  |
|        | 7      |     |     |     | I-3 | I-4 | I-2 | I-1 |  |  |
|        | 8      |     |     |     |     | I-4 | I-3 | I-2 |  |  |
|        | 9      |     |     |     |     |     | I-4 | I-3 |  |  |
|        | 10     |     |     |     |     |     |     | I-4 |  |  |
|        |        |     |     |     |     |     | I-4 |     |  |  |

For k states (where one stage requires two cycles) and n instructions, the number of required cycles is:  $\mathbf{k} + \mathbf{n}$ 

- Multiple machine cycles are required when reading from memory, because it responds much more slowly than the CPU
- The steps are:
  - o Cycle1: address placed on address bus
  - o Cycle2: Read Line (RD) set low
  - o Cycle3: CPU waits one cycle for memory to respond
  - o Cycle4: Read Line (RD) goes to 1, indicating that the data is on the data bus



- Cache Memory
  - o Because conventional memory is so much slower than the CPU, computers use high-speed cache memory to hold **the most recently** used instruction and data.
  - o The first time a program reads a block of data, it leaves a copy in the cache.
  - o If the program needs to read the same data a second time, it looks for the data in cache.
    - Cache hit: when data to be read is already in cache memory
    - Cache miss: when data to be read is **not** in cache memory.
  - o IA-32 processors have two type of cache memory (high-speed expensive **static** RAM both inside and outside the CPU).
    - Level-1 cache: inside the CPU
    - Level-2 cache: outside the CPU

- Load and execute process
  - o The program begins running, it is called a **process**.
  - o The OS assigns the process an identification number (process ID), which is used to keep track of it while running.



#### Multitasking

- o OS can run multiple tasks at the same time.
- o Task:
  - A task is defined as **either** a program (a process) **or** a thread of execution.
  - A process has it own memory area and many contain **multiple threads**. Multiple threads of execution within the same program.
  - A thread **shares** its memory with other threads belonging to the same process.
- o Scheduler:
  - A CPU can really execute **only one** instruction at a time, so a component of the OS named the **scheduler** allocation a slice of CPU time (called a **time slice**) to each task.
  - Scheduler utility assigns a given amount of CPU time to each running program.
  - One type of scheduling used by the OS is called **round-robin** scheduling.
- o Task switching:
  - A multitasking OS runs on a processor that supports task switching.
  - The processor saves the **state** of each task before switching to a new one.
  - A task's state consists of the contents of the processor registers, program counter, and status flags, along with references to the task's memory segments.
- o Priority:
  - A multitasking OS will usually assign varying priorities to tasks, giving them relatively larger or smaller **time slices**.
  - A **preemptive** multitasking OS (such as Windows XP or Linux) permits a higher priority task to interrupt a lower-priority one, leading to better system stability.
    - Example: Suppose an application in locked in loop and has stopped to responding to input.

### 2.2 IA-32 Processor Architecture 33

• IA-32 refers to a family of processors beginning with the Intel386 and continuing up to the latest 32-bit processor, the Pentium 4.

### 2.2.1 Modes of Operation 33

- IA-32 processors have three primary modes of operation: protected mode, real-address mode, and system management mode. Another mode, named virtual-8086, is a special case of protected mode.
- Protected mode
  - o Native mode (Windows, Linux) of the processor, in which **all** instructions and features are available.
  - o Programs are given separate memory areas named **segments**, and the processor **prevents** programs from referencing memory outside their assigned segments.
- Virtual-8086 mode
  - o Hybrid of Protected: While in protected mode, the processor can directly execute real-address mode software such as MS-DOS program in a safe multitasking environment.
  - o If an MS-DOS program crashes or attempts to write data into the system memory are, it will **not** affect other programming running at the same time.
  - o Each program has its own 8086 computer: **Windows XP** can execute **multiple** separate virtual-8086 sessions at the same time.
- Real-address mode
  - o Real-address mode implements the programming environment of the Intel **8086** processor.
  - o Native MS-DOS
  - o All Intel processors **boot** in Real-address mode
  - o This mode is available in Windows 98, and can be used to run MS-DOS program that requires direct access to system memory and hardware devices.
  - o Programs running in real-address mode can cause the OS to **crash**.
- System management mode
  - o System Management mode (SMM) provides an OS with a mechanism for implementing functions such as **power management**, **system security**, and **diagnostics**.

### 2.2.2 Basic Execution Environment 34

- Addressable memory
  - o Protected mode
    - 4 GB space
    - 32-bit address: 0 to 2<sup>32</sup> 1
  - o Real-address and Virtual-8086 modes
    - 1 MB space
    - 20-bit address: 0 to 2<sup>20</sup> 1
- General-Purpose Registers: Used for arithmetic and data movement

### 32-bit General-Purpose Registers

| EAX |  |
|-----|--|
| EBX |  |
| ECX |  |
| EDX |  |
|     |  |

| EBP |  |
|-----|--|
| ESP |  |
| ESI |  |
| EDI |  |
|     |  |

### 16-bit Segment Registers

| EFLAGS |  |
|--------|--|
| EIP    |  |

| CS | ES |
|----|----|
| SS | FS |
| DS | GS |
|    |    |

- Accessing Parts of Registers

  O Use 8-bit name, 16-bit name, or 32-bit name
  - o Applies to EAX, EBX, ECX, and EDX



| 32-bit | 16-bit | 8-bit (high) | 8-bit (low) |
|--------|--------|--------------|-------------|
| EAX    | AX     | АН           | AL          |
| EBX    | BX     | ВН           | BL          |
| ECX    | CX     | СН           | CL          |
| EDX    | DX     | DH           | DL          |

Index and Base Registers: some registers have only a 16-bit name for their lower half and cannot be divided further

| 32-bit | 16-bit |
|--------|--------|
| ESI    | SI     |
| EDI    | DI     |
| EBP    | ВР     |
| ESP    | SP     |

- Some Specialized Register Uses
  - o General-Purpose Registers
    - EAX accumulator
    - ECX loop counter
    - ESP stack pointer
    - ESI, EDI source and destination index registers
    - EBP extended frame pointer (stack)
  - o Segment Registers
    - CS code segment
    - DS data segment
    - SS stack segment
    - ES, FS, GS additional segments
  - o EIP Register instruction pointer
  - o EFLAGS Register
    - Status and control flags (control the CPU operations)
    - Each flag is a single binary bit
    - Status Flags: reflect the outcomes of arithmetic and logical operations
      - Carry flag (CF): **Unsigned** arithmetic out of range
      - Overflow flag (OF): **Signed** arithmetic out of range
      - Sign flag (SF): Result is negative
      - Zero flag (ZF): Result is zero
      - Auxiliary Carry flag (AC): Carry from bit 3 to bit 4
      - Parity flag (PF): Sum of 1 bits is an even number

## **2.2.3 Floating-Point Unit**

- Floating-Point, MMX, XMM Registers
  - o Eight 80-bit floating-point data registers
    - ST(0), ST(1), . . . , ST(7)
    - Arranged in a stack
  - o Used for all floating-point arithmetic
    - Eight 64-bit MMX registers
    - Eight 128-bit XMM registers for single-instruction multiple-data (SIMD) operations

**36** 

### 2.2.4 Intel Microprocessor History 37

- Early Intel Microprocessors
  - o Intel 8080
    - 64K addressable RAM
    - 8-bit registers
    - CP/M operating system
    - S-100 BUS architecture
    - 8-inch floppy disks!
  - o Intel 8086/8088
    - IBM-PC Used 8088
    - 1 MB addressable RAM
    - **16-bit** registers
    - 16-bit data bus (8-bit for 8088)
    - Separate floating-point unit (8087)
  - o The IBM-AT
    - Intel 80286
    - 16 MB addressable RAM
    - Protected memory
    - several times faster than 8086
    - introduced IDE bus architecture
    - 80287 floating point unit

### Intel IA-32 Family

- o Intel386
  - 4 GB addressable RAM, **32-bit** registers, 32-bit address but and external data path, paging (virtual memory)
- o Intel486
  - Instruction pipelining
- o Pentium
  - Superscalar design with two parallel execution pipelines, 32-bit address bus, 64-bit internal data path
- Intel P6 Family
  - o Pentium Pro
    - Advanced optimization techniques in microcode
  - o Pentium II
    - MMX (multimedia) instruction set
  - o Pentium III
    - SIMD (streaming extensions) instructions
  - o Pentium 4 and Xeon
    - Intel NetBurst micro-architecture, tuned for multimedia

#### CISC and RISC

- o CISC (Complex Instruction Set)
  - The Intel 8086 processor was the first in a line of processors using a CISC design
  - The instruction set is **large**.
  - The **major disadvantage** to CISC design is that complex instructions require a relatively **long time** to decode and execute.
  - An interpreter inside the CPU written in a language called **microcode** decodes and executes each machine instruction.
  - Once Intel released the 8086, it became necessary for all subsequent Intel processors to **compatible** with the first one. **Customers did not** want to throw away their existing software every time a new processor was released.
- o **RISC** (Reduced Instruction Set)
  - A RISC consists of a relatively small number of **short**, **simple** instructions that execute relatively **quickly**.
  - The instruction set is **small**.
  - Rather that using a microcode interpreter to decode and execute machine instructions, a RISC processor **directly** decodes and executes instructions using hardware.
  - High-speed engineering and graphics workstations have been built using RISC processors for many years.
  - The systems have been **expensive** because the processors were produced in small quantities.

### • Why Intel Microprocessor?

- Because of the huge popularity of IBM-PC-compatible computers, Intel was able to lower the price of its processors and dominate the microprocessor market.
- The IA-32 instruction set continues to be **complex** and constantly expanding.

### 2.3 IA-32 Memory Management 39

- Real-address mode
- Calculating linear addresses
- Protected mode
- Multi-segment model
- Paging

#### 2.3.1 Real-Address Mode 39

- Real-address mode
  - o 1 MB RAM maximum addressable, from hexadecimal 00000 to FFFFF.
  - o Application programs can access any area of memory
  - o Single tasking
  - Supported by MS-DOS operating system: Windows 95 and 98 can be booted into this mode.
  - Segmented Memory
    - All of memory is divided into **64-kilobyte** (2<sup>16</sup> bytes) units called segments.
    - Segmented memory addressing: absolute (linear) address is a combination of a 16-bit segment value added to a 16-bit offset



Figure 2-11 Segmented Memory Map. Real –Address Mode (2<sup>20</sup> Bytes)

- Calculating Linear Addresses
  - o In real-address mode, the linear (or absolute) address is 20 bits.
  - o Given a segment address, **multiply it by 16** (add a hexadecimal zero), and add it to the offset
  - o Example: convert **08F1:0100** to a linear address

Adjusted Segment value: 0 8 F 1 0
Add the offset: 0 1 0 0
Linear address: 0 9 0 1 0

#### 2.3.2 Protected Mode 41

- Protected mode
  - o 4 GB addressable RAM (00000000 to FFFFFFFF)
  - o Each program assigned a memory partition which is protected from other programs
  - o Designed for multitasking
  - o Supported by Linux & MS-Windows
  - o Segment descriptor tables
  - o Program structure
    - code, data, and stack areas
    - CS, DS, SS segment descriptors
    - global descriptor table (GDT)
  - o MASM Programs use the Microsoft flat memory model
  - o Flat Segment Model
    - Single Global Descriptor Table (GDT)
    - All segments mapped to entire 32-bit address space
    - Suppose a computer had 256MB of RAM. The segment limit field would contain 10000 hex because its value is **implicitly multiplied by 1000 hex**, producing 10000000 hex (256MB)



Figure 2-12 Flat Segmentation Model

- o Multi-Segment Model
  - Each program has a Local Descriptor Table (LDT)
  - holds descriptor for each segment used by the program



Figure 2-13 Multi-Segment Model

### Paging

- o IA-32 processors support paging, a feature that permits segment to be divided into **4,096-byte** blocks of memory called **pages**.
- o Paging permits the total memory used by all programs running at the time to be much **larger** than the computer's **physical memory**.
- o Virtual Memory: The complete collection of pages mapped by the OS is called virtual memory.
- o Virtual memory manager (VMM): OS utility that manages the loading and unloading of pages
- o When a task is running, part of running program is in memory, part is on disk
- o **Page fault:** Issued by CPU when a page must be loaded from disk

### 2.4 Components of an IA-32 Microcomputer 43

- Motherboard
- Video output
- Memory
- Input-output ports

#### 2.4.1 Motherboard

43

- Motherboard
  - o CPU socket
  - o External cache memory slots
  - o Main memory slots
  - o BIOS (Basic Input-Output System) chips
  - o Sound synthesizer chip (optional)
  - o Video controller chip (optional)
  - o IDE, parallel, serial, USB, video, keyboard, joystick, network, and mouse connectors
  - o PCI bus connectors (expansion cards)
  - o Intel 8042 keyboard and mouse microcontroller



### 2.4.2 Video Output

44

- Video Output
  - o Video controller
    - On motherboard, or on expansion card
    - AGP (accelerated graphics port technology)
  - o Video memory (VRAM)
  - o Video CRT Display
    - Uses raster scanning
    - Horizontal retrace
    - Vertical retrace
  - o Direct digital LCD monitors
    - No raster scanning required

### **2.4.3 Memory**

45

- Memory
  - o ROM (Read-Only Memory)
    - permanent, cannot be erased
  - o EPROM (Erasable Programmable Read-Only Memory)
    - erased by ultraviolet light and reprogrammed
  - o Dynamic RAM (Ramdom Access Memory) (DRAM)
    - commonly known as main memory, Inexpensive; must be refreshed constantly with 1 millisecond or less
  - o Static RAM (SRAM)
    - Expensive; used for **cache memory**; no refresh required
  - o Video RAM (VRAM)
    - Dual ported; optimized for constant video refresh
  - o CMOS (Complimentary Metal-Oxide Semiconductor) RAM
    - System setup information; refreshed by a battery, so its contents are retained when the computer's power is off.

### 2.4.4 Input-Output Ports and Device Interfaces 45

- Input-Output Ports and Device Interfaces
  - o USB (universal serial bus)
    - intelligent high-speed connection to devices
    - USB Version 2.0 supports data transfer speeds of 480 megabits/second
  - o Parallel
    - Short cable, high speed (1MBbyte per second) over short distances, usually no more than 10 feet.
    - Common for **printers**
    - Bidirectional, parallel data transfer
    - Intel 8255 controller chip
  - Serial
    - RS-232 serial port
    - One bit at a time
    - Uses long cables and modems
    - 16550 UART (universal asynchronous receiver transmitter)
    - Programmable in assembly language
  - o IDE (Intelligent Drive Electronics or Integrated Drive Electronics)
    - parallel ATA (advanced technology attachment) devices, in which the drive controller is located on the drive itself.
    - SATA (serial ATA), which provides higher data transfer rates than parallel ATA.
  - o FireWire
    - FireWire is a high-speed external bus standard supporting data transfer speeds up to **800MB** per second.

### 2.5 Input-Output System 46

### 2.5.1 How It All Works 46

- Levels of Input-Output
  - o Level 3: Call a library function (C++, Java)
    - Easy to do; abstracted from hardware; details hidden
    - Slowest performance
  - o Level 2: Call an operating system function (API: Application Programming Interface)
    - Specific to one OS; device-independent
    - Medium performance
  - o Level 1: Call a BIOS (Basic Input-Output System) function
    - May produce different results on different systems
    - Knowledge of hardware required
    - Usually good performance
  - o Level 0: Communicate directly with the hardware
    - A device driver works much like the BIOS. An example is CDROM.SYS, which enables MS-DOS to read CD-ROM drives.



Figure 2-15 Access Levels for Input-Output Operations

- **ASM Programming levels** 
  - o Level 2: Call OS functions to perform generic text I/O and file-based I/O.
  - o Level1: Call BIOS function to control device-specific features such as color, graphics, sound, keyboard input, and low-level disk I/O
  - o Lovel 0: Send and receive data from hardware points, having absolute control over specific devices.
    - Programs using this level must extend their coding logic to handle variations in I/O devices.
    - **Real-mode game programs** are prime examples because they usually take control of the computer.
  - o ASM programs can perform input-output at each of the following levels:

OS Function Level 2 ASM Program BIOS Function Level 1 Hardware Level 0

Figure 2-16 Assembly Language Access Levels.

- o Example: You wanted to play a WAV file suing an audio controller device:
  - At the OS level, you would **not** have to know what type of device was installed and you would not be concerned with nonstandard features.
  - At the BIOS level, you would query the sound card (using its installed device driver software) and find out where it belonged to a certain class of sound having known features.
  - At the hardware level, you would **fine tune** the program for certain brands of audio cards, taking advantage of each card's special features.

### 2.6 Chapter Summary 49

- CPU contains a limited number of storage locations called **registers**, a high-frequency **clock** to synchronize its operations, a **control unit**, and the **arithmetic logic unit**.
- The execution of a single machine instruction can be divided into a sequence of individual operations called the **instruction execution cycle**.
- Three primary operations are **fetch**, **decode**, and **execute**.
- Each step in the instruction cycle takes at least one tick of the system clock, called a **clock cycle**.
- **Pipelined** execution greatly improves the throughput of multiple instructions in a CPU by permitting the overlapped execution of multi-stage instructions.
- A **superscalar** processor is a pipelined processor with multiple execution pipelines.
- A multitasking OS can run multiple tasks at the same time.
- IA-32 processors have three basic modes of operation: **protected mode**, **real-address mode**, and **system management mode**. In addition, **virtual-8086** mode is a special case of protected mode.
- The earliest Intel processors for the IBM PC were based on the complex instruction set (CISC) approach.
- A reduced instruction set (**RISC**) machine language consists of a relatively small number of short, simple instructions that can be executed **quickly** by the processor.
- In real-address mode, only **1MB** of memory can be addressed, using hexadecimal addresses 00000 to FFFFF.
- In **protected mode**, the processor can run multiple programs at the same time. It assigns each processor (running program) a total **4GB** of **virtual memory**.
- In virtual-8086 mode, the computer runs in **protected mode** and creates a virtual 8086 machine with its own **1MB** address space that simulates an 80 X 86 computer running in real-address mode.
- In the **flat** segmentation model, **all** segments are mapped to the entire physical address space of the computer. **MASM Programs** use the Microsoft **flat** memory model
- In the **multi-segment** mode, each task is given its own table of segment descriptions, called a local descriptor table (LDT).
- The IA-32 supports a feature called paging, which permits a segment to be divided into **4096-byt**e blocks of memory called **pages**.
- Paging the total memory used by all programs running at the same time to be much **larger** than the computer's actual (physical) memory).
- A parallel port transmits **8 or 16 data bits** simultaneously from one device to another.
- An RS-232 serial port sends binary bits **one at a time**.
- The BIOS (Basic Input-Output System) is a collection of functions that communicate **directly** with hardware devices.
- Assembly programs can also **directly** access input-output devices.