# 1. Description

### 1.1. Project

| Project Name    | acoustic_event_detection_with_ardu |
|-----------------|------------------------------------|
|                 | ino_shield                         |
| Board Name      | NUCLEO-L476RG                      |
| Generated with: | STM32CubeMX 4.27.0                 |
| Date            | 11/13/2018                         |

#### 1.2. MCU

| MCU Series     | STM32L4       |
|----------------|---------------|
| MCU Line       | STM32L4x6     |
| MCU name       | STM32L476RGTx |
| MCU Package    | LQFP64        |
| MCU Pin number | 64            |

### 2. Pinout Configuration



# 3. Pins Configuration

| Pin Number<br>LQFP64 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label                |
|----------------------|---------------------------------------|----------|--------------------------|----------------------|
| 1                    | VBAT                                  | Power    |                          |                      |
| 2                    | PC13                                  | I/O      | GPIO_EXTI13              | B1 [Blue PushButton] |
| 7                    | NRST                                  | Reset    |                          |                      |
| 10                   | PC2                                   | I/O      | DFSDM1_CKOUT             |                      |
| 12                   | VSSA/VREF-                            | Power    |                          |                      |
| 13                   | VDDA/VREF+                            | Power    |                          |                      |
| 16                   | PA2                                   | I/O      | USART2_TX                | USART_TX             |
| 17                   | PA3                                   | I/O      | USART2_RX                | USART_RX             |
| 18                   | VSS                                   | Power    |                          |                      |
| 19                   | VDD                                   | Power    |                          |                      |
| 20                   | PA4                                   | I/O      | DAC1_OUT1                |                      |
| 21                   | PA5                                   | I/O      | DAC1_OUT2                |                      |
| 31                   | VSS                                   | Power    |                          |                      |
| 32                   | VDD                                   | Power    |                          |                      |
| 38                   | PC7                                   | I/O      | DFSDM1_DATIN3            |                      |
| 46                   | PA13 (JTMS-SWDIO)                     | I/O      | SYS_JTMS-SWDIO           | TMS                  |
| 47                   | VSS                                   | Power    |                          |                      |
| 48                   | VDDUSB                                | Power    |                          |                      |
| 49                   | PA14 (JTCK-SWCLK)                     | I/O      | SYS_JTCK-SWCLK           | TCK                  |
| 55                   | PB3 (JTDO-TRACESWO) *                 | I/O      | SYS_JTDO-SWO             | SWO                  |
| 60                   | воото                                 | Boot     |                          |                      |
| 63                   | VSS                                   | Power    |                          |                      |
| 64                   | VDD                                   | Power    |                          |                      |

<sup>\*</sup> The pin is affected with a peripheral function but no peripheral mode is activated

### 4. Clock Tree Configuration



Page 4

# **5.** *IPs and Middleware Configuration* **5.**1. DAC1

OUT1 mode: Connected to external pin only OUT2 mode: Connected to external pin only

5.1.1. Parameter Settings:

**DAC Out1 Settings:** 

Output Buffer Enable

Trigger Out event \*

Wave generation mode Disabled

User Trimming Factory trimming
Sample And Hold Sampleandhold Disable

**DAC Out2 Settings:** 

Output Buffer Enable

Trigger Out event \*

Wave generation mode Disabled

User Trimming Factory trimming
Sample And Hold Sampleandhold Disable

#### 5.2. DFSDM1

mode: PDM/SPI Input from ch3 and Internal Clock mode: PDM/SPI input from ch3 and internal clock

5.2.1. Filter 0:

#### regular channel selection:

regular channel selection

Channel 2 \*

Continuous Mode

Continuous Mode

Trigger to start regular conversion

Fast Mode

Enable \*

Dma Mode

Channel 2 \*

Continuous Mode

Software trigger

Enable \*

injected channel selection:

Channel0 as injected channel

Channel1 as injected channel

Channel2 as injected channel

Channel3 as injected channel

Channel4 as injected channel

Channel5 as injected channel

Disable

Disable

Disable

Channel6 as injected channel

Channel7 as injected channel

Disable

Filter parameters:

Sinc Order Sinc 3 filter type \*

Fosr **128** \*

losr 1

#### 5.2.2. Filter 1:

#### regular channel selection:

regular channel selection

Channel 3 \*

Continuous Mode

Continuous Mode

Trigger to start regular conversion

Fast Mode

Enable \*

Dma Mode

Channel 3 \*

Continuous Mode

Software trigger

Enable \*

injected channel selection:

Channel0 as injected channel Disable Channel1 as injected channel Disable Channel2 as injected channel Disable Channel3 as injected channel Disable Channel4 as injected channel Disable Channel5 as injected channel Disable Channel6 as injected channel Disable Channel7 as injected channel Disable

Filter parameters:

Sinc Order Sinc 3 filter type \*

Fosr **128** \* losr 1

#### 5.2.3. Filter 2:

#### regular channel selection:

regular channel selection - None -

injected channel selection:

Channel0 as injected channel

Channel1 as injected channel

Channel2 as injected channel

Channel3 as injected channel

Channel4 as injected channel

Disable

Disable

Channel5 as injected channel

Channel6 as injected channel

Channel7 as injected channel

Disable

Disable

#### 5.2.4. Filter 3:

#### regular channel selection:

regular channel selection - None -

injected channel selection:

Disable Channel0 as injected channel Disable Channel1 as injected channel Disable Channel2 as injected channel Disable Channel3 as injected channel Disable Channel4 as injected channel Disable Channel5 as injected channel Disable Channel6 as injected channel Channel7 as injected channel Disable

#### 5.2.5. Output Clock:

#### **Output Clock parameters:**

Selection Source for outut clock is system clock

Divider 32 \*

#### 5.2.6. Channel 2:

**Channel 2 parameters:** 

Type SPI with rising edge Spi Clock Internal SPI clock

Offset 0

Right Bit Shift 0x06 \*

**Analog watchdog parameters:** 

Filter Order FastSinc filter type

Oversampling 1

#### 5.2.7. Channel 3:

#### **Analog watchdog parameters:**

Filter Order FastSinc filter type

Oversampling 1

**Channel 3 parameters:** 

Type SPI with falling edge \*

Spi Clock Internal SPI clock

Offset 0

Right Bit Shift 0x06 \*

#### 5.3. SYS

**Debug: Serial Wire** 

Timebase Source: SysTick

#### 5.4. TIM6

mode: Activated

5.4.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 0
Counter Mode Up
Counter Period (AutoReload Register - 16 bits value) 4095 \*

auto-reload preload Enable \*

**Trigger Output (TRGO) Parameters:** 

Trigger Event Selection Update Event \*

#### **5.5. USART2**

**Mode: Asynchronous** 

5.5.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 921600 \*

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

| Single Sample | Disable |
|---------------|---------|
|               |         |

#### **Advanced Features:**

Auto Baudrate Disable TX Pin Active Level Inversion Disable RX Pin Active Level Inversion Disable Disable Data Inversion TX and RX Pins Swapping Disable Enable Overrun DMA on RX Error Enable MSB First Disable

<sup>\*</sup> User modified value

# 6. System Configuration

### 6.1. GPIO configuration

| IP                          | Pin                         | Signal             | GPIO mode                                                   | GPIO pull/up pull<br>down   | Max<br>Speed | User Label           |
|-----------------------------|-----------------------------|--------------------|-------------------------------------------------------------|-----------------------------|--------------|----------------------|
| DAC1                        | PA4                         | DAC1_OUT1          | Analog mode                                                 | No pull-up and no pull-down | n/a          |                      |
|                             | PA5                         | DAC1_OUT2          | Analog mode                                                 | No pull-up and no pull-down | n/a          |                      |
| DFSDM1                      | PC2                         | DFSDM1_CKOU<br>T   | Alternate Function Push Pull                                | No pull-up and no pull-down | Low          |                      |
|                             | PC7                         | DFSDM1_DATIN<br>3  | Alternate Function Push Pull                                | No pull-up and no pull-down | Low          |                      |
| SYS                         | PA13<br>(JTMS-<br>SWDIO)    | SYS_JTMS-<br>SWDIO | n/a                                                         | n/a                         | n/a          | TMS                  |
|                             | PA14 (JTCK-<br>SWCLK)       | SYS_JTCK-<br>SWCLK | n/a                                                         | n/a                         | n/a          | TCK                  |
| USART2                      | PA2                         | USART2_TX          | Alternate Function Push Pull                                | No pull-up and no pull-down | Very High    | USART_TX             |
|                             | PA3                         | USART2_RX          | Alternate Function Push Pull                                | No pull-up and no pull-down | Very High    | USART_RX             |
| Single<br>Mapped<br>Signals | PB3 (JTDO-<br>TRACESWO<br>) | SYS_JTDO-<br>SWO   | n/a                                                         | n/a                         | n/a          | swo                  |
| GPIO                        | PC13                        | GPIO_EXTI13        | External Interrupt Mode with Falling edge trigger detection | No pull-up and no pull-down | n/a          | B1 [Blue PushButton] |

#### 6.2. DMA configuration

| DMA request | Stream        | Direction            | Priority |
|-------------|---------------|----------------------|----------|
| DAC_CH1     | DMA1_Channel3 | Memory To Peripheral | Low      |
| DAC_CH2     | DMA2_Channel5 | Memory To Peripheral | Low      |
| USART2_TX   | DMA1_Channel7 | Memory To Peripheral | Low      |
| DFSDM1_FLT0 | DMA1_Channel4 | Peripheral To Memory | Low      |
| DFSDM1_FLT1 | DMA1_Channel5 | Peripheral To Memory | Low      |

#### DAC\_CH1: DMA1\_Channel3 DMA request Settings:

Mode: Circular \*
Peripheral Increment: Disable
Memory Increment: Enable \*
Peripheral Data Width: Half Word
Memory Data Width: Half Word

#### DAC\_CH2: DMA2\_Channel5 DMA request Settings:

Mode: Circular \*
Peripheral Increment: Disable
Memory Increment: Enable \*
Peripheral Data Width: Half Word
Memory Data Width: Half Word

#### USART2\_TX: DMA1\_Channel7 DMA request Settings:

Mode: Normal
Peripheral Increment: Disable
Memory Increment: Enable \*
Peripheral Data Width: Byte
Memory Data Width: Byte

#### DFSDM1\_FLT0: DMA1\_Channel4 DMA request Settings:

Mode: Circular \*
Peripheral Increment: Disable
Memory Increment: Enable \*

Peripheral Data Width: Word Memory Data Width: Word

#### DFSDM1\_FLT1: DMA1\_Channel5 DMA request Settings:

Mode: Normal
Peripheral Increment: Disable
Memory Increment: Enable \*
Peripheral Data Width: Word
Memory Data Width: Word

### 6.3. NVIC configuration

| Interrupt Table                                                            | Enable | Preenmption Priority | SubPriority |
|----------------------------------------------------------------------------|--------|----------------------|-------------|
| Non maskable interrupt                                                     | true   | 0                    | 0           |
| Hard fault interrupt                                                       | true   | 0                    | 0           |
| Memory management fault                                                    | true   | 0                    | 0           |
| Prefetch fault, memory access fault                                        | true   | 0                    | 0           |
| Undefined instruction or illegal state                                     | true   | 0                    | 0           |
| System service call via SWI instruction                                    | true   | 0                    | 0           |
| Debug monitor                                                              | true   | 0                    | 0           |
| Pendable request for system service                                        | true   | 0                    | 0           |
| System tick timer                                                          | true   | 0                    | 0           |
| DMA1 channel3 global interrupt                                             | true   | 0                    | 0           |
| DMA1 channel4 global interrupt                                             | true   | 0                    | 0           |
| DMA1 channel5 global interrupt                                             | true   | 0                    | 0           |
| DMA1 channel7 global interrupt                                             | true   | 0                    | 0           |
| USART2 global interrupt                                                    | true   | 0                    | 0           |
| EXTI line[15:10] interrupts                                                | true   | 0                    | 0           |
| DMA2 channel5 global interrupt                                             | true   | 0                    | 0           |
| PVD/PVM1/PVM2/PVM3/PVM4 interrupts<br>through EXTI lines 16/35/36/37/38    | unused |                      |             |
| Flash global interrupt                                                     | unused |                      |             |
| RCC global interrupt                                                       | unused |                      |             |
| TIM6 global interrupt, DAC channel1 and channel2 underrun error interrupts | unused |                      |             |
| DFSDM1 filter0 global interrupt                                            | unused |                      |             |
| DFSDM1 filter1 global interrupt                                            | unused |                      |             |
| FPU global interrupt                                                       | unused |                      |             |

<sup>\*</sup> User modified value

# 7. Power Consumption Calculator report

#### 7.1. Microcontroller Selection

| Series    | STM32L4       |
|-----------|---------------|
| Line      | STM32L4x6     |
| MCU       | STM32L476RGTx |
| Datasheet | 025976_Rev4   |

#### 7.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| Vdd         | 3.0 |

## 8. Software Project

### 8.1. Project Settings

| Name                              | Value                                                          |  |
|-----------------------------------|----------------------------------------------------------------|--|
| Project Name                      | acoustic_event_detection_with_arduino_shield                   |  |
| Project Folder                    | C:\Users\shiny\Documents\GitHub\acoustic-event-detection\stm32 |  |
| Toolchain / IDE                   | TrueSTUDIO                                                     |  |
| Firmware Package Name and Version | STM32Cube FW_L4 V1.13.0                                        |  |

### 8.2. Code Generation Settings

| Name                                                            | Value                                 |
|-----------------------------------------------------------------|---------------------------------------|
| STM32Cube Firmware Library Package                              | Copy only the necessary library files |
| Generate peripheral initialization as a pair of '.c/.h' files   | Yes                                   |
| Backup previously generated files when re-generating            | No                                    |
| Delete previously generated files when not re-generated         | Yes                                   |
| Set all free pins as analog (to optimize the power consumption) | No                                    |

# 9. Software Pack Report