

#### Holtek - Assembly Code to Machine (Binary) Code 0000 2801 JMP 1H 8 JMP 16H 28 00 5F 11 0001 2816 00000000h: 01 28 16 83 40 28 00 00 C8 0F 81 40 . (. ( 00000010h: 00 00 C8 0F 82 40 00 00 82 57 0B 28 81 57 08 28 ; ..? 0002 4083 MOV [83H],A 00000020h: 80 54 00 47 03 42 0A 39 05 28 03 00 C0 0F 8B 00 ; T.G.B.9.(..?? 0003 5F00 CLR [80H] 00000030h: 24 1F 23 1F 27 1F 26 1F 01 0F A3 00 A6 1F 0A 0F; \$.#.'.&...??.. 0004 2811 JMP 11H 00000040h: 02 20 02 OF A3 00 7E OF A6 00 0A OF 02 20 04 0F 0005 0000 NOP 00000050h: A3 00 3C 0F A6 00 0A 0F 02 20 08 0F A3 00 18 0F; 0006 0FC8 MOV A,0c8H 00000060h: A6 00 0A 0F 02 20 10 0F A3 00 18 0F A6 00 0A 0F; ?... ..?..?.. 0007 4081 MOV [81H],A 00000070h: 02 20 20 0F A3 00 3C 0F A6 00 0A 0F 02 20 40 0F; . .?<.?... @. 0008 0000 NOP 7E OF A6 00 0F 02 20 80 OF A3 00000080h: A3 00 0A 00 Α6 1F A,0c8H 0FC8 MOV 0009 00000090h: 0A 0F 02 20 1C 28 4B 28 00 00 00 00 00 00 00 00 : 4082 MOV 000A [82H],A 000B0000 NOP 000000b0h: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 000000c0h: 00 00 00 00 00 00 00 00 00 00 00 000C 5782 SDZ[82H] 00 00 00 00 00 000D 280B JMP 0bH 000E 5781 SDZ [81H] 000F 2808 JMP 8H 00000100h: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 0010 5480 INC [80H] 0011 4700 MOV A,[80H] 0012 4203 SUB A,[83H] 0013 390A SNZ Ζ 00000140h: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 0014 2805 JMP 5H 0015 0003 RET 0016 0FC0 MOV A,0c0H 0017 008BMOV SMOD.A 0018 1F24 CLR **PDC** 0019 1F23 CLR PD 001A 1F27 CLR PEC CLR PE 001B 1F26 001C 0F01 MOV A,1H 001D MOV PD,A 00A3 001E 1FA6 SET PE 0F0A MOV A,0aH 001F CALL 2H 2002 0020 0021 0F02 MOV A,2H MOV NKNU\_EE\_MMSOC\_RLWang 0022 00A3 DD V



## Holtek - Program Counter & Stack













## **Holtek – Application Circuits**







NKNU\_EE\_MMSOC\_RLWang



## Holtek - Enhanced A/D Flash Type MCU 8-Bit MCU with EEPROM



Most features are common to all devices, the main feature distinguishing them are Memory capacity, I/O count, TM features, stack capacity and package types. The following table summaries the main features of each device.

| Part No. | VDD           | Program<br>Memory | Data<br>Memory | Data<br>EEPROM | I/O | Ext.<br>Int. | A/D                    | Timer<br>Module                                | Interface<br>(SPI/I <sup>2</sup> C) | UART         | Stack        | Package                                               |                               |          |               |                                                 |                              |                                    |          |          |                                     |  |   |   |                                                       |
|----------|---------------|-------------------|----------------|----------------|-----|--------------|------------------------|------------------------------------------------|-------------------------------------|--------------|--------------|-------------------------------------------------------|-------------------------------|----------|---------------|-------------------------------------------------|------------------------------|------------------------------------|----------|----------|-------------------------------------|--|---|---|-------------------------------------------------------|
| HT66F20  | 2.2V~<br>5.5V | 1K×14             | 64×8           | 32×8           | 18  | 2            | 12-bit×8               | 10-bit CTM×1,<br>10-bit STM×1                  | 1                                   | 1            | 4            | 16DIP/NSOP/SSOP<br>20DIP/SOP/SSOP                     |                               |          |               |                                                 |                              |                                    |          |          |                                     |  |   |   |                                                       |
| HT66F30  | 2.2V~<br>5.5V | 2K×14             | 96×8           | 64×8           | 22  | 2            | 12-bit×8 10-bit CTM×1, |                                                | 12-hit v8                           |              | 12-bit×8     | 12_hit√8                                              | 12-hit v8                     | 12-bit×8 | 12-hit v8     | 12-bit×8                                        | 2 12-bit×8                   | 12_hity8                           | 12_hit√8 | 12_hit√8 | 12-bit×8 10-bit CTM×1, 10-bit ETM×1 |  | _ | 4 | 16DIP/NSOP/SSOP<br>20DIP/SOP/SSOP<br>24SKDIP/SOP/SSOP |
| HT66FU30 | 5.5V          |                   |                |                | 14  |              |                        | TO DIE ETWAT                                   |                                     | √            |              | 24SKDIP/SOP                                           |                               |          |               |                                                 |                              |                                    |          |          |                                     |  |   |   |                                                       |
| HT66F40  | 2.2V~         | 4K×15             | 192×8          | 128×8          | 42  | 2            | 12-bit×8               | 10-bit CTM×1,<br>10-bit ETM×1,<br>16-bit STM×1 | <b>√</b>                            | _            | 8            | 24/28SKDIP/SOP/SSOP<br>44LQFP<br>32/40QFN, 48SSOP/QFN |                               |          |               |                                                 |                              |                                    |          |          |                                     |  |   |   |                                                       |
| HT66FU40 | 5.5V          |                   |                |                | 34  |              |                        |                                                | 16-bit STM×1                        | 16-bit STM×1 | 16-bit STM×1 | 16-bit STM×1                                          | 16-bit STM×1                  |          | <b>√</b>      |                                                 | 40QFN, 44LQFP,<br>48SSOP/QFN |                                    |          |          |                                     |  |   |   |                                                       |
| HT66F50  | 2.2V~<br>5.5V | 8K×16             | 384×8          | 256×8          | 42  | 2            | 12-bit×8               | 12-bit×8                                       | 12-bit×8                            | 2 12-bit×8   | 12-bit×8     |                                                       | <b>V</b>                      | _        | 8             | 28SKDIP/SOP/SSOP<br>44LQFP, 40QFN<br>48SSOP/QFN |                              |                                    |          |          |                                     |  |   |   |                                                       |
| HT66FU50 | 3.50          |                   |                |                | 34  |              |                        | 16-bit STM×1                                   | 16-bit STM×1                        | 16-bit STM×1 | 16-bit STM×1 |                                                       | √                             |          | 44LQFP, 48QFN |                                                 |                              |                                    |          |          |                                     |  |   |   |                                                       |
| HT66F60  | 2.2V~         | 401/. 40          | 570.0          | 250.0          | 50  |              | 40 14 40               | 10-bit CTMx2,                                  | .1                                  | _            |              | 52QFP, 40QFN, 44LQFP<br>48SSOP/LQFP/QFN               |                               |          |               |                                                 |                              |                                    |          |          |                                     |  |   |   |                                                       |
| HT66FU60 | 5.5V          | 12K×16            | 576×8          | 256×8          | 42  | 4            |                        | 12-bit×12                                      | 12-bit×12                           | 12-bit×12    | 12-bit×12    | 4 12-bit×12                                           | 10-bit ETMx1,<br>16-bit STMx1 | 1        | √             | <b>√</b>                                        | 12                           | 52QFP, 40QFN, 44LQFP<br>48LQFP/QFN |          |          |                                     |  |   |   |                                                       |



### Holtek – Data Memory



- ☐ Divided into two sections, the first of these is an area of RAM, known as the Special Function Data Memory (HF66F40 > HF66F50 > HF66F60: 00H~7FH or HF66F20 > HF66F30: 00H~5FH).
  - Here are located registers which are necessary for correct operation of the device.
- Many of these registers can be read from and written to directly under program control, however, some remain protected from user manipulation.
- ☐ The **second** area of Data Memory is known as the **General Purpose Data Memory**, which is reserved for general purpose use.
- All locations within this area are read and written accessible under program control.
- The overall Data Memory is subdivided into several banks, the structure of which depends upon the device chosen.
- ☐ The Special Purpose Data Memory registers are accessible in all banks, with the exception of the EEC register at address 40H, which is only accessible in Bank 1.
- **Switching between the different Data Memory banks** is achieved by setting the <u>Bank Pointer</u> to the correct value.
- ☐ The <u>start address</u> of the Data Memory for all devices is the address 00H.

### **General Function Data Memory**

|         | e/                 |                                                                    |  |  |  |  |
|---------|--------------------|--------------------------------------------------------------------|--|--|--|--|
| Device  | Capacity           | Banks                                                              |  |  |  |  |
| HT66F20 | 64×8               | 0: 60H~7FH<br>1: 60H~7FH                                           |  |  |  |  |
| HT66F30 | 96×8               | 0: 60H~7FH<br>1: 60H~7FH<br>2: 60H~7FH                             |  |  |  |  |
| HT66F40 | 192×8              | 0: 80H~FFH<br>1: 80H~BFH                                           |  |  |  |  |
| HT66F50 | 384×8<br>384=128x3 | 0: 80H~FFH<br>1: 80H~FFH<br>2: 80H~FFH                             |  |  |  |  |
| HT66F60 | 576×8              | 0: 80H~FFH<br>1: 80H~FFH<br>2: 80H~FFH<br>3: 80H~FFH<br>4: 80H~BFH |  |  |  |  |

NKNU\_EE\_MMSOC\_RLWang



## **Holtek – RAM Data Memory**



- The **Data Memory is a volatile area** of **8-bit wide RAM internal memory** and is the location where temporary information is stored. The overall Data Memory is subdivided into several banks.
- Divided into two sections, the first of these is an area of RAM, known as the **Special Function Data Memory**.
- ⇒Here are located registers which are necessary for correct operation of the device.
- ⇒ Many of these registers can be read from and written to directly under program control, however, some remain protected from user manipulation.
- The **second** area of Data Memory is known as the General Purpose Data Memory, which is reserved for general purpose use.

  Bank 0, 1, 2

  Bank 0, 2 | Bank 1

  Bank 0, 2 | Bank 1

  Bank 0, 2 | Bank 1
- ⇒All locations within this area are read and write accessible under program control.

| Device  | Capacity | Banks                                                           |
|---------|----------|-----------------------------------------------------------------|
| HT66F20 | 64×8     | 0: 60H~7FH<br>1: 60H~7FH                                        |
| HT66F30 | 96×8     | 0: 60H~7FH<br>1: 60H~7FH<br>2: 60H~7FH                          |
| HT66F40 | 192×8    | 0: 80H~FFH<br>1: 80H~BFH                                        |
| HT66F50 | 384×8    | 0: 80H~FFH<br>1: 80H~FFH<br>2: 80H~FFH                          |
| HT66F60 | 576×8    | 0: 80H~<br>1: 80H~FFH<br>2: 80H~FFH<br>3: 80H~FFH<br>4: 80H~BFH |

|     | Bank 0, 1, 2 |     | Bank 0, 1, 2 |     | Bank 0, 2   Ban | ık 1   | Bank 0, 2 Bank 1 |
|-----|--------------|-----|--------------|-----|-----------------|--------|------------------|
| 00H | IAR0         | 20H | PC           | 40H | Unused E        | EC 60H | Unused           |
| 01H | MP0          | 21H | PCC          | 41H | EEA             | 61H    | Unused           |
| 02H | IAR1         | 22H | PDPU         | 42H | EED             | 62H    | Unused           |
| 03H | MP1          | 23H | PD           | 43H | TMPC0           | 63H    | Unused           |
| 04H | BP           | 24H | PDC          | 44H | TMPC1           | 64H    | Unused           |
| 05H | ACC          | 25H | PEPU         | 45H | PRM0            | 65H    | Unused           |
| 06H | PCL          | 26H | PE           | 46H | PRM1            | 66H    | Unused           |
| 07H | TBLP         | 27H | PEC          | 47H | PRM2            | 67H    | Unused           |
| 08H | TBLH         | 28H | PFPU         | 48H | TM1C0           | 68H    | Unused           |
| 09H | TBHP         | 29H | PF           | 49H | TM1C1           | 69H    | Unused           |
| 0AH | STATUS       | 2AH | PFC          | 4AH | TM1C2           | 6AH    | Unused           |
| 0BH | SMOD         | 2BH | Unused       | 4BH | TM1DL           | 6BH    | Unused           |
| 0CH | LVDC         | 2CH | Unused       | 4CH | TM1DH           | 6CH    | Unused           |
| 0DH | INTEG        | 2DH | Unused       | 4DH | TM1AL           | 6DH    | Unused           |
| 0EH | WDTC         | 2EH | ADRL         | 4EH | TM1AH           | 6EH    | Unused           |
| 0FH | TBC          | 2FH | ADRH         | 4FH | TM1BL           | 6FH    | Unused           |
| 10H | INTC0        | 30H | ADCR0        | 50H | TM1BH           | 70H    | Unused           |
| 11H | INTC1        | 31H | ADCR1        | 51H | TM2C0           | 71H    | Unused           |
| 12H | INTC2        | 32H | ACERL        | 52H | TM2C1           | 72H    | Unused           |
| 13H | Unused       | 33H | Unused       | 53H | TM2DL           | 73H    | Unused           |
| 14H | MFI0         | 34H | CP0C         | 54H | TM2DH           | 74H    | Unused           |
| 15H | MFI1         | 35H | CP1C         | 55H | TM2AL           | 75H    | Unused           |
| 16H | MFI2         | 36H | SIMC0        | 56H | TM2AH           | 76H    | Unused           |
| 17H | MFI3         | 37H | SIMC1        | 57H | TM2RP           | 77H    | Unused           |
| 18H | PAWU         | 38H | SIMD         | 58H | TM3C0           | 78H    | Unused           |
| 19H | PAPU         | 39H | SIMA/SIMC2   | 59H | TM3C1           | 79H    | Unused           |
| 1AH | PA           | 3AH | TM0C0        | 5AH | TM3DL           | 7AH    | Unused           |
| 1BH | PAC          | 3BH | TM0C1        | 5BH | TM3DH           | 7BH    | Unused           |
| 1CH | PBPU         | 3CH | TMODL        | 5CH | TM3AL           | 7CH    | Unused           |
| 1DH | PB           | 3DH | TM0DH        | 5DH | TM3AH           | 7DH    | Unused           |
| 1EH | PBC          | 3EH | TM0AL        | 5EH | SCOMC           | 7EH    | Unused           |
| 1FH | PCPU         | 3FH | TM0AH        | 5FH | Unused          | 7FH    | Unused           |



#### Holtek - HT66F50 Pins





#### Note:

- 1. Bracketed pin names indicate non-default pinout remapping locations.
- 2. If the pin-shared pin functions have multiple outputs simultaneously, its pin names at the <u>right side</u> of the / sign can be used for higher priority.
- 3. VDD&AVDD means the VDD and AVDD are the double bonding.

NKNU\_EE\_MMSOC\_RLWang



Note:

remapping locations.

double bonding.

### **Holtek – PIN Function**



PA0/C0X/TP0\_0/AN0 □ 1 48 PA1/TP1A/AN1 PF1/[C1X] □2 47 PA2/TCK0/C0+/AN2 PF0/[C0X] □3 46 PA3/INT0/C0-/AN3 45 PA4/INT1/TCK1/AN4 PE6/[INT0] 44 PA5/C1X/SDO/AN5 5 43 PA6/SDI/SDA/AN6 VSS&AVSS 6 PB4/XT2 42 PA7/SCK/SCL/AN7 41 PB5/SCS/VREF PB3/XT1 40 PB6/[SDO] PB2/OSC2 9 39 PB7/[SDI/SDA] PB1/OSC1 ☐ 10 VDD&AVDD ☐11 38 PD6/[SCK/SCL] PB0/RES □12 37 PD7/[SCS] PE5/[TP3\_0] 13 36 PC4/[INT0]/[PINT]/TP2\_1 PE4/[TP1B\_2] 14 35 NC PC1/TP1B\_1/SCOM1 15 34 🗆 NC 33 \( \text{NC} PC0/TP1B\_0/SCOM0 [ 16 NC 32 PC2/TCK2/PCK/C1+ 17 PC7/[TP1A]/SCOM3 31 PC3/PINT/TP2\_0/C1-18 PC6/[TP0\_0]/SCOM2 30 PC5/[INT1]/TP0\_1/TP1B\_2/[PCK] 19 PE3/[TP3\_1] [ 29 PD0/[TCK2]/[SCS] PE2 □21 28 PD1/[TP2\_0]/[SD0]/[SCK/SCL] PE1 □ 22 27 PD2/[TCK0]/[SDI/SDA] PE0 □23 26 PD3/[TCK1]/[SDO] PD5/[TP0\_1] 24 25 PD4/[TP2\_1]

HT66F50

48 SSOP-A

2. If the pin-shared pin functions have multiple outputs

3. VDD&AVDD means the VDD and AVDD are the

simultaneously, its pin names at the right side of the /

1. Bracketed pin names indicate non-default pinout

sign can be used for higher priority.

- MPU的每個接腳均具有多重功能,優先順序為由右至左,也就是說,接腳名稱最右邊的功能,為預設功能,若要將接腳做為純粹數位I/O,必須將其右邊的所有功能關掉。針對目前實驗用到的數位I/O接腳之使用設定,做一些說明。
  - 1. PORT A[7:0]: POR(power on reset)全部預設為ADC的輸入,屬於類比接腳。必須利用指令下列將PORT A八個接腳的AN功能disable。
    acerl=0;
  - ⇒PA2, PA3第二優先功能為比較器 0的輸入(無pull-high configuration), 若希望規劃是為一般I/O輸出。因此,必須以下列指令關掉此輸入功能。 c0sel=0;
- // pa2 and pa3 are disconnected c0+ and c0-, respectively, and act as I/O pins ⇒PA0第二、三優先功能為TM0輸出與比較器 0的輸出,若希望規劃是為一般I/O輸出。因此,必須以下列指令關掉此輸入功能。
  - \_c0os=1; // pa0 is disconnected to c0x and purly acts as an I/Opin \_t0cp0=0; // pa0 is disconnected to TM0 and purly acts as an I/Opin
  - ⇒PA5第二、三優先功能為SDO輸出與比較器 1的輸出,若希望規劃規劃 是為一般I/O輸出。 POR的SDO為浮接狀態,不影響PA5的I/O功能。 因 此,必須以下列指令關掉此輸入功能。
  - \_clos=1; // pa5 is disconnected to c1x and purly acts as an I/Opin ⇒PA1第二優先功能為TM1輸出,若希望規劃是為一般I/O輸出。因此,必須以下列指令關掉此輸入功能。

#### \_t1acp0=0;

2. PC3: POR的預設為比較器 1的輸入。若希望規劃是為一般I/O輸出,必須利用下列指令使此功能disable。第二優先功能為TM2輸出,預設是開啟的,若希望規劃為一般I/O輸出,也必須關掉此輸入功能。

\_c1sel=0;

t2cp0=0; // 0: turn off, 1: turn on

3. PC4: POR的預設為TM2的輸出,但是,預設是關閉。可以直接做為一般

I/O輸出。若希望做為TM2的輸出使用,也必須開啟此功能。

\_t2cp1=1;



## **Holtek – Configuration Options**



Configuration options refer to certain options within the CU that are programmed into the device during the programming process. During the development process, these options are selected using the HT-IDE software development tools. As these options are programmed into the device using the hardware programming tools, once they are selected they cannot be changed later using the application program

| No.     | Options                                                                                                                  |  |  |  |  |  |
|---------|--------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Oscilla | ator Options                                                                                                             |  |  |  |  |  |
| 1       | High Speed System Oscillator Selection - fH: 1. HXT 2. ERC 3. HIRC                                                       |  |  |  |  |  |
| 2       | Low Speed System Oscillator Selection - fL: 1. LXT 2. LIRC                                                               |  |  |  |  |  |
| 3       | WDT Clock Selection - fS: 1. f <sub>SUB</sub> 2. f <sub>SYS</sub> /4                                                     |  |  |  |  |  |
| 4       | HIRC Frequency Selection: 1. 4MHz 2. 8MHz 3. 12MHz                                                                       |  |  |  |  |  |
|         | <b>Note:</b> The $f_{SUB}$ and the $f_{TBC}$ clock source are LXT or LIRC selection by the $f_{L}$ configuration option. |  |  |  |  |  |
| Reset   | Pin Options                                                                                                              |  |  |  |  |  |
| 5       | PB0/RES Pin Options: 1. RES pin 2. I/O pin                                                                               |  |  |  |  |  |
| Watch   | ndog Options                                                                                                             |  |  |  |  |  |
| 6       | Watchdog Timer Function: 1. Enable 2. Disable                                                                            |  |  |  |  |  |
| 7       | CLRWDT Instructions Selection: 1. 1 instructions 2. 2 instructions                                                       |  |  |  |  |  |

| No.         | Options                                                                                                        |                                |  |  |  |  |
|-------------|----------------------------------------------------------------------------------------------------------------|--------------------------------|--|--|--|--|
| LVR         | Options                                                                                                        |                                |  |  |  |  |
| 8           | LVR Function: 1. Enable 2. Disable                                                                             |                                |  |  |  |  |
| 9           | LVR Voltage Select 1. 2.10V 3. 3.15V                                                                           | etion:<br>2. 2.55V<br>4. 4.20V |  |  |  |  |
| SIM Options |                                                                                                                |                                |  |  |  |  |
| 10          | SIM Function:<br>1. Enable                                                                                     | 2. Disable                     |  |  |  |  |
| 11          | SPI - WCOL bit:<br>1. Enable                                                                                   | 2. Disable                     |  |  |  |  |
| 12          | SPI - CSEN bit:<br>1. Enable                                                                                   | 2. Disable                     |  |  |  |  |
| 13          | I <sup>2</sup> C Debounce Time Selection: 1. No debounce 2. 2 system clock debounce 3. 4 system clock debounce |                                |  |  |  |  |





### Holtek – Processor / MIPS Fields



## ■MIPS (Microprocessor without Interlocked Pipeline Stages)

| op     | rs     | rt     | rd     | shamt  | funct  |
|--------|--------|--------|--------|--------|--------|
| 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |

- op: Basic operation of the instruction, traditionally called the **opcode**.
- rs: The first register source operand.
- rt: The second register source operand.
- rd: The register destination operand. It gets the result of the operation.
- shamt: Shift amount. (Section 2.6 explains shift instructions and this term; it will not be used until then, and hence the field contains zero in this section.)
- **I** funct: Function. This field, often called the function code, selects the specific variant of the operation in the op field.

## ■HOLTEK: an executable program code mainly consists of two bytes. The first byte is operation

**Assembly code** code and the other is operand.

MOV A, [m] **Move Data Memory to ACC** MOV [m], A **Move ACC to Data Memory** MOV A, x Move immediate data to ACC RRA [m] Rotate Data Memory right with result in ACC **Exclusive-OR Data Memory to ACC XOR A, [m]** Exclusive-OR immediate data to ACC XOR A, x **Subtract Data Memory from ACC** SUB A, [m] **Clear Data Memory** CLR [m] **NOP** No operation SDZ [m] Skip if decrement Data Memory is zero

Skip if bit i of Data Memory is not 0 SNZ [m].i



## Holtek - Processor / Computer Organization











|             |        |        |               |               |              |   |        |        |        | _   |
|-------------|--------|--------|---------------|---------------|--------------|---|--------|--------|--------|-----|
| Instruction | RegDst | ALUSrc | Memto-<br>Reg | Reg-<br>Write | Mem-<br>Read |   | Branch | ALUOp1 | ALUOp0 |     |
| R-format    | 1      | 0      | 0             | 1             | 0            | 0 | 0      | 1      | 0      |     |
| 1w          | 0      | 1      | 1             | 1             | 1            | 0 | 0      | 0      | 0      | ] ] |
| SW          | X      | 1      | Х             | 0             | 0            | 1 | 0      | 0      | 0      | ] ; |
| beq         | X      | 0      | Х             | 0             | 0            | 0 | 1      | 0      | 1      | ] ] |

Load word Store word Branch on equal

NKNU\_EE\_MMSOC\_RLWang



## **Holtek – Introduction to MIPS Processor / Pipeline**



#### The pipelined version of the datapath





#### • The main system clock, derived from either a HXT, LXT, HIRC, LIRC or ERC oscillator is subdivided into four internally generated non-overlapping clocks, T1~T4. The Program Counter is incremented at the beginning of the T1 clock during which time a new instruction is fetched. The remaining T2~T4 clocks carry out the decoding and execution functions. fsys (System Clock) • In this way, one T1~T4 clock Phase Clock T1 cycle forms one instruction cycle. Phase Clock T2 • Although the fetching and Phase Clock T3 execution of instructions takes place in consecutive instruction Phase Clock T4 cycles, the pipelining structure of the microcontroller ensures **Program Counter** PC PC+1 PC+2 that instructions are effectively executed in one instruction cycle. Fetch Inst. (PC) Pipelining Execute Inst. (PC-1) Fetch Inst. (PC+1) Execute Inst. (PC) Fetch Inst. (PC+2) Execute Inst. (PC+1) Fetch Inst. 1 Execute Inst. 1 MOV A,[12H] Fetch Inst. 2 CALL DELAY 2 Execute Inst. 2 Fetch Inst. 3 Flush Pipeline 3 CPL [12H]

5

DELAY:

NOP

Fetch Inst. 6

Execute Inst. 6
Fetch Inst. 7



### **Holtek – Assembly Code Table**



| 70.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                           |                                                             |                                                          |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------|--|--|--|
| Mnemonic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Description                                                                                                                                                                                                                                                                                                                                                                                               | Cycles                                                      | Flag Affected                                            |  |  |  |
| Rotate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                           |                                                             |                                                          |  |  |  |
| RRA [m] RR [m] RRCA [m] RRC [m] RLA [m] RL [m] RL [m] RLCA [m]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Rotate Data Memory right with result in ACC Rotate Data Memory right Rotate Data Memory right through Carry with result in ACC Rotate Data Memory left with result in ACC Rotate Data Memory left with result in ACC Rotate Data Memory left Rotate Data Memory left Rotate Data Memory left through Carry with result in ACC Rotate Data Memory left through Carry Rotate Data Memory left through Carry | 1<br>1 Note<br>1 1 Note<br>1 1 Note<br>1 1 Note<br>1 1 Note | None None C C None None C C                              |  |  |  |
| Data Move                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                           |                                                             |                                                          |  |  |  |
| MOV A,[m]<br>MOV [m],A<br>MOV A,x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Move Data Memory to ACC<br>Move ACC to Data Memory<br>Move immediate data to ACC                                                                                                                                                                                                                                                                                                                          | 1<br>1 <sup>Note</sup><br>1                                 | None<br>None<br>None                                     |  |  |  |
| Bit Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                           |                                                             |                                                          |  |  |  |
| CLR [m].i<br>SET [m].i                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | CLR [m].i Clear bit of Data Memory                                                                                                                                                                                                                                                                                                                                                                        |                                                             |                                                          |  |  |  |
| Branch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                           |                                                             |                                                          |  |  |  |
| JMP addr SZ [m] Skip if Data Memory is zero SZA [m] Skip if Data Memory is zero with data movement to ACC SZ [m]. Skip if Data Memory is zero with data movement to ACC SZ [m]. Skip if bit i of Data Memory is zero SNZ [m]. Skip if bit i of Data Memory is not zero SIZ [m] Skip if increment Data Memory is zero SIZA [m] Skip if increment Data Memory is zero SIZA [m] Skip if decrement Data Memory is zero SIZA [m] Skip if decrement Data Memory is zero with result in ACC SDZA [m] Skip if decrement Data Memory is zero with result in ACC SUDZA [m] RET A, Return from subroutine RET A, Return from subroutine RET A, Return from subroutine and load immediate data to ACC RETI  Table Read  TABRD [m] Read table to TBLH and Data Memory |                                                                                                                                                                                                                                                                                                                                                                                                           |                                                             | None None None None None None None None                  |  |  |  |
| TABRDL [m] Miscellaneous                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Read table (last page) to TBLH and Data Memory                                                                                                                                                                                                                                                                                                                                                            | 2 <sup>Note</sup>                                           | None                                                     |  |  |  |
| NOP<br>CLR [m]<br>SET [m]<br>CLR WDT<br>CLR WDT1<br>CLR WDT2<br>SWAP [m]<br>SWAPA [m]<br>HALT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | No operation Clear Data Memory Set Data Memory Clear Watchdog Timer Pre-clear Watchdog Timer Pre-clear Watchdog Timer Swap nibbles of Data Memory Swap nibbles of Data Memory with result in ACC Enter power down mode                                                                                                                                                                                    | 1<br>1 Note<br>1 Note<br>1 1<br>1<br>1 1 Note<br>1 1        | None None None TO, PDF TO, PDF TO, PDF None None TO, PDF |  |  |  |

#### Note:

- 1. For skip instructions, if the result of the comparison involves a skip then two cycles are required, if no skip takes place only one cycle is required.
- **2.** Any instruction which changes the contents of the PCL will also require 2 cycles for execution.
- **3.** For the CLR WDT1 and CLR WDT2 instructions the TO and PDF flags may be affected by the execution status. The TO and PDF flags are cleared after both CLR WDT1 and CLR WDT2 instructions are consecutively executed. Otherwise the TO and PDF flags remain unchanged.

NKNU\_EE\_MMSOC\_RLWang



## **Holtek – Program Counter & Stack**



- During program execution, the Program Counter is used to keep track of the <u>address</u> of the next instruction to be executed.
- ⇒ It is automatically incremented by one each time an instruction is executed except for instructions, such as JMP or CALL that demand a jump to a non-consecutive Program Memory address.
- Only the lower 8 bits, known as the Program Counter Low Register, are directly addressable by the application program.
- When executing instructions requiring jumps to non-consecutive addresses such as a jump instruction, a subroutine call, interrupt or reset, etc., the microcontroller manages program control by loading the required address into the Program Counter. For conditional skip instructions, once the condition has been met, the next instruction, which has already been fetched during the present instruction execution, is discarded and a dummy cycle takes its place while the correct instruction is obtained.
- The lower byte of the Program Counter, known as the Program Counter Low register or PCL, is available for program control and is a readable and writeable register.
- ⇒ By transferring data directly into this register, a short program jump can be executed directly, however, as only this low byte is available for manipulation, the **jumps are limited to the present page of memory, that is 256** locations.
- ⇒ When such program jumps are executed it should also be noted that a dummy cycle will be inserted.
- ⇒ Manipulating the PCL register may cause program branching, so an extra cycle is needed to pre-fetch.

|         | Program Counter              |              |  |  |  |
|---------|------------------------------|--------------|--|--|--|
| Device  | Program Counter<br>High Byte | PCL Register |  |  |  |
| HT66F20 | PC9, PC8                     |              |  |  |  |
| HT66F30 | PC10~PC8                     |              |  |  |  |
| HT66F40 | PC11~PC8                     | PCL7~PCL0    |  |  |  |
| HT66F50 | PC12~PC8                     |              |  |  |  |
| HT66F60 | PC13~PC8                     |              |  |  |  |



## Holtek - Program Counter & Stack



- This is a special part of the memory which is used to save the contents of the Program Counter only.
- The stack is neither part of the data nor part of the program space, and is neither readable nor writeable.
- The activated level is indexed by the *Stack Pointer*, and is neither readable nor writeable.
  - ⇒At a subroutine call or interrupt acknowledge signal, the contents of the Program Counter are pushed onto the stack.
  - ⇒ At the end of a subroutine or an interrupt routine, signaled by a return instruction, RET or RETI, the Program Counter is restored to its previous value from the stack.
  - **⇒**After a device reset, the Stack Pointer will point to the top of the stack.
- If the stack is full and an enabled interrupt takes place, the interrupt request flag will be recorded but the acknowledge signal will be inhibited.

⇒ When the Stack Pointer is decremented, by RET or RETI, the interrupt will be serviced. (i.e. acknowledge signal will be enabled)

⇒This feature prevents <u>stack overflow</u>, allowing the programmer to use the structure more easily.

Top of Stack

⇒ However, when the stack is full, a CALL subroutine instruction can still be executed which will result in a stack overflow.

Stack Points

Precautions should be taken to avoid such cases which might cause unpredictable program branching.

⇒If the <u>stack is overflow</u>, the <u>first Program Counter save</u> in the stack will be lost.

| ti              | Stack Level     |               |   |   |                   |
|-----------------|-----------------|---------------|---|---|-------------------|
|                 | ter -           | Stack Level   | 3 |   | Program<br>Memory |
|                 |                 |               |   |   | Wemory            |
| Bottom of Stack |                 | Stack Level N |   |   |                   |
|                 | Device          |               |   | S | tack Levels       |
|                 | HT66F20/HT66F30 |               |   |   | 4                 |

Stack Level 1

| Device          | Stack Levels |
|-----------------|--------------|
| HT66F20/HT66F30 | 4            |
| HT66F40/HT66F50 | 8            |
| HT66F60         | 12           |

NKNU\_EE\_MMSOC\_RLWang

**Program Counter** 



## Holtek – Arithmetic and Logic Unit (ALU)



- The arithmetic-logic unit or ALU is a critical area of the microcontroller that carries out arithmetic and logic operations of the instruction set.
- Connected to the main microcontroller data bus, the ALU receives related instruction codes and performs the required arithmetic or logical operations after which the result will be placed in the specified register.
- As these ALU calculation or operations may result in **carry**, **borrow** or **other status changes**, the <u>status register</u> will be correspondingly updated to reflect these changes.
- The ALU supports the following functions:
  - **⇒**Arithmetic operations :

ADD, ADDM, ADC, ADCM, SUB, SUBM, SBC, SBCM, DAA

**⇒**Logic operations:

AND, OR, XOR, ANDM, ORM, XORM, CPL, CPLA

**⇒**Rotation

RRA, RR, RRCA, RRC, RLA, RL, RLCA, RLC

**⇒Increment and Decrement** 

INCA, INC, DECA, DEC

⇒Branch decision,

JMP, SZ, SZA, SNZ, SIZ, SDZ, SIZA, SDZA, CALL, RET, RETI



## Holtek - Flash Program Memory / Look-up Table



- The **Program Memory** is the location **where the user code or program is stored**. For this device series, the Program Memory is **Flash type**, which means it can be programmed and re-programmed a large number of times, allowing the user the convenience of code modification on the same device.
- The Program Memory is addressed by the <u>Program Counter</u> and <u>also contains data, table information and interrupt entries</u>. Table data, which can be setup in any location within the Program Memory, is addressed by a separate table pointer register.

#### Look-up Table

• Any location within the Program Memory can be defined as a look-up table where programmers can store fixed data.

Program Memory

⇒To use the look-up table, the **table pointer** must first be setup by **placing the address** of the look up data to be retrieved **in the table pointer register**, **TBLP** and **TBHP**.

These registers define the total address of the look-up table.

⇒After setting up the table pointer, the table data can be retrieved from the Program Memory using the TABRD[m] or TABRDL[m] instructions, respectively.

When the instruction is executed, the lower order table byte from the Program Memory will be transferred to the user defined **Data Memory register [m]** as specified in the instruction. The **higher order table data** byte from the Program Memory will be transferred to the **TBLH special register**.



| Device  | Capacity | Banks |  |  |
|---------|----------|-------|--|--|
| HT66F20 | 1K×14    | 0     |  |  |
| HT66F30 | 2K×14    | 0     |  |  |
| HT66F40 | 4K×15    | 0     |  |  |
| HT66F50 | 8K×16    | 0     |  |  |
| HT66F60 | 12K×16   | 0, 1  |  |  |

NKNU\_EE\_MMSOC\_RLWang



### **Holtek – Program Memory Structure**





The HT66F60 has its Program Memory divided into two Banks, Bank 0 and Bank 1. The required Bank is selected using Bit 5 of the BP Register.



### Holtek – Interrupt Structure

- When an interrupt is generated, the Program Counter, which stores the address of the next instruction to be executed, will be transferred onto the stack.
- ⇒The Program Counter will then be loaded with a new address which will be the value of the corresponding interrupt vector.
- ⇒ The microcontroller will then fetch its next instruction from this interrupt vector.
- ⇒The instruction at this vector will usually be a JMP which will jump to another section of program which is known as the interrupt service routine. Here is located the code to control the appropriate interrupt.
- ⇒The interrupt service routine must be terminated with a RETI, which retrieves the original Program Counter address from the stack and allows the microcontroller to continue with normal execution at the point where the interrupt occurred.





## **Holtek – System Clock Sources**



- ☐ The main system clock, can come from either a high frequency, f<sub>H</sub>, or low frequency, f<sub>L</sub>, source, and is selected using the HLCLK bit and CKS2~CKS0 bits in the SMOD register.
  - The high speed system clock can be sourced from either an HXT, ERC or HIRC oscillator, selected via a configuration option.
- The low speed system clock source can be sourced from internal clock f<sub>I</sub>.
- If  $\mathbf{f_L}$  is selected then it can be sourced by either the LXT or LIRC oscillators, selected via a configuration option.
- The other choice, which is a divided version of the high speed system oscillator has a range of  $f_H/2 \sim f_H/64$ .
- $\blacksquare$  There are two additional internal clocks for the peripheral circuits, the substitute clock,  $f_{SUB}$ , and the Time Base clock,  $f_{TBC}$ .
- Each of these internal clocks are sourced by either the LXT or LIRC oscillators, *selected via configuration options*.

Note: When the system clock source  $f_{SYS}$  is switched to  $f_L$  from  $f_H$ , the high speed oscillation will stop to conserve the power. Thus there is no  $f_{H} \sim f_H/64$  for peripheral circuit to use.





### **Holtek – System Clock Sources**



- $\blacksquare$  The  $\mathbf{f}_{SUB}$  clock is used to *provide a* substitute clock for the microcontroller just after a wake-up has occurred to enable faster wake-up times.
- Together with  $f_{SVS}/4$  it is also used as one of the clock sources for the Watchdog timer.
- $\Box$  The  $\mathbf{f}_{TRC}$  clock is used as a source *for* the Time Base interrupt functions and for the TMs.



| Type                          | Name | Freq.            | Pins          |
|-------------------------------|------|------------------|---------------|
| External Crystal              | HXT  | 400kHz~<br>20MHz | OSC1/<br>OSC2 |
| External RC ERC               |      | 8MHz             | OSC1          |
| Internal High<br>Speed RC     | HIRC | 4, 8 or 12MHz    | _             |
| External Low<br>Speed Crystal | LXT  | 32.768kHz        | XT1/<br>XT2   |
| Internal Low<br>Speed RC      | LIRC | 32kHz            |               |

Note: When the system clock source  $f_{SYS}$  is switched to  $f_L$  from  $f_H$ , the high speed oscillation will stop to conserve the power. Thus there is no  $f_H \sim f_H / 64$  for peripheral circuit to use.



## Holtek - System Clock Sources



NKNU\_EE\_MMSOC\_KEWang

#### Crystal/Resonator Oscillator HXT



- 1. Rp is normally not required.C1 and C2 are required.
- 2. Although not shown OSC1/OSC2 pins have a parasitic capacitance of around 7 pF.
- ☐ The External Crystal/ Ceramic System Oscillator is one of the high frequency oscillator choices, which is selected via configuration option.
- ☐ For most crystal oscillator configurations, the simple connection of a crystal across OSC1 and OSC2 will create the necessary phase shift and feedback for oscillation, without requiring external capacitors.
- However, for some crystal types and frequencies, to ensure oscillation, it may be necessary to add two small value capacitors, C1 and C2. Rosc

OSC<sub>1</sub>



#### **Crystal Recommended Capacitor Values**

#### **External RC Oscillator ERC**

- ☐ Using the ERC oscillator only requires that a resistor, with a value between 56k and 2.4M, is connected between OSC1 and VDD, and a capacitor is connected between OSC1 and ground, providing a low cost oscillator configuration.
- ☐ As a resistance/frequency reference point, it can be noted that with an VDD external 120k resistor connected and with a 5V voltage power supply and temperature of 25C degrees, the oscillator will have a frequency OSC<sub>1</sub> of 8MHz within a tolerance 20pF of 2%. NKNU\_EE\_MMSOC\_RLWa



### Holtek - System Clock Sources

#### **Internal RC Oscillator HIRC**

- ☐ The internal RC oscillator is a fully integrated system oscillator requiring no external components.
- ☐ The internal RC oscillator has three fixed frequencies of either 4MHz, 8MHz or 12MHz.

#### External 32.768kHz Crystal Oscillator LXT

- ☐ The External 32.768kHz Crystal System Oscillator is one of the low frequency oscillator choices, which is selected via configuration option.
- ☐ This clock source has a fixed frequency of 32.768kHz and requires a 32.768kHz crystal to be connected between pins XT1 and XT2.
- ☐ The external resistor and capacitor components connected to the 32.768kHz crystal are necessary to provide oscillation.

#### **Internal 32kHz Oscillator LIRC**

- ☐ The Internal 32kHz System Oscillator is one of the low frequency oscillator choices, which is selected via configuration option.
- ☐ It is a fully integrated RC oscillator with a typical frequency of 32kHz at 5V, requiring no external components for its implementation. at a power supply of 5V and at a temperature of 25C degrees, the fixed oscillation frequency of 32kHz will have a tolerance within 10%.



Note: 1. Rp, C1 and C2 are required.
2. Although not shown pins have a parasitic capacitance of around 7pF.

| LXT Oscillator C1 and C2 Values |  |  |  |  |  |  |  |  |
|---------------------------------|--|--|--|--|--|--|--|--|
| Crystal Frequency C1 C2         |  |  |  |  |  |  |  |  |
| 32.768kHz 10pF 10pF             |  |  |  |  |  |  |  |  |
| N 1 01 100                      |  |  |  |  |  |  |  |  |

Note: 1. C1 and C2 values are for guidance only.

- 2.  $R_P=5M\sim10M\Omega$  is recommended.
- The LXT oscillator can function in one of two modes, the Quick Start Mode and the Low Power Mode. The mode selection is executed using the LXTLP bit in the TBC register.
- After power on, the LXTLP bit will be automatically cleared to zero ensuring that the LXT oscillator is in the Quick Start operating mode.
- However, after the LXT oscillator has fully powered up it can be placed into the Low-power mode by setting the LXTLP bit high

NKNU\_EE\_MMSOC\_RLWang



## **Holtek – System Operation Modes**



- ☐ There are six different modes of operation for the microcontroller, each one with its own special characteristics and which can be chosen according to the specific performance and power requirements of the application.
- ☐ There are two modes allowing normal operation of the microcontroller, the NORMAL Mode and SLOW Mode.
- ☐ The remaining four modes, the SLEEP0, SLEEP1, IDLE0 and IDLE1 Mode are used when the microcontroller CPU is switched off to conserve power.

  \*\*Depend on WDT clock source (f<sub>s</sub>) selection\*\*

Depend on WDT clock source  $(f_s)$  selection If  $f_s=f_{SUB}$ ,  $f_s$  is on, else  $f_s=f_{sys}/4$  and  $f_s$  is off

| Operating Made |                   |                  | Description      |        |                  |             |  |
|----------------|-------------------|------------------|------------------|--------|------------------|-------------|--|
| Operating Mode | CPU               | f <sub>SYS</sub> | f <sub>SUB</sub> | fs     | f <sub>TBC</sub> |             |  |
| NORMAL Mode    | On                | fн∼fн/64         | On               | On     | On               |             |  |
| SLOW Mode      | On                | f <sub>L</sub>   | On               | On     | On               | SMOD[1]     |  |
| IDLE0 Mode     | Off               | Off              | On               | On/Off | On               | JDLEN bit=  |  |
| IDLE1 Mode     | Off               | On               | On               | On     | On               |             |  |
| SLEEP0 Mode    | Off               | Off              | Off              | Off    | Off              | IDLEN bit=( |  |
| SLEEP1 Mode    | Off               | Off              | On               | On     | Off              |             |  |
|                | WDT or LVD on/off |                  |                  |        |                  |             |  |

**IDLE mode: WDT is still on** 

- FSYSON(=WDTC[7]) bit ='1': in the <u>IDLE1</u> mode, the CPU will stop running but the system clock will continue to keep the peripheral functions operational.
- FSYSON(=WDTC[7]) bit = '0': in IDLE0 mode, the CPU and the system clock will all stop.



## Holtek – System Operation Modes / SMOD Register



☐ A single register, SMOD, is used for overall control of the internal clocks within the device.

| Bit  | 7    | 6    | 5    | 4     | 3   | 2   | 1     | 0     |
|------|------|------|------|-------|-----|-----|-------|-------|
| Name | CKS2 | CKS1 | CKS0 | FSTEN | LTO | HTO | IDLEN | HLCLK |
| R/W  | R/W  | R/W  | R/W  | R/W   | R   | R   | R/W   | R/W   |
| POR  | 0    | 0    | 0    | 0     | 0   | 0   | 1     | 1     |

Bit 7~5 CKS2~CKS0: The system clock selection when HLCLK Bit 3 LTO: Low speed system oscillator ready flag is "0"

001:  $f_L (f_{LXT} \text{ or } f_{LIRC})$ 000:  $f_L (f_{LXT} \text{ or } f_{LIRC})$  $010: f_H/64$  $011: f_H/32$ 

 $100: f_H/16$  $101: f_H/8$ 110:  $f_H/4$ 111:  $f_H/2$ 

These three bits are used to select which clock is used as the system clock source. In addition to the system clock source, which can be either the LXT or LIRC, a divided version of the high speed system oscillator can also be chosen as the system clock source.

Bit 4 FSTEN: Fast Wake-up Control (only for HXT)

0: Disable 1: Enable

This is the Fast Wake-up Control bit which determines if the **f**<sub>SUB</sub> clock source is initially used after the device wakes up. When the bit is high, the f<sub>SUB</sub> clock source can be used as a temporary system clock to provide a faster wake up time as the f<sub>SUB</sub> clock is available.

0: Not ready

1: Ready

This is the low speed system oscillator ready flag which indicates when the low speed system oscillator is stable after power on reset or a wake-up has occurred. The flag will be low when in the SLEEPO Mode but after a wake-up has occurred, the flag will change to a high level after 1024 clock cycles if the LXT oscillator is used and 1~2 clock cycles if the LIRC oscillator is used.

NKNU\_EE\_MMSOC\_RLWang



## Holtek – System Operation Modes / SMOD Register



☐ A single register, SMOD, is used for overall control of the internal clocks within the device.

| Bit  | 7    | 6    | 5    | 4     | 3   | 2   | 1     | 0     |
|------|------|------|------|-------|-----|-----|-------|-------|
| Name | CKS2 | CKS1 | CKS0 | FSTEN | LTO | HTO | IDLEN | HLCLK |
| R/W  | R/W  | R/W  | R/W  | R/W   | R   | R   | R/W   | R/W   |
| POR  | 0    | 0    | 0    | 0     | 0   | 0   | 1     | 1     |

Bit 2 HTO: High speed system oscillator ready flag

0: Not ready

1: Ready

This is the high speed system oscillator ready flag which indicates when the high speed system oscillator is stable. This flag is cleared to "0" by hardware when the device is powered on and then changes to a high level after the high speed system oscillator is stable.

Therefore this flag will always be read as "1" by the application program after device power-on. The flag will be low when in the SLEEP or IDLEO Mode but after a wake-up has occurred, the flag will change to a high level after 1024 clock cycles if the HXT oscillator is used and after 15~16 clock cycles if the ERC or HIRC oscillator is used.

Bit 1 IDLEN: IDLE Mode control

0: Disable  $(\rightarrow SLEEP mode)$ 

1: Enable  $(\rightarrow IDLE mode)$ 

This is the **IDLE Mode Control bit** and *determines* what happens when the HALT instruction is executed. If this bit is high, when a HALT instruction is executed the device will **enter the IDLE Mode**. In the **IDLE1** Mode the CPU will stop running but the system clock will continue to keep the peripheral functions operational, if FSYSON(=WDTC[7]) bit is high. If FSYSON bit is low, the CPU and the system clock will all stop in IDLE0 mode. If the bit is low the device will enter the **SLEEP Mode** when a HALT instruction is executed. Bit 0 HLCLK: system clock selection

0:  $f_H/2 \sim f_H/64$  or  $f_L$ 

This bit is used to select if the  $f_H$  clock or the  $f_H/2 \sim f_H/64$ or f<sub>L</sub> clock is used as the system clock. When the bit is high the  $f_H$  clock will be selected and if low the  $f_H/2\sim$ f<sub>H</sub>/64 or f<sub>L</sub> clock will be selected. When system clock switches from the  $f_H$  clock to the  $f_L$  clock and the  $f_H$ clock will be automatically switched off to conserve power.



# **Holtek – Input/Output Ports**



| Register |    |    |    | В  | it |    |    |    |
|----------|----|----|----|----|----|----|----|----|
| Name     | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| PAWU     | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| PAPU     | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| PA       | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| PAC      | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| PBPU     | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| PB       | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| PBC      | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| PCPU     | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| PC       | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| PCC      | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| PDPU     | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| PD       | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| PDC      | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| PEPU     | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| PE       | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| PEC      | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| PFPU     | _  | _  | _  | _  | _  | _  | D1 | D0 |
| PF       | _  | _  | _  | _  | _  | _  | D1 | D0 |
| PFC      | _  | _  | _  | _  | _  | _  | D1 | D0 |

NKNU\_EE\_MMSOC\_RLWang



# **Holtek – Input/Output Ports**



| Register | Reset<br>(Power-on) | RES or LVR<br>Reset | WDT Time-out<br>(Normal Operation) | WDT Time-out<br>(IDLE) |
|----------|---------------------|---------------------|------------------------------------|------------------------|
| BP       | 00                  | 0 0                 | 00                                 | u u                    |
| ACC      | xxxx xxxx           | uuuu uuuu           | uuuu uuuu                          | uuuu uuuu              |
| PCL      | 0000 0000           | 0000 0000           | 0000 0000                          | 0000 0000              |
| TBLP     | xxxx xxxx           | uuuu uuuu           | uuuu uuuu                          | uuuu uuuu              |
| TBLH     | xxxx xxxx           | uuuu uuuu           | uuuu uuuu                          | uuuu uuuu              |
| ТВНР     | x xxxx              | u uuuu              | u uuuu                             | u uuuu                 |
| STATUS   | 00 xxxx             | uu uuuu             | 1u uuuu                            | 11 uuuu                |
| SMOD     | 00000011            | 00000011            | 00000011                           | uuuu uuuu              |
| INTEG    | 0000                | 0000                | 0000                               | uuuu                   |
| WDTC     | 01111010            | 01111010            | 01111010                           | uuuu uuuu              |
| PAWU     | 0000 0000           | 0000 0000           | 0000 0000                          | uuuu uuuu              |
| PAPU     | 0000 0000           | 0000 0000           | 00000000                           | uuuu uuuu              |
| PA       | 1111 1111           | 1111 1111           | 1111 1111                          | uuuu uuuu              |
| PAC      | 1111 1111           | 1111 1111           | 1111 1111                          | uuuu uuuu              |
| TM0C0    | 0000 0000           | 0000 0000           | 0000 0000                          | uuuu uuuu              |
| TM0C1    | 0000 0000           | 0000 0000           | 0000 0000                          | uuuu uuuu              |
| TM0DL    | 0000 0000           | 0000 0000           | 0000 0000                          | uuuu uuuu              |
| TM0DH    | 0 0                 | 0 0                 | 0 0                                | u u                    |
| TM0AL    | 0000 0000           | 0000 0000           | 0000 0000                          | uuuu uuuu              |
| TM0AH    | 0 0                 | 0 0                 | 0 0                                | u u                    |
| TMPC0    | 100101              | 100101              | 100101                             | uuuuuu                 |
| TMPC1    | 0101                | 0101                | 0101                               | uuuu                   |

Ú



### **Holtek – Input/Output Ports**



#### ACERL Register

| Bit  | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|------|
| Name | ACE7 | ACE6 | ACE5 | ACE4 | ACE3 | ACE2 | ACE1 | ACE0 |
| R/W  |
| POR  | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

Bit 7 ACE7: Define PA7 is A/D input or not

0: Not A/D input

1: A/D input, AN7

Bit n ACEn: Define PAn is A/D input or not

0: Not A/D input

1: A/D input, Ann;  $n=0\sim7$ 

### PAWU Register

| Bit  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|-----|-----|-----|-----|-----|-----|-----|-----|
| Name | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| POR  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

Bit 7~0 PAWU: Port A bit 7 ~ bit 0 Wake-up Control

0: Disable 1:enable wake up the microcontroller as one of the Port A pins changes from high to low.

• PAPU Register

1: enable pull-up p-MOSFET

| Bit  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|-----|-----|-----|-----|-----|-----|-----|-----|
| Name | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| POR  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

NKNU\_EE\_MMSOC\_RLWang



#### Holtek – I/O Structure







#### Holtek – I/O Structure







NKNU\_EE\_MMSOC\_RLWang



## Holtek – I/O Structure (Pull-up Resistor & Port A Wake-up)



#### • PAPU Register

To eliminate the need for these external resistors, all I/O pins, when configured as an input have the capability of being connected to an **internal pull-high resistor**. These pull-high resistors are selected using registers PAPU~PGPU, and are implemented using weak PMOS transistors.

| Bit  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|-----|-----|-----|-----|-----|-----|-----|-----|
| Name | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| POR  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

Bit 7~0 I/O Port bit 7 ~ bit 0 Pull-High Control

0: Disable

1: Enable

#### • Port A Wake-up (PAWU Register)

- The **HALT instruction** forces the microcontroller **into the SLEEP or IDLE Mode which preserves power**, a feature that is important for battery and other low-power applications.
- **Various methods exist to wake-up the microcontroller, one of which is to change the logic condition on one of the Port A pins from high to low.** 
  - ⇒ This function is especially suitable for applications that can be woken up via external switches.
  - ⇒ Each pin on Port A can be selected individually to have this wake-up feature using the PAWU register.

| Bit  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|-----|-----|-----|-----|-----|-----|-----|-----|
| Name | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| POR  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

0: Disable 1: Enable



## Holtek – I/O Structure (I/O Port Control Registers)



### I/O Port Control Registers (PAC Register)

| Bit  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|-----|-----|-----|-----|-----|-----|-----|-----|
| Name | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| POR  | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |

0: Output

1: Input

- Each I/O port has its own control register known as PAC~PGC, to control the input/output configuration.
- ⇒ With this control register, each CMOS output or input can be reconfigured dynamically under software control.
- Each pin of the I/O ports is directly mapped to a bit in its associated port control register.
- For the I/O pin to function as an input, the corresponding bit of the control register must be written as a 1.
  - ⇒ This will then allow the logic state of the input pin to be directly read by instructions.
- When the corresponding bit of the control register is written as a 0, the I/O pin will be setup as a CMOS output.

   Write □
- ☐ If the pin is currently setup as an output, instructions can still be used to read the output register.
  - ⇒ However, it should be noted that the program will in fact only read the status of the output data latch and not the actual logic status of the output pin.



NKNU\_EE\_MMSOC\_RLWang



## Holtek – Demo Lab02







const unsigned char LEDPatternA[16] = { 0x01, 0x02, 0x04, 0x08, 0x10, 0x20, 0x40, 0x80, 0x40, 0x20, 0x10, 0x08, 0x04, 0x02, 0x01, 0x08};

const unsigned char LEDPatternB[17] = { 0x81, 0x42, 0x24, 0x18, 0x24, 0x42, 0x81, 0xc3, 0xe7, 0xff, 0x7e, 0x3c, 0x18, 0x24, 0x42, 0x81, 0x00};



## Holtek – Lab. For System Clock, Memory, I/O Port



```
// This is a LED sweeping program
// In this program, memory, system clock and port are the main lecture topic
// Array declaration with/without "const" maps to the usage of ROM/RAM memory
// Interconnect lines on the Practice Board :
// (1) CdS light sensor --> MCU : PA2-->PF0, V D-->VDD, G D-->VSS
// (2) LEDs --> MCU: PC --> PC
// Under no bright light, LEDs runs by the LEDTab1[1] pattern
// under bright light, LEDs runs by the LEDTab1[2] pattern
#include "HT66F50.h"
#define LedPort pc // pe 埠
const unsigned char LEDPatternA[16] = { 0x01, 0x02, 0x04, 0x08, 0x10, 0x20, 0x40, 0x80, 0x40, 0x20,
             0x10, 0x08, 0x04, 0x02, 0x01, 0x00;
const unsigned char LEDPatternB[17] = { 0x81, 0x42, 0x24, 0x18, 0x24, 0x42, 0x81, 0xc3, 0xe7, 0xff,
             0x7e, 0x3c, 0x18, 0x24, 0x42, 0x81, 0x00;
const unsigned int Anum=16;
const unsigned int Bnum=17;
const unsigned int Adelay = 10;
                                                                                              LAb111 L01 system clock LED.c
const unsigned int Bdelay = 20;
void delay (unsigned int n)
{
             unsigned int idy1, idy2;
             for(idy1 = 0; idy1 < n; idy1++) //
                                         GCC_NOP();
                                         GCC_NOP();
                                         for(idy2=0; idy2<4; idy2++)
                                                       GCC NOP();
                                                       GCC_NOP();
                                                       GCC NOP();
```

NKNU\_EE\_MMSOC\_RLWang



## Holtek - Lab. For System Clock, Memory, I/O Port



```
void main(void) // 主函式
* System Operation Mode: smod */
               smod=0b11000000:
                                          //[0] = 1: fH; 0: fH/2~fH/64 or fL, chosen by [7:5]
      [7:5] = 00\overline{0}: fL (fLXT or fLIRC)
                                          001: fL (fLXT or fLIRC)
         010: fH/64:
                            011: fH/32:
                                          100: fH/16
                                                       101: fH/8:
                                                                     110: fH/4:
                                                                                   111: fH/2
               _smod=0b00000000;
                                          //[7:5]=100-->fH/16,110-->fH/4,000,001->fL,[0]=1-->fH
                            // 設定 PC 埠為輸出, 0:輸出; 1:輸入
              _pfc0=1;//設定 PF0接腳為輸出,0:輸出;1:輸入
/*multifunctional I/O pins: must close high-priority functions to assign a desired function to a I/O pin */
/* the rightmost function is the highest-priority function
// PA0/C0X/TP0_0/AN0; PC5/[INT1]/TP0_1/TP1B_2/[PCK]; _t1bcp2 default=0;
// PC2/TCK2/PCK/C1+; PC3/PINT/TP2 0/C1-; PC4/[INT0]/[PINT]/TCK3/TP2 1
               c1sel=0; //set PC3/C1- as I/O
(Î)
               t0cp1=0; //t0cp0:pa0 (default=1), t0cp1:pc5 (default=0);
              LedPort = 0x00;
                                         // LEDs port
              int i;
              while(1)
                            if (\_pf0 == 0)
                              for(i=0; i<Anum; i++)
                                                        LedPort = LEDPatternA[i];
                                                        delay(Adelay);
                            else
                                          for(i=0; i<Bnum; i++)
                                                        LedPort = LEDPatternB[i];
                                                        delay(Bdelay);
```

