



#### A REPORT ON

# **Dynamic Function eXchange Tutorial**

by

# **Andreas Dejmek**

Vienna, Austria June 2021

## **Table of Contents**

| Int | roduction                                                                             | 1  |
|-----|---------------------------------------------------------------------------------------|----|
|     | Hardware and Software Requirements                                                    | 1  |
|     | Tutorial Design Description                                                           | 1  |
| Lab | 1: DFX Project Flow                                                                   | 3  |
|     | Step 1: Extract the Tutorial Design Files                                             | 3  |
|     | Step 2: Load Initial Design Sources                                                   | 3  |
|     | Step 3: Completing the Design with the DFX Wizard                                     | 7  |
|     | Step 4: Synthesising and Implementing the current design                              | 11 |
|     | Step 5: Adding an additional reconfigurable module and corresponding configuration $$ | 15 |
|     | Step 6: Creating and Implementing a greybox module                                    | 17 |
|     | Step 7: Partially reconfiguring the FPGA                                              | 20 |
|     | Conlusion                                                                             | 21 |
| Lab | 2: DFX Block Design                                                                   | 22 |
|     | Step 1: Extract the Tutorial Design Files                                             | 22 |
|     | Step 2: Load Initial Design Sources                                                   | 22 |
|     | Step 3: Completing the Design with the DFX Wizard                                     | 26 |
|     | Step 4: Synthesising and Implementing the current design                              | 30 |
|     | Step 5: Adding an additional reconfigurable module and corresponding configuration $$ | 34 |
|     | Step 6: Partially reconfiguring the FPGA                                              | 37 |
|     | Conlusion                                                                             | 38 |
| Lab | 3: DFX Block Design with IP cores                                                     | 39 |
|     | Step 1: Extract the Tutorial Design Files                                             | 39 |
|     | Step 2: Load Initial Design Sources                                                   | 39 |
|     | Step 3: Completing the Design with the DFX Wizard                                     | 43 |
|     | Step 4. Synthesising and Implementing the current design                              | 48 |

| Table of Contents                        |    |  |  |  |
|------------------------------------------|----|--|--|--|
| Step 5: Partially reconfiguring the FPGA | 52 |  |  |  |
| Conlusion                                | 53 |  |  |  |
| Bibliography 5                           |    |  |  |  |

## Acronyms

**AXI** Advanced Microcontroller Bus Architecture.

**CPU** Central Processing Unit.

**DFX** Dynamic Function eXchange.

**FPGA** Field Programmable Gate Array.

**GUI** Graphical User Interface.

I/O Input/Output.

**IoT** Internet of Things.

**IP** Intellectual Property.

LUT Lookup Table.

MPSoC Multiprocessor System on Chip.

**OOC** Out-of-Context.

PL Programmable Logic.

PR Partial Reconfiguration.

RM Reconfigurable Module.

**RP** Reconfigurable Partition.

### Introduction

This tutorial covers the support of Dynamic Function eXchange (DFX) in the Vivado Design Suite release 2020.2. This tutorial complements the official tutorial for Dynamic Function eXchange from Xilinx [1].

Lab 1: DFX Project Flow, Lab 2: DFX Block Design and Lab 3: DFX Block Design with IP Cores guides you through the project flow within the Vivado IDE, from the creation of the design using the DFX Wizard, to the synthesis, iteration runs, and the iteration of the design.

#### Hardware and Software Requirements

This tutorial requires that the 2020.2 Vivado Design Suite software release or later is installed.

The labs in this tutorial document only target the Xilinx ZCU102 Evaluation Kit [2]. It is a development platform for the Xilinx Zynq UltraScale+ Multiprocessor System on Chip (MPSoC). Unless specifically noted, this evaluation board is required to comply with the instructions in each lab.

#### **Tutorial Design Description**

The designs for the tutorial labs are available on a GitHub repository. Each lab in this tutorial has its own folder within the repository. To access the tutorial design files:

- 1. Download or git clone the reference design files from the GitHub repository [3].
- 2. Store the contents to any write-accessible location.

2 Introduction

#### Lab 1: DFX Project Flow

The sample design used throughout this tutorial is called dfx\_project. This design is very small, which helps to minimise data size and allows you to run the tutorial quickly and with minimal hardware requirements. It implements a simple LED control with two shift instances. This lab helps to illustrate that a partition definition applies to all instances of a partition type.

#### Lab 2: DFX Block Design

The sample design used throughout this tutorial is called dfx\_block\_design. It implements a simple block design using the Zynq UltraScale+ MPSoC and some additional resources. The reconfigurable partition is a simple RGB filter. It reads pixel data from an Advanced Microcontroller Bus Architecture (AXI) interface and filters out all channels except one. For example: The blue filters out everything except the blue channel. This lab is a reduced version of the project in [4].

#### Lab 3: DFX Block Design with IP Cores

The sample design used throughout this tutorial is called dfx\_ip\_cores. It implements a simple block design using the Zynq UltraScale+ MPSoC and some additional resources. This time, the reconfigurable partition is a Fourier Transform, with the reconfigurable modules also containing some Intellectual Property (IP) cores. Depending on the configured Reconfigurable Module (RM), a different Fourier Transform implementation is used for the transformation. The data exchange takes place via an AXI interface. This lab is a reduced version of the project in [5].

#### Lab 1

## **DFX Project Flow**

This lab introduces the basic DFX flow for UltraScale and UltraScale+ devices. You will create a new project and set up all the sources and runs that define the structure of a DFX design. The design used in this lab has two instances of a RM. This shows the implications of partition definitions in the project flow.

#### **Step 1: Extract the Tutorial Design Files**

- 1. Download or git clone the reference design files from the GitHub repository [3].
- 2. Store the contents to any write-accessible location.
- 3. In the stored files, navigate to  $\dfx_project$ .

#### **Step 2: Load Initial Design Sources**

The first step in any DFX design flow (project-based or otherwise) is to define the parts of the design that will be marked as reconfigurable. This is done via context menus in the Hierarchical Source View in project mode. These steps will walk through initial project creation through definition of partitions in a simple design.

- Extract the design from the archive. The dfx\_project data directory is referred to in this tutorial as the <Extract\_Dir>.
- 2. Open the Vivado IDE and select Create Project, then click Next.
- 3. Select the <Extract\_Dir> as the Project location. Keep the Project name as project\_1, and check the Create project subdirectory option. Click **Next**.
- 4. Select RTL Project and ensure the Do not specify sources checkbox is unchecked, then click Next.

- 5. Click the **Add Directories** button and select these Sources directories to be added to the design: Keep the remaining settings to default.
  - <Extract\_Dir>\Sources\hdl\top
  - <Extract\_Dir>\Sources\hdl\shift\_right
- 6. Click **Next** to get to the Add Constraints window, then select this file:
  - <Extract\_Dir>\Sources\xdc\top\_io.xdc
- 7. Click Next to choose the part. In the Part selector, click on Boards and choose the Zynq Ultra-Scale+ ZCU102 Evaluation Board. Then click Next and then Finish to complete project creation. The Sources window shows a standard hierarchical view of the design.



Figure 1.1: Sources view after project creation

At this point, a standard project is open. Nothing specific to Dynamic Function eXchange has been done.

 Select Tools → Enable Dynamic Function eXchange. This action prepares the project for the DFX design flow.

**Note:** Once the Dynamic Function eXchange for a Vivado project is enabled, it cannot be undone, so Xilinx recommends archiving your project prior to selecting this option. The only way to return to a project that is not partially reconfigurable is to create a new one [6].



Figure 1.2: Enabling Dynamic Function eXchange

In the following pop-up window, click **Convert** to turn this project into a DFX project.

- 9. Right-click on one of the shift instances and select the Create Partition Definition... option. This action will define both shift instances as reconfigurable partitions in the design.

  Since each instance has come from the same RTL source, they are logically identical. Bottom-up synthesis is required to keep this module separated from top. Bottom-up synthesis refers to a synthesis flow in which each module has its own synthesis project. This generally involves turning off automatic Input/Output (I/O) buffer insertion for the lower level modules to ensure no optimisation occurs across the module boundaries. To synthesise the top-level, a netlist with a black box for each reconfigurable partition must be available. This requires the top-level synthesis to have module or entity declarations for the partitioned instances, but no logic. The top-level synthesis also infers or instantiates I/O buffers on all top-level ports.
- 10. In the dialogue box that appears, enter names for both the Partition Definition and the Reconfigurable Module. The partition definition is the general reference for the workspace into which all reconfigurable modules will be inserted, so give it a suitable name, such as Shifter. The reconfigurable module refers to this specific RTL instance, so give it a name that references its functionality, such as Shift\_right, then click **OK**.



Figure 1.3: Creating the shifter partition definition

The Sources view has now changed slightly, with both shift instances now shown with a yellow diamond, indicating they are partitions. You will also see a partition definitions tab in this window, showing the list and contents of all Partition Definitions (one at this point) in the design. In addition, an Out-of-Context module run has been created for synthesising the shift\_right module.



Figure 1.4: Sources view after defining shifter partition

At this point, more reconfigurable module sources may be added. This is done via the Dynamic Function eXchange Wizard.

**Note:** Once the partitions are defined, any additional RMs must be added via the DFX Wizard, and the management of RM sources, configurations, and runs must also be done via this wizard.

#### Step 3: Completing the Design with the DFX Wizard

- Launch the DFX Wizard by selecting this option under the Tools menu or from the Flow Navigator.
- 2. Click Next to get to the Edit Reconfigurable Modules page. Here you can see the shift\_right RM already exists, and there are add, remove and edit buttons on the left-hand side of the window, above the RMs. Click on the blue + icon to add a new RM.
- 3. Click the **Add Directories** button to select the shift left folder:
  - <Extract\_Dir>\Sources\hdl\shift\_left

Or use the Add Files button to select the shift\_left.v file residing in this directory. If module-level constraints were needed, they would be added here. Note that they would need to be scoped to the level of hierarchy for this partition.

Fill in the Reconfigurable Module Name to be shift\_left. Set the Partition Definition to be shifter, leave Top Module Name empty and the Sources are already synthesized check box unchecked. Click **OK** to create the new module.



Figure 1.5: Add a new RM with the DFX Wizard

Two reconfigurable modules are now available for the shifter reconfigurable partition.



Figure 1.6: DFX Wizard with two RMs defined

On the next page, **Configurations** are defined. Configurations are full design images consisting of the static design and one RM per Reconfigurable Partition (RP). You can either create any desired set of configurations, or simply let the wizard select them for you.

4. Let the Wizard create the configurations by selecting the **automatically create configurations** link.



Figure 1.7: DFX Wizard Configurations page

After selecting this option, the minimum set of two configurations has been created. Each shift instance has been given shift\_right in the first configuration and shift\_left in the second configuration. Note that the Configuration Name is editable – in the example below, the names have been updated to config\_right and config\_left to reflect the reconfigurable modules contained within each one.



Figure 1.8: Auto-generated minimum set of configurations

Additional configurations can be created by using these two reconfigurable modules, but two is all you need to create all the partial bitstreams necessary for this version of the design, as the maximum number of RMs for any RP is two.

- 5. Click **Next** to get to the Edit Configuration Runs page. As with configurations themselves, the runs used to implement each configuration can be automatically or manually created. A parent-child relationship will define how the runs interact the parent run implements the static design and all RMs within that configuration, then child runs reuse the locked static design while implementing the RMs within that configuration in that established context.
- 6. Click on the **automatically create configuration run** link to populate the Configuration Runs page with the minimum set of runs.



Figure 1.9: DFX Wizard Configuration Runs page

This creates two runs, consisting of one parent configuration (config\_right) and one child configuration (config\_left). Any number of independent or related runs can be created

within this wizard, with options for using different strategies or constraints sets for any of them. For now, leave this set to the two runs set here. Note that the names of the runs are not editable.



Figure 1.10: Auto-generated minimum set of configuration runs

7. Click **Next** to see the Summary page, then **Finish** to complete the design setup and exit the Wizard.

**Note:** Nothing is created or modified until you click **Finish** to exit the DFX Wizard. All actions are queued until this last click, so it is possible to step forward and back as needed without implementing changes until you are ready.

Back in the Vivado IDE, you will see that the Design Runs window has been updated. A second Out-of-Context synthesis run has been added for the shift\_left RM, and a child implementation run (child\_0\_impl\_1) has been created under the parent (impl\_1). You are now ready to process the design.



Figure 1.11: Design Runs window showing all synthesis and implementation ready to launch

#### Step 4: Synthesising and Implementing the current design

With the design from above open in the Vivado IDE, examine the design runs window. The top-level design synthesis run (synth\_1) and the parent implementation run (impl\_1) are marked "active". The Flow Navigator actions apply to these active runs and their child runs, so clicking in Run Synthesis or Run Implementation pulls the design through only these runs, as well as the Out-of-Context (OOC) synthesis runs needed to complete them. You can select a specific parent or child implementation run, right-click and select Launch Runs to pull through the entire flow for that ultimate target.

In the Flow Navigator, click Run Synthesis. This action will open a new window, where you
can specify the launch options. For this tutorial, we will keep the remaining settings to default.
The number of jobs allows you to specify how many Central Processing Unit (CPU) cores should
be used for this launch. Then click OK.



Figure 1.12: Launch options window

Now this will synthesise all OOC modules, followed by synthesis of the top-level design. This is no different from any design with OOC modules (IP or otherwise).

2. After the synthesis successfully completed, select **Open Synthesized Design**.



Figure 1.13: Synthesis successfully completed

Now the post-synthesis design will open. Since no Pblocks existed in the design sources, they can be created in this step. This can be done by right-clicking in an inst\_shift instance in the design hierarchy to select **Floorplanning**  $\rightarrow$  **Draw Pblock**. Each instance will require its own unique Pblock.

**Note:** If you look at the statistic page of the cell properties of an instance, you can see what resources are needed by that instance. Since all partially configurable modules must fit into this Pblock, it must contain sufficient resources.



Figure 1.14: Floorplan with two reconfigurable partitions (Pblocks)

- 3. Select one of the two Pblocks in the floorplan and note its properties. The last property listed is SNAPPING\_MODE, a property specific to DFX. Note that this option has been enabled in the Pblocks xdc.
- 4. Run DFX-specific design rule checks by selecting **Reports**  $\rightarrow$  **Report DRC**. To save time, you can deselect all checkboxes other than the one for Dynamic Function eXchange.



Figure 1.15: Checking DFX DRCs

If the DRC checks have been reported some issues, fix them before moving on. Note that both modules will require BRAM resources, and remember that SNAPPING\_MODE will resolve any errors related to horizontal or vertical alignment. For certain devices, hints can be given on how to improve the quality of the specified Pblocks. These can be ignored for this simple design.

TIP: Run DFX Design Rule Checks early and often.

The created Pblocks can be saved to a separate xdc file, so they can be used in different designs. Saving the current constraints to the target project may cause your synthesis to go out-of-date. To avoid re-running synthesis, you can force the design up-to-date by selecting the run in the Design Tab, right-clicking, and selecting **Force Up-to-Date**.

5. In the Flow Navigator, select **Run Implementation** to run place and route on all configurations. Again, a window will open, where you can specify the launch options.

This action runs implementation first for impl\_1 and the for child\_0\_impl\_1. Behind the scenes, Vivado takes care of all the details. In addition to running place and route for the two runs with all the DFX requirements in place, it does a few more tasks specific to DFX. After impl\_1 completes, Vivado automatically:

- Writes module-level (OOC) checkpoints for each routed shift\_right RM.
- Carves out the logic in each RP to create a static-only design image for the top. This is done
  by calling update\_design -black\_box for each instance.
- Locks all placement and routing for the static-only portion of the design. This is done by calling lock\_design -level routing.
- Saves the locked static parent image to be reused for all child runs.

In addition, when the child run completes, module-level checkpoints are created for the routed shift\_left RMs. A locked static design image would be identical to the parent, so this step is not necessary.

If only specific configuration runs are desired, these can be individually selected within the Design Runs window. Note that a parent run must be completed successfully before a child run can be launched, as the child run starts with the locked static design from the parent.

6. When implementation completes, click **Cancel** in the resulting pop-up dialogue.



Figure 1.16: All configurations routed

At this point, there are two steps remaining. The first is running Partial Reconfiguration (PR) Verify to compare the two configurations to ensure consistency of the static part of the design images. This step is highly recommended and will occur automatically within the Vivado project. The second step is to generate the bitstreams themselves.

7. In the Flow Navigator, click **Generate Bitstream**. This action launches bitstream generation on the active parent runs, and launches PR Verify and then bitstream generation on all implemented child runs.

For each configuration run, both full and partial bitstreams are generated by default.

The entire Dynamic Function eXchange flow can be run in a project environment. All steps, from

module-level synthesis to bitstream generation, can be done without leaving the Graphical User Interface (GUI).

# Step 5: Adding an additional reconfigurable module and corresponding configuration

- 1. With the design open in the Vivado IDE, open the Dynamic Function eXchange Wizard.
- 2. On the Edit Reconfigurable Modules page, click the + button to add a new RM.
- 3. Select the shift\_right\_slow.v file in
   <Extract\_Dir>\Sources\hdl\shift\_right\_slow then click OK.
- Enter shift\_right\_slow for the Reconfigurable Module Name and then click OK and Next.



Figure 1.17: Adding a new reconfigurable module

Note that on the Edit Configurations page, there is no longer an option to automatically create configurations, as you already have two existing ones. You can re-enable this option by removing all existing configurations, but this will recreate all configurations and remove all existing results.

5. Create a new configuration by clicking the + button, entering the name config\_right\_slow, then hitting **Enter**. Select shift\_right\_slow for each reconfigurable partition instance.



Figure 1.18: Creating new configuration

- 6. Click **Next** to advance to the Configuration Runs. Use the + button to create a new configuration with these properties:
  - Run: child\_1\_impl\_1 this simply matches the existing convention
  - Parent: impl\_1 this makes this configuration a child run of the existing parent run
  - Configuration: config\_right\_slow this is the one with the new RMs that was just defined
- 7. Click **OK** to add the new Configuration Run.



Figure 1.19: Creating a new Configuration Run

This new configuration, as a child of the existing impl\_1, will reuse the static design implementation results, just like config\_left did. Three runs now exist, with two as children of the initial parent. The green check marks indicate that two of the runs are currently complete.



Figure 1.20: New configuration added as a new child run

8. Click **Next**, then **Finish** to build this new configuration run.



Figure 1.21: New OOC synthesis run and configuration run added

- 9. Select this new child implementation run, right-click and select **Launch Runs**. This will run OOC synthesis on the shift\_right\_slow module, then implement this module within the context of the locked static design.
- 10. After the implementation run is successfully completed, generate the bitstreams. Therefore, select the new child implementation run, right-click and select **Generate Bitstream**. Leave all checkboxes unchecked and click **OK**.

#### Step 6: Creating and Implementing a greybox module

For some designs, the desired initial configuration of the device may be an image with no function resident in a reconfigurable partition. Or perhaps there are no reconfigurable modules available to implement yet. A greybox configuration can be used to implement just the static design without real RM netlists available.

A greybox is a module that starts off as a blackbox, but then has Lookup Tables (LUTs) automatically inserted for all ports. Output ports are driven to a logic 0 (by default, 1 is selectable via property) so they do not float. This module allows the design to be processed even if no RMs are available. Training scripts are available to create timing budgets for this greybox image, optimising the implementation

results of the static design. A configuration with greybox RMs can be the parent run, but this is only recommended when no other RMs exist and/or when budgeting constraints are used to optimise the PR interface placement.

1. Open the Dynamic Function eXchange Wizard and move to the Configurations page – no new reconfigurable modules need to be defined in this case, as this is a dedicated feature. Create a new configuration, enter a name of config\_greybox, and enter <greybox> for each reconfigurable partition instance.



Figure 1.22: Adding the new greybox configuration

- 2. Click **Next** to get to the Configuration Runs page, then create another new configuration run, this time for the greybox configuration.
  - Run: impl\_greybox
  - Parent: synth\_1 this makes this configuration a new parent, starting from the synthesised top-level design
  - Configuration: config greybox the RMs consist only of LUT tie-offs



Figure 1.23: Creating new greybox Configuration Run



Figure 1.24: Creating an independent greybox Configuration Run

3. Click **Next** then **Finish** to create this new run. Now there are four implementation runs and three Out-of-Context runs shown in the Design Runs window. Note that the greybox module does not require synthesis – it is an embedded feature in the DFX solution.



Figure 1.25: Greybox implementation ready to run

At this point the greybox configuration can be implemented.

4. Select the impl\_greybox design run, right-click and select **Launch Runs**. The Flow Navigator will not launch this run as it is not the active parent.

**IMPORTANT:** Because impl\_1 and impl\_greybox are both parents, their static design results will be different, and their resulting bitstreams will **NOT** be compatible in hardware. Only bitstreams derived from a single parent (and subsequently confirmed using PR Verify) should ever be delivered through DFX to a device.

5. To also create the bitstream again, select the impl\_greybox design run, right-click and select Generate Bitstream.

#### **Step 7: Partially reconfiguring the FPGA**

The current design targets only the Xilinx ZCU102 Evaluation Kit.

#### Configuring the device with a Full Image:

- 1. Connect the board to your computer using the Platform Cable USB and power on the board.
- 2. From the main Vivado IDE, select **Flow**  $\rightarrow$  **Open Hardware Manager**.
- 3. Select **Open target** on the green banner and pick the target device, here xczu9 0.
- 4. Navigate to the bitstream folder to select top.bit, then click **OK** to program the device. You should now see the bank of GPIO LEDs performing two tasks. Four LEDs are performing a counting-up function (MSB is on the left), and the other four are shifting to the right. Note the amount of time it took to configure the full device.

#### Partially reconfiguring the device:

At this point, you can partially reconfigure the active device with any of the partial bitstreams that you have created.

- Select Program device on the green banner again. Navigate to the bitstream folder to select inst\_shift\_high\_shift\_left\_partial.bit then click OK to program the device.
  - The shift portion of the LEDs restarted in the opposite direction, and the DONE LED is back on.
- 2. Select Program device on the green banner again. Navigate to the bitstream folder to select inst\_shift\_low\_shift\_left\_partial.bit then click OK to program the device. The counter is now counting down, and the shifting LEDs were unaffected by the reconfiguration. This process can be repeated with the bit files in the impl\_1 folder to return to the original configuration.

Conlusion 21

#### Conlusion

This concludes Lab 1. In this lab, you:

• Created a new project and prepared it for Dynamic Function eXchange

- Created two configurations for reconfigurable modules
- Synthesised a design bottom-up to prepare for DFX implementation
- Created a valid floorplan for a DFX design
- Implemented these two configurations
- Created full and partial bitstreams
- Configured and partially reconfigured an Field Programmable Gate Array (FPGA)

The Dynamic Function eXchange Project Flow offers a high degree of flexibility and allows users to manage their design environment and explore different options. Users need to be careful when tracking implementation results and bitstreams to ensure that only compatible bitstreams created from a single fixed static image are downloaded to the target device.

#### Lab 2

## **DFX Block Design**

This lab provides an introduction to how the DFX flow can be used in a project design based on a block design. You will run an automated script that creates a new project and set up all the sources. Then you will modify the top-level design to create a DFX design. After that, you will finally set up all the runs that define the structure of a DFX design. The design used in this lab has one instance of a RM.

#### **Step 1: Extract the Tutorial Design Files**

- 1. Download or git clone the reference design files from the GitHub repository [3].
- 2. Store the contents to any write-accessible location.
- 3. In the stored files, navigate to  $\dfx_block_design$ .

#### **Step 2: Load Initial Design Sources**

The first step in any DFX design flow (project-based or otherwise) is to define the parts of the design that will be marked as reconfigurable. This is done via context menus in the Hierarchical Source View in project mode. These steps will walk through initial project creation through definition of partitions in a block design.

- 1. Extract the design from the archive. The dfx\_block\_design data directory is referred to in this tutorial as the <Extract\_Dir>.
- 2. Open the Vivado IDE and run the automated project creation script. This is done by calling source ./scripts/create\_hw\_project.tcl in the TCL Console.



Figure 2.1: TCL Console project creation

At this point, a standard block design project is open. Nothing specific to Dynamic Function eXchange has been done.



Figure 2.2: Sources view after project creation

3. Before we can continue, the created block design must be generated. In the Flow Navigator, click **Generate Block Design**. Now this will synthesise all block design OOC modules.

**Note:** Since Vivado does not offer DFX support for block designs in the latest version of the Vivado Design Suite, design adjustments must be made. The partially reconfigurable partition cannot be included in the block design, so the PR partition must be connected in the top-level design. Therefore, the required interfaces have to be exported to the top-level design. In the top-level design (here the zcu102\_wrapper.vhd file) the partition has to be manually integrated. This step has already been taken in this lab.

 Select Tools → Enable Dynamic Function eXchange. This action prepares the project for the DFX design flow.

**Note:** Once the Dynamic Function eXchange for a Vivado project is enabled, it cannot be undone, so Xilinx recommends archiving your project prior to selecting this option. The only way to return to a project that is not partially reconfigurable is to create a new one [6].



Figure 2.3: Enabling Dynamic Function eXchange

In the following pop-up window, click **Convert** to turn this project into a DFX project.

5. In the Sources view, right-click on the filter\_logic\_0 instances and select the Create Partition Definition... option. This action will define the filter\_logic instance as reconfigurable partition in the design.

Bottom-up synthesis is required to keep this module separated from top. Bottom-up synthesis refers to a synthesis flow in which each module has its own synthesis project. This generally involves turning off automatic I/O buffer insertion for the lower level modules to ensure no optimisation occurs across the module boundaries. To synthesise the top-level, a netlist with a black box for each reconfigurable partition must be available. This requires the top-level synthesis to have module or entity declarations for the partitioned instances, but no logic. The top-level synthesis also infers or instantiates I/O buffers on all top-level ports.

6. In the dialogue box that appears, enter names for both the Partition Definition and the Reconfigurable Module. The partition definition is the general reference for the workspace into which all reconfigurable modules will be inserted, so give it a suitable name, such as filter\_logic. The reconfigurable module refers to this specific RTL instance, so give it a name that references its functionality, such as blue\_filter, then click **OK**.



Figure 2.4: Creating the filter\_logic partition definition

The Sources view has now changed slightly, with the filter\_logic instance now shown with a yellow diamond, indicating it is a partition. You will also see a Partition Definitions tab in this window, showing the list and contents of all partition definitions (one at this point) in the design. In addition, an Out-of-Context module run has been created for synthesising the blue\_filter module.



Figure 2.5: Sources view after defining filter\_logic partition

At this point, more reconfigurable module sources may be added. This is done via the Dynamic Function eXchange Wizard.

**Note:** Once the partitions are defined, any additional RMs must be added via the DFX Wizard, and the management of RM sources, configurations, and runs must also be done via this wizard.

#### Step 3: Completing the Design with the DFX Wizard

- Launch the DFX Wizard by selecting this option under the Tools menu or from the Flow Navigator.
- Click Next to get to the Edit Reconfigurable Modules page. Here you can see the blue\_filter
   RM already exists, and there are add, remove and edit buttons on the left-hand side of the window,
   above the RMs. Click on the blue + icon to add a new RM.
- 3. Click the **Add Directories** button to select the green\_filter folder:
  - <Extract\_Dir>\Sources\hdl\green\_filter

Or use the **Add Files** button to select the <code>green\_filter\_logic.vhd</code> file residing in this directory. If module-level constraints were needed, they would be added here. Note that they would need to be scoped to the level of hierarchy for this partition.

Fill in the Reconfigurable Module Name to be green\_filter. Set the Partition Definition to be filter\_logic, leave Top Module Name empty and the Sources are already synthesized check box unchecked. Click **OK** to create the new module.



Figure 2.6: Add a new RM with the DFX Wizard

Two reconfigurable modules are now available for the filter\_logic reconfigurable partition.



Figure 2.7: DFX Wizard with two RMs defined

On the next page, **Configurations** are defined. Configurations are full design images consisting of the static design and one RM per RP. You can either create any desired set of configurations, or simply let the wizard select them for you.

4. Let the Wizard create the configurations by selecting the **automatically create configurations** link.



Figure 2.8: DFX Wizard Configurations page

After selecting this option, the minimum set of two configurations has been created. Each logic\_filter instance has been given blue\_filter in the first configuration and green\_filter in the second configuration. Note that the Configuration Name is editable – in the example below, the names have been updated to config\_blue and config\_green to reflect the reconfigurable modules contained within each one.



Figure 2.9: Auto-generated minimum set of configurations

Additional configurations can be created by using these two reconfigurable modules, but two is all you need to create all the partial bitstreams necessary for this version of the design, as the maximum number of RMs for any RP is two.

- 5. Click **Next** to get to the Edit Configuration Runs page. As with configurations themselves, the runs used to implement each configuration can be automatically or manually created. A parent-child relationship will define how the runs interact the parent run implements the static design and all RMs within that configuration, then child runs reuse the locked static design while implementing the RMs within that configuration in that established context.
- 6. Click on the **automatically create configuration run** link to populate the Configuration Runs page with the minimum set of runs.



Figure 2.10: DFX Wizard Configuration Runs page

This creates two runs, consisting of one parent configuration (config\_blue) and one child configuration (config\_green). Any number of independent or related runs can be created within this wizard, with options for using different strategies or constraints sets for any of them. For now, leave this set to the two runs set here. Note that the names of the runs are not editable.



Figure 2.11: Auto-generated minimum set of configuration runs

Click Next to see the Summary page, then Finish to complete the design setup and exit the Wizard.

Note: Nothing is created or modified until you click **Finish** to exit the DFX Wizard. All actions are queued until this last click, so it is possible to step forward and back as needed without implementing changes until you are ready.

Back in the Vivado IDE, you will see that the Design Runs window has been updated. A second Out-of-Context synthesis run has been added for the green\_filter RM, and a child implementation run (child\_0\_impl\_1) has been created under the parent (impl\_1). You are

now ready to process the design.

| Tcl Console   Messages   Log   Reports   Design Runs   x |                                                                                        |              |                         |  |       |       |       |       |       |  |  |  |
|----------------------------------------------------------|----------------------------------------------------------------------------------------|--------------|-------------------------|--|-------|-------|-------|-------|-------|--|--|--|
| Q   <del>X</del>   <b>\$</b>   [4   <b>«</b>   ]         | <b>∑</b>   <b>♦</b>   <b>14</b>   <b>«</b>   <b>▶</b>   <b>»</b>   <b>+</b>   <b>%</b> |              |                         |  |       |       |       |       |       |  |  |  |
| Name                                                     | Configuration                                                                          | Constraints  | Status                  |  | WNS   | TNS   | WHS   | THS   | TPWS  |  |  |  |
| ∨ ▷ synth_1 (active)                                     |                                                                                        | constrs_1    | Not started             |  |       |       |       |       |       |  |  |  |
| → impl_1 (active)                                        | config_blue                                                                            | constrs_1    | Not started             |  | 2.158 | 0.000 | 0.005 | 0.000 | 0.000 |  |  |  |
| child_0_impl_1                                           | config_green                                                                           | constrs_1    | Not started             |  | 2.158 | 0.000 | 0.005 | 0.000 | 0.000 |  |  |  |
| ∨ □ Out-of-Context Module Runs                           |                                                                                        |              |                         |  |       |       |       |       |       |  |  |  |
| > 🗸 zcu102                                               |                                                                                        |              | Submodule Runs Complete |  |       |       |       |       |       |  |  |  |
| blue_filter_synth_1                                      |                                                                                        | blue_filter  | Not started             |  |       |       |       |       |       |  |  |  |
| □ green_filter_synth_1                                   |                                                                                        | green_filter | Not started             |  |       |       |       |       |       |  |  |  |

Figure 2.12: Design Runs window showing all synthesis and implementation ready to launch

#### Step 4: Synthesising and Implementing the current design

With the design from above open in the Vivado IDE, examine the design runs window. The top-level design synthesis run (synth\_1) and the parent implementation run (impl\_1) are marked "active". The Flow Navigator actions apply to these active runs and their child runs, so clicking in Run Synthesis or Run Implementation pulls the design through only these runs, as well as the OOC synthesis runs needed to complete them. You can select a specific parent or child implementation run, right-click and select Launch Runs to pull through the entire flow for that ultimate target.

In the Flow Navigator, click Run Synthesis. This action will open a new window, where you
can specify the launch options. For this tutorial, we will keep the remaining settings to default.
The number of jobs allows you to specify how many CPU cores should be used for this launch.
Then click OK.



Figure 2.13: Launch options window

Now this will synthesise all OOC modules, followed by synthesis of the top-level design. This is no different from any design with OOC modules (IP or otherwise).

2. After the synthesis successfully completed, select **Open Synthesized Design**.



Figure 2.14: Synthesis successfully completed

Now the post-synthesis design will open. Since no Pblocks existed in the design sources, they can be created in this step. This can be done by right-clicking in the  $filter\_logic\_0$  instance in the design hierarchy to select **Floorplanning**  $\rightarrow$  **Draw Pblock**.

**Note:** If you look at the statistic page of the cell properties of an instance, you can see what resources are needed by that instance. Since all partially configurable modules must fit into this Pblock, it must contain sufficient resources.



Figure 2.15: Floorplan with a reconfigurable partition (Pblock)

- 3. Select the Pblock in the floorplan and note its properties. The last property listed is SNAP-PING\_MODE, a property specific to DFX. Note that this option has been enabled in the Pblocks xdc.
- 4. Run DFX-specific design rule checks by selecting **Reports** → **Report DRC**. To save time, you can deselect all checkboxes other than the one for Dynamic Function eXchange.



Figure 2.16: Checking DFX DRCs

If the DRC checks have been reported some issues, fix them before moving on. Remember that SNAPPING\_MODE will resolve any errors related to horizontal or vertical alignment. For certain devices, hints can be given on how to improve the quality of the specified Pblocks. These can be ignored for this simple design.

**TIP:** Run DFX Design Rule Checks early and often.

The created Pblock can be saved to a separate xdc file, so it can be used in different designs. Saving the current constraints to the target project may cause your synthesis to go out-of-date. To avoid re-running synthesis, you can force the design up-to-date by selecting the run in the Design Tab, right-clicking, and selecting **Force Up-to-Date**.

5. In the Flow Navigator, select **Run Implementation** to run place and route on all configurations. Again, a window will open, where you can specify the launch options.

This action runs implementation first for impl\_1 and then for child\_0\_impl\_1. Behind the scenes, Vivado takes care of all the details. In addition to running place and route for the two runs with all the DFX requirements in place, it does a few more tasks specific to DFX. After impl\_1 completes, Vivado automatically:

- Writes module-level (OOC) checkpoints for each routed filter logic RM.
- Carves out the logic in each RP to create a static-only design image for the top. This is done
  by calling update\_design -black\_box for each instance.
- Locks all placement and routing for the static-only portion of the design. This is done by calling lock\_design -level routing.
- Saves the locked static parent image to be reused for all child runs.

In addition, when the child run completes, a module-level checkpoint is created for the routed green\_filter RM. A locked static design image would be identical to the parent, so this step is not necessary.

If only specific configuration runs are desired, these can be individually selected within the Design Runs window. Note that a parent run must be completed successfully before a child run can be launched, as the child run starts with the locked static design from the parent.

6. When implementation completes, click **Cancel** in the resulting pop-up dialogue.



Figure 2.17: All configurations routed

At this point, there are two steps remaining. The first is running PR Verify to compare the two configurations to ensure consistency of the static part of the design images. This step is highly recommended and will occur automatically within the Vivado project. The second step is to generate the bitstreams themselves.

7. In the Flow Navigator, click **Generate Bitstream**. This action launches bitstream generation on the active parent runs, and launches PR Verify and then bitstream generation on all implemented child runs.

For each configuration run, both full and partial bitstreams are generated by default.

The entire Dynamic Function eXchange flow can be run in a project environment. All steps, from module-level synthesis to bitstream generation, can be done without leaving the GUI.

# Step 5: Adding an additional reconfigurable module and corresponding configuration

- 1. With the design open in the Vivado IDE, open the Dynamic Function eXchange Wizard.
- 2. On the Edit Reconfigurable Modules page, click the + button to add a new RM.
- 3. Select the red\_filter\_logic.vhd file in
   <Extract\_Dir>\Sources\hdl\red\_filter then click OK.
- 4. Enter red\_filter for the Reconfigurable Module Name and then click **OK** and **Next**.



Figure 2.18: Adding a new reconfigurable module

Note that on the Edit Configurations page, there is no longer an option to automatically create configurations, as you already have two existing ones. You can re-enable this option by removing all existing configurations, but this will recreate all configurations and remove all existing results.

5. Create a new configuration by clicking the + button, entering the name config\_red, then hitting Enter. Select red\_filter for the reconfigurable partition instance.



Figure 2.19: Creating new configuration

- 6. Click **Next** to advance to the Configuration Runs. Use the + button to create a new configuration with these properties:
  - Run: child\_1\_impl\_1 this simply matches the existing convention
  - Parent: impl\_1 this makes this configuration a child run of the existing parent run
  - Configuration:  $config\_red$  this is the one with the new RM that was just defined
- 7. Click **OK** to add the new Configuration Run.



Figure 2.20: Creating a new Configuration Run

This new configuration, as a child of the existing impl\_1, will reuse the static design implementation results, just like config\_green did. Three runs now exist, with two as children of the initial parent. The green check marks indicate that two of the runs are currently complete.



Figure 2.21: New configuration added as a new child run

8. Click **Next**, then **Finish** to build this new configuration run.



Figure 2.22: New OOC synthesis run and configuration run added

- 9. Select this new child implementation run, right-click and select Launch Runs. This will run OOC synthesis on the red\_filter module, then implement this module within the context of the locked static design.
- 10. After the implementation run is successfully completed, generate the bitstreams. Therefore, select the new child implementation run, right-click and select **Generate Bitstream**. Leave all checkboxes unchecked and click **OK**.

#### Step 6: Partially reconfiguring the FPGA

Further steps are necessary to test the currently created bitstreams on the FPGA. The current design targets only the Xilinx ZCU102 Evaluation Kit.

The purpose of this project is to implement a partial reconfigurable Internet of Things (IoT) device, which can exchange parts of the synthesised hardware during runtime for a suitable application. Android is set up to run on the Xilinx Zynq software processing unit. An application is presented that applies filters to given images. These filters may be subject to updates in the future, and the app is able to download such updates and apply them to the Programmable Logic (PL) using dynamic partial reconfiguration.

If you are interested in this project or want to test the Bitstreams, please follow the instructions in [4].

#### Conlusion

This concludes Lab 2. In this lab, you:

- Created a new project using an TCL script and prepared it for Dynamic Function eXchange
- Applied the changes in the top-level design to be able to integrate any partial partition (this has already been done)
- Created two configurations for a reconfigurable module
- Synthesised a design bottom-up to prepare for DFX implementation
- Created a valid floorplan for a DFX design
- Implemented these two configurations
- Created full and partial bitstreams

#### Lab 3

## DFX Block Design with IP cores

This lab provides an introduction to how the DFX flow can be used in a project design based on a block design where the partially reconfigurable modules use IP cores. You will run an automated script that creates a new project and set up all the sources. Then you will modify the top-level design to create a DFX design. After that, you will finally set up all the runs that define the structure of a DFX design. The design used in this lab has one instance of a RM.

#### Step 1: Extract the Tutorial Design Files

- 1. Download or git clone the reference design files from the GitHub repository [3].
- 2. Store the contents to any write-accessible location.
- 3. In the stored files, navigate to  $\dfx_{ip\_cores}$ .

#### **Step 2: Load Initial Design Sources**

The first step in any DFX design flow (project-based or otherwise) is to define the parts of the design that will be marked as reconfigurable. This is done via context menus in the Hierarchical Source View in project mode. These steps will walk through initial project creation through definition of partitions in a block design.

- Extract the design from the archive. The dfx\_ip\_cores data directory is referred to in this tutorial as the <Extract\_Dir>.
- 2. Open the Vivado IDE and run the automated project creation script. This is done by calling source ./scripts/create\_hw\_project.tcl in the TCL Console.



Figure 3.1: TCL Console project creation

At this point, a standard block design project is open. Nothing specific to Dynamic Function eXchange has been done.



Figure 3.2: Sources view after project creation

3. Before we can continue, the created block design must be generated. In the Flow Navigator, click **Generate Block Design**. Now this will synthesise all block design OOC modules.

**Note:** Since Vivado does not offer DFX support for block designs in the latest version of the Vivado Design Suite, design adjustments must be made. The partially reconfigurable partition cannot be included in the block design, so the PR partition must be connected in the top-level design. Therefore, the required interfaces have to be exported to the top-level design. In the top-level design (here the zcu102\_wrapper.vhd file) the partition has to be manually integrated. This step has already been taken in this lab.

 Select Tools → Enable Dynamic Function eXchange. This action prepares the project for the DFX design flow. **Note:** Once the Dynamic Function eXchange for a Vivado project is enabled, it cannot be undone, so Xilinx recommends archiving your project prior to selecting this option. The only way to return to a project that is not partially reconfigurable is to create a new one [6].



Figure 3.3: Enabling Dynamic Function eXchange

In the following pop-up window, click **Convert** to turn this project into a DFX project.

- 5. In the Sources view, right-click on the ft\_wrapper\_0 instances and select the **Create Partition Definition...** option. This action will define the ft\_wrapper instance as reconfigurable partition in the design.
  - Bottom-up synthesis is required to keep this module separated from top. Bottom-up synthesis refers to a synthesis flow in which each module has its own synthesis project. This generally involves turning off automatic I/O buffer insertion for the lower level modules to ensure no optimisation occurs across the module boundaries. To synthesise the top-level, a netlist with a black box for each reconfigurable partition must be available. This requires the top-level synthesis to have module or entity declarations for the partitioned instances, but no logic. The top-level synthesis also infers or instantiates I/O buffers on all top-level ports.
- 6. In the dialogue box that appears, enter names for both the Partition Definition and the Reconfigurable Module. The partition definition is the general reference for the workspace into which all

reconfigurable modules will be inserted, so give it a suitable name, such as ft\_wrapper. The reconfigurable module refers to this specific RTL instance, so give it a name that references its functionality, such as xfft, then click **OK**.



Figure 3.4: Creating the ft\_wrapper partition definition

The Sources view has now changed slightly, with the ft\_wrapper instance now shown with a yellow diamond, indicating it is a partition. You will also see a Partition Definitions tab in this window, showing the list and contents of all partition definitions (one at this point) in the design. In addition, an Out-of-Context module run has been created for synthesising the xfft module.



Figure 3.5: Sources view after defining ft\_wrapper partition

At this point, more reconfigurable module sources may be added. This is done via the Dynamic Function eXchange Wizard.

**Note:** Once the partitions are defined, any additional RMs must be added via the DFX Wizard, and the management of RM sources, configurations, and runs must also be done via this wizard.

#### Step 3: Completing the Design with the DFX Wizard

- 1. Launch the DFX Wizard by selecting this option under the Tools menu or from the Flow Navigator.
- 2. Click **Next** to get to the Edit Reconfigurable Modules page. Here you can see the xfft RM already exists, and there are add, remove and edit buttons on the left-hand side of the window, above the RMs. Click on the blue + icon to add a new RM.
- 3. Click the **Add Directories** button to select the xdft folder:
  - <Extract\_Dir>\Sources\hdl\xdft

This action will include the xdft\_wrapper. vhd file and all underlying IP cores for this RM. If module-level constraints were needed, they would be added here. Note that they would need to be scoped to the level of hierarchy for this partition.

Fill in the Reconfigurable Module Name to be xdft. Set the Partition Definition to be ft\_wrapper, leave Top Module Name empty and the Sources are already synthesized check box unchecked. Click **OK** to create the new module.



Figure 3.6: Add a new RM with the DFX Wizard

- 4. This time we will include a third reconfigurable module for this partition. Click on the blue + icon again to add a new RM.
- 5. Click the **Add Directories** button to select the xfft-fixed folder:
  - <Extract Dir>\Sources\hdl\xfft-fixed

This action will include the xfft-fixed\_wrapper.vhd file and all underlying IP cores for this RM. If module-level constraints were needed, they would be added here. Note that they would need to be scoped to the level of hierarchy for this partition.

**Note:** Since the different RMs partly use the same IP cores, an adjustment has to be made here. Vivado does not allow you to use the same IP core in different RMs. The IP cores must have a unique name. If a IP core is copied and the name is changed, everything is fine.

So if you look at the IP cores in the Sources folder, you will notice that each IP core already have a unique name. In this case, a prefix specifying the reconfigurable module is included.

Fill in the Reconfigurable Module Name to be xfft-fixed. Set the Partition Definition to be ft\_wrapper, leave Top Module Name empty and the Sources are already synthesized check box unchecked. Click **OK** to create the new module.



Figure 3.7: Add a new RM with the DFX Wizard

Three reconfigurable modules are now available for the  ${\tt ft\_wrapper}$  reconfigurable partition.



Figure 3.8: DFX Wizard with three RMs defined

On the next page, **Configurations** are defined. Configurations are full design images consisting of the static design and one RM per RP. You can either create any desired set of configurations, or simply let the wizard select them for you.

Let the Wizard create the configurations by selecting the automatically create configurations link.



Figure 3.9: DFX Wizard Configurations page

After selecting this option, the minimum set of three configurations has been created. The ft\_wrapper instance has been given xfft in the first configuration, xdft in the second configuration, and xfft-fixed in the third configuration. Note that the Configuration Name is editable – in the example below, the names have been updated to config\_xfft, config\_xdft, and config\_xfft-fixed to reflect the reconfigurable modules contained within each one.



Figure 3.10: Auto-generated minimum set of configurations

- 7. Click **Next** to get to the Edit Configuration Runs page. As with configurations themselves, the runs used to implement each configuration can be automatically or manually created. A parent-child relationship will define how the runs interact the parent run implements the static design and all RMs within that configuration, then child runs reuse the locked static design while implementing the RMs within that configuration in that established context.
- 8. Click on the **automatically create configuration run** link to populate the Configuration Runs page with the minimum set of runs.



Figure 3.11: DFX Wizard Configuration Runs page

This creates three runs, consisting of one parent configuration (config\_xfft) and two child configuration (config\_xdft / config\_xfft-fixed). Any number of independent or related runs can be created within this wizard, with options for using different strategies or constraints sets for any of them. For now, leave this set to the three runs set here. Note that the names of the runs are not editable.



Figure 3.12: Auto-generated minimum set of configuration runs

Click Next to see the Summary page, then Finish to complete the design setup and exit the Wizard.

**Note:** Nothing is created or modified until you click **Finish** to exit the DFX Wizard. All actions are queued until this last click, so it is possible to step forward and back as needed without implementing changes until you are ready.

Back in the Vivado IDE, you will see that the Design Runs window has been updated. There are now three Out-of-Context synthesis runs available, one for each RM. Two child implementation runs (child\_0\_impl\_1 and child\_1\_impl\_1) were also created under the parent (impl\_1). You are now ready to process the design.

| Tcl Console   Message                                                                                | s Log Rep         | orts Confi  | gurations Design Runs   |
|------------------------------------------------------------------------------------------------------|-------------------|-------------|-------------------------|
| $Q \mid \Xi \mid \Rightarrow \mid \mathbb{I} \mid \ll \mid \gg \mid \Rightarrow \mid + \mid \% \mid$ |                   |             |                         |
| Name                                                                                                 | Configuration     | Constraints | Status                  |
| $\checkmark$ $\triangleright$ <b>synth_1</b> (active)                                                |                   | constrs_1   | Not started             |
| ∨ ▷ impl_1 (active)                                                                                  | config_xfft       | constrs_1   | Not started             |
|                                                                                                      | config_xdft       | constrs_1   | Not started             |
|                                                                                                      | config_xfft-fixed | constrs_1   | Not started             |
| ∨ 🚍 Out-of-Context Module Runs                                                                       |                   |             |                         |
| > 🗸 zcu102                                                                                           |                   |             | Submodule Runs Complete |
| > xfft_synth_1                                                                                       |                   | xfft        | Not started             |
| > xdft_synth_1                                                                                       |                   | xdft        | Not started             |
|                                                                                                      |                   | xfft-fixed  | Not started             |

Figure 3.13: Design runs window showing all synthesis and implementation ready to launch

#### Step 4: Synthesising and Implementing the current design

With the design from above open in the Vivado IDE, examine the design runs window. The top-level design synthesis run (synth\_1) and the parent implementation run (impl\_1) are marked "active". The Flow Navigator actions apply to these active runs and their child runs, so clicking in Run Synthesis or Run Implementation pulls the design through only these runs, as well as the OOC synthesis runs needed to complete them. You can select a specific parent or child implementation run, right-click and select Launch Runs to pull through the entire flow for that ultimate target.

In the Flow Navigator, click Run Synthesis. This action will open a new window, where you
can specify the launch options. For this tutorial, we will keep the remaining settings to default.
The number of jobs allows you to specify how many CPU cores should be used for this launch.
Then click OK.



Figure 3.14: Launch options window

Now this will synthesise all OOC modules, followed by synthesis of the top-level design. This is no different from any design with OOC modules (IP or otherwise).

After the synthesis successfully completed, select Open Synthesized Design.



Figure 3.15: Synthesis successfully completed

Now the post-synthesis design will open. Since no Pblocks existed in the design sources, they can be created in this step. This can be done by right-clicking in the  $ft_wrapper_0$  instance in the design hierarchy to select **Floorplanning**  $\rightarrow$  **Draw Pblock**.

**Note:** If you look at the statistic page of the cell properties of an instance, you can see what resources are needed by that instance. Since all partially configurable modules must fit into this Pblock, it must contain sufficient resources.



Figure 3.16: Floorplan with a reconfigurable partition (Pblock)

- 3. Select the Pblock in the floorplan and note its properties. The last property listed is SNAP-PING\_MODE, a property specific to DFX. Note that this option has been enabled in the Pblocks xdc.
- 4. Run DFX-specific design rule checks by selecting **Reports** → **Report DRC**. To save time, you can deselect all checkboxes other than the one for Dynamic Function eXchange.



Figure 3.17: Checking DFX DRCs

If the DRC checks have been reported some issues, fix them before moving on. Remember that SNAPPING\_MODE will resolve any errors related to horizontal or vertical alignment. For certain devices, hints can be given on how to improve the quality of the specified Pblocks. These can be ignored for this simple design.

TIP: Run DFX Design Rule Checks early and often.

The created Pblock can be saved to a separate xdc file, so it can be used in different designs. Saving the current constraints to the target project may cause your synthesis to go out-of-date. To avoid re-running synthesis, you can force the design up-to-date by selecting the run in the Design Tab, right-clicking, and selecting **Force Up-to-Date**.

- 5. In the Flow Navigator, select **Run Implementation** to run place and route on all configurations. Again, a window will open, where you can specify the launch options.
  - This action runs implementation first for impl\_1 and then for child\_0\_impl\_1 and child\_1\_impl\_1. Behind the scenes, Vivado takes care of all the details. In addition to running place and route for the three runs with all the DFX requirements in place, it does a few more tasks specific to DFX. After impl\_1 completes, Vivado automatically:
    - Writes module-level (OOC) checkpoints for each routed ft\_wrapper RM.
    - Carves out the logic in each RP to create a static-only design image for the top. This is done
       by calling update\_design -black\_box for each instance.
    - Locks all placement and routing for the static-only portion of the design. This is done by calling lock\_design -level routing.
    - Saves the locked static parent image to be reused for all child runs.

In addition, when the child run completes, a module-level checkpoint is created for the routed RM. A locked static design image would be identical to the parent, so this step is not necessary. If only specific configuration runs are desired, these can be individually selected within the Design Runs window. Note that a parent run must be completed successfully before a child run can be launched, as the child run starts with the locked static design from the parent.

6. When implementation completes, click **Cancel** in the resulting pop-up dialogue.



Figure 3.18: All configurations routed

At this point, there are two steps remaining. The first is running PR Verify to compare the three configurations to ensure consistency of the static part of the design images. This step is highly recommended and will occur automatically within the Vivado project. The second step is to generate the bitstreams themselves.

7. In the Flow Navigator, click **Generate Bitstream**. This action launches bitstream generation on the active parent runs, and launches PR Verify and then bitstream generation on all implemented child runs.

For each configuration run, both full and partial bitstreams are generated by default.

The entire Dynamic Function eXchange flow can be run in a project environment. All steps, from module-level synthesis to bitstream generation, can be done without leaving the GUI.

### **Step 5: Partially reconfiguring the FPGA**

Further steps are necessary to test the currently created bitstreams on the FPGA. The current design targets only the Xilinx ZCU102 Evaluation Kit.

The purpose of this project is to implement a partial reconfigurable IoT device, which can exchange parts of the synthesised hardware during runtime for a suitable application. Android is set up to run on the Xilinx Zynq software processing unit. An application is presented that applies filters to given images. These filters may be subject to updates in the future, and the app is able to download such updates and apply them to the PL using dynamic partial reconfiguration.

If you are interested in this project or want to test the Bitstreams, please follow the instructions in [5].

Conlusion 53

#### **Conlusion**

This concludes Lab 3. In this lab, you:

• Created a new project using an TCL script and prepared it for Dynamic Function eXchange

- Applied the changes in the top-level design to be able to integrate any partial partition and ensure all IP cores have a unique name (this has already been done)
- Created three configurations for a reconfigurable module
- Synthesised a design bottom-up to prepare for DFX implementation
- Created a valid floorplan for a DFX design
- Implemented these three configurations
- Created full and partial bitstreams

## **Bibliography**

- [1] Xilinx, "Vivado design suite tutorial dynamic function exchange," *UG947 (v2020.2)*, Feb. 2021. [Online]. Available: https://www.xilinx.com/content/dam/xilinx/support/documentation/sw\_manuals/xilinx2020\_2/ug947-vivado-partial-reconfiguration-tutorial.pdf
- [2] —. (2021) Zynq UltraScale+ MPSoC ZCU102 Evaluation Kit. [Xilinx Website]. Last Accessed: June 21, 2021. [Online]. Available: https://www.xilinx.com/products/boards-and-kits/ek-u1-zcu102-g. html
- [3] A. Dejmek. (2021, Jun. 21) Github dynamic function exchange tutorial repository. [GitHub]. Last Accessed: June 21, 2021. [Online]. Available: https://github.com/1chor/DFX\_Tutorial
- [4] —. (2020, Dec. 19) Github SoC project repository. [GitHub]. Last Accessed: June 21, 2021. [Online]. Available: https://github.com/1chor/SoC-project
- [5] —. (2021, Apr. 06) Github master thesis repository. [GitHub]. Last Accessed: June 21, 2021. [Online]. Available: https://github.com/1chor/master-thesis
- [6] Xilinx, "Vivado design suite user guide dynamic function exchange," UG909 (v2020.2), Feb. 2021.
  [Online]. Available: https://www.xilinx.com/support/documentation/sw\_manuals/xilinx2020\_2/ug909-vivado-partial-reconfiguration.pdf