Name: Rasha Mansour

ID:1210773

## 8.6 Task in lab

1. Create schematic symbols as shown in the figure, Use: Y3Y2Y1Y0 = 0111. What does this circuit do?

Use Verilog to implement the circuit and run a meaningful simulation for this circuit.

## x+2s Complement y

## x-y







2. Use Verilog HDL to implement a 2-to-1 MUX. Use Verilog HDL to implement a Full Adder. Create schematic symbols for both the MUX and the Full adder, then connect them as shown in the figure. Run a meaningful simulation for this circuit.

```
FullAdder.v
                            Compilation Report - Flow Summ...
         1
            module MUX_2tol (a,b,sel,y);
2
              input a,b,sel;
åå
         3
              output y;
         4
              wire a,b,sel,y;
         5
{}
         6
              assign y = (sel) ? b : a;
         7
ŧĒ
              endmodule
ŧĒ
    1
        module FullAdder(x, y, cin, cout, sum);
    2
          input x, y, cin;
    3
          output cout, sum;
    4
    5
          assign sum=(x^y)^cin;
    6
          assign cout=(x&&y) | | (cin&& (x&&y));
    8
          endmodule
    9
```



3. Use Verilog HDL to implement a 2-bit counter with direct reset input (RESET). Use Verilog HDL to implement a 2-to-4 Decoder. Create schematic symbols for both the counter and the decoder, then connect them as shown in figure below. Run a meaningful simulation for this circuit

```
FullAdder.v.
                  Compilation Repo... The FullAdder.wf
             module count2 ( clk, reset, out);
         2
               input clk, reset;
å
         3
               output reg [1:0] out;
         4
         5
              always @ (posedge clk or posedge reset)
}
         6
             ■ begin
Ę
         7
                    if (reset)
         8
                         out <= 2'd0;
Ē
        9
                    else
                         out <= out + 2'd1;
       10
        11
               end
               endmodule
        12
■module dec2x4(in, t3, t2, t1, t0);
input [1:0] in;
ė
            output reg t3, t2, t1, t0;
∆å
            always @(*)
{}
           begin
             if (in[1] == 1'b0 && in[0] == 1'b0) begin
ŧ
               t0 = 1'b1;
               t1 = 1'b0;
€≡
               t2 = 1'b0;
     10
     11
               t3 = 1'b0;
     12
              end
%
             else if (in[1] == 1'b0 && in[0] == 1'b1) begin
     13
         %
     14
               t0 = 1'b0;
               t1 = 1'b1;
%
     15
     16
               t2 = 1'b0;
0
     17
               t3 = 1'b0;
     18
              end
\mathbb{Z}
     19
             else if (in[1] == 1'bl && in[0] == 1'b0) begin
         20
               t0 = 1'b0;
     21
               t1 = 1'b0;
267
268
               t2 = 1'b1;
     22
               t3 = 1'b0;
     23
ab/
     24
              end
25
         else begin
     26
               t0 = 1'b0;
               t1 = 1'b0;
     27
     28
               t2 = 1'b0;
               t3 = 1'b1;
     29
2
     30
             end
     31
           end
        endmodule
     32
```

