# Contrôle S3 Architecture des ordinateurs

Durée: 1 h 30

Répondre exclusivement sur le document réponse.

#### Exercice 1 (5 points)

Remplir le tableau présent sur le <u>document réponse</u>. Donnez le nouveau contenu des registres (sauf le **PC**) et/ou de la mémoire modifiés par les instructions. <u>Vous utiliserez la représentation hexadécimale</u>. <u>La mémoire et les registres sont réinitialisés à chaque nouvelle instruction</u>.

Valeurs initiales: D0 = \$FFFF0005 A0 = \$00005000 PC = \$00006000

D1 = \$00000008 A1 = \$00005008 D2 = \$0000FFFA A2 = \$00005010

\$005000 54 AF 18 B9 E7 21 48 C0 \$005008 C9 10 11 C8 D4 36 1F 88 \$005010 13 79 01 80 42 1A 2D 49

#### Exercice 2 (4 points)

Remplissez le tableau présent sur le <u>document réponse</u>. Donnez le résultat des additions ainsi que le contenu des bits **N**, **Z**, **V** et **C** du registre d'état.

#### Exercice 3 (3 points)

Réalisez le sous-programme **AlphaCount** qui renvoie le nombre de caractères alphanumériques dans une chaîne de caractères. Une chaîne de caractères se termine par un caractère nul (la valeur zéro). À l'exception des registres de sortie, aucun registre de donnée ou d'adresse ne devra être modifié en sortie de ce sous-programme.

Entrée : **A0.L** pointe sur le premier caractère d'une chaîne de caractères.

<u>Sortie</u> : **D0.L** renvoie le nombre de caractères alphanumériques de la chaîne.

#### **Indications:**

- Un caractère alphanumérique est une lettre (minuscule ou majuscule) ou un chiffre (de 0 à 9).
- On considère que les trois sous-programmes ci-dessous sont déjà écrits et que vous pouvez les appeler (ils ne modifient que **D0**) :
  - LowerCount renvoie dans **D0** le nombre de minuscules dans une chaîne pointée par **A0**.
  - **UpperCount** renvoie dans **D0** le nombre de majuscules dans une chaîne pointée par **A0**.
  - **DigitCount** renvoie dans **D0** le nombre de chiffres dans une chaîne pointée par **A0**.

Attention! le sous-programme AlphaCount est limité à 10 lignes d'instructions.

#### Exercice 4 (2 points)

Répondez aux questions sur le document réponse.

Contrôle S3 1/6

#### Exercice 5 (6 points)

Soit le programme ci-dessous. Complétez le tableau présent sur le <u>document réponse</u>.

```
Main
            move.l #$520037f0,d7
            moveq.l #1,d1
next1
                   d7
            tst.w
            beg
                    next2
            moveq.l #2,d1
            moveq.l #1,d2
next2
            cmpi.'l #$fffffff,d7
            blo
                   next3
            moveq.l #2,d2
next3
            clr.l
            move.l
                    #$6666666,d0
loop3
            addq.l
                   #1,d3
                    #2,d0
            subq.b
            bne
                    loop3
next4
            clr.l
                    d4
            move.l
                    #$6666666,d0
            addq.l
loop4
                    #1,d4
            dbra
                    d0,loop4
                                  ; DBRA = DBF
next5
            move.l
                   d7,d5
            move.w
                    #$ffff,d5
                    d5
            swap
            tst.b
                    d5
            beq
                    next6
            swap
                    d7,d6
next6
            move.l
            ror.b
                    #4,d6
                    #4,d6
            ror.w
                    d6
            swap
            rol.l
                    #8,d6
            rol.l
                    #4,d6
                    #8,d6
            ror.w
quit
            illegal
```

Contrôle S3 2/6

EASv68K Quick Reference v1.8 http://www.wowgwep.com/EASy68K.htm Copyright © 2004-2007 By: Chuck Kelly Opcode Size Operand CCR Effective Address s=source, d=destination, e=either, i=displacement Operation Description On | An | (An) | (An)+ | -(An) | (i,An) | (i,An,Rn) | abs.W | abs.L | (i,PC) | (i,PC,Rn) | #n XNZVC BWL b,z ARCD \*U\*U\* Add RCD source and eXtend bit to В  $Dy_{ID} + Dx_{ID} + X \rightarrow Dx_{ID}$ Dy,Dx6 -(Ay),-(Ax)  $-(Ay)_{10} + -(Ax)_{10} + X \rightarrow -(Ax)_{10}$ destination, BCD result 6 BWL s,Dn ADD <sup>4</sup> s<sup>4</sup>  $s + Dn \rightarrow Dn$ Add binary (ADDI or ADDQ is used when S S 6 S S S S S S S S  $d^4$ source is #n. Prevent ADDQ with #n.L) Dn,d Ь d d d d d d  $Dn + d \rightarrow d$ 6 ADDA 4 s + An → An WL s,An Add address (.W sign-extended to .L) S В S S S S S S S S S \*\*\*\* s  $|\#n + d \rightarrow d$ ADDI 4 BWL #n,d d d d d d d d Add immediate to destination \_ d -\*\*\*\* BWL #n,d ADDQ <sup>4</sup> d d d d d \_ s #n+d → d Add quick immediate (#n range: 1 to 8) d d d d Add source and eXtend bit to destination ADDX  $Dy + \overline{Dx + X} \rightarrow \overline{Dx}$ BWL Dy,Dx 6 -- $-(Ay) + -(Ax) + X \rightarrow -(Ax)$ -(Ay),-(Ax) 6 BWL s,Dn AND 4 -\*\*00 s AND Dn → Dn Logical AND source to destination 6 S S S S S S S S S Dn,d d d d d Dn AND  $d \rightarrow d$ (ANDI is used when source is #n) d d ď e BWL #n,d -\*\*00 ANDI: d d d d d d d d \_ \_ #n AND d  $\rightarrow$  d Logical AND immediate to destination ANDI <sup>4</sup> В #n,CCR ===== \_ s #n AND CCR → CCR Logical AND immediate to CCR \_ ANDI <sup>4</sup> ===== Logical AND immediate to SR (Privileged) #n,SR #n AND SR → SR \_ S Arithmetic shift Dy by Dx bits left/right ASL BWL Dx,Dy e \_ Arithmetic shift Dy #n bits L/R (#n:1 to 8) ASR S #n,Dy d \_ ı, ĭ d d d W d d d d Arithmetic shift ds 1 bit left/right (.W only) d BW<sup>3</sup> address<sup>2</sup> Bcc if cc true then Branch conditionally (cc table on back)  $address \rightarrow PC$ (8 or 16-bit ± offset to address) BCHG B L Dn,d e d d d d d -NOT(bit number of d)  $\rightarrow$  Z Set Z with state of specified bit in d then d d ď #n,d d d d d d d d NOT(bit n of d)  $\rightarrow$  bit n of d invert the bit in d BCLR Set Z with state of specified bit in d then B L Dn,d e d d d d d d d --NOT(bit number of d)  $\rightarrow$  Z ď #n.d d d d d d d d  $0 \rightarrow \text{bit number of d}$ clear the bit in d BRA -BW3 address<sup>2</sup> -\_  $address \rightarrow PC$ Branch always (8 or 16-bit ± offset to addr) e BSET BL d d Д d d d d --NOT( bit n of d )  $\rightarrow$  Z Set Z with state of specified bit in dithen Dn.d -#n.d ď d d р d d Ч d 1 → bit n of d set the bit in d  $PC \rightarrow -(SP)$ ; address  $\rightarrow PC$ Branch to subroutine (8 or 16-bit ± offset) BSR RW3 address<sup>2</sup> \_ \_ \_ \_ \_ \_ \_ \_ BTST e d d d NOT( bit Dn of d )  $\rightarrow$  Z Set Z with state of specified bit in d B L Dn,d d d d d d d ď d d d d d d d d d NOT(bit #n of d)  $\rightarrow$  Z Leave the bit in dunchanged #n.d CHK -\*UUU s if Dn<O or Dn>s then TRAP W \_ Compare On with O and upper bound (s) s,Dn 8 S S S S S S S S S -0100 CLR BWL d \_ d d d d  $0 \rightarrow 0$ Clear destination to zero d d d d BWL s,Dn \_\*\*\* CMP 4 e s<sup>4</sup> set CCR with Dn - s Compare On to source S S S S S S S S S \_\*\*\* CMPA s set CCR with An - s WL s,An Compare An to source S е S S S S S S S S S \_\*\*\* CMPI 4 BWL #n,d d s set CCR with d - #n Compare destination to #n d Р р d d d d -\_\*\*\* CMPM (Ay)+,(Ax)+ set CCR with (Ax) - (Ay) Compare (Ax) to (Ay); Increment Ax and Ay -BWL В \_ DBcc if cc false then  $\{Dn-1 \rightarrow Dn\}$ Dn,addres<sup>2</sup> Test condition, decrement and branch if  $Dn \Leftrightarrow -1$  then addr  $\rightarrow PC$  } (16-bit ± offset to address) \_\*\*\*0 DIVS ±32bit On / ±16bit s → ±On Dn= [ 16-bit remainder, 16-bit quotient ] s,Dn S S S S S S S S S -\*\*\*0 DIVU ₩ 32bit Dn / 16bit s → Dn On= [ 16-bit remainder, 16-bit quotient ] s,Dn 6 S S 2 S S S S 2 S -\*\*00 EDR ' d Logical exclusive OR On to destination BWL | Dn.d 6 d d d d d d Dn XOR d  $\rightarrow$  d EDRI <sup>4</sup> -\*\*00 Р Logical exclusive OR #n to destination BWL | #n.d d Р d d d d d -S #n XDR d → d EORI 4 ===== Logical exclusive OR #n to CCR #n,CCR s |#n XOR CCR  $\rightarrow$  CCR EORI 4 W #n,SR \_\_\_\_  $s \mid \#_{\Pi} X \Omega R S R \rightarrow S R$ Logical exclusive OR #n to SR (Privileged) L Rx,Ry \_\_\_\_ register ←→ register Exchange registers (32-bit only) EXG е В -\*\*00 WL Dn Dn.B → Dn.W | Dn.W → Dn.L Sign extend (change .B to .W or .W to .L) EXT d Generate Illegal Instruction exception ILLEGAL (922)-←92 ;(922)-**←**29 Ь <u> 1d → PC</u> JMP d d d d d d Jump to effective address of destination JSR d d d d d d d d  $PC \rightarrow -(SP)$ ;  $\uparrow d \rightarrow PC$ push PC, jump to subroutine at address d \_ LEA  $\uparrow_s \rightarrow A_\Pi$ Load effective address of s to An L s,An В S --S S S S S S LINK  $An \rightarrow -(SP); SP \rightarrow An;$ Create local workspace on stack Ап.#п  $SP + \#n \rightarrow SP$ (negative n to allocate space) \*\*\*0\* Logical shift Dy, Dx bits left/right LSL BWL Dx,Dy e \_ Logical shift Dy, #n bits L/R (#n: 1 to 8) LSR d #n,Dy S T<mark>></mark>t **0 →**Γ W d d d d d d d d Logical shift d I bit left/right (.W only) BWL s,d -\*\*00 MUAL e s<sup>4</sup>  $s^4 s \rightarrow d$ Move data from source to destination В 9 6 6 6 8 В S S MOVE W s,CCR =====  $s \mid s \rightarrow CCR$ Move source to Condition Code Register S S S S S S S S S \_\_\_\_ MOVE W s.SR  $S = |S| \rightarrow SR$ Move source to Status Register (Privileged) S S 2 S S S S S S 2 MOVE SR,d SR → d Move Status Register to destination ₩ d \_ d d d d d d d --MOVE L USP,An d USP → An Move User Stack Pointer to An (Privileged) An,USP An → USP Move An to User Stack Pointer (Privileged) XNZVC Dn An (An) (An)+ -(An) (i,An) (i,An,Rn) abs.W abs.L (i,PC) (i,PC,Rn) #n BWL s,d

Contrôle S3 – Annexes 3/6

#### $Architecture\ des\ ordinateurs-E \underline{PITA-S3-2023/2024}$

| Opcode             | Size          | Operand     | CCR   | F        | ffer           | tive: | ∆ddres | <b>S</b> S=S | nucce   | d=destina | itinn e: | eithe= | r i=dis     | placemen   | ıt                    | Operation                                         | Description                                     |
|--------------------|---------------|-------------|-------|----------|----------------|-------|--------|--------------|---------|-----------|----------|--------|-------------|------------|-----------------------|---------------------------------------------------|-------------------------------------------------|
| оросса             | BWL           | s,d         | XNZVC | Dn       |                | (An)  | (An)+  | -(Aп)        |         | (i,An,Rn) |          |        |             | (i,PC,Rn)  |                       | оры инин                                          | Doodi iption                                    |
| MOVEA <sup>4</sup> |               | s,An        |       | S        | e              | S     | S      | S            | S 2     | \$        | 2        | 2.000  | (,, L)<br>S | 2          | S                     | s → An                                            | Mave source to An (MOVE s,An use MOVEA)         |
| MOVEM <sup>4</sup> |               | Rn-Rn,d     |       | -        | -              | d     | -      | d            | d       | d         | ď        |        | -           | -          | -                     | Registers → d                                     | Mave specified registers to/from memory         |
|                    |               | s,Rn-Rn     |       | _        | _              | S     | s      | -            | S       | 2         | S        | 2      | S           | S          | ۱.                    | s → Registers                                     | (.W source is sign-extended to .L for Rn)       |
| MOVEP              |               | Dn,(i,An)   |       | S        | -              | -     | -      | -            | d       | -         | -        | -      | -           | -          | -                     | $Dn \rightarrow (i,An)(i+2,An)(i+4,A.$            | Move Dn to/from alternate memory bytes          |
|                    |               | (i,An),Dn   |       | q        | _              | _     | _      | -            | S       | -         | -        | _      | _           | _          | ١.                    | $(i,An) \rightarrow Dn(i+2,An)(i+4,A.$            | (Access only even or odd addresses)             |
| MOVEQ <sup>4</sup> |               | #п,Оп       | -**00 | Ь        | -              | -     | -      | -            | -       | -         | -        | -      | -           | -          | S                     | #n → Dn                                           | Mave sign extended 8-bit #n to Dn               |
| MULS               | $\overline{}$ | s,Dn        | -**00 | е        | -              | S     | S      | S            | S       | S         | S        | S      | S           | S          | S                     | ±16bit s * ±16bit Dn → ±Dn                        | Multiply signed 16-bit; result: signed 32-bit   |
| MULU               |               | s,Dn        | -**00 | е        | -              | S     | S      | 2            | 2       | 2         | 2        | S      | 2           | 2          | S                     | 16bit s * 16bit Dn → Dn                           | Multiply unsig'd 16-bit; result: unsig'd 32-bit |
| NBCD               | В             | d           | *U*U* | d        | -              | d     | d      | d            | d       | d         | d        |        | -           | -          | -                     | $\Box - d_{10} - X \rightarrow d$                 | Negate BCD with eXtend, BCD result              |
| NEG                |               | d           | ****  | 4        | -              | ď     | d      | d            | d       | d         | ď        |        | -           | -          | -                     | □ - d → d                                         | Negate destination (2's complement)             |
| NEGX               | BWL           |             | ****  | d        | -              | d     | d      | Ч            | ď       | d         | d        | ď      | -           | _          | -                     | $\Box - d - X \rightarrow d$                      | Negate destination with eXtend                  |
| NOP                | 5172          | <u> </u>    |       | -        | -              | -     | -      | -            | -       | -         | -        | -      | -           | _          | -                     | None                                              | No operation occurs                             |
| NOT                | BWL           | d           | -**00 | Ь        | -              | d     | d      | d            | d       | d         | Ь        | d      |             | _          | -                     | NDT( d ) → d                                      | Logical NOT destination (1's complement)        |
| OR <sup>4</sup>    |               | s,Dn        | -**00 | e        | -              | S     | 2      | S            | 2       | 2         | S        | 2      | S           | 2          | <b>s</b> <sup>4</sup> | s OR On → On                                      | Logical OR                                      |
| l un               | ""            | Dn,d        |       | e        | _              | ď     | ď      | ď            | ď       | ď         | ď        | ď      | -           | -          | -                     | Dn OR d → d                                       | (ORI is used when source is #n)                 |
| ORI <sup>4</sup>   | BWL           | #n,d        | -**00 | 4        | -              | d     | d      | ď            | ď       | _ q       | ď        | ď      | _           | _          | S                     | #n OR d → d                                       | Logical OR #n to destination                    |
| ORI <sup>4</sup>   |               | #n,CCR      | ===== | -        | -              |       | -      | -            | -       | -         | -        | -      | _           | _          |                       | #n OR CCR → CCR                                   | Logical OR #n to CCR                            |
| ORI <sup>4</sup>   |               | #n,SR       | ===== | _        | -              | _     | _      | _            | _       | -         | -        | _      | _           | _          | S                     | #n OR SR → SR                                     | Logical OR #n to SR (Privileged)                |
| PEA                | _             | S           |       | _        | _              | S     | _      | _            | S       | 2         | S        | S      | S           | 2          | -                     | $\uparrow_S \rightarrow -(SP)$                    | Push effective address of s anto stack          |
| RESET              |               | ٥           |       | _        | _              | -     | _      | _            | -       | -         | -        | ٠.     | -           | -          | -                     | Assert RESET Line                                 | Issue a hardware RESET (Privileged)             |
| ROL                | RWI           | Dx,Dy       | -**0* | е        | _              | _     | -      |              | _       |           | _        | _      | _           | _          | -                     |                                                   | Rotate Dy, Dx bits left/right (without X)       |
| ROR                |               | #n,Dy       | Ů     | ď        |                | _     | _      |              | _       | -         |          | _      | _           | _          | S                     | [♣┴───                                            | Rotate Dy, #n bits left/right (#n: 1 to 8)      |
| Kuk                | W             | d d         |       |          | _              | d     | d      | d            | d       | d         | d        | d      | _           | _          | -                     |                                                   | Rotate d 1-bit left/right (.W only)             |
| ROXL               |               | Dx,Dy       | ***0* | Е        | -              | -     | -      | -            | -       | -         | -        | -      | _           | _          | -                     | <b>→</b> X———                                     | Rotate Dy, Dx bits L/R, X used then updated     |
| ROXR               |               | #п,Dy       |       | 4        | _              | _     | _      | _            | _       | _         | _        | _      | _           | _          | S                     | │ ृ <del>ॣ</del>                                  | Rotate Dy, #n bits left/right (#n: 1 to 8)      |
| I COAC             | w l           | d d         |       | -        | _              | d     | d      | d            | d       | d         | d        | d      | _           | _          | -                     | X 🕶 C                                             | Ratate destination 1-bit left/right (.W anly)   |
| RTE                |               |             | ===== | -        | -              | -     | -      | -            | -       | -         | -        | -      | -           | _          | -                     | (SP)+ → SR; (SP)+ → PC                            | Return from exception (Privileged)              |
| RTR                |               |             | ===== | _        | -              | _     | _      | _            | _       | _         | _        | _      | _           | _          | -                     | $(SP)+ \rightarrow CCR, (SP)+ \rightarrow PC$     | Return from subroutine and restore CCR          |
| RTS                |               |             |       | -        | -              | _     | -      | -            | -       | -         | -        | _      | _           | -          | -                     | $(SP)+ \rightarrow PC$                            | Return from subroutine                          |
| SBCD               | В             | Dy,Dx       | *U*U* | е        | -              | _     | -      | -            | -       | -         | -        | _      | -           | -          | -                     | $Dx_{10} - Dy_{10} - X \rightarrow Dx_{10}$       | Subtract BCD source and eXtend bit from         |
|                    |               | -(Ay)(Ax)   |       | -        | _              | _     | _      | е            | _       | _         | _        | _      | _           | _          | ١.                    |                                                   | destination, BCD result                         |
| Scc                | R             | d           |       | Ь        | -              | d     | Ч      | d            | Н       | d         | Ч        | d      | -           | -          | -                     | If cc is true then I's $\rightarrow$ d            | If cc true then d.B = 11111111                  |
|                    |               |             |       | J        |                | ŭ     |        |              |         | ū         | "        |        |             |            |                       | else D's → d                                      | else d.B = 00000000                             |
| STOP               |               | #п          | ===== | _        | -              | _     | -      | _            | _       | _         | _        | _      | _           | _          | S                     | #n → SR; STOP                                     | Mave #n to SR, stop processor (Privileged)      |
| SUB 4              |               | s,Dn        | ****  | е        | S              | S     | S      | S            | S       | 2         | S        | S      | S           | S          | s <sup>4</sup>        | $Dn - s \rightarrow Dn$                           | Subtract binary (SUBI or SUBQ used when         |
| 1000               | ""            | Dn,d        |       | 6        | d <sup>4</sup> | ď     | ď      | ď            | ď       | ď         | ď        | ď      | -           | -          | -                     | d - Dn → d                                        | source is #n. Prevent SUBQ with #n.L)           |
| SUBA <sup>4</sup>  | WL            | s,An        |       | 2        | 8              | S     | 2      | S            |         | 2         | S        | 2      | S           | 2          | 2                     | $An - s \rightarrow An$                           | Subtract address (.W sign-extended to .L)       |
| SUBI 4             |               | #n,d        | ****  | <u>д</u> | -              | d     | d      | Ч            | Ч       | d         | ď        | ď      | -           | -          | S                     | d - #n → d                                        | Subtract immediate from destination             |
| SUBQ 4             | BWL           |             | ****  | 4        | d              | d     | d      | ď            | ď       | ď         | ď        | ď      | -           | _          | _                     | d - #n → d                                        | Subtract quick immediate (#n range: 1 to 8)     |
| SUBX               |               | Dy,Dx       | ****  | Р.       | -              | -     | -      | -            | -       | -         | -        | -      | _           | _          | -                     | $Dx - Dy - X \rightarrow Dx$                      | Subtract source and extend bit from             |
| BBBA               | 5172          | -(Ay),-(Ax) |       | -        | _              | _     | _      | е            | _       | _         | _        | _      | _           | _          | ١.                    | $-(Ax)(Ay) - X \rightarrow -(Ax)$                 | destination                                     |
| SWAP               | W             | Dn          | -**00 | Ь        | _              | _     | _      | -            | _       | _         | _        | _      | _           | _          | -                     | bits $(31:16) \leftarrow \rightarrow bits (15:0)$ | Exchange the 16-bit halves of On                |
| TAS                | B             | d           | -**00 | ď        | -              | d     | В      | d            | d       | d         | d        | d      | _           | _          | <del> </del>          | test d→CCR; 1 → bit7 of d                         | N and Z set to reflect d, bit7 of d set to 1    |
| TRAP               |               | #n          |       | -        | -              | -     | -      | -            | -       | -         | -        | -      | _           | -          | S                     |                                                   | Push PC and SR, PC set by vector table #n       |
| IIIAI              |               | π11         |       |          |                |       |        |              |         |           |          |        |             |            | ٠,                    | (vector table entry) $\rightarrow$ PC             | (#n range: 0 to 15)                             |
| TRAPV              | $\vdash$      |             |       |          | -              | _     | -      | _            | _       | _         |          | _      | _           | _          | <del>  -</del>        | If V then TRAP #7                                 | If overflow, execute an Overflow TRAP           |
| TST                | BWL           | Ч           | -**00 | d        | -              | d     | d      | d            | d       | d         | d        | d      | _           | _          | -                     | test d → CCR                                      | N and Z set to reflect destination              |
| UNLK               | _             | An          |       | _        | d              | -     |        | _            | -       | -<br>-    | _        |        | _           | _          | <del>  -</del>        | $An \rightarrow SP; (SP)+ \rightarrow An$         | Remove local workspace from stack               |
| DITER              | BWL           | s,d         | XNZVC | Πn       |                | (An)  | (An)+  | -(An)        | (i An)  | (i An Rn) | ahs W    | ahe I  | (i PP)      | (i,PC,Rn)  | #n                    | ni / ui, (ui)' / Mii                              | Komovo lucui wul kaputa II ulii atutk           |
|                    | DITL          | a,u         |       | 911      | All            | (711) | (U)).  | (AII)        | (intil) | (manhan)  | aus.n    | 303.L  | (14 11)     | (in phili) | <i>u</i> 11           |                                                   |                                                 |

| Condition Tests (+ OR, ! NOT, ⊕ XOR; " Unsigned, " Alternate cc ) |                |          |    |                  |                    |  |  |
|-------------------------------------------------------------------|----------------|----------|----|------------------|--------------------|--|--|
| CC                                                                | Condition      | Test     | CC | Candition        | Test               |  |  |
| T                                                                 | true           | 1        | VC | overflow clear   | 1V                 |  |  |
| F                                                                 | false          | 0        | ΛZ | overflow set     | V                  |  |  |
| HI <sup>u</sup>                                                   | higher than    | !(C + Z) | PL | plus             | 1N                 |  |  |
| rz <sub>n</sub>                                                   | lower or same  | C + Z    | MI | minus            | N                  |  |  |
| HS", CCª                                                          | higher or same | !C       | GE | greater or equal | !(N ⊕ V)           |  |  |
| LO", CSª                                                          | lower than     | C        | LT | less than        | (N ⊕ V)            |  |  |
| NE                                                                | not equal      | !Z       | GT | greater than     | ![(N ⊕ V) + Z]     |  |  |
| EQ                                                                | enual          | 7        | 1F | less or equal    | $(N \oplus V) + 7$ |  |  |

Revised by Peter Csaszar, Lawrence Tech University – 2004-2006

An Address register (16/32-bit, n=0-7)

**On** Data register (8/16/32-bit, n=0-7)

**Rn** any data or address register

**s** Source, **d** Destination

e Either source or destination

#n Immediate data, i Displacement

**BCD** Binary Coded Decimal

↑ Effective address

Long only: all others are byte only

Assembler calculates offset

SSP Supervisor Stack Pointer (32-bit)

USP User Stack Pointer (32-bit)

SP Active Stack Pointer (same as A7)

PC Program Counter (24-bit)

SR Status Register (16-bit)

CCR Condition Code Register (lower 8-bits of SR)

N negative, Z zero, V overflow, C carry, X extend

\* set according to operation's result, ≡ set directly
- not affected, • cleared, 1 set, U undefined

Branch sizes: **.B** or **.S** -128 to +127 bytes, **.W** or **.L** -32768 to +32767 bytes

2006 <sup>4</sup> Assembler automatically uses A, I, Q or M form if possible. Use #n.L to prevent Quick optimization

Distributed under the GNU general public use license.

| Nom : | Prénom : | Classe : |
|-------|----------|----------|
|-------|----------|----------|

## DOCUMENT RÉPONSE À RENDRE

### Exercice 1

| Instruction               | Mémoire                                 | Registre                           |
|---------------------------|-----------------------------------------|------------------------------------|
| Exemple                   | \$005000 54 AF <b>00 40</b> E7 21 48 C0 | A0 = \$00005004<br>A1 = \$0000500C |
| Exemple                   | \$005008 C9 10 11 C8 D4 36 <b>FF</b> 88 | Aucun changement                   |
| MOVE.B #18,-(A1)          |                                         |                                    |
| MOVE.W \$500E,(A2)+       |                                         |                                    |
| MOVE.W #\$500E,2(A1)      |                                         |                                    |
| MOVE.B 7(A0),7(A1,D2.W)   |                                         |                                    |
| MOVE.L -4(A2),-6(A1,D1.L) |                                         |                                    |

#### Exercice 2

| Opération               | Taille<br>(bits) | Résultat<br>(hexadécimal) | N | Z | V | С |
|-------------------------|------------------|---------------------------|---|---|---|---|
| \$59 + \$A7             | 8                |                           |   |   |   |   |
| \$FFFF + \$AAAA         | 16               |                           |   |   |   |   |
| \$FFFF + \$0100         | 16               |                           |   |   |   |   |
| \$76543210 + \$12345678 | 32               |                           |   |   |   |   |

#### Exercice 3

| AlphaCount  |
|-------------|
| Acpliacount |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |
|             |

### Exercice 4

| Question                                                                               | Réponse |
|----------------------------------------------------------------------------------------|---------|
| Est-ce que le mode d'adressage Dn spécifie un emplacement mémoire ?                    |         |
| Quels sont les noms des pointeurs de pile superviseur et utilisateur ?                 |         |
| Si A7 = $$5004$ juste avant un RTS, quelle est sa nouvelle valeur juste après le RTS ? |         |
| Dans quel registre se trouvent les drapeaux (flags) ?                                  |         |

### Exercice 5

| Valeurs des registres après exécution du programme. Utilisez la représentation hexadécimale sur 32 bits. |                |                 |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------|----------------|-----------------|--|--|--|--|--|
| <b>D1</b> = \$                                                                                           | <b>D3</b> = \$ | <b>D</b> 5 = \$ |  |  |  |  |  |
| <b>D2</b> = \$                                                                                           | <b>D4</b> = \$ | <b>D6</b> = \$  |  |  |  |  |  |