# Computer-Aided VLSI System Design Lab6: Innovus Lab (1/2)

TA: 謝伊妍 D06943001@ntu.edu.tw

### **Data Preparation**

- 1. Extract data from the folder Lab6.
- 2. The extracted directory contains
  - design\_data
    - A. CHIP.v
    - B. CHIP.ioc
    - C. CHIP.sdc
    - D. CHIP scan.sdc
  - celtic
    - A. fast.cdB
    - B. slow.cdB
  - tsmc13 8lm.cl
    - A. icecaps 8lm.tch
  - gds
    - A. tsmc13gfsg fram.gds
    - B. tpz013g3\_v2.0.gds
  - lef
    - A. tsmc13fsg\_8lm\_cic.lef
    - B. tpz013g3\_8lm\_cic.lef
    - C. RF2SH64x16.vclef
    - D. antenna\_8.lef
  - lib
    - A. slow.lib
    - B. fast.lib
    - C. tpz013g3wc.lib
    - D. tpz013g3lt.lib
    - E. RF2SH64x16 slow syn.lib
    - F. RF2SH64x16\_fast@0C\_syn.lib
  - streamOut.map
  - tsmc013.capTbl
  - mmmc.view
  - addIoFiller tpz.cmd

### Introduction

In this lab, you will learn how to use Innovus to run the APR flow, and generate the required data for demonstration.

### **Data Preparation (Library)**

1. Copy libraries to the folder Lab6. and unzip Lab6.tar

```
cd Lab6
cp -R /home/raid7_4/raid1_1/PnR/SOCE_Lab/library .
```

2. Start Innovus: (change the directory to **Lab6**)

#### innovus

- 3. Remember do not use background execution
- 4. Fail to open Innovus:

```
source /usr/cad/innovus/CIC/license.cshrc
source /usr/cad/innovus/CIC/innovus.cshrc
```

- 5. Design Import
  - 5.1 File → Import Design...
  - 5.2 Verilog
    - > Files: design data/CHIP.v
    - ➤ Top Cell: ◆ By User: CHIP
  - 5.3 Technology/Physical Libraries
    - ➤ LEF Files: library/lef/tsmc13fsg 8lm cic.lef (must be in first order)

library/lef/tpz013g3\_8lm\_cic.lef library/lef/RF2SH64x16.vclef library/lef/antenna 8.lef

- 5.4 Floorplan
  - ➤ IO Assignment Files: design data/CHIP.ioc
- 5.5 Power
  - ➤ Power Nets: **VDD**
  - ➤ Ground Nets: **VSS**
- 5.6 Multi-Mode-Multi-Corner
  - MMMC View Definition File: mmmc.view
- 5.7 Save current settings:
  - > Click Save... button
  - File name: CHIP.conf
  - Click OK button



#### **Global Net Connect**

- 1. Open Power → Connect Global Nets...
- 2. Add all VDD pins to Connection List:
  - ➤ Connect Pin Pin Name(s): **VDD**
  - Scope Apply All
  - ➤ To Global Nets: **VDD**
  - Click Add to List button
- 3. Add all VDD nets to Connection List:
  - ➤ Connect Net Basename: VDD
  - Scope Apply All
  - > To Global Nets: **VDD**
  - Click Add to List button
- 4. Add all Tie High pins to Connection List:
  - Connect Tie High
  - ➢ Scope ◆ Apply All
  - > To Global Nets: VDD
  - Click Add to List button
- 5. Add all VSS pins to Connection List:
  - ➤ Connect Pin Pin Name(s): VSS

Skip step 4 and step 7 here. We will add tie high and tie low cells later.

- > Scope Apply All
- > To Global Nets: **VSS**
- Click Add to List button
- 6. Add all VSS nets to Connection List:
  - Connect Net Basename: VSS
  - > Scope Apply All
  - > To Global Nets: **VSS**
  - Click Add to List button
- 7. Add all Tie Low pins to Connection List:
  - Connect Tie Low
  - > Scope Apply All
  - > To Global Nets: VSS
  - Click Add to List button



- 8. Apply the connection list and check:
  - Click Apply button
  - Click Check button
  - Click Cancel button

```
Warning: term RN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/55_reg_5_ is not connect to global special net. Warning: term RN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/55_reg_5_ is not connect to global special net. Warning: term RN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/55_reg_4_ is not connect to global special net. Warning: term RN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/55_reg_4_ is not connect to global special net. Warning: term RN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/55_reg_3_ is not connect to global special net. Warning: term RN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/55_reg_3_ is not connect to global special net. Warning: term RN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/55_reg_3_ is not connect to global special net. Warning: term RN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/55_reg_2_ is not connect to global special net. Warning: term RN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/55_reg_1_ is not connect to global special net. Warning: term RN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/55_reg_1_ is not connect to global special net. Warning: term RN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/55_reg_0_ is not connect to global special net. Warning: term RN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/55_reg_0_ is not connect to global special net. Warning: term RN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/55_reg_0_ is not connect to global special net. Warning: term RN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/55_reg_0 is not connect to global special net. Warning: term RN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S43/55_reg_0 is not connect to global special net. Warning: term RN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S44/510_reg_is not connect to global special net. Warning: term RN of inst DCT/tposemem/Bisted RF2SH64x16/BistCtrl_i0/S44/520_reg_0 is not connect to global special net. Warning: t
```

- 9. Save file
  - $\triangleright$  Open File  $\rightarrow$  Save Design...
  - ➤ Choose ◆ Innovus
  - File Name: **DBS/init**
  - Click OK button

```
Generated self-contained design init.dat
#% End save design ... (date=11/20 22:08:02, to
*** Message Summary: 0 warning(s), 0 error(s)
```

- 10. Restore file
  - $\triangleright$  Open File  $\rightarrow$  Restore Design...
  - ➤ Choose ◆ Innovus
  - Restore Design File: **DBS/init**
- 11. Set process node
  - innovus #> setDesignMode -process 130

### **Specifying Scan Chain**

- innovus # > specifyScanChain scan1 -start ipad\_SCAN\_IN/C -stop opad SCAN OUT/I
- 2. innovus # > scanTrace

```
*** Scan Trace Summary (runtime: cpu: 0:00:00.0 , real: 0:00:00.0):
Successfully traced 1 scan chain (total 1574 scan bits).
*** Scan Sanity Check Summary:
*** 1 scan chain passed sanity check.
```

### **Floorplan**

- 1. Open Floorplan  $\rightarrow$  Specify Floorplan...
- 2. Specify core size:
  - > Ratio (H/W): 1
  - > Core Utilization: 0.7
- 3. Specify core margin:
  - Core to IO Boundary

Core to Left: **80**Core to Right: **80** 

Core to Top: **80** 

Core to Bottom: 80

4. Click OK button



### **Plan Design**

- 1. Change to **floorplan view**
- 2. Open  $Floorplan \rightarrow Automatic\ Floorplan \rightarrow Plan\ Design...$
- 3. Click OK button
- 4. Set Visible to Cell/Pin Shapes in color control



#### **Edit Halo**

- 1. Open  $Floorplan \rightarrow Edit\ Floorplan \rightarrow Edit\ Halo...$
- 2. Choose ♦ All Blocks
- 3. Add/Update Halo

> Top: 30 um

➤ Bottom: 30 um

➤ Left: 30 um

> Right: 30 um

- 4. Click OK button
- 5. Save file
  - $\triangleright$  Open File  $\rightarrow$  Save Design...
  - ➤ Choose ◆ Innovus
  - File Name: **DBS/floorplan**



### **Checkpoints**

Please check with TAs before leaving this lab to make sure the following goals are accomplished and to get credits.

- 1. Show your final results as follows. (Please make sure your screenshots can show your student ID with the server or you will not be graded)
- a. To insert a scan chain and the placement process

#### b. To edit the halo blocks

```
Checking core/die box is on Grid....

**MARN: [IMPP-7236]: DIE's corner: (1058.8200000000, 1058.6200000000) is NOT on PlacementGrid, Please use command getFPlanMode to check current Grid settings, use command setFPlanMode to change which grid to snap to. And use command get_snap_grid_info to get grids' offset and pitch. Command floorplan can be used to fix this issue.

Checking snap rule ......
Checking snap rule ......
Checking fow is on grid.....
Checking fow out of die ...
Checking row out of die ...
Checking row out of die ...
Checking romponents....
Checking components....
**MARN: [IMPPP-10013): Halo should be created around block DCT/tposemem/Bisted_RF2SH64x16/RF2SH64x16_u0/SRAM_i0 and snapping rules are not checked since it's width is not multiple of default tech site's width.

**MARN: [IMPPP-10013): Halo should be created around block DCT/tposemem/Bisted_RF2SH64x16/RF2SH64x16_u0/SRAM_i0 and snapping rules are not checked since it's height is not multiple of default tech site's height.

Checking IO pads out of die...
Checking groups....

Checking groups....

Checking preroutes....
No. of regular pre-routes not on tracks: 0

Reporting Utilizations = 70.027118

Effective Utilizations = 70.02711
```

### **Submission**

## 1. Due Tuesday, Dec. 14, 19:00

2. Put the snapshots mentioned in the previous section in a .tar and name the .tar with the format: **studentID\_lab6\_v**k

Note1: Use **lower case** for the letter in your student ID. (Ex. d06943027\_lab6\_v1) Note2: TA will only check the last version of your result.

### 3. Submit to FTP

- IP: 140.112.175.68

- Port: 21

- Account: 1101cvsd\_student

- Password: ilovecvsd

### Appendix 1: Multi-Mode-Multi-Corner

- 1. Open  $File \rightarrow Import Design...$
- 2. Press Create Analysis Configuration ...
- 3. Click Library Sets and include the max and min delay library:
  - ➤ Max delay

Name: lib max

(containing the worst-cast conditions for setup-time analysis)

**Timing Library:** 

slow.lib, tpz013g3wc.lib, RF2SH64x16 slow syn.lib

SI Library: slow.cdB

➤ Min delay

Name: lib min

(containing the best-cast conditions for hold-time analysis)

Timing Library:

fast.lib, tpz013g3lt.lib, RF2SH64x16 fast@0C syn.lib

SI Library: fast.cdB

- 4. Click RC Corners to include the RC corner library:
  - Name: RC corner
  - ➤ Cap Table: tsmc013.capTbl
  - > QRC Technology File: icecaps 8lm.tch
- 5. Click Delay Corners and create max and min delay constraints:
  - Max delay

Name: Delay Corner max

RC Corner: RC Corner

Library Set: lib max

Min delay

Name: Delay Corner min

RC Corner: RC Corner

Library Set: lib min

- 6. Click Constraints Mode and create a function mode/scan mode:
  - > Function mode

Name: func mode

SDC Constraint Files: CHIP.sdc

> Scan mode

Name: scan mode

SDC Constraint Files: CHIP scan ideal.sdc

- 7. Click Analysis Views to create max and min delay analysis
  - Max delay (function mode)

Name: av\_func\_mode\_max Constraint Mode: func\_mode

Delay Corner\_max

Min delay (function mode)Name: av\_func\_mode\_minConstraint Mode: func\_mode

Delay Corner\_min

Max delay (scan mode)

Name: av\_scan\_mode\_max Constraint Mode: scan\_mode

Delay Corner: Delay Corner max

Min delay (scan mode)

Name: av\_scan\_mode\_min
Constraint Mode: scan\_mode
Delay Corner: Delay Corner min

- 8. Click Setup Analysis View and specify the max analysis mode
  - Choose: av\_func\_mode\_max, av\_scan\_mode\_max
- 9. Click Hold Analysis View and specify the min analysis mode
  - > Choose: av func mode min, av scan mode min
- 10. Save as "mmmc.view"



## **Appendix 2: Generate CHIP.ioc**

- 1. Open  $File \rightarrow Save \rightarrow I/O File...$ 
  - ➤ Save IO ◆ sequence
  - > To File: CHIP.ioc
  - ➤ **Generate template IO File**
  - Click OK button
- 2. Open  $File \rightarrow Load \rightarrow I/O File...$ 
  - > Choose CHIP.ioc
  - Click Open button

Do after Import Design