# Computer-Aided VLSI System Design Lab7: Innovus Lab (2/2)

TA: 謝伊妍 D06943001@ntu.edu.tw

### **Data Preparation**

- 1. Extract data from the folder Lab6.
- 2. The extracted directory contains
  - design\_data
    - A. CHIP.v
    - B. CHIP.ioc
    - C. CHIP.sdc
    - D. CHIP scan.sdc
  - celtic
    - A. fast.cdB
    - B. slow.cdB
  - tsmc13 8lm.cl
    - A. icecaps 8lm.tch
  - gds
    - A. tsmc13gfsg fram.gds
    - B. tpz013g3\_v2.0.gds
  - lef
    - A. tsmc13fsg\_8lm\_cic.lef
    - B. tpz013g3\_8lm\_cic.lef
    - C. RF2SH64x16.vclef
    - D. antenna\_8.lef
  - lib
    - A. slow.lib
    - B. fast.lib
    - C. tpz013g3wc.lib
    - D. tpz013g3lt.lib
    - E. RF2SH64x16 slow syn.lib
    - F. RF2SH64x16\_fast@0C\_syn.lib
  - streamOut.map
  - tsmc013.capTbl
  - mmmc.view
  - addIoFiller tpz.cmd

Fall 2021

### Introduction

In this lab, you will learn how to use Innovus to run the APR flow, and generate the required data for demonstration.

## **Power Planning**

1. Start Innovus (remember do not use background execution)

#### innovus

If fail to open Innovus:

```
source /usr/cad/innovus/CIC/license.cshrc
source /usr/cad/innovus/CIC/innovus.cshrc
```

#### Restore file

- Open  $File \rightarrow Restore Design...$
- Choose 

  Innovus
- 2. Restore Design File: DBS/floorplan
- 3. Add Power Rings
  - 1.1 Open  $Power \rightarrow Power \ Planning \rightarrow Add \ Ring...$
  - 1.2 In the Basic tab:
    - 1.2.1 Fill in Net(s) names: VDD VSS
    - Specify metal layers and width

|   | Top Layer: <b>METAL3 H</b> | Width: 8 |
|---|----------------------------|----------|
| > | Bottom Layer: METAL3 H     | Width: 8 |
| > | Left Layer: METAL2 V       | Width: 8 |
| > | Right Layer: METAL2 V      | Width: 8 |

- 1.2.3 Click Update button
- Choose Offset: Center in channel
- 1.3 In the Advanced tab:
  - 1.3.1 Configure wire group
    - Use wire group
    - $\triangleright$ Number of bits: 4
    - Interleaving
- 1.4 Apply the specification:
  - 1.4.1 Click Apply button
  - 1.4.2 Click Cancel button

Check if the ring is correctly created. If not, click undo button (in Innovus toolbar) and repeat step 1.2~1.4 again.





- 4. Connect Core Power Pin
  - 2.1 Open Route → Special Route...
  - 2.2 Fill in Net(s): VDD VSS
  - 2.3 Set the following configuration
    - ➤ ♦ Block pins
    - ➤ Pad pins
    - ▶ ⋄ Pad rings
    - ➤ ♦ Follow pins

Ignore errors of core power pad here.



- 2.4 In the Advanced page:
  - 2.4.1 Select Pad Pins
  - 2.4.2 Number of Connections to Multiple Geometries: All



- 2.5 In the Via Generation page:
  - ➤ Make Via Connections To: ◆ Core Ring



2.6 Click OK button

- 5. Save file
  - $\triangleright$  Open File  $\rightarrow$  Save Design...
  - ➤ Choose ◆ Innovus
  - > File Name: **DBS/powerring**



- 6. Add Stripes
  - 4.1 Open Power  $\rightarrow$  Power Planning  $\rightarrow$  Add Stripes...
  - 4.2 Create vertical power stripes:
    - 4.2.1 Specify metal layer, width, direction and spacing
      - ➤ Net(s): VDD VSS
      - > Layer: **METAL4**
      - Directions: Vertical
      - Width: 2
      - Click Update Button
    - 4.2.2 Specify set-to-set distance
      - > Set-to-set distance: 100
    - 4.2.3 Specify locations by Relative from core or selected area
      - ➤ Start from: ◆ Left
      - Relative from core or selected area Start: 100 Stop: 0
    - 4.2.4 Click Apply button



- 4.3 Create horizontal power stripes:
  - 4.3.1 Specify metal layer, width, direction and spacing
    - ➤ Net(s): VDD VSS
    - Layer: **METAL5**
    - > Directions: Horizontal
    - Width: 4
    - Click Update Button
  - 4.3.2 Specify set-to-set distance
    - Set-to-set distance: **80**
  - 4.3.3 Specify locations by Relative from core or selected area
    - ➤ Start from: ◆ Bottom
    - Relative from core or selected area Start: 20 Stop: 0
  - 4.3.4 Click Apply button



- 7. Save file
  - ➤ Open File → Save Design...
  - ➤ Choose ◆ Innovus
  - ➤ File Name: **DBS/powerstripe**
- 8. Connect Standard Cell Power Line
  - 6.1 Open *Route* → *Special Route*...
  - 6.2 Fill in Net(s): VDD VSS
  - 6.3 Set the following configuration

    - ➤ Pad pins
    - ▶ ⋄ Pad rings
    - Follow pins



#### 6.4 In the Via Generation page:

➤ Make Via Connections To: ◆ Core Ring ◆ Stripe ◆ Block Ring



6.5 Click OK button

### **Add IO Filler**

1. innovus # > source library/addIoFiller\_tpz.cmd



# **Verify Geometry & Connectivity**

- 1. Verify geometry
  - 1.1 innovus # > verify drc
- 2. Verify connectivity
  - 2.1 Open Verify  $\rightarrow$  Verify Connectivity ...
  - 2.2 Net Type **Special Only**
  - 2.3 Nets Named: VDD VSS
  - 2.4 Click OK button
- 3. Save file
  - $\triangleright$  Open File → Save Design...
  - ➤ Choose ◆ Innovus
  - File Name: DBS/powerplan

Verification Complete : 0 Viols.

Begin Summary Found no problems or warnings. End Summary

If there are dangling wires, use hot key T (shift + t) to fix it.

#### **Placement**

- 1. innovus # > createBasicPathGroups -expanded
- 2. innovus # > get\_path\_groups
- 3. innovus # > place\_opt\_design

Change to **Physical view** to check if the cells are placed correctly.



- 4. Save file
  - $\triangleright$  Open File  $\rightarrow$  Save Design...
  - ➤ Choose ◆ Innovus
  - ➤ File Name: DBS/place
- 5. In-Place Optimization Before Clock Tree Synthesis
  - 5.1 Open *Timing* → *Report Timing*...
  - 5.2 Perform First Encounter trial route to model the interconnection RC effects
    - Design Stage pre-CTS
    - Analysis Type Setup
    - Click OK button



| timeDesign Summary                                 |                                      |                                 |                                        |                         |                                      |                           |  |                                |  |                                |  |  |  |
|----------------------------------------------------|--------------------------------------|---------------------------------|----------------------------------------|-------------------------|--------------------------------------|---------------------------|--|--------------------------------|--|--------------------------------|--|--|--|
| Setup views included: av_func_mode_max             |                                      |                                 |                                        |                         |                                      |                           |  |                                |  |                                |  |  |  |
| Setup mode                                         |                                      | all                             | regi                                   | 2reg                    | in2reg                               | reg2out                   |  | in2out                         |  | default                        |  |  |  |
| WNS (I<br>  TNS (I<br>  Violating Pat<br>  All Pat | ns): <br>ths:                        | 0.010<br>0.000<br>0<br>2281     | 0.010<br>0.000<br>0<br>1<br>1877       |                         | 3.446<br>  0.000<br>  0<br>  771     | 0.218<br>0.000<br>0<br>13 |  | N/A<br>  N/A<br>  N/A<br>  N/A |  | 0.000  <br>0.000  <br>0  <br>0 |  |  |  |
|                                                    |                                      | Real  <br> +<br> s)   Worst Vio |                                        | Total<br>Nr nets(terms) |                                      |                           |  |                                |  |                                |  |  |  |
| max_cap max_tran max_fanout max_length             | 0 (0)<br>0 (0)<br>109 (109)<br>0 (0) |                                 | 0.000  <br>  0.000  <br>  -55  <br>  0 |                         | 0 (0)<br>0 (0)<br>110 (110)<br>0 (0) |                           |  |                                |  |                                |  |  |  |

- 5.3 If the timing slack is negative, or there are DRVs, open  $ECO \rightarrow Optimize$  Design...
- 5.4 Perform pre-CTS IPO
  - Design Stage pre-CTS
  - Optimization Type

- Setup
- Design Rule Violations
- Max Cap
- Max Tran
- Max Fanout
- Click OK button





- 6. Save file
  - $\triangleright$  Open File  $\rightarrow$  Save Design...
  - ➤ Choose ◆ Innovus
  - ➤ File Name: DBS/place

### **Clock Tree Synthesis (CTS)**

- 1. Create new sdc files for CTS (not execute in innovus)
  - 1.1 Copy CHIP.sdc and CHIP\_scan\_ideal.sdc (in the design\_data directory)
    - > % cp CHIP.sdc CHIP cts.sdc
    - > % cp CHIP scan ideal.sdc CHIP scan cts.sdc
  - 1.2 Remove **set\_clock\_latency** & **set\_clock\_uncertainty** that estimated clock network delay
  - 1.3 Remove set ideal network

- 2. Update sdc file
  - 4.1 innovus #> update\_constraint\_mode -name func\_mode -sdc\_files design\_data/CHIP\_cts.sdc
  - 4.2 innovus #> update\_constraint\_mode -name scan\_mode -sdc\_files design\_data/CHIP\_scan\_cts.sdc

```
Innovus 5- update_constraint_mode _name func_mode _sdc_files design_data/CHIP_cts.sdc
Reading timing constraints file design_data/CHIP_cts.sdc' ...
Current (total cpu=0:04:37, real=0:11:11, peak res=1219.4M, current mem=1094.8M)
CHIP
INFO (CTE): Constraints read successfully.
Ending "Constraints file reading stats" (total cpu=0:00:00.01, real=0:00:00.0, peak res=1108.1M, current mem=1108.1M)
Current (total cpu=0:04:37, real=0:11:11, peak res=1219.4M, current mem=1108.1M)
Current (total cpu=0:04:37, real=0:11:11, peak res=1219.4M, current mem=1108.1M)
Current (total cpu=0:04:37, real=0:11:11, peak res=1219.4M, current mem=1108.1M)
CHIP
INFO (CTE): Constraints read successfully.
Ending "Constraint file reading stats" (total cpu=0:00:00.00, real=0:00:00.00, peak res=1108.4M, current mem=1108.4M)
Current (total cpu=0:04:37, real=0:11:11, peak res=1219.4M, current mem=1108.4M)
Ending "Constraint file reading stats" (total cpu=0:00:00.0), real=0:00:00.0, peak res=1112.6M, current mem=1112.6M)
Current (total cpu=0:04:37, real=0:11:11, peak res=1219.4M, current mem=1108.4M)
Ending "Constraints file "/tmp/innovus temp_67022_cad22_d06001_EYR89c/.mmmcTJXR7/views/av_scan_mode_min/latency.sdc' ...
Current (total cpu=0:04:37, real=0:11:12), peak res=1219.4M, current mem=1109.2M)
Current (total cpu=0:04:37, real=0:11:12), peak res=1219.4M, current mem=1109.2M)
Current (total cpu=0:04:38, real=0:11:12), peak res=1219.4M, current mem=1109.2M)
Ending "Constraints file "design_data/CHIP_scan_cts.sdc' ...
Current (total cpu=0:04:38, real=0:11:21, peak res=1219.4M, current mem=1109.2M)
Current (total cpu=0:04:38, real=0:11:21, peak res=1219.4M, current mem=1109.2M)
Ending "Constraint file reading stats" (total cpu
```

#### 3. Create spec file for CTS

- 5.1 innovus #> create\_ccopt\_clock\_tree\_spec -file ./ccopt.spec
- 5.2 Add set\_ccopt\_property update\_io\_latency false in ccopt.spec if io pads are added
- 5.3 innovus #> source ./ccopt.spec
- 5.4 innovus #> ccopt design -cts

```
# Skew group to balance non generated clock:i_clk in timing_config:func_mod
create_ccopt_skew_group -name i_clk/func_mode -sources i_clk -auto_sinks
set_ccopt_property include_source_latency -skew_group i_clk/func_mode true
set_ccopt_property extracted_from_clock_name -skew_group i_clk/func_mode i_
set_ccopt_property extracted_from_constraint_mode_name -skew_group i_clk/fu
set_ccopt_property extracted_from_delay_corners -skew_group i_clk/func_mode
set_ccopt_property update_io_latency false
check_ccopt_clock_tree_convergence
# Restore_the_TLM_status_if_possible
```

4. Find DRC error



4.1 Create Routing Blockage



- ➤ Block the place appear DRC violation
- > Select the blockage and press q to set Routing Layers and Cut Layers





4.2 Create Routing Blockage with innovus #>

createRouteBlk -box 416.34550 338.51000 425.76600 351.46300
uiSetTool select
selectRouteBlk -box 416.345 338.51 425.765 351.465 defLayerBlkName -layer METAL3
setSelectedRouteBlk 416.345 338.51 425.765 351.465 defLayerBlkName {{3} {4} {V4}}
{Undefined ALLNET} {{}} {{}} 
ccopt\_design -cts

- 5. Save file
  - $\triangleright$  Open File  $\rightarrow$  Save Design...
  - ➤ Choose ◆ Innovus
  - File Name: DBS/cts
- 6. CCOpt clock tree debugger
  - $\triangleright$  Open Clock  $\rightarrow$  CCopt Clock Tree Debugger...
  - Click OK button



- 8. In-Place Optimization After Clock Tree Synthesis
  - 8.1 Open *Timing*  $\rightarrow$  *Report Timing*...
  - 8.2 Perform First Encounter trial route to model the interconnection RC effects
    - Design Stage post-CTS
    - Analysis Type Setup
    - > Click OK button





8.3 After CTS, further timing optimization is performed to meet timing constraints if there is negative timing slack or DRVs. Open  $ECO \rightarrow Optimize$  Design...

- 8.4 Perform post-CTS IPO
  - Design Stage post-CTS
  - Optimization Type
    - Setup
    - Design Rule Violations
    - Max Cap
    - Max Tran
    - Max Fanout
  - Click OK button





8.5 Verify if the hold time constraint is satisfied or not. Open  $Timing \rightarrow Report$  Timing...

- ➤ Design Stage post-CTS
- Analysis Type Hold
- Click OK button
- 8.6 If hold time slack is negative, open  $ECO \rightarrow Optimize Design...$
- 8.7 Perform post-CTS IPO
  - Design Stage post-CTS
  - Optimization Type
    - Hold
    - Design Rule Violations
    - Max Cap
    - Max Tran
    - Max Fanout
  - Click OK button



8.8 See timing reports in **timingReports** directory. For detail path report, see

CHIP\_postCTS\_reg2reg.tarpt.gz (setup time check) and

CHIP postCTS reg2reg hold.tarpt.gz (hold time check).

DRV violations report files: \*.cap.gz , \*.fanout.gz , and \*.tran.gz

- 9. Save file
  - $\triangleright$  Open File  $\rightarrow$  Save Design...
  - ➤ Choose ◆ Innovus
  - File Name: DBS/cts

#### Add Tie Hi/Lo cell

- 1. Open  $Place \rightarrow Tie HI/LO \rightarrow Add...$
- 2. Click Select button next to Cell Names
- 3. Choose one **TIEHI** and one **TIELO**, click OK button
- 4. Click OK button





### **Routing**

- 1. Open  $Route \rightarrow NanoRoute \rightarrow Route$
- 2. Nanoroute can prevent crosstalk effects and fix antenna rule violations, also it routes design to meet timing constraints
  - 2.1 Routing Phase
    - ➤ Add ◆ Optimize Via and ◆ Optimize Wire
  - 2.2 Concurrent routing features
    - ➤ Fix Antenna
    - ➤ Insert Diodes Diode Cell Name: ANTENNA
    - Timing Driven
    - > SI Driven
  - 2.3 Click OK button

Effort: 10

If Innovus crash, cancel

Timing Driven.



- 3. Save file
  - $\triangleright$  Open File  $\rightarrow$  Save Design...
  - ➤ Choose ◆ Innovus
  - ➤ File Name: DBS/route
- 4. In-Place Optimization After Detail Route
  - 4.1 Open Tools → set Mode → Specify Analysis Mode...
    - ➤ Timing Mode ◆ On-Chip Variation
    - ➤ CPPR
    - > Click OK button



- 4.2 Open *Timing* → *Report Timing*...
- 4.3 Perform First Encounter trial route to model the interconnection RC effects
  - Design Stage Post-Route
  - ➤ Analysis Type Setup
  - Click OK button



- 4.4 Further timing optimization is performed to meet timing constraints if there is negative timing slack or DRVs. Open  $ECO \rightarrow Optimize Design...$
- 4.5 Perform post-Route IPO
  - Design Stage post-Route
  - Optimization Type
    - Setup
    - Design Rule Violations
    - Max Cap
    - Max Tran
    - Max Fanout
  - Click OK button



- 4.6 Verify if the hold time constraint is satisfied or not. Open  $Timing \rightarrow Report$  Timing...
  - ➤ Design Stage Post-Route
  - ➤ Analysis Type Hold
  - Click OK button
- 4.7 If hold time slack is negative, open  $ECO \rightarrow Optimize Design...$
- 4.8 Perform post-Route IPO
  - Design Stage post-Route
  - Optimization Type
    - Hold
    - Design Rule Violations
    - Max Cap
    - Max Tran
    - Max Fanout
  - Click OK button
- 5. Save file
  - $\triangleright$  Open File  $\rightarrow$  Save Design...
  - ➤ Choose ◆ Innovus
  - File Name: DBS/route

#### **Add Core Filler cells**

- 1. Open Place → Physical Cell → Add Filler...
- 2. Add core filler to improve electric effects of NWELL and PWELL:
  - 2.1 Click Select button
  - 2.2 Select all core filler cells
  - 2.3 Click Add button
  - 2.4 Click Close button
- 3. 2.5 Click OK button



```
*INFO: Adding fillers to top-module.

*INFO: Added 17 filler insts (cell FILL64 / prefix FILLER).

*INFO: Added 50 filler insts (cell FILL32 / prefix FILLER).

*INFO: Added 156 filler insts (cell FILL16 / prefix FILLER).

*INFO: Added 553 filler insts (cell FILL8 / prefix FILLER).

*INFO: Added 1319 filler insts (cell FILL4 / prefix FILLER).

*INFO: Added 1438 filler insts (cell FILL2 / prefix FILLER).

*INFO: Added 1494 filler insts (cell FILL1 / prefix FILLER).

*INFO: Total 5027 filler insts added - prefix FILLER (CPU: 0:00:00.3).

For 5027 new insts, *** Applied 2 GNC rules (cpu = 0:00:00.0)
```

## **Verify Geometry & Connectivity & Process Antenna**

- 1. Verify geometry
  - 1.1 innovus # > verify drc
- 2. Verify connectivity
  - 2.1 Open Verify → Verify Connectivity ...
  - 2.2 Net Type ◆ All
  - 2.3 Nets ◆ All
  - 2.4 Click OK button
- 3. Verify process antenna
  - 3.1 Open Verify → Verify Process Antenna...
  - 3.2 Click OK button

### **Output Data**

- 1. Open  $File \rightarrow Save \rightarrow Netlist...$ 
  - ➤ •Include Intermediate Cell Definition
  - ➤ •Include Leaf Cell Definition
  - ➤ Netlist File: CHIP pr.v
  - Click OK button
- 2. Open  $File \rightarrow Save Design...$ 
  - ➤ Choose ◆ Innovus
  - > File Name: DBS/final
- 3. In innovus command prompt, execute the following commands:
  - > setAnalysisMode -analysisType bcwc

```
> write_sdf -max_view av_func_mode_max \
    -min_view av_func_mode_min \
    -edges noedge \
    -splitsetuphold \
    -remashold \
    -splitrecrem \
    -min_period_edges none \
    CHIP.sdf
```

hot key T (shift + t) to fix it.

If there are dangling wires, use

- 4. In innovus command prompt, execute the following commands:
  - > setStreamOutMode -specifyViaName default -SEvianames false virtualConnection false -uniquifyCellNamesPrefix false -snapToMGrid false -textSize 1 -version 3

### **Checkpoints**

Please check with TAs before leaving this lab to make sure the following goals are accomplished and to get credits.

1. Show your final results as follows. (Please make sure your screenshots can show your student ID with the server or you will not be graded)

#### a. Placement result after adding follow pins



b. Verify geometry and connectivity after power planning

```
VERIFY DRC ... Sub-Area: {0.000 884.000 176.800 1058.620} 31 of 36 VERIFY DRC ... Sub-Area: 31 complete 0 Viols.
VERIFY DRC ... Sub-Area: 32 complete 0 Viols.
VERIFY DRC ... Sub-Area: 33 complete 0 Viols.
VERIFY DRC ... Sub-Area: 33 complete 0 Viols.
VERIFY DRC ... Sub-Area: 33 complete 0 Viols.
VERIFY DRC ... Sub-Area: 34 complete 0 Viols.
VERIFY DRC ... Sub-Area: 34 complete 0 Viols.
VERIFY DRC ... Sub-Area: 34 complete 0 Viols.
VERIFY DRC ... Sub-Area: 35 complete 0 Viols.
VERIFY DRC ... Sub-Area: 36 complete 0 Viols.
VERIFY DRC ... Sub-Area: 36 complete 0 Viols.
VERIFY DRC ... Sub-Area: 4884.000 884.000 1058.820 1058.620} 36 of 36 VERIFY DRC ... Sub-Area: 36 complete 0 Viols.

Verification Complete: 0 Viols.

**** End Verify DRC (CPU: 0:00:00:00.2 ELAPSED TIME: 1.00 MEM: 6.0M) ***

1 innovus 6> VERIFY_CONNECTIVITY use new engine.

********** Start: VERIFY CONNECTIVITY ********
Start Time: Tue Nov 23 11:27:53 2021

Design Name: CHIP
Database Units: 2000
Design Boundary: (0.0000, 0.0000) (1058.8200, 1058.6200)

Error Limit = 1000; Warning Limit = 50
Check specified nets

*** Checking Net VDD

*** Checking Net VDS

Begin Summary
Found no problems or warnings.
End Summary
Found no Complete: 0 Viols. 0 Wrngs.
(CPU Time: 0:00:00.00 MEM: 0.000M)
```

c. Clock -> CCopt Clock Tree Debugger



d. Post-routing timing analysis of setup time and hold time (ensure the slack of hold time and the slack of setup time  $\geq 0$ )





#### **Submission**

### 1. Due Tuesday, Dec. 21, 23:59

2. Put the snapshots mentioned in the previous section (5 images in total) in a .tar and name the .tar with the format: **studentID\_lab7\_v**k

Note1: Use **lower case** for the letter in your student ID. (Ex. d06943027\_lab7\_v1) Note2: TA will only check the last version of your result.

3. Submit to FTP

- IP: 140.112.175.68

- Port: 21

- Account: 1101cvsd student

- Password: ilovecvsd