# Computer-Aided VLSI System Design Lab4: Synthesis Lab: Design Compiler

TA: 林禹丞 r09943001@ntu.edu.tw

#### Introduction

In this lab, you will learn:

- 1. Basic concept about synthesis
- 2. How to use Synopsys Design Compiler (in text mode)

#### **Environmental Setup**

1. Make sure you can run design compiler.

```
source /usr/cad/synopsys/CIC/synthesis.cshrc
```

2. Make a working directory

cd synthesis\_lab

```
mkdir synthesis_lab
```

## **Copy Files from NTU Cool**

- 1. Upload all the files downloaded from NTU Cool to your working directory (Lab4.zip)
- 2. Check if you have these files

| Files/Folder    | Description                            |  |  |  |  |
|-----------------|----------------------------------------|--|--|--|--|
| Lab4_test_alu.v | The testbench of the design file (ALU) |  |  |  |  |
| Lab4_alu.v      | The source design file (ALU)           |  |  |  |  |

### **Synopsys Design Compiler**

1. Check the search path and library is set as the following:

- 2. The function of Lab4\_alu.v is from your previous Lab. We will try to use this sample and practice Synopsys synthesis tool step by step. We will show the text-mode with the strings in the text blocks.
- 3. Check the RTL simulation.

```
ncverilog Lab4_test_alu.v Lab4_alu.v
```

4. Build your working directory by yourself, copy all files and start up text mode.

```
dc_shell
```

3. Load file with the following command:

```
read_file -format verilog {./Lab4_alu.v}
```

```
dc_shell> read_file -format verilog {./Lab4_alu.v}
```

4. Check the log information. If any error or warning message, you have to fix it! After that, checking all the registers are filp-flop type. You have to modify your verilog code, if there is the latch in your circuit!

| ====================================== | Type                                                   | Width                  | Bus                    | MB                     | AR                     | AS                     | =====<br>  SR          | SS              | ST                  |
|----------------------------------------|--------------------------------------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|-----------------|---------------------|
| ====================================== | Flip-flop<br>  Flip-flop<br>  Flip-flop<br>  Flip-flop | 8<br>  4<br>  8<br>  8 | Y<br>  Y<br>  Y<br>  Y | N<br>  N<br>  N<br>  N | Y<br>  Y<br>  Y<br>  Y | N<br>  N<br>  N<br>  N | N<br>  N<br>  N<br>  N | N<br>  N<br>  N | N  <br>  N  <br>  N |
| Presto compilation co                  | mpleted succe                                          | ssfully.               | ·=====                 | =====                  | =====                  | ·=====                 | =====                  |                 | =====               |

5. Write out the current design and check if each macro is mapped as you expect.

```
write -format verilog -hierarchy -output ALU_GTECH.v
```

```
ALU_GTECH.v
                                                reg_A[1]), .synch_clear(1'b0), .synch_preset(1'b0), .synch_toggle(1'b0), .synch_enable(1'b1) );
                       \**SEOGEN**
                                                                                 \reg_A_reg[0] ( .clear(N8), .preset(1'b0), .next_state(
                                                 inputA[0]), .clocked_on(clk), .data_in(1'b0), .enable(1'b0), .Q(
120
121
                                                 \label{eq:reg_A[0]} reg_A[0]), .synch_clear(1'b0), .synch_preset(1'b0), .synch_toggle(1'b0), .synch_enable(1'b1)); \\
122
                      GTECH\_AND2 C88 ( .A(N19), .B(N20), .Z(N22) );
123
                      GTECH_AND2 C89 ( .A(N22), .B(N21), .Z(N23) )
124
                      GTECH_OR2 C91 ( .A(reg_ins[2]), .B(reg_ins[1]), .Z(N24) );
125
                      GTECH_OR2 C92 ( .A(N24), .B(N21), .Z(N25) );
126
                      GTECH OR2 C95 (
                                                                                               .A(reg_ins[2]), .B(N20), .Z(N27) );
127
                      GTECH OR2 C96 (
                                                                                              .A(N27), .B(reg_ins[0]), .Z(N28));
128
                      GTECH_OR2 C100 ( .A(reg_ins[2]), .B(N20), .Z(N30) );
                                                                                                     .A(N30), .B(N21), .Z(N31));
129
                      GTECH_OR2 C101 (
130
                      GTECH_OR2 C104
                                                                                           ( .A(N19), .B(reg_ins[1]), .Z(N33) );
                     GTECH_OR2 C105 ( .A(N33), .B(reg_ins[0]), .Z(N34) );
GTECH_AND2 C107 ( .A(reg_ins[2]), .B(reg_ins[0]), .Z(N36) );
131
132
133
                      GTECH_AND2 C108 ( .A(reg_ins[2]), .B(reg_ins[1]), .Z(N37) );
                      ADD\_UNS\_OP\ add\_42\ (\ .A(reg\_A),\ .B(reg\_B),\ .Z(\{N46,\ N45,\ N44,\ N43,\ N42,\ N41,\ N41,\ N42,\ N41,\ N42,\ N41,\ N43,\ N42,\ N43,\ N42,\ N41,\ N42,\ N41,\ N42,\ N43,\ N42,\ N41,\ N42,\ N42,\ N41,\ N42,\ N
134
                                                 N40, N39}) );
135
                      SUB\_UNS\_OP\ sub\_43\ (\ .A(reg\_A),\ .B(reg\_B),\ .Z(\{N54,\ N53,\ N52,\ N51,\ N50,\ N49,\ N53,\ N52,\ N51,\ N50,\ N49,\ N53,\ N52,\ N51,\ N50,\ N49,\ N53,\ N52,\ N51,\ N50,\ N51,\ N51,\ N50,\ N51,\ N
136
                                                 N48, N47}));
137
```

How many "GTECH OR2" are there after HDL translation?

6. Specify the clock as period 10ns. (100 MHz). We also set "don't touch network" and "fixhold" attributes.

```
create_clock -name "clk" -period 10 -waveform {"0" "5"} {"clk"}
set_dont_touch_network [find clock clk]
set_fix_hold clk
```

7. And then type in following command to change the wire load model:

```
set_operating_conditions "typical" -library "typical" set_wire_load_model -name "ForQA" -library "typical" set_wire_load_mode "segmented"
```

8. Set operating environment, including input delay and output delay attributes

```
set_input_delay -clock clk 2.5 inputA[*]
set_input_delay -clock clk 3.8 inputB[*]
set_input_delay -clock clk 4.5 instruction[*]
set_input_delay -clock clk 5.2 reset
set_output_delay -clock clk 8 alu_out[*]
```

9. Set design constraints, including max area, max fanout and max transition.

```
set_boundary_optimization "*"
set_fix_multiple_port_nets -all -buffer_constant
set_max_area 0
set_max_fanout 8 ALU
set_max_transition 1 ALU
```

10. Checks the current design for consistency.

```
check_design
```

10. Start to perform optimization of ALU

```
compile -map_effort medium
```

The mapping details will be displayed on the console.

```
Beginning Pass 1 Mapping
Processing 'ALU'

Updating timing information
Information: Updating design information... (UID-85)

Beginning Implementation Selection
Processing 'ALU_DW01_sub_0'
Processing 'ALU_DW01_add_0'

Beginning Mapping Optimizations (Medium effort)
Loading db file '/home/raid7_2/course/cvsd/CBDK_IC_Contest/CIC/SynopsysDC/db/slow.db'
Loading db file '/home/raid7_2/course/cvsd/CBDK_IC_Contest/CIC/SynopsysDC/db/fast.db'
```

11. Few seconds later, we will get our gate level circuit. We must to check our circuit met our conditions or not at first. And we can report timing with following command. and to generate the *ALU.timing* file to record the timing information of optimized design.

```
report_timing -path full -delay max -max_paths 1 -nworst 1 > ALU.timing
```

Check the slack is positive (meet the timing constraint) or negative.

```
== The following is timing report.
 Report : timing
          -path full
         -delay max
-max paths 1
-sort_by group
Design : ALU
Version: G-2012.06
Date : Tue Oct 27 13:20:37 2015
Operating Conditions: typical Library: typical
Wire Load Model Mode: segmented
  Startpoint: alu_out_reg[0] (rising edge-triggered flip-flop clocked by clk)
Endpoint: alu_out[0] (output port clocked by clk)
Path Group: clk
  Path Type: max
  Des/Clust/Port Wire Load Model
  ALU
               ForQA
                                                    typical
  clock clk (rise edge) 0.00 0.00 clock network delay (ideal) 0.00 0.00 alu out reg[0]/CR (DFFRXI) 0.00 0.00 alu out reg[0]/Q (DFFRXI) 0.28 0.28 alu out[0] (out) 0.00 0.28 delay out[0] (out)
                                                                      0.00 r
0.28 f
0.28 f
                                                                    0.28
  data arrival time
  clock network delay (ideal) 0.00
clock network delay (ideal) 0.00
output external delay -0.00
                                                                       10.00
                                                                         10.00
  data required time
                                                                       2.00
  data required time
  data arrival time
                                                                    1.72
  slack (MET)
                                                           Slack is Positive!!
```

12. We can also report power with the following command, and to generate the ALU.power file to record the power consumption of optimized design.

```
report_power > ALU.power
```

```
_____
  == The following is power report.
  ______
Report : power
Library(s) Used:
 typical (File: /home/raid2_2/course/cvsd/CBDK_IC_Contest/CIC/SynopsysDC/db/typical.db)
 Operating Conditions: typical Library: typical
Wire Load Model Mode: segmented
           Wire Load Model
 ALU
                         ForQA
                                              typical
 Global Operating Voltage = 1.2
Power-specific unit information:
Voltage Units = 1v
Capacitance Units = 1.000000pf
Time Units = 1ns
Dynamic Power Units = 1mW (derived from V,C,T units)
Leakage Power Units = 1pW
   Cell Internal Power = 81.6075 uW (94%)
Net Switching Power = 5.3657 uW (6%)
 Total Dynamic Power = 86.9732 uW (100%)
 Cell Leakage Power = 441.1685 nW
```

13. We can also report area with the following command, and to generate the ALU.area file to record the area of optimized design.

```
report_area -nosplit > ALU.area
```

```
== The following is area report.
*********
Report : area
Design : ALU
Version: G-2012.06
Date : Tue Oct 27 13:31:35 2015
Library(s) Used:
typical (File:
/home/raid2_2/course/cvsd/CBDK_IC_Contest/CIC/SynopsysDC/db/typ
ical.db)
Number of ports:
Number of nets:
Number of cells:
Number of combinational cells:
Number of sequential cells:
Number of macros:
Number of buf/inv:
Number of references:
                                        14
                      1003.163413
Combinational area:
Noncombinational area:
                       903.016769
Net Interconnect area:
                         18.000000
Total cell area:
                       1906.180182
                        1924.180182
Total area:
```

14. If the result is met your requirement, Synthesis is ending. Then, we must export the design to a file. It will save the all the settings and results in **ALU.ddc**).

```
write -hierarchy -format ddc
```

15. We can also generate a file to store all design constraints we've set.

```
write_sdc ALU.sdc
```

16. Finally, to save the timing information, you have to type the following command in the command line. That will generate the timing information of this design.

```
write_sdf -version 2.1 ALU.sdf
```

17. You should also write gate-level netlist for gate-level simulation.

```
write -format verilog -hierarchy -output ALU_syn.v
```

18. For verilog gate-level simulation, you may add

```
$sdf_annotate("ALU.sdf", my_alu);
```

in initial block in your test bench to use timing information for simulation.

19. Run the gate-level simulation in the command line

```
ncverilog Lab4_test_alu.v ALU_syn.v -v
/home/raid7_2/course/cvsd/CBDK_IC_Contest/CIC/Verilog/tsmc13_neg.v
```

Show that sdf pathdelays annotation is 100%.

```
Annotation completed with 0 Errors and 92 Warnings

SDF statistics: No. of Pathdelays = 524 Annotated = 100.00% -- No. of Tchecks = 168 Annotated = 100.00

Total Annotated Percentage

Path Delays 524 524 100.00

$width 84 84 100.00

$setuphold 84 84 100.00
```

Show your gate-level simulation results.

```
ncsim> run
Congratulations!! Your Verilog Code is correct!!
Simulation complete via $finish(1) at time 6558735 NS + 0
./Lab4_test_alu.v:120 #10 $finish;
```

## Checkpoints

Please check with TAs before leaving this lab to make sure the following goals are accomplished and to get credits.

- 1. Answer the question: How many "GTECH\_OR2" are there after HDL translation?
- 2. Snapshots "sdf pathdelays annotation is 100%". (The snapshot must contain your account name)

3. Snapshots "your gate-level simulation results". (The snapshot must contain your account name)



#### **Submission**

- 1. Due Tuesday, Nov. 9, 23:59
- 2. For the first question, type the number in the "answer.txt" file.
- 3. For the second and third question, save the snapshot into "q2.jpg" and "q3.jpg".
- 4. Create a folder named **studentID\_lab4**, and put all results into the folder Note1: Use **lower case** for the letter in your student ID. (Ex. d06943027\_lab4)
  Note2: The folder will **contain three files**, "answer.txt", "q2.jpg" and "q3.jpg".
- 5. Compress the folder **studentID\_lab4** in a **tar file (or zip file)** named **studentID\_lab4\_vk.tar (or .zip)** (*k* is the number of version, *k* =1,2,...) Note3: TA will only check the last version of your result.

### 6. Submit to FTP

- IP: 140.112.175.68

- Port: 21

- Account: 1101cvsd\_student

- Password: ilovecvsd