

Apollolake Intel(R) Firmware Support Package (FSP) Integration Guide

Sun Apr 16 2017 16:32:03

By using this document, in addition to any agreements you have with Intel, you accept the terms set forth below. You may not use or facilitate the use of this document in connection with any infringement or other legal analysis concerning Intel products described herein. You agree to grant Intel a non-exclusive, royalty-free license to any patent claim thereafter drafted which includes subject matter disclosed herein.

INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Do not finalize a design with this information.

The products described in this document may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Copies of documents which have an order number and are referenced in this document, or other Intel literature, may be obtained by calling 1-800-548-4725, or go to: http://www.intel.com/design/literature.htm

Any software source code reprinted in this document is furnished for informational purposes only and may only be used or copied and no license, express or implied, by estoppel or otherwise, to any of the reprinted source code is granted by this document.

[When the doc contains software source code for a special or limited purpose (such as informational purposes only), use the conditionalized Software Disclaimer tag. Otherwise, use the generic software source code disclaimer from the Legal page and include a copy of the software license or a hyperlink to its permanent location.]

This document contains information on products in the design phase of development. Intel processor numbers are not a measure of performance. Processor numbers differentiate features within each processor family, not across different processor families. Go to: http://www.intel.com/products/processor\_number/

Code Names are only for use by Intel to identify products, platforms, programs, services, etc. ("products") in development by Intel that have not been made commercially available to the public, i.e., announced, launched or shipped. They are never to be used as "commercial" names for products. Also, they are not intended to function as trademarks.

Intel, Intel Atom, [include any Intel trademarks which are used in this document] and the Intel logo are trademarks of Intel Corporation in the U.S. and/or other countries.

\*Other names and brands may be claimed as the property of others.

Copyright ©Intel Corporation. All rights reserved.

# **Contents**

| 1 | INTR | RODUCTION                                   | 1  |
|---|------|---------------------------------------------|----|
| 2 | FSP  | OVERVIEW                                    | 3  |
| 3 | FSP  | INTEGRATION                                 | 5  |
| 4 | FSP  | ОИТРИТ                                      | 9  |
| 5 | FSP  | POSTCODE                                    | 11 |
| 6 | Clas | s Documentation                             | 15 |
|   | 6.1  | FSP_M_CONFIG Struct Reference               | 15 |
|   |      | 6.1.1 Detailed Description                  | 20 |
|   |      | 6.1.2 Member Data Documentation             | 20 |
|   | 6.2  | FSP_S_CONFIG Struct Reference               | 33 |
|   |      | 6.2.1 Detailed Description                  | 44 |
|   |      | 6.2.2 Member Data Documentation             | 44 |
|   | 6.3  | FSP_UPD_HEADER Struct Reference             | 79 |
|   |      | 6.3.1 Detailed Description                  | 79 |
|   |      | 6.3.2 Member Data Documentation             | 79 |
|   | 6.4  | FSPM_ARCH_UPD Struct Reference              | 80 |
|   |      | 6.4.1 Detailed Description                  | 80 |
|   |      | 6.4.2 Member Data Documentation             | 80 |
|   | 6.5  | FSPM_UPD Struct Reference                   | 81 |
|   |      | 6.5.1 Detailed Description                  | 81 |
|   | 6.6  | FSPS UPD Struct Reference                   | 81 |
|   |      | 6.6.1 Detailed Description                  | 82 |
|   | 6.7  | FSPT_COMMON_UPD Struct Reference            | 82 |
|   |      | 6.7.1 Detailed Description                  | 83 |
|   | 6.8  | FSPT UPD Struct Reference                   | 83 |
|   |      | 6.8.1 Detailed Description                  | 84 |
| 7 | File | Documentation                               | 85 |
|   | 7.1  | DoxygenFspIntegrationGuide.h File Reference | 85 |

iv CONTENTS

|       | 7.1.1 Detailed Description           | 85 |
|-------|--------------------------------------|----|
| 7.2   | FspApi.h File Reference              | 85 |
|       | 7.2.1 Detailed Description           | 86 |
|       | 7.2.2 Typedef Documentation          | 86 |
|       | 7.2.3 Enumeration Type Documentation | 88 |
| 7.3   | FspmUpd.h File Reference             | 89 |
|       | 7.3.1 Detailed Description           | 89 |
| 7.4   | FspsUpd.h File Reference             | 90 |
|       | 7.4.1 Detailed Description           | 90 |
| 7.5   | FsptUpd.h File Reference             | 91 |
|       | 7.5.1 Detailed Description           | 91 |
| 7.6   | FspUpd.h File Reference              | 92 |
|       | 7.6.1 Detailed Description           | 93 |
| 7.7   | GpioSampleDef.h File Reference       | 93 |
|       | 7.7.1 Detailed Description           | 93 |
| Index |                                      | 95 |
| Index |                                      | 9  |

## **Chapter 1**

# INTRODUCTION

## 1 Introduction

## 1.1 Purpose

The purpose of this document is to describe the steps required to integrate the Intel® Firmware Support Package (FSP) into a boot loader solution. It supports ApolloLake platforms with Broxton-P processor.

## 1.2 Intended Audience

This document is targeted to all platform and system developers who need to consume FSP binaries in their boot loader solutions. This includes, but is not limited to: system BIOS developers, boot loader developers like EDKII or Coreboot, system integrators, as well as end users.

## 1.3 Related Documents

- Platform Initialization (PI) Specification v1.4 http://www.uefi.org/specifications
- UEFI Specification v2.5 http://www.uefi.org/specifications
- Intel® Firmware Support Package: External Architecture Specification (EAS) v2.0 http://www.← intel.com/content/dam/www/public/us/en/documents/technical-specifications/fsp-architecture pdf
- Boot Setting File Specification (BSF) v1.0 https://firmware.intel.com/sites/default/files/ $\leftarrow$  BSF\_1\_0.pdf
- Binary Configuration Tool for Intel® FSP http://www.intel.com/fsp

## 1.4 Acronyms and Terminology

| Acronym | Definition                |
|---------|---------------------------|
| BCT     | Binary Configuration Tool |
| BSF     | Boot Setting File         |
| BSP     | Boot Strap Processor      |
| BWG     | BIOS Writer's Guide       |
| CAR     | Cache As Ram              |

2 INTRODUCTION

| CRB     | Customer Reference Board                        |
|---------|-------------------------------------------------|
| eMMC    | embedded Multi-Media Controller                 |
| FIT     | Firmware Interface Table                        |
| FSP     | Firmware Support Package                        |
| FSP API | Firmware Support Package Interface              |
| FW      | Firmware                                        |
| IBB     | Initial Boot Block                              |
| IBBL    | Initial Boot Block Loader                       |
| OBB     | Oem BIOS Block                                  |
| PCH     | Platform Controller Hub                         |
| PMC     | Power Management Controller                     |
| SBSP    | System BSP                                      |
| SMI     | System Management Interrupt                     |
| SMM     | System Management Mode                          |
| SPI     | Serial Peripheral Interface                     |
| SRAM    | Static Random Access Memory                     |
| TSEG    | Memory Reserved at the Top of Memory to be used |
|         | as SMRAM                                        |
| UPD     | Updatable Product Data                          |

## **Chapter 2**

## **FSP OVERVIEW**

## **FSP Overview**

#### 2.1 Technical Overview

The Intel® Firmware Support Package (FSP) provides chipset and processor initialization in a format that can easily be incorporated into many existing boot loaders.

The FSP will perform the necessary initialization steps as documented in the BWG including initialization of the CPU, memory controller, chipset and certain bus interfaces, if necessary.

FSP is not a stand-alone boot loader; therefore it needs to be integrated into a host boot loader to carry out other boot loader functions, such as: initializing non-Intel components, conducting bus enumeration, and discovering devices in the system and all industry standard initialization.

The FSP binary can be integrated easily into many different boot loaders, such as Coreboot, EDKII etc. and also into the embedded OS directly.

Below are some required steps for the integration:

- **Customizing** The static FSP configuration parameters are part of the FSP binary and can be customized by external tools that will be provided by Intel.
- **Rebasing** The FSP is not Position Independent Code (PIC) and the whole FSP has to be rebased if it is placed at a location which is different from the preferred address during build process.
- **Placing** Once the FSP binary is ready for integration, the boot loader build process needs to be modified to place this FSP binary at the specific rebasing location identified above.
- Interfacing The boot loader needs to add code to setup the operating environment for the FSP, call the FSP with correct parameters and parse the FSP output to retrieve the necessary information returned by the FSP.

## 2.2 FSP Distribution Package

- · The FSP distribution package contains the following:
  - FSP Binary
  - FSP Integration Guide
  - BSF Configuration File
  - Data Structure Header File
- The FSP configuration utility called BCT is available as a separate package. It can be downloaded from link mentioned in Section 1.3.

4 FSP OVERVIEW

## 2.2.1 Package Layout

- Docs (Auto generated)
  - Apollo\_Lake\_FSP\_Integration\_Guide.pdf
  - Apollo\_Lake\_FSP\_Integration\_Guide.chm
- Include
  - FsptUpd.h, FspmUpd.h and FspsUpd.h (FSP UPD structure and related definitions)
  - GpioSampleDef.h (Sample enum definitions for Gpio table)
- Fsp.bsf (BSF file for configuring the data using BCT tool)
- Fsp.fd (FSP Binary)

# **Chapter 3**

## **FSP INTEGRATION**

## **3 FSP Integration**

This Revision of the FSP is based on FSP EAS v2.0

#### 3.1 Boot Flow

Please refer to FSP EAS 2.0 section 7 for more details on the FSP2.0 boot flow.

## 3.2 FSP Component Extraction

Apollo Lake FSP image can be split into 3 different components (FSP-T, FSP-M and FSP-S) and each component can be located at different base addresses according to its execution location.

In Apollo Lake boot flow there are 3 different execution stages:

- · execution in SRAM
- · execution in temporary memory (cache as ram)
- · execution in system memory

The 3 extracted FSP components can be exactly mapped into different execution stages on Apollo Lake boot flow.

- FSP-T will be executing in SRAM
- FSP-M will be executing in temporary memory. After the memory is initialized the generic code like PEI dispatcher and other FSP data will be migrated into permanent memory
- · FSP-S will be executing in memory

By default the FSP-T component default base address is set to 0xFFFF8000, FSP-M component default base address is set to 0xFEF71000, and the FSP-S component default base address is set to 0x0200000. If the FSP component needs to be loaded at different address, please use the BCT tool to rebase it first before the integration. Specially, to rebase the FSP-S component, it can be done easily by changing the FSP\_INFO\_HEADER.Image Base\*\* to the desired location and no other steps are required. Please note for FSP-T and FSP-M components, the normal rebasing process has to be done properly.

FSP Binary will be released as a single FD. You can use the SplitFspBin.py to split the FD in to the different FSP components. SplitFspBin.py is available at  $https://github.com/tianocore/edk2/tree/master/\leftarrow IntelFsp2Pkg/Tools"$ 

6 FSP INTEGRATION

#### 3.3 FSP Information Header

The FSP has an **FSP\_INFO\_HEADER** structure embedded in each FSP component. It provides critical information that is required by the boot loader to successfully interface with the FSP. The structure of the FSP Information Header is documented in the FSP EAS v2.0.

## 3.4 FSP Image ID and Revision

FSP information header contains an Image ID field and an Image Revision field that provide the identification and revision information of the FSP binary. It is important to verify these fields while integrating the FSP as API parameters could change over different FSP IDs and revisions.

The FSP API parameters documented in this integration guide are applicable for the Image ID and Revision specified as below.

The current FSP ImageId string in the FSP information header is \*\*\$APLFSP\$\*\* and the ImageRevision field is 0x01030000(1.3.0.0).

#### 3.5 FSP APIs

This release of the Apollo Lake FSP supports all APIs required by the FSP EAS v2.0. The FSP information header contains the address offset for these APIs. Register usage and calling convention are described in the FSP EAS v2.0. Any usage not described by the specification is described in the individual sections below.

The below sections will highlight any changes that are specific to this FSP release.

### 3.5.1 TempRamInit API

Please refer Chapter 8.5 in the FSP EAS v2.0 for complete details including the prototype, parameters and return value details for this API.

If Boot Loader initializes the Temporary RAM (CAR), it can skip calling this API.

FsptUpdPtr is pointer to FSPT UPD structure which is described in header file FsptUpd.h

TempRamInit\*\* does basic early initialization primarily setting up temporary RAM using cache. It returns a temporary memory data region that can be used by the boot loader with ECX pointing to beginning of temporary memory and EDX pointing to end of temporary memory. The temporary memory data region returned by this FSP release is from 0xFEF00000 to 0xFEFFFC00

On Apollo Lake SOC the microcode will be loaded automatically by the processor before it starts reset vector execution. As a result it is not required to pass in a microcode region in this API, and parameter.

Both **FSPT\_UPD.MicrocodeRegionBase** and **FSPT\_UPD.MicrocodeRegionLength** can be set to 0. However, if a valid region is passed and a newer microcode update revision is in this region, it will be loaded by the FSP.

On Apollo Lake SoC the top 32KB SRAM region will be used to load and execution IBBL, including boot loader IBBL and FSP-T component. Since the top 128KB SRAM will also be used as a ring buffer to load IBB as, this region is recommended to be set to uncacheable before the completion of the system memory initialization. It is recommended to set parameter **FSPT\_UPD.CodeRegionBase** to 0xFFFE0000 and **FSPT\_UPD.CodeRegion** Length to 0 to disable the code region caching in FSP. However, it does not exclude any special usage model that enables part of the top 128K SRAM as cacheable at the beginning of the ring buffer protocol, and then disables the caching at the later stage of the ring buffer IBB loading process.

## 3.5.2 FspMemoryInit API

Please refer to Chapter 8.6 in the FSP external Architecture Specification version 2.0 for the prototype, parameters and return value details for this API.

The **FspmUpdPtr** is pointer to **FSPM\_UPD** structure which is described in header file **FspmUpd.h**.

Boot Loader must pass valid CAR region for FSP stack use through **FSPM\_UPD.FspmArchUpd.StackBase** and **FSPM\_UPD.FspmArchUpd.StackSize** UPDs.

The minimum FSP stack size required for this revision of FSP is 168KB, stack base is 0xFEF22000 by default.

#### Note

Certain platforms might need some GPIOs to be initialized prior to the memory initialization. In this case the boot loader needs to configure the required GPIO pins properly before calling into **FspMemoryInit**. For example to read SPD data, the SMBUS pins have to be configured properly.

#### 3.5.3 TempRamExit API

Please refer to Chapter 8.7 in the FSP EAS v2.0 for the prototype, parameters and return value details for this API.

If Boot Loader initializes the Temporary RAM (CAR) and skip calling **TempRamInit API**, it is expected that boot-loader must skip calling this API and bootloader will tear down the temporary memory area setup in the cache and bring the cache to normal mode of operation.

This revision of FSP doesn't have any fields/structure to pass as parameter for this API. Pass Null for *TempRam*← *ExitParamPtr*.

At the end of *TempRamExit* the original code and data caching are disabled. FSP will reconfigure all MTRRs as described in the table below for performance optimization.

| Memory range                          | Cache Attribute |
|---------------------------------------|-----------------|
| 0x00000000 - 0x0009FFFF               | Write back      |
| 0x000C0000 – Top of Low Memory        | Write back      |
| 0xFF800000 - 0xFFFFFFF (Flash region) | Write protect   |
| 0x1000000000 - Top of High Memory     | Write back      |

If the boot loader wish to reconfigure the MTRRs differently, it can be overridden immediately after this API call.

### 3.5.4 FspSiliconInit API

Please refer to Chapter 8.8 in the FSP external Architecture Specification version 2.0 for the prototype, parameters and return value details for this API.

The FspsUpdPtr is pointer to FSPS\_UPD structure which is described in header file FspsUpd.h.

It is expected that boot loader will program MTRRs for SBSP as needed after **TempRamExit** but before entering **FspSiliconInit**. If MTRRs are not programmed properly, the boot performance might be impacted.

## 3.5.5 NotifyPhase API

Please refer Chapter 8.9 in the FSP EAS 2.0 for the prototype, parameters and return value details for this API.

## 3.5.5.1 PostPciBusEnumeration Notification

This phase *EnumInitPhaseAfterPciEnumeration* is to be called after PCI bus enumeration but before execution of third party code such as option ROMs. Currently, no special operation is done in this phase, but in the future updates, programming may be added in this phase.

## 3.5.5.2 ReadyToBoot Notification

This phase *EnumInitPhaseReadyToBoot* is to be called before giving control to OS Loader. It includes some final initialization steps recommended by the BWG, including power management settings, security related registers locking down, switching devices into ACPI mode if required, etc.

8 FSP INTEGRATION

## 3.5.5.3 EndOfFirmware Notification

This phase *EnumInitEndOfFirmware* is to be called before the firmware/preboot environment transfers management of all system resources to the OS or next level execution environment.

## 3.6 Memory Map

## 3.6.1 System Memory Map

Below diagram represents the memory map programmed by FSP including the FSP specific regions.

## 3.7 Porting recommendation

Here listed some notes or recommendation when porting with FSP.

## 3.7.1 FSP\_STATUS\_RESET\_REQUIRED

As per FSP External Architecture Specification version 2.0, Any reset required in the FSP flow will be reported as return status FSP\_STATUS\_RESET\_REQUIREDx by the API.It is the bootloader responsibility to reset the system according to the reset type requested. Note:

-If Bootloader ignores the reset request and calls the next FSP API instead of triggering the reset, FSP will trigger the required reset.

below table specifies the return status returned by FSP API and the requested reset type.

| FSP_STATUS_RESET_REQUIRED Code | Reset Type requested                                |
|--------------------------------|-----------------------------------------------------|
| 0x40000001                     | Cold Reset                                          |
| 0x40000002                     | Warm Reset - not used in the current version of FSP |
| 0x40000003                     | Shutdown Reset - not used in the current version of |
|                                | FSP                                                 |
| 0x40000004                     | not used                                            |
| 0x40000005                     | Global Reset - Puts the system to Global reset      |
|                                | through Heci or Full Reset through PCH              |

## **Chapter 4**

## **FSP OUTPUT**

## 4 FSP Output

The FSP builds a series of data structures called the Hand-Off-Blocks (HOBs) as it progresses through initializing the silicon.

Please refer to the *Platform Initialization (PI) Specification - Volume 3: Shared Architectural Elements specification* for PI Architectural HOBs and to Chapter 9 in the FSP EAS v2.0 for details about FSP Architectural HOBs. Below section describe the HOBs not covered in the above two specifications.

## 4.1 SMRAM Resource Descriptor HOB

The FSP will report the system SMRAM T-SEG range through a generic resource HOB. This HOB follows the **EFI\_HOB\_RESOURCE\_DESCRIPTOR** format with the owner GUID defined as below:

```
#define FSP_HOB_RESOURCE_OWNER_TSEG_GUID \ { 0xd038747c, 0xd00c, 0x4980, { 0xb3, 0x19, 0x49, 0x01, 0x99, 0xa4, 0x7d, 0x55 } }
```

## 4.1 FSP\_VARIABLE\_NV\_DATA\_HOB

The FSP\_VARIABLE\_NV\_DATA\_HOB provides a mechanism for FSP to request the bootloader to save the platform configuration data into non-volatile storage so that it can be reused in special cases, such as S3 resume or fast boot.

```
#define FSP_VARIABLE_NV_DATA_HOB_GUID \ { 0xa034147d, 0x690c, 0x4154, { 0x8d, 0xe6, 0xc0, 0x44, 0x64, 0x1d, 0xe9, 0x42 } }
```

The bootloader needs to parse the HOB list to see if such a GUID HOB exists after returning from the FspMemory ← Init() API. If it exists, the bootloader should extract the data portion from the HOB structure and then save it into a platform-specific NVS device, such as flash, EEPROM, etc. On the following boot flow the bootloader should load the data block back from the NVS device to temporary memory and populate the buffer pointer into FSPM\_UP ← D.VariableNvsBufferPtr field before calling into the FspMemoryInit() API. If the NVS device is memory mapped, the bootloader can initialize the buffer pointer directly to the buffer.

This HOB must be parsed after FspMemoryInit() API.

This HOB is produced only when new NVS data is generated. For example, if this HOB is not produced in S3 or fast boot, Bootloader should continue to pass the existing NVS data to FSP during next boot.

10 FSP OUTPUT

# **Chapter 5**

# **FSP POSTCODE**

## 5 FSP StatusCode

The FSP outputs 16 bit postcode to indicate which API and in which module the execution is happening.

| Bit Range         | Description                                         |
|-------------------|-----------------------------------------------------|
| Bit15 - Bit12 (X) | used to indicate the phase/api under which the code |
|                   | is executing                                        |
| Bit11 - Bit8 (Y)  | used to indicate the module                         |
| Bit7 (ZZ bit 7)   | reserved for error                                  |
| Bit6 - Bit0 (ZZ)  | individual codes                                    |

## 5.1 Status Code Info

Below diagram represents the 16 bit PostCode usage in FSP.



## 5.1.1 TempRamInit API Status Codes (0xFxxx)

12 FSP POSTCODE

| PostCode | Module | Description                         |
|----------|--------|-------------------------------------|
| 0x0000   | FSP    | TempRamInit API Entry (The          |
|          |        | change in upper byte is due to not  |
|          |        | enabling of the Port81 early in the |
|          |        | boot)                               |
| 0xF07F   | FSP    | TempRamInit API Exit                |

## 5.1.2 FspMemoryInit API Status Codes (0xDxxx)

| PostCode | Module | Description                     |
|----------|--------|---------------------------------|
| 0xD800   | FSP    | FspMemoryInit API Entry         |
| 0xD87F   | FSP    | FSpMemoryInit API Exit          |
| 0xDA00   | SA     | SalnitPreMemEntry               |
| 0xDA01   | SA     | DeviceConfigurePreMem           |
| 0xDA02   | SA     | OverrideDev0Did                 |
| 0xDA04   | SA     | OverrideDev2Did                 |
| 0xDA06   | SA     | Programming SA Bars             |
| 0xDA08   | SA     | Install SA HOBs                 |
| 0xDA0A   | SA     | Reporting SA PCIe code version  |
| 0xDA0C   | SA     | SaSvInit                        |
| 0xDA10   | SA     | Initializing DMI                |
| 0xDA1F   | SA     | Initializing Max PayLoad Size   |
| 0xDA20   | SA     | Initializing SwitchableGraphics |
| 0xDA30   | SA     | Initializing SA PCIe            |
| 0xDA3F   | SA     | FlowControlCreditProgramming←   |
|          |        | UltUlx                          |
| 0xDA40   | SA     | Initializing DMI Tc/Vc mapping  |
| 0xDA42   | SA     | CheckOffboardPcieVga            |
| 0xDA44   | SA     | CheckAndInitializePegVga        |
| 0xDA50   | SA     | GraphicsPreMemInit              |
| 0xDA7F   | SA     | Pre-Mem Salnit Exit             |
| 0xDB00   | PCH    | Pre-Mem ScInit Entry            |
| 0xDB02   | PCH    | Pre-Mem Early configuration     |
| 0xDB10   | PCH    | Pre-Mem PCIe Power Sequence     |
|          |        | configuration                   |
| 0xDC00   | CPU    | Pre-Mem Entry                   |
| 0xDC7F   | CPU    | Pre-Mem Exit                    |

## 5.1.3 TempRamExit API Status Codes (0xBxxx)

| PostCode | Module | Description           |
|----------|--------|-----------------------|
| 0xB800   | FSP    | TempRamExit API Entry |
| 0xB87F   | FSP    | TempRamExit API Exit  |

## 5.1.3 FspSiliconInit API Status Codes (0x9xxx)

| PostCode | Module | Description              |
|----------|--------|--------------------------|
| 0x9800   | FSP    | FspSiliconInit API Entry |
| 0x987F   | FSP    | FspSiliconInit API Exit  |
| 0x9A00   | SA     | Post-Mem Salnit Entry    |
| 0x9A01   | SA     | DeviceConfigure          |
| 0x9A02   | SA     | InstallSaHob             |

| 0x9A03 | SA  | PeiDisplayInit                     |
|--------|-----|------------------------------------|
| 0x9A04 | SA  | PeiGraphicsNotifyCallback Entry    |
| 0x9A05 | SA  | CallPpiAndFillFrameBuffer          |
| 0x9A06 | SA  | GraphicsPpiInit                    |
| 0x9A07 | SA  | GraphicsPpiGetMode                 |
| 0x9A08 | SA  | FillFrameBufferAndShowLogo         |
| 0x9A09 | SA  | PeiGraphicsNotifyCallback Exit     |
| 0x9A0A | SA  | ProgramEcBase                      |
| 0x9A0B | SA  | SaAunitInit                        |
| 0x9A0C | SA  | HybridGraphicsInit                 |
| 0x9A10 | SA  | SaOcInit                           |
| 0x9A14 | SA  | Ipulnit                            |
| 0x9A16 | SA  | Initializing SA GMM device         |
| 0x9A18 | SA  | SaProgramSvidSid                   |
| 0x9A1A | SA  | SaProgramLlcWays                   |
| 0x9A20 | SA  | Initializing PciExpressInitPostMem |
| 0x9A30 | SA  | Initializing Vtd                   |
| 0x9A32 | SA  | Initializing Pavp                  |
| 0x9A34 | SA  | PeiInstallSmmAccessPpi             |
| 0x9A36 | SA  | EdramWa                            |
| 0x9A4F | SA  | Post-Mem Salnit Exit               |
| 0x9A50 | SA  | SaSecurityLock Entry               |
| 0x9A5F | SA  | SaSecurityLock Exit                |
| 0x9A60 | SA  | SaSResetComplete Entry             |
| 0x9A61 | SA  | RESET_CPL                          |
| 0x9A62 | SA  | SaSvInit2                          |
| 0x9A63 | SA  | GraphicsPmInit                     |
| 0x9A64 | SA  | SaPeiPolicyDump                    |
| 0x9A6F | SA  | SaSResetComplete Exit              |
| 0x9A70 | SA  | SaS3ResumeAtEndOfPei Callback      |
|        |     | Entry                              |
| 0x9A7F | SA  | SaS3ResumeAtEndOfPei Callback      |
|        |     | Exit                               |
| 0x9B7F | PCH | Post-Mem ScInit Entry              |
| 0x9B01 | PCH | Post-Mem Program HSIO              |
|        |     | ModPHY settings                    |
| 0x9B02 | PCH | Post-Mem SMBus configuration       |
| 0x9B03 | PCH | Post-Mem LPC configuration         |
| 0x9B04 | PCH | Post-Mem SATA initizalization      |
| 0x9B05 | PCH | Post-Mem PCIe initizalization      |
| 0x9B06 | PCH | Post-Mem xHCI initizalization      |
| 0x9B07 | PCH | Post-Mem xDCI initizalization      |
| 0x9B08 | PCH | Post-Mem HD Audio initizalization  |
| 0x9B09 | PCH | Post-Mem GMM configuration         |
| 0x9B0A | PCH | Post-Mem LPSS initizalization      |
| 0x9B0B | PCH | Post-Mem SCS initizalization       |
| 0x9B0C | PCH | Post-Mem ISH initizalization       |
| 0x9B0D | PCH | Post-Mem ITSS configuration        |

14 FSP POSTCODE

| 0x9B40 | PCH | Post-Mem OnEndOfPEI Entry |
|--------|-----|---------------------------|
| 0x9B4F | PCH | Post-Mem OnEndOfPEI Exit  |
| 0x9B7F | PCH | Post-Mem ScInit Exit      |
| 0x9C00 | CPU | Post-Mem Entry            |
| 0x9C7F | CPU | Post-Mem Exit             |

## 5.1.4 NotifyPhase API Status Codes (0x6xxx)

| PostCode | Module | Description           |
|----------|--------|-----------------------|
| 0x6800   | FSP    | NotifyPhase API Entry |
| 0x687F   | FSP    | NotifyPhase API Exit  |

# **Chapter 6**

## **Class Documentation**

## 6.1 FSP\_M\_CONFIG Struct Reference

Fsp M Configuration.

#include <FspmUpd.h>

### **Public Attributes**

• UINT32 SerialDebugPortAddress

Offset 0x0040 - Debug Serial Port Base address Debug serial port base address.

UINT8 SerialDebugPortType

Offset 0x0044 - Debug Serial Port Type 16550 compatible debug serial port resource type.

UINT8 SerialDebugPortDevice

Offset 0x0045 - Serial Port Debug Device Select active serial port device for debug.

• UINT8 SerialDebugPortStrideSize

Offset 0x0046 - Debug Serial Port Stride Size Debug serial port register map stride size in bytes.

UINT8 MrcFastBoot

Offset 0x0047 - Memory Fast Boot Enable/Disable MRC fast boot support.

UINT8 lgd

Offset 0x0048 - Integrated Graphics Device Enable : Enable Integrated Graphics Device (IGD) when selected as the Primary Video Adaptor.

UINT8 IgdDvmt50PreAlloc

Offset 0x0049 - DVMT Pre-Allocated Select DVMT 5.0 Pre-Allocated (Fixed) Graphics Memory size used by the Internal Graphics Device.

• UINT8 IgdApertureSize

Offset 0x004A - Aperture Size Select the Aperture Size used by the Internal Graphics Device.

UINT8 GttSize

Offset 0x004B - GTT Size Select the GTT Size used by the Internal Graphics Device.

· UINT8 PrimaryVideoAdaptor

Offset 0x004C - Primary Display Select which of IGD/PCI Graphics device should be Primary Display.

UINT8 Package

Offset 0x004D - Package NOTE: Specifies CA Mapping for all technologies.

• UINT8 Profile

Offset 0x004E - Profile Profile list.

UINT8 MemoryDown

Offset 0x004F - MemoryDown Memory Down.

UINT8 DDR3LPageSize

Offset 0x0050 - DDR3LPageSize NOTE: Only for memory down (soldered down memory with no SPD).

UINT8 DDR3LASR

Offset 0x0051 - DDR3LASR NOTE: Only for memory down.

UINT8 ScramblerSupport

Offset 0x0052 - ScramblerSupport Scrambler Support - Enable or disable the memory scrambler.

• UINT8 InterleavedMode

Offset 0x0053 - InterleavedMode This field is ignored if one of the PnP channel configurations is used.

UINT16 ChannelHashMask

Offset 0x0054 - ChannelHashMask ChannelHashMask and SliceHashMask allow for the channel hashing algorithm to be modified.

• UINT16 SliceHashMask

Offset 0x0056 - SliceHashMask ChannelHashMask and SliceHashMask allow for the channel hashing algorithm to be modified.

UINT8 ChannelsSlicesEnable

Offset 0x0058 - ChannelsSlicesEnable ChannelSlicesEnable field is not used at all on BXTP.

UINT8 MinRefRate2xEnable

Offset 0x0059 - MinRefRate2xEnable Provided as a means to defend against Row-Hammer attacks.

• UINT8 DualRankSupportEnable

Offset 0x005A - DualRankSupportEnable Dual Rank Support Enable.

• UINT8 RmtMode

Offset 0x005B - RmtMode Rank Margin Tool Mode.

UINT16 MemorySizeLimit

Offset 0x005C - MemorySizeLimit Memory Size Limit: This value is used to restrict the total amount of memory and the calculations based on it.

UINT16 LowMemoryMaxValue

Offset 0x005E - LowMemoryMaxValue Low Memory Max Value: This value is used to restrict the amount of memory below 4GB and the calculations based on it.

UINT16 HighMemoryMaxValue

Offset 0x0060 - HighMemoryMaxValue High Memory Max Value: This value is used to restrict the amount of memory above 4GB and the calculations based on it.

UINT8 DisableFastBoot

Offset 0x0062 - DisableFastBoot 00:Disabled; Use saved training data (if valid) after first boot(Default), 01:Enabled; Full re-train of memory on every boot.

• UINT8 DIMM0SPDAddress

Offset 0x0063 - DIMM0SPDAddress DIMM0 SPD Address (NOTE: Only for DDR3L only.

• UINT8 DIMM1SPDAddress

Offset 0x0064 - DIMM1SPDAddress DIMM1 SPD Address (NOTE: Only for DDR3L only.

• UINT8 Ch0\_RankEnable

Offset 0x0065 - Ch0\_RankEnable NOTE: Only for memory down.

UINT8 Ch0\_DeviceWidth

Offset 0x0066 - Ch0\_DeviceWidth NOTE: Only for memory down.

• UINT8 Ch0\_DramDensity

Offset 0x0067 - Ch0\_DramDensity NOTE: Only for memory down.

UINT8 Ch0\_Option

Offset 0x0068 - Ch0\_Option BIT[0] Rank Select Interleaving Enable.

UINT8 Ch0 OdtConfig

Offset 0x0069 - Ch0\_OdtConfig [0] RX ODT - DDR3L & LPDDR3 only: Change the READ ODT strength , for SOC termination during a READ transaction, ON DQ BITs.

UINT8 Ch0\_TristateClk1

Offset 0x006A - Ch0\_TristateClk1 Not used.

• UINT8 Ch0 Mode2N

Offset 0x006B - Ch0\_Mode2N DDR3L Only: Configures the DDR3L command timing mode.

• UINT8 Ch0 OdtLevels

Offset 0x006C - Ch0\_OdtLevels Parameter used to determine if ODT will be held high or low: 0 - ODT Connected to SoC, 1 - ODT held high.

UINT8 Ch1 RankEnable

Offset 0x006D - Ch1 RankEnable NOTE: Only for memory down.

UINT8 Ch1 DeviceWidth

Offset 0x006E - Ch1 DeviceWidth NOTE: Only for memory down.

UINT8 Ch1 DramDensity

Offset 0x006F - Ch1\_DramDensity NOTE: Only for memory down.

UINT8 Ch1 Option

Offset 0x0070 - Ch1 Option BIT[0] Rank Select Interleaving Enable.

· UINT8 Ch1 OdtConfig

Offset  $0x0071 - Ch1\_OdtConfig\ BIT[0]\ TX\ ODT:\ DDR3L\ \&\ LPDDR3\ only:\ 0 - WEAK\_ODT\_CONFIG,\ 1 - STRONG\_ \hookrightarrow ODT\_CONFIG;\ LPDDR4:\ X = Don't\ Care;\ BIT[4]\ RX\ ODT\ DDR3L\ only:\ 0 = RZQ/4\ (60\ Ohms) = MRC\_SMIP\_DDR3 \hookrightarrow L_RX\_ODT\_RTT\_WR\_60\_OHMS,\ 1 = RZQ/2\ (120\ Ohms) = MRC\_SMIP\_DDR3L\_RX\_ODT\_RTT\_WR\_120\_OHMS;\ LPDDR3\ \&\ LPDDR4:\ X = Don't\ Care.$ 

UINT8 Ch1 TristateClk1

Offset 0x0072 - Ch1 TristateClk1 Not used.

UINT8 Ch1 Mode2N

Offset 0x0073 - Ch1\_Mode2N DDR3L Only: Configures the DDR3L command timing mode.

• UINT8 Ch1 OdtLevels

Offset 0x0074 - Ch1\_OdtLevels DDR3L Only: Parameter used to determine if ODT will be held high or low: 0 - ODT\_AB\_HIGH\_LOW (default), 1 - ODT\_AB\_HIGH\_HIGH.

• UINT8 Ch2\_RankEnable

Offset 0x0075 - Ch2\_RankEnable NOTE: Only for memory down.

UINT8 Ch2\_DeviceWidth

Offset 0x0076 - Ch2\_DeviceWidth NOTE: Only for memory down.

UINT8 Ch2\_DramDensity

Offset 0x0077 - Ch2\_DramDensity NOTE: Only for memory down.

• UINT8 Ch2 Option

Offset 0x0078 - Ch2\_Option BIT[0] Rank Select Interleaving Enable.

UINT8 Ch2\_OdtConfig

Offset  $0x0079 - Ch2\_OdtConfig\ BIT[0]\ TX\ ODT:\ DDR3L\ \&\ LPDDR3\ only:\ 0 - WEAK\_ODT\_CONFIG,\ 1 - STRONG\_ \hookrightarrow ODT\_CONFIG;\ LPDDR4:\ X = Don't\ Care;\ BIT[4]\ RX\ ODT\ DDR3L\ only:\ 0 = RZQ/4\ (60\ Ohms) = MRC\_SMIP\_DDR3 \hookrightarrow LRX\_ODT\_RTT\_WR\_60\_OHMS,\ 1 = RZQ/2\ (120\ Ohms) = MRC\_SMIP\_DDR3L\_RX\_ODT\_RTT\_WR\_120\_OHMS;\ LPDDR3\ \&\ LPDDR4:\ X = Don't\ Care.$ 

• UINT8 Ch2\_TristateClk1

Offset 0x007A - Ch2\_TristateClk1 Not used.

UINT8 Ch2\_Mode2N

Offset 0x007B - Ch2\_Mode2N DDR3L Only: Configures the DDR3L command timing mode.

• UINT8 Ch2 OdtLevels

Offset 0x007C - Ch2\_OdtLevels DDR3L Only: Parameter used to determine if ODT will be held high or low: 0 - ODT\_AB\_HIGH\_LOW (default), 1 - ODT\_AB\_HIGH\_HIGH.

• UINT8 Ch3 RankEnable

Offset 0x007D - Ch3\_RankEnable NOTE: Only for memory down.

• UINT8 Ch3\_DeviceWidth

Offset 0x007E - Ch3 DeviceWidth NOTE: Only for memory down.

· UINT8 Ch3 DramDensity

Offset 0x007F - Ch3\_DramDensity NOTE: Only for memory down.

UINT8 Ch3\_Option

Offset 0x0080 - Ch3\_Option BIT[0] Rank Select Interleaving Enable.

• UINT8 Ch3 OdtConfig

Offset  $0x0081 - Ch3\_OdtConfig\ BIT[0]\ TX\ ODT:\ DDR3L\ \&\ LPDDR3\ only:\ 0 - WEAK\_ODT\_CONFIG,\ 1 - STRONG\_ \hookrightarrow ODT\_CONFIG;\ LPDDR4:\ X = Don't\ Care;\ BIT[4]\ RX\ ODT\ DDR3L\ only:\ 0 = RZQ/4\ (60\ Ohms) = MRC\_SMIP\_DDR3 \hookrightarrow L_RX\_ODT\_RTT\_WR\_60\_OHMS,\ 1 = RZQ/2\ (120\ Ohms) = MRC\_SMIP\_DDR3L\_RX\_ODT\_RTT\_WR\_120\_OHMS;\ LPDDR3\ \&\ LPDDR4:\ X = Don't\ Care.$ 

UINT8 Ch3\_TristateClk1

Offset 0x0082 - Ch3 TristateClk1 Not used.

• UINT8 Ch3 Mode2N

Offset 0x0083 - Ch3\_Mode2N DDR3L Only: Configures the DDR3L command timing mode.

UINT8 Ch3 OdtLevels

Offset 0x0084 - Ch3\_OdtLevels DDR3L Only: Parameter used to determine if ODT will be held high or low: 0 - ODT\_AB\_HIGH\_LOW (default), 1 - ODT\_AB\_HIGH\_HIGH.

• UINT8 RmtCheckRun

Offset 0x0085 - RmtCheckRun Parameter used to determine whether to run the margin check.

UINT16 RmtMarginCheckScaleHighThreshold

Offset 0x0086 - RmtMarginCheckScaleHighThreshold Percentage used to determine the margin tolerances over the failing margin.

• UINT8 Ch0\_Bit\_swizzling [32]

Offset 0x0088 - Ch0\_Bit\_swizzling Channel 0 PHY to DUnit DQ mapping (only used if not 1-1 mapping)Range: 0-32.

UINT8 Ch1 Bit swizzling [32]

Offset 0x00A8 - Ch1\_Bit\_swizzling Channel 1 PHY to DUnit DQ mapping (only used if not 1-1 mapping)Range: 0-32.

• UINT8 Ch2\_Bit\_swizzling [32]

Offset 0x00C8 - Ch2\_Bit\_swizzling Channel 2 PHY to DUnit DQ mapping (only used if not 1-1 mapping)Range: 0-32.

• UINT8 Ch3\_Bit\_swizzling [32]

Offset 0x00E8 - Ch3 Bit swizzling Channel 3 PHY to DUnit DQ mapping (only used if not 1-1 mapping)Range: 0-32.

UINT32 MsgLevelMask

Offset 0x0108 - MsgLevelMask 32 bits used to mask out debug messages.

• UINT8 UnusedUpdSpace0 [4]

Offset 0x010C.

• UINT8 PreMemGpioTablePinNum [4]

Offset 0x0110 - PreMem GPIO Pin Number for each table Number of Pins in each PreMem GPIO Table.

UINT32 PreMemGpioTablePtr

Offset 0x0114 - PreMem GPIO Table Pointer Pointer to Array of pointers to PreMem GPIO Table.

UINT8 PreMemGpioTableEntryNum

Offset 0x0118 - PreMem GPIO Table Entry Number.

UINT8 EnhancePort8xhDecoding

Offset 0x0119 - Enhance the port 8xh decoding Enable/Disable Enhance the port 8xh decoding.

UINT8 SpdWriteEnable

Offset 0x011A - SPD Data Write Enable/Disable SPD data write on the SMBUS.

UINT8 MrcDataSaving

Offset 0x011B - MRC Training Data Saving Enable/Disable MRC training data saving in FSP.

UINT32 OemLoadingBase

Offset 0x011C - OEM File Loading Address Determine the memory base address to load a specified file from CSE file system after memory is available.

• UINT8 OemFileName [16]

Offset 0x0120 - OEM File Name to Load Specify a file name to load from CSE file system after memory is available.

VOID \* MrcBootDataPtr

Offset 0x0130.

• UINT8 eMMCTraceLen

Offset 0x0134 - eMMC Trace Length Select eMMC trace length to load OEM file from when loading OEM file name is specified.

UINT8 SkipCseRbp

Offset 0x0135 - Skip CSE RBP to support zero sized IBB Enable/Disable skip CSE RBP for bootloader which loads IBB without assistance of CSE.

UINT8 NpkEn

Offset 0x0136 - Npk Enable Enable/Disable Npk.

UINT8 FwTraceEn

Offset 0x0137 - FW Trace Enable Enable/Disable FW Trace.

UINT8 FwTraceDestination

Offset 0x0138 - FW Trace Destination FW Trace Destination.

UINT8 RecoverDump

Offset 0x0139 - NPK Recovery Dump Enable/Disable NPK Recovery Dump.

UINT8 Msc0Wrap

Offset 0x013A - Memory Region 0 Buffer WrapAround Memory Region 0 Buffer WrapAround.

UINT8 Msc1Wrap

Offset 0x013B - Memory Region 1 Buffer WrapAround Memory Region 1 Buffer WrapAround.

UINT32 Msc0Size

Offset 0x013C - Memory Region 0 Buffer Size Memory Region 0 Buffer Size.

UINT32 Msc1Size

Offset 0x0140 - Memory Region 1 Buffer Size Memory Region 1 Buffer Size, 0-0MB(Default), 1-1MB, 2-8MB, 3-64MB, 4-128MB, 5-256MB, 6-512MB, 7-1GB.

UINT8 PtiMode

Offset 0x0144 - PTI Mode PTI Mode.

UINT8 PtiTraining

Offset 0x0145 - PTI Training PTI Training.

UINT8 PtiSpeed

Offset 0x0146 - PTI Speed PTI Speed.

UINT8 PunitMlvl

Offset 0x0147 - Punit Message Level Punit Message Output Verbosity Level.

UINT8 PmcMlvl

Offset 0x0148 - PMC Message Level PMC Message Output Verbosity Level.

UINT8 SwTraceEn

Offset 0x0149 - SW Trace Enable Enable/Disable SW Trace.

• UINT8 PeriodicRetrainingDisable

Offset 0x014A - Periodic Retraining Disable Periodic Retraining Disable - This option allows customers to disable LPDDR4 Periodic Retraining for debug purposes.

UINT8 EnableResetSystem

Offset 0x014B - Enable Reset System Enable FSP to trigger reset instead of returning reset request.

• UINT8 EnableS3Heci2

Offset 0x014C - Enable HECI2 in S3 resume path Enable HECI2 in S3 resume path.

• UINT8 UnusedUpdSpace1 [3]

Offset 0x014D.

VOID \* VariableNvsBufferPtr

Offset 0x0150.

UINT64 StartTimerTickerOfPfetAssert

Offset 0x0154 - PCIE SLOT Power Enable Assert Time - PFET.

• UINT8 RtEn

Offset 0x015C - Real Time Enabling Real-Time Feature Configuration Bits settings.

• UINT8 ReservedFspmUpd [3]

Offset 0x015D.

## 6.1.1 Detailed Description

Fsp M Configuration.

Definition at line 79 of file FspmUpd.h.

#### 6.1.2 Member Data Documentation

#### 6.1.2.1 UINT8 FSP M CONFIG::Ch0 Bit swizzling[32]

Offset 0x0088 - Ch0\_Bit\_swizzling Channel 0 PHY to DUnit DQ mapping (only used if not 1-1 mapping)Range: 0-32.

Frequently asked questions: Q: The DQS (strobes) need to go with the corresponding byte lanes on the DDR module. Are the DQS being swapped around as well? Ans: Yes, DQ strobes need to follow the DQ byte lane they correspond too. So for example if you have DQ[7:0] swapped with DQ[15:8], DQS0 pair also need to be swapped with DQS1 pair. Also, the spreadsheet used for Amenia is essentially a swizzle value lookup that specifies what DRAM DQ bit a particular SoC DQ bit is connected to. Some confusion can arrise from the fact that the indexes to the array do not necessarily map 1:1 to an SoC DQ pin. For example, the CH0 array at index 0 maps to SoC DQB8. The value of 9 at index 0 tells us that SoC DQB8 is connected to DRAM DQA9. Q: The PDG indicates a 2 physical channels need to be stuffed and operated together. Are the CHx\_A and CHx\_B physical channels operated in tandem or completely separate? If separate, why requirement of pairing them? Ans: We have 2 PHY instances on the SoC each supporting up to 2 x32 LP4 channels. If you have 4 channels both PHYs are active, but if you have 2 channels in order to power gate one PHY, those two channel populated must be on one PHY instance. So yes all channels are independent of each other, but there are some restrictions on how they need to be populated. Q: How is it that an LPDDR4 device is identified as having a x16 width when all 32-bits are used at the same time with a single chip select? That's effectively a x32 device. Ans:LPDDR4 DRAM devices are x16. Each die has 2 x16 devices on them. To make a x32 channel the CS of the two devices in the same die are connected together to make a single rank of one x32 channel (SDP). The second die in the DDP package makes the second rank.

Definition at line 618 of file FspmUpd.h.

## 6.1.2.2 UINT8 FSP M CONFIG::Ch0 DeviceWidth

Offset 0x0066 - Ch0\_DeviceWidth NOTE: Only for memory down.

Must specify the DRAM device width per DRAM channel (not to be confused with the SoC Memory Channel width which is always x32 for LPDDR3 and x64 for DDR3L). LPDDR4 devices typically have two channels per die and a x16 device width: 00 - x8; 01 - x16; 10 - x32; 11 - x64 0b0000:x8, 0b0001:x16, 0b0010:x32, 0b0011:x64

Definition at line 307 of file FspmUpd.h.

## 6.1.2.3 UINT8 FSP\_M\_CONFIG::Ch0\_DramDensity

Offset 0x0067 - Ch0\_DramDensity NOTE: Only for memory down.

For LPDDR3 and LPDDR4: Must specify the DRAM device density per rank (per Chip Select). The simplest way of identifying the density per rank is to divide the total SoC memory channel density by the number of ranks. For DDR3L: Must specify the DRAM device density per DRAM device. For example, an 8GB 2Rx8 configuration will utilize sixteen 4Gb density DRAMS. In this configuration, a 4Gb density setting would be selected in the MRC: 000 - 4Gb; 001 - 8Gb; 011 - 12Gb; 100 - 16Gb; 101 - 2Gb; 110-111 - Reserved 0b0000:4Gb, 0b0001:6Gb, 0b0010:8Gb, 0b0011:12Gb, 0b0100:16Gb

Definition at line 319 of file FspmUpd.h.

### 6.1.2.4 UINT8 FSP\_M\_CONFIG::Ch0\_Mode2N

Offset 0x006B - Ch0\_Mode2N DDR3L Only: Configures the DDR3L command timing mode.

2N Mode is a stretched command mode that provides more setup and hold time for DRAM commands on the DRAM command bus. This is useful for platforms with unusual CMD bus routing or marginal signal integrity: 0 - Auto (1N or 2N mode is automatically selected during Command and Control training), 1 - Force 2N Mode 0x0:Auto, 0x1:Force 2N CMD Timing Mode

Definition at line 365 of file FspmUpd.h.

## 6.1.2.5 UINT8 FSP\_M\_CONFIG::Ch0\_OdtConfig

Offset 0x0069 - Ch0\_OdtConfig [0] RX ODT - DDR3L & LPDDR3 only: Change the READ ODT strength , for SOC termination during a READ transaction, ON DQ BITs.

STRONG ==> 60 OHMS roughly, WEAK ==> 120 OHMS or so roughly. Purpose: Save power on these technologies which burn power directly proportional to ODT strength, because ODT looks like a PU and PD (e.g. a resistor divider, which always burns power when ODT is ON). 0 - WEAK\_ODT\_CONFIG, 1 - STRONG\_ODT\_CONFIG. LPDDR4: X - Don't Care. [1] CA ODT - LPDDR4 Only: The customer needs to choose this based on their actual board strapping (how they tie the DRAM's ODT PINs). Effect: LPDDR4 MR11 will be set based on this setting. CAODT\_A\_B\_HIGH\_LOW ==> MR11 = 0x34, which is CA ODT = 80 ohms. CAODT\_A\_B\_HIGH\_HIGH ==> M COMPACHED REPORTED REPORT

Definition at line 350 of file FspmUpd.h.

### 6.1.2.6 UINT8 FSP\_M\_CONFIG::Ch0\_Option

Offset 0x0068 - Ch0 Option BIT[0] Rank Select Interleaving Enable.

See Address Mapping section for full description: 0 - Rank Select Interleaving disabled; 1 - Rank Select Interleaving enabled. BIT[1] Bank Address Hashing Enable. See Address Mapping section for full description: 0 - Bank Address Hashing disabled; 1 - Bank Address Hashing enabled. BIT[2] CH1 CLK Disable. Disables the CH1 CLK PHY Signal when set to 1. This is used on board designs where the CH1 CLK is not routed and left floating or stubbed out: 0 - CH1 CLK is enabled; 1 - CH1 CLK is disabled. BIT[3] Reserved; BIT[5:4] This register specifies the address mapping to be used: 00 - 1KB (A); 01 - 2KB (B)

Definition at line 331 of file FspmUpd.h.

### 6.1.2.7 UINT8 FSP\_M\_CONFIG::Ch0\_RankEnable

Offset 0x0065 - Ch0\_RankEnable NOTE: Only for memory down.

This is a bit mask which specifies what ranks are enabled. NOTE: Only for memory down (soldered down memory with no SPD): BIT[0] Enable Rank 0: Must be set to 1 to enable use of this rank; BIT1[1] Enable Rank 1: Must be set to 1 to enable use of this rank.

Definition at line 298 of file FspmUpd.h.

## 6.1.2.8 UINT8 FSP\_M\_CONFIG::Ch1\_DeviceWidth

Offset 0x006E - Ch1\_DeviceWidth NOTE: Only for memory down.

Must specify the DRAM device width per DRAM channel (not to be confused with the SoC Memory Channel width which is always x32 for LPDDR3 and x64 for DDR3L). LPDDR4 devices typically have two channels per die and a x16 device width: 00 - x8; 01 - x16; 10 - x32; 11 - x64 0b0000:x8, 0b0001:x16, 0b0010:x32, 0b0011:x64

Definition at line 388 of file FspmUpd.h.

## 6.1.2.9 UINT8 FSP\_M\_CONFIG::Ch1\_DramDensity

Offset 0x006F - Ch1 DramDensity NOTE: Only for memory down.

For LPDDR3 and LPDDR4: Must specify the DRAM device density per rank (per Chip Select). The simplest way of identifying the density per rank is to divide the total SoC memory channel density by the number of ranks. For DDR3L: Must specify the DRAM device density per DRAM device. For example, an 8GB 2Rx8 configuration will utilize sixteen 4Gb density DRAMS. In this configuration, a 4Gb density setting would be selected in the MRC: 000 - 4Gb; 001 - 6Gb; 010 - 8Gb; 011 - 12Gb; 100 - 16Gb; 101 - 2Gb; 110-111 - Reserved 0b0000:4Gb, 0b0001:6Gb, 0b0010:8Gb, 0b0011:12Gb, 0b0100:16Gb

Definition at line 400 of file FspmUpd.h.

6.1.2.10 UINT8 FSP\_M\_CONFIG::Ch1\_Mode2N

Offset 0x0073 - Ch1\_Mode2N DDR3L Only: Configures the DDR3L command timing mode.

2N Mode is a stretched command mode that provides more setup and hold time for DRAM commands on the DRAM command bus. This is useful for platforms with unusual CMD bus routing or marginal signal integrity: 0 - Auto (1N or 2N mode is automatically selected during Command and Control training), 1 - Force 2N Mode 0x0:Auto, 0x1:Force 2N CMD Timing Mode

Definition at line 435 of file FspmUpd.h.

#### 6.1.2.11 UINT8 FSP\_M\_CONFIG::Ch1\_Option

Offset 0x0070 - Ch1\_Option BIT[0] Rank Select Interleaving Enable.

See Address Mapping section for full description: 0 - Rank Select Interleaving disabled; 1 - Rank Select Interleaving enabled. BIT[1] Bank Address Hashing Enable. See Address Mapping section for full description: 0 - Bank Address Hashing disabled; 1 - Bank Address Hashing enabled. BIT[2] CH1 CLK Disable. Disables the CH1 CLK PHY Signal when set to 1. This is used on board designs where the CH1 CLK is not routed and left floating or stubbed out: 0 - CH1 CLK is enabled; 1 - CH1 CLK is disabled. BIT[3] Reserved; BIT[5:4] This register specifies the address mapping to be used: 00 - 1KB (A); 01 - 2KB (B)

Definition at line 412 of file FspmUpd.h.

#### 6.1.2.12 UINT8 FSP\_M\_CONFIG::Ch1\_RankEnable

Offset 0x006D - Ch1\_RankEnable NOTE: Only for memory down.

This is a bit mask which specifies what ranks are enabled. NOTE: Only for memory down (soldered down memory with no SPD): BIT[0] Enable Rank 0: Must be set to 1 to enable use of this rank; BIT1[1] Enable Rank 1: Must be set to 1 to enable use of this rank.

Definition at line 379 of file FspmUpd.h.

## 6.1.2.13 UINT8 FSP\_M\_CONFIG::Ch2\_DeviceWidth

Offset 0x0076 - Ch2\_DeviceWidth NOTE: Only for memory down.

Must specify the DRAM device width per DRAM channel (not to be confused with the SoC Memory Channel width which is always x32 for LPDDR3 and x64 for DDR3L). LPDDR4 devices typically have two channels per die and a x16 device width: 00 - x8; 01 - x16; 10 - x32; 11 - x64 0b0000:x8, 0b0001:x16, 0b0010:x32, 0b0011:x64

Definition at line 458 of file FspmUpd.h.

### 6.1.2.14 UINT8 FSP\_M\_CONFIG::Ch2\_DramDensity

Offset 0x0077 - Ch2\_DramDensity NOTE: Only for memory down.

For LPDDR3 and LPDDR4: Must specify the DRAM device density per rank (per Chip Select). The simplest way of identifying the density per rank is to divide the total SoC memory channel density by the number of ranks. For DDR3L: Must specify the DRAM device density per DRAM device. For example, an 8GB 2Rx8 configuration will utilize sixteen 4Gb density DRAMS. In this configuration, a 4Gb density setting would be selected in the MRC: 000 - 4Gb; 001 - 8Gb; 011 - 12Gb; 100 - 16Gb; 101 - 2Gb; 110-111 - Reserved 0b0000:4Gb, 0b0001:6Gb, 0b0010:8Gb, 0b0011:12Gb, 0b0100:16Gb

Definition at line 470 of file FspmUpd.h.

6.1.2.15 UINT8 FSP\_M\_CONFIG::Ch2\_Mode2N

Offset 0x007B - Ch2\_Mode2N DDR3L Only: Configures the DDR3L command timing mode.

2N Mode is a stretched command mode that provides more setup and hold time for DRAM commands on the DRAM command bus. This is useful for platforms with unusual CMD bus routing or marginal signal integrity: 0 - Auto (1N or 2N mode is automatically selected during Command and Control training), 1 - Force 2N Mode 0x0:Auto, 0x1:Force 2N CMD Timing Mode

Definition at line 505 of file FspmUpd.h.

6.1.2.16 UINT8 FSP\_M\_CONFIG::Ch2\_Option

Offset 0x0078 - Ch2\_Option BIT[0] Rank Select Interleaving Enable.

See Address Mapping section for full description: 0 - Rank Select Interleaving disabled; 1 - Rank Select Interleaving enabled. BIT[1] Bank Address Hashing Enable. See Address Mapping section for full description: 0 - Bank Address Hashing disabled; 1 - Bank Address Hashing enabled. BIT[2] CH1 CLK Disable. Disables the CH1 CLK PHY Signal when set to 1. This is used on board designs where the CH1 CLK is not routed and left floating or stubbed out: 0 - CH1 CLK is enabled; 1 - CH1 CLK is disabled. BIT[3] Reserved; BIT[5:4] This register specifies the address mapping to be used: 00 - 1KB (A); 01 - 2KB (B)

Definition at line 482 of file FspmUpd.h.

6.1.2.17 UINT8 FSP M CONFIG::Ch2 RankEnable

Offset 0x0075 - Ch2\_RankEnable NOTE: Only for memory down.

This is a bit mask which specifies what ranks are enabled. NOTE: Only for memory down (soldered down memory with no SPD): BIT[0] Enable Rank 0: Must be set to 1 to enable use of this rank; BIT1[1] Enable Rank 1: Must be set to 1 to enable use of this rank.

Definition at line 449 of file FspmUpd.h.

6.1.2.18 UINT8 FSP\_M\_CONFIG::Ch3\_DeviceWidth

Offset 0x007E - Ch3 DeviceWidth NOTE: Only for memory down.

Must specify the DRAM device width per DRAM channel (not to be confused with the SoC Memory Channel width which is always x32 for LPDDR3 and x64 for DDR3L). LPDDR4 devices typically have two channels per die and a x16 device width: 00 - x8; 01 - x16; 10 - x32; 11 - x64 0b0000:x8, 0b0001:x16, 0b0010:x32, 0b0011:x64

Definition at line 528 of file FspmUpd.h.

6.1.2.19 UINT8 FSP\_M\_CONFIG::Ch3\_DramDensity

Offset 0x007F - Ch3\_DramDensity NOTE: Only for memory down.

For LPDDR3 and LPDDR4: Must specify the DRAM device density per rank (per Chip Select). The simplest way of identifying the density per rank is to divide the total SoC memory channel density by the number of ranks. For DDR3L: Must specify the DRAM device density per DRAM device. For example, an 8GB 2Rx8 configuration will

utilize sixteen 4Gb density DRAMS. In this configuration, a 4Gb density setting would be selected in the MRC: 000 - 4Gb; 001 - 6Gb; 010 - 8Gb; 011 - 12Gb; 100 - 16Gb; 101 - 2Gb; 110-111 - Reserved 0b0000:4Gb, 0b0001:6Gb, 0b0010:8Gb, 0b0011:12Gb, 0b0100:16Gb

Definition at line 540 of file FspmUpd.h.

6.1.2.20 UINT8 FSP\_M\_CONFIG::Ch3\_Mode2N

Offset 0x0083 - Ch3 Mode2N DDR3L Only: Configures the DDR3L command timing mode.

2N Mode is a stretched command mode that provides more setup and hold time for DRAM commands on the DRAM command bus. This is useful for platforms with unusual CMD bus routing or marginal signal integrity: 0 - Auto (1N or 2N mode is automatically selected during Command and Control training), 1 - Force 2N Mode 0x0:Auto, 0x1:Force 2N CMD Timing Mode

Definition at line 575 of file FspmUpd.h.

6.1.2.21 UINT8 FSP\_M\_CONFIG::Ch3\_Option

Offset 0x0080 - Ch3 Option BIT[0] Rank Select Interleaving Enable.

See Address Mapping section for full description: 0 - Rank Select Interleaving disabled; 1 - Rank Select Interleaving enabled. BIT[1] Bank Address Hashing Enable. See Address Mapping section for full description: 0 - Bank Address Hashing disabled; 1 - Bank Address Hashing enabled. BIT[2] CH1 CLK Disable. Disables the CH1 CLK PHY Signal when set to 1. This is used on board designs where the CH1 CLK is not routed and left floating or stubbed out: 0 - CH1 CLK is enabled; 1 - CH1 CLK is disabled. BIT[3] Reserved; BIT[5:4] This register specifies the address mapping to be used: 00 - 1KB (A); 01 - 2KB (B)

Definition at line 552 of file FspmUpd.h.

6.1.2.22 UINT8 FSP\_M\_CONFIG::Ch3\_RankEnable

Offset 0x007D - Ch3\_RankEnable NOTE: Only for memory down.

This is a bit mask which specifies what ranks are enabled. NOTE: Only for memory down (soldered down memory with no SPD): BIT[0] Enable Rank 0: Must be set to 1 to enable use of this rank; BIT1[1] Enable Rank 1: Must be set to 1 to enable use of this rank.

Definition at line 519 of file FspmUpd.h.

6.1.2.23 UINT16 FSP\_M\_CONFIG::ChannelHashMask

Offset 0x0054 - ChannelHashMask ChannelHashMask and SliceHashMask allow for the channel hashing algorithm to be modified.

These inputs are not used for configurations where an optimized ChannelHashMask has been provided by the PnP validation teams. 0x00(Default).

Definition at line 218 of file FspmUpd.h.

6.1.2.24 UINT8 FSP\_M\_CONFIG::ChannelsSlicesEnable

Offset 0x0058 - ChannelsSlicesEnable ChannelSlicesEnable field is not used at all on BXTP.

The Channel Slice Configuration is calculated internally based on the enabled channel configuration. 0x00←: Disable(Default), 0x01:Enable. \$EN DIS

Definition at line 233 of file FspmUpd.h.

6.1.2.25 UINT8 FSP\_M\_CONFIG::DDR3LASR

Offset 0x0051 - DDR3LASR NOTE: Only for memory down.

This is specific to ddr3l and used for refresh adjustment in Self Refresh, does not affect LP4. 0x00:Not Supported(← Default), 0x01:Supported. 0x0:Not Supported, 0x1:Supported

Definition at line 193 of file FspmUpd.h.

6.1.2.26 UINT8 FSP\_M\_CONFIG::DDR3LPageSize

Offset 0x0050 - DDR3LPageSize NOTE: Only for memory down (soldered down memory with no SPD).

0x01:1KB(Default), 0x02:2KB. 0x1:1KB, 0x2:2KB

Definition at line 186 of file FspmUpd.h.

6.1.2.27 UINT8 FSP\_M\_CONFIG::DIMM0SPDAddress

Offset 0x0063 - DIMM0SPDAddress DIMM0 SPD Address (NOTE: Only for DDR3L only.

Please put 0 for MemoryDown. 0xA0(Default).

Definition at line 285 of file FspmUpd.h.

6.1.2.28 UINT8 FSP\_M\_CONFIG::DIMM1SPDAddress

Offset 0x0064 - DIMM1SPDAddress DIMM1 SPD Address (NOTE: Only for DDR3L only.

Please put 0 for MemoryDown. 0xA4(Default).

Definition at line 290 of file FspmUpd.h.

6.1.2.29 UINT8 FSP\_M\_CONFIG::DisableFastBoot

Offset 0x0062 - DisableFastBoot 00:Disabled; Use saved training data (if valid) after first boot(Default), 01:Enabled; Full re-train of memory on every boot.

\$EN\_DIS

Definition at line 280 of file FspmUpd.h.

6.1.2.30 UINT8 FSP\_M\_CONFIG::DualRankSupportEnable

Offset 0x005A - DualRankSupportEnable Dual Rank Support Enable.

0x00:Disable, 0x01:Enable(Default). \$EN\_DIS

Definition at line 246 of file FspmUpd.h.

6.1.2.31 UINT8 FSP\_M\_CONFIG::eMMCTraceLen

Offset 0x0134 - eMMC Trace Length Select eMMC trace length to load OEM file from when loading OEM file name is specified.

0x0:Long(Default), 0x1:Short. 0x0:Long, 0x1:Short

Definition at line 698 of file FspmUpd.h.

#### 6.1.2.32 UINT8 FSP\_M\_CONFIG::EnableResetSystem

Offset 0x014B - Enable Reset System Enable FSP to trigger reset instead of returning reset request.

0x00: Return the Return Status from FSP if a reset is required. (default); 0x01: Perform Reset inside FSP instead of returning from the API. 0x0:Disabled, 0x1:Eabled

Definition at line 801 of file FspmUpd.h.

## 6.1.2.33 UINT8 FSP\_M\_CONFIG::EnableS3Heci2

Offset 0x014C - Enable HECI2 in S3 resume path Enable HECI2 in S3 resume path.

0x00: Skip HECI2 initialization in S3 resume. ; 0x01: Enable HECI2 in S3 resume path.(Default) 0x0:Disabled, 0x1:Eabled

Definition at line 808 of file FspmUpd.h.

## 6.1.2.34 UINT8 FSP\_M\_CONFIG::EnhancePort8xhDecoding

Offset 0x0119 - Enhance the port 8xh decoding Enable/Disable Enhance the port 8xh decoding.

0:Disable, 1:Enable(Default). \$EN DIS

Definition at line 663 of file FspmUpd.h.

#### 6.1.2.35 UINT8 FSP\_M\_CONFIG::FwTraceDestination

Offset 0x0138 - FW Trace Destination FW Trace Destination.

1-NPK\_TRACE\_TO\_MEMORY, 2-NPK\_TRACE\_TO\_DCI, 3-NPK\_TRACE\_TO\_BSSB, 4-NPK\_TRACE\_TO\_PT ← I(Default).

Definition at line 723 of file FspmUpd.h.

## 6.1.2.36 UINT8 FSP\_M\_CONFIG::FwTraceEn

Offset 0x0137 - FW Trace Enable Enable/Disable FW Trace.

0:Disable, 1:Enable(Default). \$EN DIS

Definition at line 717 of file FspmUpd.h.

## 6.1.2.37 UINT8 FSP\_M\_CONFIG::GttSize

Offset 0x004B - GTT Size Select the GTT Size used by the Internal Graphics Device.

0x1:2 MB, 0x2:4 MB, 0x3:8 MB(Default). 0x1:2 MB, 0x2:4 MB, 0x3:8 MB

Definition at line 141 of file FspmUpd.h.

## 6.1.2.38 UINT16 FSP\_M\_CONFIG::HighMemoryMaxValue

Offset 0x0060 - HighMemoryMaxValue High Memory Max Value: This value is used to restrict the amount of memory above 4GB and the calculations based on it.

Value is in MB. Example encodings are: 0x0400:1GB, 0x0800:2GB, 0x1000:4GB, 0x2000:8GB. 0x00(Default).

Definition at line 273 of file FspmUpd.h.

## 6.1.2.39 UINT8 FSP\_M\_CONFIG::lgd

Offset 0x0048 - Integrated Graphics Device Enable: Enable Integrated Graphics Device (IGD) when selected as the Primary Video Adaptor.

Disable: Always disable IGD. 0x00:Disable, 0x01:Enable(Default). \$EN\_DIS

Definition at line 118 of file FspmUpd.h.

## 6.1.2.40 UINT8 FSP\_M\_CONFIG::IgdApertureSize

Offset 0x004A - Aperture Size Select the Aperture Size used by the Internal Graphics Device.

0x1:128 MB(Default), 0x2:256 MB, 0x3:512 MB. 0x1:128 MB, 0x2:256 MB, 0x3:512 MB

Definition at line 134 of file FspmUpd.h.

## 6.1.2.41 UINT8 FSP\_M\_CONFIG::IgdDvmt50PreAlloc

Offset 0x0049 - DVMT Pre-Allocated Select DVMT 5.0 Pre-Allocated (Fixed) Graphics Memory size used by the Internal Graphics Device.

0x02:64 MB(Default). 0x02:64 MB, 0x03:96 MB, 0x04:128 MB, 0x05:160 MB, 0x06:192 MB, 0x07:224 MB, 0x08 ← :256 MB, 0x09:288 MB, 0x0A:320 MB, 0x0B:352 MB, 0x0C:384 MB, 0x0D:416 MB, 0x0E:448 MB, 0x0F:480 MB, 0x10:512 MB

Definition at line 127 of file FspmUpd.h.

## 6.1.2.42 UINT8 FSP\_M\_CONFIG::InterleavedMode

Offset 0x0053 - InterleavedMode This field is ignored if one of the PnP channel configurations is used.

If the memory configuration is different, then the field is used directly to populate. 0x00:Disable(Default),  $0x02 \leftarrow :Enable$ . 0x0:Disable, 0x2:Enable

Definition at line 211 of file FspmUpd.h.

### 6.1.2.43 UINT16 FSP\_M\_CONFIG::LowMemoryMaxValue

Offset 0x005E - LowMemoryMaxValue Low Memory Max Value: This value is used to restrict the amount of memory below 4GB and the calculations based on it.

Value is in MB.Example encodings are: 0x400 = 1GB, 0x800 = 2GB, 0x1000 = 4GB, 0x2000 8GB. 0x0000 (Default).

Definition at line 266 of file FspmUpd.h.

## 6.1.2.44 UINT8 FSP\_M\_CONFIG::MemoryDown

Offset 0x004F - Memory Down Memory Down.

0x0(Default). 0x0:No, 0x1:Yes, 0x2:1MD+SODIMM (for DDR3L only) ACRD, 0x3:1x32 LPDDR4

Definition at line 180 of file FspmUpd.h.

## 6.1.2.45 UINT16 FSP\_M\_CONFIG::MemorySizeLimit

Offset 0x005C - MemorySizeLimit Memory Size Limit: This value is used to restrict the total amount of memory and the calculations based on it.

Value is in MB. Example encodings are: 0x400 = 1GB, 0x800 = 2GB, 0x1000 = 4GB, 0x2000 8GB. 0x0000(Default)

Definition at line 259 of file FspmUpd.h.

6.1.2.46 UINT8 FSP\_M\_CONFIG::MinRefRate2xEnable

Offset 0x0059 - MinRefRate2xEnable Provided as a means to defend against Row-Hammer attacks.

0x00:Disable(Default), 0x01:Enable. \$EN\_DIS

Definition at line 240 of file FspmUpd.h.

6.1.2.47 UINT8 FSP\_M\_CONFIG::MrcDataSaving

Offset 0x011B - MRC Training Data Saving Enable/Disable MRC training data saving in FSP.

0x00:Disable(Default), 0x01:Enable. \$EN\_DIS

Definition at line 675 of file FspmUpd.h.

6.1.2.48 UINT8 FSP\_M\_CONFIG::MrcFastBoot

Offset 0x0047 - Memory Fast Boot Enable/Disable MRC fast boot support.

0x00:Disable, 0x01:Enable(Default). \$EN\_DIS

Definition at line 111 of file FspmUpd.h.

6.1.2.49 UINT32 FSP\_M\_CONFIG::Msc0Size

Offset 0x013C - Memory Region 0 Buffer Size Memory Region 0 Buffer Size.

0-0MB(Default), 1-1MB, 2-8MB, 3-64MB, 4-128MB, 5-256MB, 6-512MB, 7-1GB.

Definition at line 745 of file FspmUpd.h.

6.1.2.50 UINT8 FSP\_M\_CONFIG::Msc0Wrap

Offset 0x013A - Memory Region 0 Buffer WrapAround Memory Region 0 Buffer WrapAround.

0-n0-warp, 1-warp(Default).

Definition at line 734 of file FspmUpd.h.

6.1.2.51 UINT8 FSP\_M\_CONFIG::Msc1Wrap

Offset 0x013B - Memory Region 1 Buffer WrapAround Memory Region 1 Buffer WrapAround.

0-n0-warp, 1-warp(Default).

Definition at line 739 of file FspmUpd.h.

6.1.2.52 UINT32 FSP\_M\_CONFIG::MsgLevelMask

Offset 0x0108 - MsgLevelMask 32 bits used to mask out debug messages.

Masking out bit 0 mask all other messages.

Definition at line 638 of file FspmUpd.h.

6.1.2.53 UINT8 FSP\_M\_CONFIG::NpkEn

Offset 0x0136 - Npk Enable Enable/Disable Npk.

0:Disable, 1:Enable, 2:Debugger, 3:Auto(Default). 0:Disable, 1:Enable, 2:Debugger, 3:Auto

Definition at line 711 of file FspmUpd.h.

6.1.2.54 UINT8 FSP\_M\_CONFIG::OemFileName[16]

Offset 0x0120 - OEM File Name to Load Specify a file name to load from CSE file system after memory is available.

Empty indicates no file needs to be loaded.

Definition at line 687 of file FspmUpd.h.

6.1.2.55 UINT8 FSP\_M\_CONFIG::Package

Offset 0x004D - Package NOTE: Specifies CA Mapping for all technologies.

Supported CA Mappings: 0 - SODIMM(Default); 1 - BGA; 2 - BGA mirrored (LPDDR3 only); 3 - SODIMM/UDIMM with Rank 1 Mirrored (DDR3L); Refer to the IAFW spec for specific details about each CA mapping. 0x0:SODIMM, 0x1:BGA, 0x2:BGA mirrored (LPDDR3 only), 0x3:SODIMM/UDIMM with Rank 1 Mirrored (DDR3L)

Definition at line 157 of file FspmUpd.h.

6.1.2.56 UINT8 FSP\_M\_CONFIG::PeriodicRetrainingDisable

Offset 0x014A - Periodic Retraining Disable Periodic Retraining Disable - This option allows customers to disable LPDDR4 Periodic Retraining for debug purposes.

Periodic Retraining should be enabled in production. Periodic retraining allows the platform to operate reliably over a larger voltage and temperature range. This field has no effect for DDR3L and LPDDR3 memory type configurations. 0x00: Enable Periodic Retraining (default); 0x01: Disable Periodic Retraining (debug configuration only) 0x0←: Enabled, 0x1:Disabled

Definition at line 793 of file FspmUpd.h.

6.1.2.57 UINT8 FSP\_M\_CONFIG::PmcMlvI

Offset 0x0148 - PMC Message Level PMC Message Output Verbosity Level.

0, 1(Default), 2-4=2-4.

Definition at line 776 of file FspmUpd.h.

6.1.2.58 UINT8 FSP\_M\_CONFIG::PreMemGpioTableEntryNum

Offset 0x0118 - PreMem GPIO Table Entry Number.

Currently maximum entry number is 4 Number of Entries in PreMem GPIO Table. 0(Default).

Definition at line 657 of file FspmUpd.h.

6.1.2.59 UINT8 FSP\_M\_CONFIG::PreMemGpioTablePinNum[4]

Offset 0x0110 - PreMem GPIO Pin Number for each table Number of Pins in each PreMem GPIO Table.

0(Default).

Definition at line 647 of file FspmUpd.h.

6.1.2.60 UINT32 FSP\_M\_CONFIG::PreMemGpioTablePtr

Offset 0x0114 - PreMem GPIO Table Pointer Pointer to Array of pointers to PreMem GPIO Table.

0x0000000(Default).

Definition at line 652 of file FspmUpd.h.

6.1.2.61 UINT8 FSP\_M\_CONFIG::PrimaryVideoAdaptor

Offset 0x004C - Primary Display Select which of IGD/PCI Graphics device should be Primary Display. 0x0:AUTO(Default), 0x2:IGD, 0x3:PCI 0x0:AUTO, 0x2:IGD, 0x3:PCI

Definition at line 148 of file FspmUpd.h.

6.1.2.62 UINT8 FSP\_M\_CONFIG::Profile

Offset 0x004E - Profile Profile list.

0x19(Default). 0x1:WIO2\_800\_7\_8\_8, 0x2:WIO2\_1066\_9\_10\_10, 0x3:LPDDR3\_1066\_8\_10\_10, 0x4:LPDDR3 ← 1333\_10\_12\_12, 0x5:LPDDR3\_1600\_12\_15\_15, 0x6:LPDDR3\_1866\_14\_17\_17, 0x7:LPDDR3\_2133\_16\_20\_20, 0x8:LPDDR4\_1066\_10\_10\_10, 0x9:LPDDR4\_1600\_14\_15\_15, 0xA:LPDDR4\_2133\_20\_20\_20, 0xB:LPDDR4\_← 2400\_24\_22\_22, 0xC:LPDDR4\_2666\_24\_24\_24, 0xD:LPDDR4\_2933\_28\_27\_27, 0xE:LPDDR4\_3200\_28\_29\_29, 0xF:DDR3\_1066\_6\_6\_6, 0x10:DDR3\_1066\_7\_7\_7, 0x11:DDR3\_1066\_8\_8\_8, 0x12:DDR3\_1333\_7\_7\_7, 0x13 ← :DDR3\_1333\_8\_8\_8, 0x14:DDR3\_1333\_9\_9\_9, 0x15:DDR3\_1333\_10\_10\_10, 0x16:DDR3\_1600\_8\_8\_8, 0x17 ← :DDR3\_1600\_9\_9\_9, 0x18:DDR3\_1600\_10\_10\_10, 0x19:DDR3\_1600\_11\_11\_11, 0x1A:DDR3\_1866\_10\_10\_10, 0x1B:DDR3\_1866\_11\_11\_11, 0x1C:DDR3\_1866\_12\_12\_12, 0x1D:DDR3\_1866\_13\_13\_13, 0x1E:DDR3\_2133 ← 11\_11\_11, 0x1F:DDR3\_2133\_12\_12\_12, 0x20:DDR3\_2133\_13\_13, 0x21:DDR3\_2133\_14\_14\_14, 0x22:D ← DR4\_1333\_10\_10\_10, 0x23:DDR4\_1600\_10\_10\_10, 0x24:DDR4\_1866\_14\_14\_14, 0x29:DDR4\_2133\_ ← 14\_14\_14, 0x24:DDR4\_2133\_15\_15\_15, 0x2B:DDR4\_2133\_16\_16\_16, 0x2C:DDR4\_2400\_15\_15\_15, 0x2D:D ← DR4\_2400\_16\_16\_16, 0x2E:DDR4\_2400\_18\_18\_18\_18

Definition at line 174 of file FspmUpd.h.

6.1.2.63 UINT8 FSP\_M\_CONFIG::PtiMode

Offset 0x0144 - PTI Mode PTI Mode.

0-0ff, 1-x4(Default), 2-x8, 3-x12, 4-x16.

Definition at line 756 of file FspmUpd.h.

6.1.2.64 UINT8 FSP\_M\_CONFIG::PtiSpeed

Offset 0x0146 - PTI Speed PTI Speed.

0-full, 1-half, 2-quarter(Default).

Definition at line 766 of file FspmUpd.h.

6.1.2.65 UINT8 FSP\_M\_CONFIG::PtiTraining

Offset 0x0145 - PTI Training PTI Training.

0-off(Default), 1-6=1-6.

Definition at line 761 of file FspmUpd.h.

6.1.2.66 UINT8 FSP\_M\_CONFIG::PunitMlvI

Offset 0x0147 - Punit Message Level Punit Message Output Verbosity Level.

0, 1(Default), 2-4=2-4.

Definition at line 771 of file FspmUpd.h.

6.1.2.67 UINT8 FSP\_M\_CONFIG::RecoverDump

Offset 0x0139 - NPK Recovery Dump Enable/Disable NPK Recovery Dump.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 729 of file FspmUpd.h.

6.1.2.68 UINT8 FSP\_M\_CONFIG::RmtCheckRun

Offset 0x0085 - RmtCheckRun Parameter used to determine whether to run the margin check.

Bit 0 is used for MINIMUM MARGIN CHECK and bit 1 is used for DEGRADE MARGIN CHECK

Definition at line 587 of file FspmUpd.h.

6.1.2.69 UINT8 FSP\_M\_CONFIG::RmtMode

Offset 0x005B - RmtMode Rank Margin Tool Mode.

0x00(Default), 0x3(Enabled). 0x0:Disabled, 0x3:Enabled

Definition at line 252 of file FspmUpd.h.

6.1.2.70 UINT8 FSP\_M\_CONFIG::RtEn

Offset 0x015C - Real Time Enabling Real-Time Feature Configuration Bits settings.

0x0:Disabled (default), 0x1:Enabled \$EN\_DIS

Definition at line 830 of file FspmUpd.h.

6.1.2.71 UINT8 FSP\_M\_CONFIG::ScramblerSupport

Offset 0x0052 - ScramblerSupport Scrambler Support - Enable or disable the memory scrambler.

Data scrambling is provided as a means to increase signal integrity/reduce RFI generated by the DRAM interface. This is achieved by randomizing seed that encodes/decodes memory data so repeating a worse case pattern is hard to repeat. 00: Disable Scrambler Support, 01: Enable Scrambler Support \$EN\_DIS

Definition at line 203 of file FspmUpd.h.

6.1.2.72 UINT32 FSP\_M\_CONFIG::SerialDebugPortAddress

Offset 0x0040 - Debug Serial Port Base address Debug serial port base address.

This option will be used only when the 'Serial Port Debug Device' option is set to 'External Device'. 0x00000000(Default).

Definition at line 85 of file FspmUpd.h.

6.1.2.73 UINT8 FSP\_M\_CONFIG::SerialDebugPortDevice

Offset 0x0045 - Serial Port Debug Device Select active serial port device for debug.

For SOC UART devices, 'Debug Serial Port Base' options will be ignored. 0x02:SOC UART2(Default). 0:SOC UART0, 1:SOC UART1, 2:SOC UART2, 3:External Device

Definition at line 99 of file FspmUpd.h.

6.1.2.74 UINT8 FSP\_M\_CONFIG::SerialDebugPortStrideSize

Offset 0x0046 - Debug Serial Port Stride Size Debug serial port register map stride size in bytes.

0x00:1, 0x02:4(Default). 0:1, 2:4

Definition at line 105 of file FspmUpd.h.

6.1.2.75 UINT8 FSP\_M\_CONFIG::SerialDebugPortType

Offset 0x0044 - Debug Serial Port Type 16550 compatible debug serial port resource type.

NONE means no serial port support. 0x02:MMIO(Default). 0:NONE, 1:I/O, 2:MMIO

Definition at line 92 of file FspmUpd.h.

6.1.2.76 UINT8 FSP\_M\_CONFIG::SkipCseRbp

Offset 0x0135 - Skip CSE RBP to support zero sized IBB Enable/Disable skip CSE RBP for bootloader which loads IBB without assistance of CSE.

0x00:Disable(Default), 0x01:Enable. \$EN\_DIS

Definition at line 705 of file FspmUpd.h.

6.1.2.77 UINT16 FSP\_M\_CONFIG::SliceHashMask

Offset 0x0056 - SliceHashMask ChannelHashMask and SliceHashMask allow for the channel hashing algorithm to be modified.

These inputs are not used for configurations where an optimized ChannelHashMask has been provided by the PnP validation teams. 0x00(Default).

Definition at line 225 of file FspmUpd.h.

6.1.2.78 UINT8 FSP\_M\_CONFIG::SpdWriteEnable

Offset 0x011A - SPD Data Write Enable/Disable SPD data write on the SMBUS.

0x00:Disable(Default), 0x01:Enable. \$EN\_DIS

Definition at line 669 of file FspmUpd.h.

6.1.2.79 UINT64 FSP\_M\_CONFIG::StartTimerTickerOfPfetAssert

Offset 0x0154 - PCIE SLOT Power Enable Assert Time - PFET.

ACPI Timer Ticker to measure when PCIE Slot Power is enabled through PFET. FSP will wait for 100ms for the power to be stable, before de-asserting PERST bin. Customer who designed the board PCIE slot Power automatically enabled, can pass value of zero here.

Definition at line 824 of file FspmUpd.h.

6.1.2.80 UINT8 FSP\_M\_CONFIG::SwTraceEn

Offset 0x0149 - SW Trace Enable Enable/Disable SW Trace.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 782 of file FspmUpd.h.

The documentation for this struct was generated from the following file:

• FspmUpd.h

# 6.2 FSP\_S\_CONFIG Struct Reference

#### Fsp S Configuration.

#include <FspsUpd.h>

## **Public Attributes**

• UINT8 ActiveProcessorCores

Offset 0x0020 - ActiveProcessorCores Number of active cores.

UINT8 DisableCore1

Offset 0x0021 - Disable Core1 Disable/Enable Core1.

• UINT8 DisableCore2

Offset 0x0022 - Disable Core2 Disable/Enable Core2.

UINT8 DisableCore3

Offset 0x0023 - Disable Core3 Disable/Enable Core3.

UINT8 VmxEnable

Offset 0x0024 - VMX Enable Enable or Disable VMX.

• UINT8 ProcTraceMemSize

Offset 0x0025 - Memory region allocation for Processor Trace Memory region allocation for Processor Trace, allowed range is from 4K (0x0) to 128MB (0xF); **0xFF: Disable.** 

• UINT8 ProcTraceEnable

Offset 0x0026 - Enable Processor Trace Enable or Disable Processor Trace feature.

UINT8 Eist

Offset 0x0027 - Eist Enable or Disable Intel SpeedStep Technology.

UINT8 BootPState

Offset 0x0028 - Boot PState Boot PState with HFM or LFM.

UINT8 EnableCx

Offset 0x0029 - CPU power states (C-states) Enable or Disable CPU power states (C-states).

UINT8 C1e

Offset 0x002A - Enhanced C-states Enable or Disable Enhanced C-states.

UINT8 BiProcHot

Offset 0x002B - Bi-Directional PROCHOT# Enable or Disable Bi-Directional PROCHOT#.

UINT8 PkgCStateLimit

Offset 0x002C - Max Pkg Cstate Max Pkg Cstate.

UINT8 CStateAutoDemotion

Offset 0x002D - C-State auto-demotion C-State Auto Demotion.

• UINT8 CStateUnDemotion

Offset 0x002E - C-State un-demotion C-State un-demotion.

UINT8 MaxCoreCState

Offset 0x002F - Max Core C-State Max Core C-State.

UINT8 PkgCStateDemotion

Offset 0x0030 - Package C-State Demotion Enable or Disable Package Cstate Demotion.

UINT8 PkgCStateUnDemotion

Offset 0x0031 - Package C-State Un-demotion Enable or Disable Package Cstate UnDemotion.

UINT8 TurboMode

Offset 0x0032 - Turbo Mode Enable or Disable long duration Turbo Mode.

UINT8 HdaVerbTableEntryNum

Offset 0x0033 - SC HDA Verb Table Entry Number Number of Entries in Verb Table.

UINT32 HdaVerbTablePtr

Offset 0x0034 - SC HDA Verb Table Pointer Pointer to Array of pointers to Verb Table.

UINT8 P2sbUnhide

Offset 0x0038 - Enable/Disable P2SB device hidden.

UINT8 lpuEn

Offset 0x0039 - IPU Enable/Disable Enable/Disable IPU Device.

UINT8 lpuAcpiMode

Offset 0x003A - IMGU ACPI mode selection 0:Auto, 1:IGFX Child device(Default), 2:ACPI device.

UINT8 ForceWake

Offset 0x003B - Enable ForceWake Enable/disable ForceWake Models.

UINT32 GttMmAdr

Offset 0x003C - GttMmAdr GttMmAdr structure for initialization.

UINT32 GmAdr

Offset 0x0040 - GmAdr GmAdr structure for initialization.

UINT8 PavpLock

Offset 0x0044 - Enable PavpLock Enable/disable PavpLock.

UINT8 GraphicsFreqModify

Offset 0x0045 - Enable GraphicsFreqModify Enable/disable GraphicsFreqModify.

UINT8 GraphicsFreqReq

Offset 0x0046 - Enable GraphicsFreqReq Enable/disable GraphicsFreqReq.

• UINT8 GraphicsVideoFreq

Offset 0x0047 - Enable GraphicsVideoFreq Enable/disable GraphicsVideoFreq.

UINT8 PmLock

Offset 0x0048 - Enable PmLock Enable/disable PmLock.

UINT8 DopClockGating

Offset 0x0049 - Enable DopClockGating Enable/disable DopClockGating.

• UINT8 UnsolicitedAttackOverride

Offset 0x004A - Enable UnsolicitedAttackOverride Enable/disable UnsolicitedAttackOverride.

UINT8 WOPCMSupport

Offset 0x004B - Enable WOPCMSupport Enable/disable WOPCMSupport.

UINT8 WOPCMSize

Offset 0x004C - Enable WOPCMSize Enable/disable WOPCMSize.

UINT8 PowerGating

Offset 0x004D - Enable PowerGating Enable/disable PowerGating.

UINT8 UnitLevelClockGating

Offset 0x004E - Enable UnitLevelClockGating Enable/disable UnitLevelClockGating.

UINT8 FastBoot

Offset 0x004F - Enable FastBoot Enable/disable FastBoot.

UINT8 DynSR

Offset 0x0050 - Enable DynSR Enable/disable DynSR.

UINT8 SalpuEnable

Offset 0x0051 - Enable SalpuEnable Enable/disable SalpuEnable.

UINT8 PmSupport

Offset 0x0052 - GT PM Support Enable/Disable GT power management support.

UINT8 EnableRenderStandby

Offset 0x0053 - RC6(Render Standby) Enable/Disable render standby support.

UINT32 LogoSize

Offset 0x0054 - BMP Logo Data Size BMP logo data buffer size.

UINT32 LogoPtr

Offset 0x0058 - BMP Logo Data Pointer BMP logo data pointer to a BMP format buffer.

UINT32 GraphicsConfigPtr

Offset 0x005C - Graphics Configuration Data Pointer Graphics configuration data used for initialization.

UINT8 PavpEnable

Offset 0x0060 - PAVP Enable Enable/Disable Protected Audio Visual Path (PAVP).

UINT8 PavpPr3

Offset 0x0061 - PAVP PR3 Enable/Disable PAVP PR3 0:Disable, 1:Enable(Default).

• UINT8 CdClock

Offset 0x0062 - CdClock Frequency selection 0:144MHz, 1:288MHz, 2:384MHz, 3:576MHz, 4:624MHz(Default).

UINT8 PeiGraphicsPeimInit

Offset 0x0063 - Enable/Disable PeiGraphicsPeimInit Enable/Disable PeiGraphicsPeimInit 0:Disable, 1:Enable(← Default).

• UINT8 WriteProtectionEnable [5]

Offset 0x0064 - Write Protection Support Enable/disable Write Protection.

UINT8 ReadProtectionEnable [5]

Offset 0x0069 - Read Protection Support Enable/disable Read Protection.

UINT16 ProtectedRangeLimit [5]

Offset 0x006E - Protected Range Limitation The address of the upper limit of protection, 0x0FFFh(Default).

UINT16 ProtectedRangeBase [5]

Offset 0x0078 - Protected Range Base The base address of the upper limit of protection.

UINT8 Gmm

Offset 0x0082 - Enable SC Gaussian Mixture Models Enable/disable SC Gaussian Mixture Models.

UINT8 ClkGatingPgcbClkTrunk

Offset 0x0083 - GMM Clock Gating - PGCB Clock Trunk Enable/disable PGCB Clock Trunk.

UINT8 ClkGatingSb

Offset 0x0084 - GMM Clock Gating - Sideband Enable/disable Sideband.

• UINT8 ClkGatingSbClkTrunk

Offset 0x0085 - GMM Clock Gating - Sideband Enable/disable Sideband.

UINT8 ClkGatingSbClkPartition

Offset 0x0086 - GMM Clock Gating - Sideband Clock Partition Enable/disable Sideband Clock Partition.

• UINT8 ClkGatingCore

Offset 0x0087 - GMM Clock Gating - Core Enable/disable Core.

UINT8 ClkGatingDma

Offset 0x0088 - GMM Clock Gating - DMA Enable/disable DMA.

• UINT8 ClkGatingRegAccess

Offset 0x0089 - GMM Clock Gating - Register Access Enable/disable Register Access.

UINT8 ClkGatingHost

Offset 0x008A - GMM Clock Gating - Host Enable/disable Host.

UINT8 ClkGatingPartition

Offset 0x008B - GMM Clock Gating - Partition Enable/disable Partition.

UINT8 ClkGatingTrunk

Offset 0x008C - Clock Gating - Trunk Enable/disable Trunk.

UINT8 HdaEnable

Offset 0x008D - HD Audio Support Enable/disable HDA Audio Feature.

UINT8 DspEnable

Offset 0x008E - HD Audio DSP Support Enable/disable HDA Audio DSP Feature.

UINT8 Pme

Offset 0x008F - Azalia wake-on-ring Enable/disable Azalia wake-on-ring.

UINT8 HdAudioloBufferOwnership

Offset 0x0090 - HD-Audio I/O Buffer Ownership Set HD-Audio I/O Buffer Ownership.

UINT8 HdAudioloBufferVoltage

Offset 0x0091 - HD-Audio I/O Buffer Voltage HD-Audio I/O Buffer Voltage Mode Selectiton .

UINT8 HdAudioVcType

Offset 0x0092 - HD-Audio Virtual Channel Type HD-Audio Virtual Channel Type Selectiton.

UINT8 HdAudioLinkFrequency

Offset 0x0093 - HD-Audio Link Frequency HD-Audio Virtual Channel Type Selectiton.

UINT8 HdAudioIDispLinkFrequency

Offset 0x0094 - HD-Audio iDisp-Link Frequency HD-Audio iDisp-Link Frequency Selectiton.

UINT8 HdAudioIDispLinkTmode

Offset 0x0095 - HD-Audio iDisp-Link T-Mode HD-Audio iDisp-Link T-Mode Selectiton.

UINT8 DspEndpointDmic

Offset 0x0096 - HD-Audio Disp DMIC HD-Audio Disp DMIC Selectiton.

UINT8 DspEndpointBluetooth

Offset 0x0097 - HD-Audio Bluetooth Enable/Disable HD-Audio bluetooth.

UINT8 DspEndpointI2sSkp

Offset 0x0098 - HD-Audio I2S SHK Enable/Disable HD-Audio I2S SHK.

UINT8 DspEndpointI2sHp

Offset 0x0099 - HD-Audio I2S HP Enable/Disable HD-Audio I2S HP.

UINT8 AudioCtlPwrGate

Offset 0x009A - HD-Audio Controller Power Gating Enable/Disable HD-Audio Controller Power Gating.

UINT8 AudioDspPwrGate

Offset 0x009B - HD-Audio ADSP Power Gating Enable/Disable HD-Audio ADSP Power Gating.

• UINT8 Mmt

Offset 0x009C - HD-Audio CSME Memory Transfers Enable/Disable HD-Audio CSME Memory Transfers.

UINT8 Hmt

Offset 0x009D - HD-Audio Host Memory Transfers Enable/Disable HD-Audio Host Memory Transfers.

UINT8 HDAudioPwrGate

Offset 0x009E - HD-Audio Power Gating Enable/Disable HD-Audio BIOS Configuration Lock Down.

• UINT8 HDAudioClkGate

Offset 0x009F - HD-Audio Clock Gatingn Enable/Disable HD-Audio Clock Gating.

UINT32 DspFeatureMask

Offset 0x00A0 - Bitmask of DSP Feature Set Bitmask of HD-Audio DSP Feature.

UINT32 DspPpModuleMask

Offset 0x00A4 - Bitmask of supported DSP Post-Processing Modules Set HD-Audio Bitmask of supported DSP Post-Processing Modules.

• UINT8 BiosCfgLockDown

Offset 0x00A8 - HD-Audio BIOS Configuration Lock Down Enable/Disable HD-Audio BIOS Configuration Lock Down.

UINT8 Hpet

 ${\it Offset~0x00A9-Enable~High~Precision~Timer~Enable/Disable~Hpet}.$ 

UINT8 HpetBdfValid

Offset 0x00AA - Hpet Valid BDF Value Enable/Disable Hpet Valid BDF Value.

• UINT8 HpetBusNumber

Offset 0x00AB - Bus Number of Hpet Completer ID of Bus Number of Hpet.

UINT8 HpetDeviceNumber

Offset 0x00AC - Device Number of Hpet Completer ID of Device Number of Hpet.

UINT8 HpetFunctionNumber

Offset 0x00AD - Function Number of Hpet Completer ID of Function Number of Hpet.

UINT8 IoApicBdfValid

Offset 0x00AE - IoApic Valid BDF Value Enable/Disable IoApic Valid BDF Value.

UINT8 IoApicBusNumber

Offset 0x00AF - Bus Number of IoApic Completer ID of Bus Number of IoApic.

UINT8 IoApicDeviceNumber

Offset 0x00B0 - Device Number of IoApic Completer ID of Device Number of IoApic.

UINT8 IoApicFunctionNumber

Offset 0x00B1 - Function Number of IoApic Completer ID of Function Number of IoApic.

• UINT8 IoApicEntry24\_119

Offset 0x00B2 - IOAPIC Entry 24-119 Enable/Disable IOAPIC Entry 24-119.

UINT8 loApicId

Offset 0x00B3 - IO APIC ID This member determines IOAPIC ID.

UINT8 IoApicRangeSelect

Offset 0x00B4 - IoApic Range Define address bits 19:12 for the IOxAPIC range.

UINT8 IshEnable

Offset 0x00B5 - ISH Controller Enable/Disable ISH Controller.

UINT8 BiosInterface

Offset 0x00B6 - BIOS Interface Lock Down Enable/Disable BIOS Interface Lock Down bit to prevent writes to the Backup Control Register.

UINT8 BiosLock

Offset 0x00B7 - Bios LockDown Enable Enable the BIOS Lock Enable (BLE) feature and set EISS bit.

UINT8 SpiEiss

Offset 0x00B8 - SPI EISS Status Enable/Disable InSMM.STS (EISS) in SPI.

UINT8 BiosLockSwSmiNumber

Offset 0x00B9 - BiosLock SWSMI Number This member describes the SwSmi value for Bios Lock.

UINT8 LPSS S0ixEnable

Offset 0x00BA - LPSS IOSF PMCTL S0ix Enable Enable/Disable LPSS IOSF Bridge PMCTL Register S0ix Bits.

UINT8 UnusedUpdSpace0 [1]

Offset 0x00BB.

UINT8 I2cClkGateCfg [8]

Offset 0x00BC - LPSS I2C Clock Gating Configuration Enable/Disable LPSS I2C Clock Gating.

UINT8 HsuartClkGateCfg [4]

Offset 0x00C4 - PSS HSUART Clock Gating Configuration Enable/Disable LPSS HSUART Clock Gating.

UINT8 SpiClkGateCfg [3]

Offset 0x00C8 - LPSS SPI Clock Gating Configuration Enable/Disable LPSS SPI Clock Gating.

• UINT8 I2c0Enable

Offset 0x00CB - I2C Device 0 Enable/Disable I2C Device 0.

UINT8 I2c1Enable

Offset 0x00CC - I2C Device 1 Enable/Disable I2C Device 1.

• UINT8 I2c2Enable

Offset 0x00CD - I2C Device 2 Enable/Disable I2C Device 2.

UINT8 I2c3Enable

Offset 0x00CE - I2C Device 3 Enable/Disable I2C Device 3.

UINT8 I2c4Enable

Offset 0x00CF - I2C Device 4 Enable/Disable I2C Device 4.

UINT8 I2c5Enable

Offset 0x00D0 - I2C Device 5 Enable/Disable I2C Device 5.

• UINT8 I2c6Enable

Offset 0x00D1 - I2C Device 6 Enable/Disable I2C Device 6.

• UINT8 I2c7Enable

Offset 0x00D2 - I2C Device 7 Enable/Disable I2C Device 7.

UINT8 Hsuart0Enable

Offset 0x00D3 - UART Device 0 Enable/Disable UART Device 0.

UINT8 Hsuart1Enable

Offset 0x00D4 - UART Device 1 Enable/Disable UART Device 1.

UINT8 Hsuart2Enable

Offset 0x00D5 - UART Device 2 Enable/Disable UART Device 2.

• UINT8 Hsuart3Enable

Offset 0x00D6 - UART Device 3 Enable/Disable UART Device 3.

UINT8 Spi0Enable

Offset 0x00D7 - SPI UART Device 0 Enable/Disable SPI Device 0.

UINT8 Spi1Enable

Offset 0x00D8 - SPI UART Device 1 Enable/Disable SPI Device 1.

• UINT8 Spi2Enable

Offset 0x00D9 - SPI UART Device 2 Enable/Disable SPI Device 2.

UINT8 OsDbgEnable

Offset 0x00DA - OS Debug Feature Enable/Disable OS Debug Feature.

UINT8 DciEn

Offset 0x00DB - DCI Feature Enable/Disable DCI Feature.

UINT32 Uart2KernelDebugBaseAddress

Offset 0x00DC - UART Debug Base Address UART Debug Base Address.

· UINT8 PcieClockGatingDisabled

Offset 0x00E0 - Enable PCIE Clock Gating Enable/disable PCIE Clock Gating.

UINT8 PcieRootPort8xhDecode

Offset 0x00E1 - Enable PCIE Root Port 8xh Decode Enable/disable PCIE Root Port 8xh Decode.

• UINT8 Pcie8xhDecodePortIndex

Offset 0x00E2 - PCIE 8xh Decode Port Index PCIE 8xh Decode Port Index.

UINT8 PcieRootPortPeerMemoryWriteEnable

Offset 0x00E3 - Enable PCIE Root Port Peer Memory Write Enable/disable PCIE root port peer memory write.

UINT8 PcieAspmSwSmiNumber

Offset 0x00E4 - PCIE SWSMI Number This member describes the SwSmi value for override PCIe ASPM table.

UINT8 UnusedUpdSpace1 [1]

Offset 0x00E5.

UINT8 PcieRootPortEn [6]

Offset 0x00E6 - PCI Express Root Port Control the PCI Express Root Port .

• UINT8 PcieRpHide [6]

Offset 0x00EC - Hide PCIE Root Port Configuration Space Enable/disable Hide PCIE Root Port Configuration Space.

UINT8 PcieRpSlotImplemented [6]

Offset 0x00F2 - PCIE Root Port Slot Implement Enable/disable PCIE Root Port Slot Implement.

• UINT8 PcieRpHotPlug [6]

Offset 0x00F8 - Hot Plug PCI Express Hot Plug Enable/Disable.

UINT8 PcieRpPmSci [6]

Offset 0x00FE - PCIE PM SCI Enable/Disable PCI Express PME SCI.

UINT8 PcieRpExtSync [6]

Offset 0x0104 - PCIE Root Port Extended Sync Enable/Disable PCIE Root Port Extended Sync.

• UINT8 PcieRpTransmitterHalfSwing [6]

Offset 0x010A - Transmitter Half Swing Transmitter Half Swing Enable/Disable.

• UINT8 PcieRpAcsEnabled [6]

Offset 0x0110 - ACS Enable/Disable Access Control Services Extended Capability.

UINT8 PcieRpClkReqSupported [6]

Offset 0x0116 - Clock Request Support Enable/Disable CLKREQ# Support.

UINT8 PcieRpClkReqNumber [6]

Offset 0x011C - Configure CLKREQ Number Configure Root Port CLKREQ Number if CLKREQ is supported.

UINT8 PcieRpClkReqDetect [6]

Offset 0x0122 - CLKREQ# Detection Enable/Disable CLKREQ# Detection Probe.

UINT8 AdvancedErrorReporting [6]

Offset 0x0128 - Advanced Error Reporting Enable/Disable Advanced Error Reporting.

• UINT8 PmeInterrupt [6]

Offset 0x012E - PME Interrupt Enable/Disable PME Interrupt.

UINT8 UnsupportedRequestReport [6]

Offset 0x0134 - URR PCI Express Unsupported Request Reporting Enable/Disable.

• UINT8 FatalErrorReport [6]

Offset 0x013A - FER PCI Express Device Fatal Error Reporting Enable/Disable.

• UINT8 NoFatalErrorReport [6]

Offset 0x0140 - NFER PCI Express Device Non-Fatal Error Reporting Enable/Disable.

UINT8 CorrectableErrorReport [6]

Offset 0x0146 - CER PCI Express Device Correctable Error Reporting Enable/Disable.

UINT8 SystemErrorOnFatalError [6]

Offset 0x014C - SEFE Root PCI Express System Error on Fatal Error Enable/Disable.

UINT8 SystemErrorOnNonFatalError [6]

Offset 0x0152 - SENFE Root PCI Express System Error on Non-Fatal Error Enable/Disable.

• UINT8 SystemErrorOnCorrectableError [6]

Offset 0x0158 - SECE Root PCI Express System Error on Correctable Error Enable/Disable.

UINT8 PcieRpSpeed [6]

Offset 0x015E - PCIe Speed Configure PCIe Speed.

UINT8 PhysicalSlotNumber [6]

Offset 0x0164 - Physical Slot Number Physical Slot Number for PCIE Root Port.

UINT8 PcieRpCompletionTimeout [6]

Offset 0x016A - CTO Enable/Disable PCI Express Completion Timer TO.

• UINT8 PtmEnable [6]

Offset 0x0170 - PTM Support Enable/Disable PTM Support.

UINT8 PcieRpAspm [6]

Offset 0x0176 - ASPM PCI Express Active State Power Management settings.

• UINT8 PcieRpL1Substates [6]

Offset 0x017C - L1 Substates PCI Express L1 Substates settings.

• UINT8 PcieRpLtrEnable [6]

Offset 0x0182 - PCH PCIe LTR PCH PCIE Latency Reporting Enable/Disable.

UINT8 PcieRpLtrConfigLock [6]

Offset 0x0188 - PCIE LTR Lock PCIE LTR Configuration Lock.

• UINT8 PmeB0S5Dis

Offset 0x018E - PME\_B0\_S5 Disable bit PME\_B0\_S5\_DIS bit in the General PM Configuration B (GEN\_PMCON\_B) register.

• UINT8 PciClockRun

Offset 0x018F - PCI Clock Run This member describes whether or not the PCI ClockRun feature of SC should be enabled.

UINT8 Timer8254ClkSetting

Offset 0x0190 - Enable/Disable Timer 8254 Clock Setting Enable/Disable Timer 8254 Clock.

UINT8 EnableSata

Offset 0x0191 - Chipset SATA Enables or Disables the Chipset SATA Controller.

UINT8 SataMode

Offset 0x0192 - SATA Mode Selection Determines how SATA controller(s) operate.

UINT8 SataSalpSupport

Offset 0x0193 - Aggressive LPM Support Enable PCH to aggressively enter link power state.

UINT8 SataPwrOptEnable

Offset 0x0194 - SATA Power Optimization Enable SATA Power Optimizer on SC side.

UINT8 eSATASpeedLimit

Offset 0x0195 - eSATA Speed Limit Enable/Disable eSATA Speed Limit.

UINT8 SpeedLimit

Offset 0x0196 - SATA Speed Limit SATA Speed Limit.

UINT8 UnusedUpdSpace2 [1]

Offset 0x0197.

UINT8 SataPortsEnable [2]

Offset 0x0198 - SATA Port Enable or Disable SATA Port.

UINT8 SataPortsDevSlp [2]

Offset 0x019A - SATA Port DevSlp Enable/Disable SATA Port DevSlp.

• UINT8 SataPortsHotPlug [2]

Offset 0x019C - SATA Port HotPlug Enable/Disable SATA Port Hotplug.

UINT8 SataPortsInterlockSw [2]

Offset 0x019E - Mechanical Presence Switch Controls reporting if this port has an Mechanical Presence Switch.

UINT8 SataPortsExternal [2]

Offset 0x01A0 - External SATA Ports Enable/Disable External SATA Ports.

UINT8 SataPortsSpinUp [2]

Offset 0x01A2 - Spin Up Device Enable/Disable device spin up at boot on selected Sata Ports.

• UINT8 SataPortsSolidStateDrive [2]

Offset 0x01A4 - SATA Solid State Identify the SATA port is connected to Solid State Drive or Hard Disk Drive.

• UINT8 SataPortsEnableDitoConfig [2]

Offset 0x01A6 - DITO Configuration Enable/Disable DITO Configuration.

• UINT8 SataPortsDmVal [2]

Offset 0x01A8 - DM Value DM Value.

UINT8 UnusedUpdSpace3 [2]

Offset 0x01AA.

UINT16 SataPortsDitoVal [2]

Offset 0x01AC - DITO Value DEVSLP Idle Timeout Value.

• UINT16 SubSystemVendorld

Offset 0x01B0 - Subsystem Vendor ID Subsystem Vendor ID.

UINT16 SubSystemId

Offset 0x01B2 - Subsystem ID Subsystem ID.

• UINT8 CRIDSettings

Offset 0x01B4 - CRIDSettings PMC CRID setting.

UINT8 ResetSelect

Offset 0x01B5 - ResetSelect ResetSelect.

UINT8 SdcardEnabled

Offset 0x01B6 - SD Card Support (D27:F0) Enable/Disable SD Card Support.

• UINT8 eMMCEnabled

Offset 0x01B7 - SeMMC Support (D28:F0) Enable/Disable eMMC Support.

UINT8 eMMCHostMaxSpeed

Offset 0x01B8 - eMMC Max Speed Select the eMMC max Speed allowed.

UINT8 UfsEnabled

Offset 0x01B9 - UFS Support (D29:F0) Enable/Disable SDIO Support.

UINT8 SdioEnabled

Offset 0x01BA - SDIO Support (D30:F0) Enable/Disable SDIO Support.

UINT8 GppLock

Offset 0x01BB - GPP Lock Feature Enable/Disable GPP lock.

UINT8 SirgEnable

Offset 0x01BC - Serial IRQ Enable/Disable Serial IRQ.

UINT8 SirqMode

Offset 0x01BD - Serial IRQ Mode Serial IRQ Mode Selection.

UINT8 StartFramePulse

Offset 0x01BE - Start Frame Pulse Width Start Frame Pulse Width Value.

UINT8 SmbusEnable

Offset 0x01BF - Enable SMBus Enable/disable SMBus controller.

UINT8 ArpEnable

Offset 0x01C0 - SMBus ARP Support Enable/disable SMBus ARP Support.

UINT8 UnusedUpdSpace4

Offset 0x01C1.

UINT16 NumRsvdSmbusAddresses

Offset 0x01C2 - SMBus Table Elements The number of elements in the Reserved SMBus Address Table.

UINT8 RsvdSmbusAddressTable [128]

Offset 0x01C4 - Reserved SMBus Address Table Array of addresses reserved for non-ARP-capable SMBus devices.

UINT8 DisableComplianceMode

Offset 0x0244 - XHCI Disable Compliance Mode Options to disable XHCI Link Compliance Mode.

UINT8 UsbPerPortCtl

Offset 0x0245 - USB Per-Port Control Control each of the USB ports enable/disable.

• UINT8 Usb30Mode

Offset 0x0246 - xHCl Mode Mode of operation of xHCl controller.

UINT8 UnusedUpdSpace5 [1]

Offset 0x0247.

UINT8 PortUsb20Enable [8]

Offset 0x0248 - Enable USB2 ports Enable/disable per USB2 ports.

UINT8 PortUs20bOverCurrentPin [8]

Offset 0x0250 - USB20 Over Current Pin Over Current Pin number of USB 2.0 Port.

UINT8 UsbOtg

Offset 0x0258 - XDCI Support Enable/Disable XDCI.

UINT8 HsicSupportEnable

Offset 0x0259 - Enable XHCI HSIC Support Enable/Disable USB HSIC1.

• UINT8 PortUsb30Enable [6]

Offset 0x025A - Enable USB3 ports Enable/disable per USB3 ports.

• UINT8 PortUs30bOverCurrentPin [6]

Offset 0x0260 - USB20 Over Current Pin Over Current Pin number of USB 3.0 Port.

UINT8 SsicPortEnable [2]

Offset 0x0266 - Enable XHCI SSIC Support Enable/disable XHCI SSIC ports.

UINT16 DlanePwrGating

Offset 0x0268 - SSIC Dlane PowerGating Enable/Disable SSIC Data lane Power Gating.

UINT8 VtdEnable

Offset 0x026A - VT-d Enable/Disable VT-d.

UINT8 LockDownGlobalSmi

Offset 0x026B - SMI Lock bit Enable/Disable SMI\_LOCK bit to prevent writes to the Global SMI Enable bit.

• UINT16 ResetWaitTimer

Offset 0x026C - HDAudio Delay Timer The delay timer after Azalia reset.

UINT8 RtcLock

Offset 0x026E - RTC Lock Bits Enable/Disable RTC Lock Bits.

UINT8 SataTestMode

Offset 0x026F - SATA Test Mode Selection Enable/Disable SATA Test Mode.

UINT8 SsicRate [2]

Offset 0x0270 - XHCI SSIC RATE Set XHCI SSIC1 Rate to A Series or B Series.

UINT16 DynamicPowerGating

Offset 0x0272 - SMBus Dynamic Power Gating Enable/Disable SMBus dynamic power gating.

UINT16 PcieRpLtrMaxSnoopLatency [6]

Offset 0x0274 - Max Snoop Latency Latency Tolerance Reporting Max Snoop Latency.

UINT8 PcieRpSnoopLatencyOverrideMode [6]

Offset 0x0280 - Snoop Latency Override Snoop Latency Override for PCH PCIE.

UINT8 UnusedUpdSpace6 [2]

Offset 0x0286.

• UINT16 PcieRpSnoopLatencyOverrideValue [6]

Offset 0x0288 - Snoop Latency Value LTR Snoop Latency value of PCH PCIE.

UINT8 PcieRpSnoopLatencyOverrideMultiplier [6]

Offset 0x0294 - Snoop Latency Multiplier LTR Snoop Latency Multiplier of PCH PCIE.

UINT8 SkipMpInit

Offset 0x029A - Skip Multi-Processor Initialization When this is skipped, boot loader must initialize processors before SilicionInit API.

• UINT8 DciAutoDetect

Offset 0x029B - DCI Auto Detect Deprecated: Enable/disable DCI AUTO mode.

UINT16 PcieRpLtrMaxNonSnoopLatency [6]

Offset 0x029C - Max Non-Snoop Latency Latency Tolerance Reporting, Max Non-Snoop Latency.

UINT8 PcieRpNonSnoopLatencyOverrideMode [6]

Offset 0x02A8 - Non Snoop Latency Override Non Snoop Latency Override for PCH PCIE.

UINT8 TcoTimerHaltLock

Offset 0x02AE - Halt and Lock TCO Timer Halt and Lock the TCO Timer (Watchdog).

UINT8 PwrBtnOverridePeriod

Offset 0x02AF - Power Button Override Period specifies how long will PMC wait before initiating a global reset.

• UINT16 PcieRpNonSnoopLatencyOverrideValue [6]

Offset 0x02B0 - Non Snoop Latency Value LTR Non Snoop Latency value of PCH PCIE.

• UINT8 PcieRpNonSnoopLatencyOverrideMultiplier [6]

Offset 0x02BC - Non Snoop Latency Multiplier LTR Non Snoop Latency Multiplier of PCH PCIE.

UINT8 PcieRpSlotPowerLimitScale [6]

Offset 0x02C2 - PCIE Root Port Slot Power Limit Scale Specifies scale used for slot power limit value.

UINT8 PcieRpSlotPowerLimitValue [6]

Offset 0x02C8 - PCIE Root Port Slot Power Limit Value Specifies upper limit on power supplie by slot.

• UINT8 DisableNativePowerButton

Offset 0x02CE - Power Button Native Mode Disable Disable power button native mode, when 1, this will result in the PMC logic constantly seeing the power button as de-asserted.

UINT8 PowerButterDebounceMode

Offset 0x02CF - Power Button Debounce Mode Enable interrupt when PWRBTN# is asserted.

• UINT32 SdioTxCmdCntl

Offset 0x02D0 - SDIO\_TX\_CMD\_DLL\_CNTL SDIO\_TX\_CMD\_DLL\_CNTL.

UINT32 SdioTxDataCntl1

Offset 0x02D4 - SDIO\_TX\_DATA\_DLL\_CNTL1 SDIO\_TX\_DATA\_DLL\_CNTL1.

UINT32 SdioTxDataCntl2

Offset 0x02D8 - SDIO\_TX\_DATA\_DLL\_CNTL2 SDIO\_TX\_DATA\_DLL\_CNTL2.

UINT32 SdioRxCmdDataCntl1

 $O\!f\!f\!set~0x02DC~-SDIO\_RX\_CMD\_DATA\_DLL\_CNTL1~SDIO\_RX\_CMD\_DATA\_DLL\_CNTL1.$ 

UINT32 SdioRxCmdDataCntl2

Offset 0x02E0 - SDIO\_RX\_CMD\_DATA\_DLL\_CNTL2 SDIO\_RX\_CMD\_DATA\_DLL\_CNTL2.

• UINT32 SdcardTxCmdCntl

Offset 0x02E4 - SDCARD\_TX\_CMD\_DLL\_CNTL SDCARD\_TX\_CMD\_DLL\_CNTL.

UINT32 SdcardTxDataCntl1

Offset 0x02E8 - SDCARD\_TX\_DATA\_DLL\_CNTL1 SDCARD\_TX\_DATA\_DLL\_CNTL1.

UINT32 SdcardTxDataCntl2

Offset 0x02EC - SDCARD\_TX\_DATA\_DLL\_CNTL2 SDCARD\_TX\_DATA\_DLL\_CNTL2.

UINT32 SdcardRxCmdDataCntl1

Offset 0x02F0 - SDCARD RX CMD DATA DLL CNTL1 SDCARD RX CMD DATA DLL CNTL1.

UINT32 SdcardRxStrobeCntl

Offset 0x02F4 - SDCARD\_RX\_STROBE\_DLL\_CNTL SDCARD\_RX\_STROBE\_DLL\_CNTL.

UINT32 SdcardRxCmdDataCntl2

Offset 0x02F8 - SDCARD\_RX\_CMD\_DATA\_DLL\_CNTL2 SDCARD\_RX\_CMD\_DATA\_DLL\_CNTL2.

UINT32 EmmcTxCmdCntl

Offset 0x02FC - EMMC\_TX\_CMD\_DLL\_CNTL EMMC\_TX\_CMD\_DLL\_CNTL.

UINT32 EmmcTxDataCntl1

Offset 0x0300 - EMMC\_TX\_DATA\_DLL\_CNTL1 EMMC\_TX\_DATA\_DLL\_CNTL1.

UINT32 EmmcTxDataCntl2

Offset 0x0304 - EMMC\_TX\_DATA\_DLL\_CNTL2 EMMC\_TX\_DATA\_DLL\_CNTL2.

UINT32 EmmcRxCmdDataCntl1

Offset 0x0308 - EMMC\_RX\_CMD\_DATA\_DLL\_CNTL1 EMMC\_RX\_CMD\_DATA\_DLL\_CNTL1.

UINT32 EmmcRxStrobeCntl

Offset 0x030C - EMMC\_RX\_STROBE\_DLL\_CNTL EMMC\_RX\_STROBE\_DLL\_CNTL.

• UINT32 EmmcRxCmdDataCntl2

Offset 0x0310 - EMMC\_RX\_CMD\_DATA\_DLL\_CNTL2 EMMC\_RX\_CMD\_DATA\_DLL\_CNTL2.

UINT32 EmmcMasterSwCntl

Offset 0x0314 - EMMC\_MASTER\_DLL\_CNTL EMMC\_MASTER\_DLL\_CNTL.

UINT8 PcieRpSelectableDeemphasis [6]

Offset 0x0318 - PCIe Selectable De-emphasis When the Link is operating at 5.0 GT/s speed, this bit selects the level of de-emphasis for an Upstream component.

• UINT8 MonitorMwaitEnable

Offset 0x031E - Monitor Mwait Enable Enable/Disable Monitor Mwait.

UINT8 HdAudioDspUaaCompliance

Offset 0x031F - Universal Audio Architecture compliance for DSP enabled system 0: Not-UAA Compliant (Intel SST driver supported only), 1: UAA Compliant (HDA Inbox driver or SST driver supported).

UINT32 IPC [4]

Offset 0x0320 - IRQ Interrupt Polarity Control Set IRQ Interrupt Polarity Control to ITSS.IPC[0]~IPC[3].

UINT8 SataPortsDisableDynamicPg [2]

Offset 0x0330 - Disable ModPHY dynamic power gate Disable ModPHY dynamic power gate for the specific SATA port.

UINT8 InitS3Cpu

Offset 0x0332 - Init CPU during S3 resume 0: Do not initialize CPU during S3 resume.

UINT8 SkipPunitInit

Offset 0x0333 - Skip P-unit Initialization When this is skipped, boot loader must initialize P-unit before SilicionInit API.

UINT8 UnusedUpdSpace7 [4]

Offset 0x0334.

• UINT8 PortUsb20PerPortTxPeHalf [8]

Offset 0x0338 - PerPort Half Bit Pre-emphasis PerPort Half Bit Pre-emphasis.

UINT8 PortUsb20PerPortPeTxiSet [8]

Offset 0x0340 - PerPort HS Pre-emphasis Bias PerPort HS Pre-emphasis Bias.

• UINT8 PortUsb20PerPortTxiSet [8]

Offset 0x0348 - PerPort HS Transmitter Bias PerPort HS Transmitter Bias.

UINT8 PortUsb20HsSkewSel [8]

Offset 0x0350 - Select the skew direction for HS transition Select the skew direction for HS transition.

• UINT8 PortUsb20IUsbTxEmphasisEn [8]

Offset 0x0358 - Per Port HS Transmitter Emphasis Per Port HS Transmitter Emphasis.

UINT8 PortUsb20PerPortRXISet [8]

Offset 0x0360 - PerPort HS Receiver Bias PerPort HS Receiver Bias.

• UINT8 PortUsb20HsNpreDrvSel [8]

Offset 0x0368 - Delay/skew's strength control for HS driver Delay/skew's strength control for HS driver.

UINT8 ReservedFspsUpd [16]

Offset 0x0370.

## 6.2.1 Detailed Description

Fsp S Configuration.

Definition at line 43 of file FspsUpd.h.

#### 6.2.2 Member Data Documentation

6.2.2.1 UINT8 FSP\_S\_CONFIG::ActiveProcessorCores

Offset 0x0020 - ActiveProcessorCores Number of active cores.

0:Disable(Default), 1:Enable.

Definition at line 48 of file FspsUpd.h.

6.2.2.2 UINT8 FSP\_S\_CONFIG::AdvancedErrorReporting[6]

Offset 0x0128 - Advanced Error Reporting Enable/Disable Advanced Error Reporting.

0: Disable(Default), 1: Enable.

Definition at line 879 of file FspsUpd.h.

6.2.2.3 UINT8 FSP\_S\_CONFIG::ArpEnable

Offset 0x01C0 - SMBus ARP Support Enable/disable SMBus ARP Support.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 1162 of file FspsUpd.h.

6.2.2.4 UINT8 FSP\_S\_CONFIG::AudioCtlPwrGate

Offset 0x009A - HD-Audio Controller Power Gating Enable/Disable HD-Audio Controller Power Gating.

This option is deprecated. \$EN\_DIS

Definition at line 507 of file FspsUpd.h.

6.2.2.5 UINT8 FSP\_S\_CONFIG::AudioDspPwrGate

Offset 0x009B - HD-Audio ADSP Power Gating Enable/Disable HD-Audio ADSP Power Gating.

This option is deprecated. \$EN\_DIS

Definition at line 513 of file FspsUpd.h.

6.2.2.6 UINT8 FSP\_S\_CONFIG::BiosCfgLockDown

Offset 0x00A8 - HD-Audio BIOS Configuration Lock Down Enable/Disable HD-Audio BIOS Configuration Lock Down.

0:Disable(Default), 1:Enable. This option is deprecated \$EN\_DIS

Definition at line 560 of file FspsUpd.h.

6.2.2.7 UINT8 FSP\_S\_CONFIG::BiosInterface

Offset 0x00B6 - BIOS Interface Lock Down Enable/Disable BIOS Interface Lock Down bit to prevent writes to the Backup Control Register.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 637 of file FspsUpd.h.

6.2.2.8 UINT8 FSP\_S\_CONFIG::BiosLock

Offset 0x00B7 - Bios LockDown Enable Enable the BIOS Lock Enable (BLE) feature and set EISS bit.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 643 of file FspsUpd.h.

6.2.2.9 UINT8 FSP\_S\_CONFIG::BiosLockSwSmiNumber

Offset 0x00B9 - BiosLock SWSMI Number This member describes the SwSmi value for Bios Lock.

0xA9(Default).

Definition at line 654 of file FspsUpd.h.

6.2.2.10 UINT8 FSP\_S\_CONFIG::BiProcHot

Offset 0x002B - Bi-Directional PROCHOT# Enable or Disable Bi-Directional PROCHOT#.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 113 of file FspsUpd.h.

6.2.2.11 UINT8 FSP\_S\_CONFIG::BootPState

Offset 0x0028 - Boot PState Boot PState with HFM or LFM.

0:HFM(Default), 1:LFM.

Definition at line 95 of file FspsUpd.h.

6.2.2.12 UINT8 FSP\_S\_CONFIG::C1e

Offset 0x002A - Enhanced C-states Enable or Disable Enhanced C-states.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 107 of file FspsUpd.h.

6.2.2.13 UINT8 FSP\_S\_CONFIG::CdClock

Offset 0x0062 - CdClock Frequency selection 0:144MHz, 1:288MHz, 2:384MHz, 3:576MHz, 4:624MHz(Default).

0: 144 MHz, 1: 288 MHz, 2: 384 MHz, 3: 576 MHz, 4: 624 MHz

Definition at line 328 of file FspsUpd.h.

6.2.2.14 UINT8 FSP\_S\_CONFIG::ClkGatingCore

Offset 0x0087 - GMM Clock Gating - Core Enable/disable Core.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 390 of file FspsUpd.h.

6.2.2.15 UINT8 FSP\_S\_CONFIG::ClkGatingDma

Offset 0x0088 - GMM Clock Gating - DMA Enable/disable DMA.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 396 of file FspsUpd.h.

6.2.2.16 UINT8 FSP\_S\_CONFIG::ClkGatingHost

Offset 0x008A - GMM Clock Gating - Host Enable/disable Host.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 408 of file FspsUpd.h.

6.2.2.17 UINT8 FSP\_S\_CONFIG::ClkGatingPartition

Offset 0x008B - GMM Clock Gating - Partition Enable/disable Partition.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 414 of file FspsUpd.h.

6.2.2.18 UINT8 FSP\_S\_CONFIG::ClkGatingPgcbClkTrunk

Offset 0x0083 - GMM Clock Gating - PGCB Clock Trunk Enable/disable PGCB Clock Trunk.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 366 of file FspsUpd.h.

6.2.2.19 UINT8 FSP\_S\_CONFIG::ClkGatingRegAccess

Offset 0x0089 - GMM Clock Gating - Register Access Enable/disable Register Access.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 402 of file FspsUpd.h.

6.2.2.20 UINT8 FSP\_S\_CONFIG::ClkGatingSb

Offset 0x0084 - GMM Clock Gating - Sideband Enable/disable Sideband.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 372 of file FspsUpd.h.

6.2.2.21 UINT8 FSP\_S\_CONFIG::ClkGatingSbClkPartition

Offset 0x0086 - GMM Clock Gating - Sideband Clock Partition Enable/disable Sideband Clock Partition.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 384 of file FspsUpd.h.

6.2.2.22 UINT8 FSP\_S\_CONFIG::ClkGatingSbClkTrunk

Offset 0x0085 - GMM Clock Gating - Sideband Enable/disable Sideband.

0:Disable, 1:Enable(Default). \$EN DIS

Definition at line 378 of file FspsUpd.h.

6.2.2.23 UINT8 FSP\_S\_CONFIG::ClkGatingTrunk

Offset 0x008C - Clock Gating - Trunk Enable/disable Trunk.

0:Disable, 1:Enable(Default). \$EN DIS

Definition at line 420 of file FspsUpd.h.

6.2.2.24 UINT8 FSP\_S\_CONFIG::CorrectableErrorReport[6]

Offset 0x0146 - CER PCI Express Device Correctable Error Reporting Enable/Disable.

0:Disable(Default), 1:Enable.

Definition at line 904 of file FspsUpd.h.

6.2.2.25 UINT8 FSP\_S\_CONFIG::CRIDSettings

Offset 0x01B4 - CRIDSettings PMC CRID setting.

0:Disable(Default), 1:CRID\_1, 2:CRID\_2, 3:CRID\_3.

Definition at line 1091 of file FspsUpd.h.

6.2.2.26 UINT8 FSP\_S\_CONFIG::CStateAutoDemotion

Offset 0x002D - C-State auto-demotion C-State Auto Demotion.

0:Disable(Default) C1 and C3 Auto-demotion, 1:Enable C3/C6/C7 Auto-demotion to C1, 2:Enable C6/C7 Auto-demotion to C3, 3:Enable C6/C7 Auto-demotion to C1 and C3.

Definition at line 126 of file FspsUpd.h.

6.2.2.27 UINT8 FSP\_S\_CONFIG::CStateUnDemotion

Offset 0x002E - C-State un-demotion C-State un-demotion.

0:Disable(Default) C1 and C3 Un-demotion, 1:Enable C1 Un-demotion, 2:Enable C3 Un-demotion, 3:Enable C1 and C3 Un-demotion.

Definition at line 132 of file FspsUpd.h.

6.2.2.28 UINT8 FSP\_S\_CONFIG::DciAutoDetect

Offset 0x029B - DCI Auto Detect Deprecated: Enable/disable DCI AUTO mode.

Enabled(Default). \$EN\_DIS

Definition at line 1327 of file FspsUpd.h.

6.2.2.29 UINT8 FSP\_S\_CONFIG::DciEn

Offset 0x00DB - DCI Feature Enable/Disable DCI Feature.

0:Disable(Default), 1: Enable. \$EN DIS

Definition at line 781 of file FspsUpd.h.

6.2.2.30 UINT8 FSP\_S\_CONFIG::DisableComplianceMode

Offset 0x0244 - XHCI Disable Compliance Mode Options to disable XHCI Link Compliance Mode.

Default is FALSE to not disable Compliance Mode. Set TRUE to disable Compliance Mode. 0:FALSE(Default), 1:True. \$EN\_DIS

Definition at line 1183 of file FspsUpd.h.

6.2.2.31 UINT8 FSP\_S\_CONFIG::DisableCore1

Offset 0x0021 - Disable Core1 Disable/Enable Core1.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 54 of file FspsUpd.h.

6.2.2.32 UINT8 FSP\_S\_CONFIG::DisableCore2

Offset 0x0022 - Disable Core2 Disable/Enable Core2.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 60 of file FspsUpd.h.

6.2.2.33 UINT8 FSP\_S\_CONFIG::DisableCore3

Offset 0x0023 - Disable Core3 Disable/Enable Core3.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 66 of file FspsUpd.h.

6.2.2.34 UINT8 FSP\_S\_CONFIG::DisableNativePowerButton

Offset 0x02CE - Power Button Native Mode Disable Disable power button native mode, when 1, this will result in the PMC logic constantly seeing the power button as de-asserted.

0 (default)) \$EN\_DIS

Definition at line 1381 of file FspsUpd.h.

6.2.2.35 UINT16 FSP\_S\_CONFIG::DlanePwrGating

Offset 0x0268 - SSIC Dlane PowerGating Enable/Disable SSIC Data lane Power Gating.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 1245 of file FspsUpd.h.

6.2.2.36 UINT8 FSP\_S\_CONFIG::DopClockGating

Offset 0x0049 - Enable DopClockGating Enable/disable DopClockGating.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 235 of file FspsUpd.h.

6.2.2.37 UINT8 FSP\_S\_CONFIG::DspEnable

Offset 0x008E - HD Audio DSP Support Enable/disable HDA Audio DSP Feature.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 432 of file FspsUpd.h.

6.2.2.38 UINT8 FSP\_S\_CONFIG::DspEndpointBluetooth

Offset 0x0097 - HD-Audio Bluetooth Enable/Disable HD-Audio bluetooth.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 489 of file FspsUpd.h.

6.2.2.39 UINT8 FSP\_S\_CONFIG::DspEndpointDmic

Offset 0x0096 - HD-Audio Disp DMIC HD-Audio Disp DMIC Selectiton.

0:Disable, 1:2ch array(Default), 2:4ch array. 0: Disable, 1: 2ch array, 2: 4ch array

Definition at line 483 of file FspsUpd.h.

6.2.2.40 UINT8 FSP\_S\_CONFIG::DspEndpointl2sHp

Offset 0x0099 - HD-Audio I2S HP Enable/Disable HD-Audio I2S HP.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 501 of file FspsUpd.h.

6.2.2.41 UINT8 FSP\_S\_CONFIG::DspEndpointl2sSkp

Offset 0x0098 - HD-Audio I2S SHK Enable/Disable HD-Audio I2S SHK.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 495 of file FspsUpd.h.

6.2.2.42 UINT32 FSP\_S\_CONFIG::DspFeatureMask

Offset 0x00A0 - Bitmask of DSP Feature Set Bitmask of HD-Audio DSP Feature.

0x0000000(Default). [BIT0] - WoV, [BIT1] - BT Sideband, [BIT2] - Codec VAD, [BIT5] - BT Intel HFP, [BIT6]

 BT Intel A2DP, [BIT7] - DSP based speech pre-processing disabled, [BIT8] - 0: Intel WoV, 1: Windows Voice Activation

Definition at line 545 of file FspsUpd.h.

6.2.2.43 UINT32 FSP\_S\_CONFIG::DspPpModuleMask

Offset 0x00A4 - Bitmask of supported DSP Post-Processing Modules Set HD-Audio Bitmask of supported DSP Post-Processing Modules.

0x00000000(Default). [BIT0] - WoV, [BIT1] - BT Sideband, [BIT2] - Codec VAD, [BIT5] - BT Intel HFP, [BIT6]

 BT Intel A2DP, [BIT7] - DSP based speech pre-processing disabled, [BIT8] - 0: Intel WoV, 1: Windows Voice Activation

Definition at line 553 of file FspsUpd.h.

6.2.2.44 UINT16 FSP\_S\_CONFIG::DynamicPowerGating

Offset 0x0272 - SMBus Dynamic Power Gating Enable/Disable SMBus dynamic power gating.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 1286 of file FspsUpd.h.

6.2.2.45 UINT8 FSP\_S\_CONFIG::DynSR

Offset 0x0050 - Enable DynSR Enable/disable DynSR.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 277 of file FspsUpd.h.

6.2.2.46 UINT8 FSP\_S\_CONFIG::Eist

Offset 0x0027 - Eist Enable or Disable Intel SpeedStep Technology.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 90 of file FspsUpd.h.

6.2.2.47 UINT8 FSP\_S\_CONFIG::eMMCEnabled

Offset 0x01B7 - SeMMC Support (D28:F0) Enable/Disable eMMC Support.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 1108 of file FspsUpd.h.

6.2.2.48 UINT8 FSP\_S\_CONFIG::eMMCHostMaxSpeed

Offset 0x01B8 - eMMC Max Speed Select the eMMC max Speed allowed.

0:HS400(Default), 1:HS200, 2:DDR50. 0:HS400, 1: HS200, 2:DDR50

Definition at line 1114 of file FspsUpd.h.

6.2.2.49 UINT32 FSP\_S\_CONFIG::EmmcMasterSwCntl

Offset 0x0314 - EMMC\_MASTER\_DLL\_CNTL EMMC\_MASTER\_DLL\_CNTL.

0x001(Default).

Definition at line 1477 of file FspsUpd.h.

6.2.2.50 UINT32 FSP\_S\_CONFIG::EmmcRxCmdDataCntl1

Offset 0x0308 - EMMC\_RX\_CMD\_DATA\_DLL\_CNTL1 EMMC\_RX\_CMD\_DATA\_DLL\_CNTL1.

0x000D162F(Default).

Definition at line 1462 of file FspsUpd.h.

6.2.2.51 UINT32 FSP\_S\_CONFIG::EmmcRxCmdDataCntl2

Offset 0x0310 - EMMC\_RX\_CMD\_DATA\_DLL\_CNTL2 EMMC\_RX\_CMD\_DATA\_DLL\_CNTL2.

0x1003b(Default).

Definition at line 1472 of file FspsUpd.h.

6.2.2.52 UINT32 FSP\_S\_CONFIG::EmmcRxStrobeCntl

Offset 0x030C - EMMC\_RX\_STROBE\_DLL\_CNTL EMMC\_RX\_STROBE\_DLL\_CNTL.

0x0a0a(Default).

Definition at line 1467 of file FspsUpd.h.

6.2.2.53 UINT32 FSP\_S\_CONFIG::EmmcTxCmdCntl

Offset 0x02FC - EMMC\_TX\_CMD\_DLL\_CNTL EMMC\_TX\_CMD\_DLL\_CNTL.

0x505(Default).

Definition at line 1447 of file FspsUpd.h.

6.2.2.54 UINT32 FSP\_S\_CONFIG::EmmcTxDataCntl1

Offset 0x0300 - EMMC\_TX\_DATA\_DLL\_CNTL1 EMMC\_TX\_DATA\_DLL\_CNTL1.

0xC11(Default).

Definition at line 1452 of file FspsUpd.h.

6.2.2.55 UINT32 FSP\_S\_CONFIG::EmmcTxDataCntl2

Offset 0x0304 - EMMC\_TX\_DATA\_DLL\_CNTL2 EMMC\_TX\_DATA\_DLL\_CNTL2.

0x1C2A2927(Default).

Definition at line 1457 of file FspsUpd.h.

6.2.2.56 UINT8 FSP\_S\_CONFIG::EnableCx

Offset 0x0029 - CPU power states (C-states) Enable or Disable CPU power states (C-states).

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 101 of file FspsUpd.h.

6.2.2.57 UINT8 FSP\_S\_CONFIG::EnableRenderStandby

Offset 0x0053 - RC6(Render Standby) Enable/Disable render standby support.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 295 of file FspsUpd.h.

6.2.2.58 UINT8 FSP\_S\_CONFIG::EnableSata

Offset 0x0191 - Chipset SATA Enables or Disables the Chipset SATA Controller.

The Chipset SATA controller supports the 2 black internal SATA ports (up to 3Gb/s supported per port). 0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 986 of file FspsUpd.h.

6.2.2.59 UINT8 FSP\_S\_CONFIG::eSATASpeedLimit

Offset 0x0195 - eSATA Speed Limit Enable/Disable eSATA Speed Limit.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 1010 of file FspsUpd.h.

6.2.2.60 UINT8 FSP\_S\_CONFIG::FastBoot

Offset 0x004F - Enable FastBoot Enable/disable FastBoot.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 271 of file FspsUpd.h.

6.2.2.61 UINT8 FSP\_S\_CONFIG::FatalErrorReport[6]

Offset 0x013A - FER PCI Express Device Fatal Error Reporting Enable/Disable.

0:Disable(Default), 1:Enable.

Definition at line 894 of file FspsUpd.h.

6.2.2.62 UINT8 FSP\_S\_CONFIG::ForceWake

Offset 0x003B - Enable ForceWake Enable/disable ForceWake Models.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 189 of file FspsUpd.h.

6.2.2.63 UINT32 FSP\_S\_CONFIG::GmAdr

Offset 0x0040 - GmAdr GmAdr structure for initialization.

0xA000000(Default).

Definition at line 199 of file FspsUpd.h.

6.2.2.64 UINT8 FSP\_S\_CONFIG::Gmm

Offset 0x0082 - Enable SC Gaussian Mixture Models Enable/disable SC Gaussian Mixture Models.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 360 of file FspsUpd.h.

6.2.2.65 UINT8 FSP\_S\_CONFIG::GppLock

Offset 0x01BB - GPP Lock Feature Enable/Disable GPP lock.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 1132 of file FspsUpd.h.

6.2.2.66 UINT32 FSP\_S\_CONFIG::GraphicsConfigPtr

Offset 0x005C - Graphics Configuration Data Pointer Graphics configuration data used for initialization.

0x0000000(Default).

Definition at line 310 of file FspsUpd.h.

6.2.2.67 UINT8 FSP\_S\_CONFIG::GraphicsFreqModify

Offset 0x0045 - Enable GraphicsFreqModify Enable/disable GraphicsFreqModify.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 211 of file FspsUpd.h.

6.2.2.68 UINT8 FSP\_S\_CONFIG::GraphicsFreqReq

Offset 0x0046 - Enable GraphicsFreqReq Enable/disable GraphicsFreqReq.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 217 of file FspsUpd.h.

6.2.2.69 UINT8 FSP\_S\_CONFIG::GraphicsVideoFreq

Offset 0x0047 - Enable GraphicsVideoFreq Enable/disable GraphicsVideoFreq.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 223 of file FspsUpd.h.

6.2.2.70 UINT32 FSP\_S\_CONFIG::GttMmAdr

Offset 0x003C - GttMmAdr GttMmAdr structure for initialization.

0xBF000000(Default).

Definition at line 194 of file FspsUpd.h.

6.2.2.71 UINT8 FSP\_S\_CONFIG::HdaEnable

Offset 0x008D - HD Audio Support Enable/disable HDA Audio Feature.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 426 of file FspsUpd.h.

6.2.2.72 UINT8 FSP\_S\_CONFIG::HDAudioClkGate

Offset 0x009F - HD-Audio Clock Gatingn Enable/Disable HD-Audio Clock Gating.

0:Disable(Default), 1:Enable. \$EN DIS

Definition at line 537 of file FspsUpd.h.

6.2.2.73 UINT8 FSP\_S\_CONFIG::HdAudioDspUaaCompliance

Offset 0x031F - Universal Audio Architecture compliance for DSP enabled system 0: Not-UAA Compliant (Intel SST driver supported only), 1: UAA Compliant (HDA Inbox driver or SST driver supported).

\$EN DIS

Definition at line 1497 of file FspsUpd.h.

6.2.2.74 UINT8 FSP\_S\_CONFIG::HdAudioIDispLinkFrequency

Offset 0x0094 - HD-Audio iDisp-Link Frequency HD-Audio iDisp-Link Frequency Selectiton.

0:6MHz(Default), 1:12MHz, 2:24MHz, 3:48MHz, 4:96MHz, 5:Invalid. 0: 6MHz, 1: 12MHz, 2: 24MHz, 3: 48MHz, 4: 96MHz, 5: Invalid

Definition at line 471 of file FspsUpd.h.

6.2.2.75 UINT8 FSP\_S\_CONFIG::HdAudioIDispLinkTmode

Offset 0x0095 - HD-Audio iDisp-Link T-Mode HD-Audio iDisp-Link T-Mode Selectiton.

0:2T(Default), 1:1T. 0: 2T, 1: 1T

Definition at line 477 of file FspsUpd.h.

6.2.2.76 UINT8 FSP\_S\_CONFIG::HdAudioloBufferOwnership

Offset 0x0090 - HD-Audio I/O Buffer Ownership Set HD-Audio I/O Buffer Ownership.

0:HD-Audio link owns all the I/O buffers(Default) 0:HD-Audio link owns all the I/O buffers, 1:HD-Audio link owns 4 I/O buffers and I2S port owns 4 I/O buffers, 3:I2S port owns all the I/O buffers

Definition at line 445 of file FspsUpd.h.

6.2.2.77 UINT8 FSP\_S\_CONFIG::HdAudioloBufferVoltage

Offset 0x0091 - HD-Audio I/O Buffer Voltage HD-Audio I/O Buffer Voltage Mode Selectiton .

0:3.3V(Default), 1:1.8V. 0: 3.3V, 1: 1.8V

Definition at line 451 of file FspsUpd.h.

6.2.2.78 UINT8 FSP\_S\_CONFIG::HdAudioLinkFrequency

Offset 0x0093 - HD-Audio Link Frequency HD-Audio Virtual Channel Type Selectiton.

0:6MHz(Default), 1:12MHz, 2:24MHz, 3:48MHz, 4:96MHz, 5:Invalid. 0: 6MHz, 1: 12MHz, 2: 24MHz, 3: 48MHz, 4: 96MHz, 5: Invalid

Definition at line 464 of file FspsUpd.h.

6.2.2.79 UINT8 FSP\_S\_CONFIG::HDAudioPwrGate

Offset 0x009E - HD-Audio Power Gating Enable/Disable HD-Audio BIOS Configuration Lock Down.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 531 of file FspsUpd.h.

6.2.2.80 UINT8 FSP\_S\_CONFIG::HdAudioVcType

Offset 0x0092 - HD-Audio Virtual Channel Type HD-Audio Virtual Channel Type Selectiton.

0:VC0(Default), 1:VC1. 0: VC0, 1: VC1

Definition at line 457 of file FspsUpd.h.

6.2.2.81 UINT8 FSP\_S\_CONFIG::HdaVerbTableEntryNum

Offset 0x0033 - SC HDA Verb Table Entry Number Number of Entries in Verb Table.

0(Default).

Definition at line 160 of file FspsUpd.h.

6.2.2.82 UINT32 FSP\_S\_CONFIG::HdaVerbTablePtr

Offset 0x0034 - SC HDA Verb Table Pointer Pointer to Array of pointers to Verb Table.

0x0000000(Default).

Definition at line 165 of file FspsUpd.h.

6.2.2.83 UINT8 FSP\_S\_CONFIG::Hmt

Offset 0x009D - HD-Audio Host Memory Transfers Enable/Disable HD-Audio Host Memory Transfers.

0:VC0(Default), 1:VC2. 0: VC0, 1: VC2

Definition at line 525 of file FspsUpd.h.

6.2.2.84 UINT8 FSP\_S\_CONFIG::Hpet

Offset 0x00A9 - Enable High Precision Timer Enable/Disable Hpet.

0:Disable, 1:Enable(Default). \$EN DIS

Definition at line 566 of file FspsUpd.h.

6.2.2.85 UINT8 FSP\_S\_CONFIG::HpetBdfValid

Offset 0x00AA - Hpet Valid BDF Value Enable/Disable Hpet Valid BDF Value.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 572 of file FspsUpd.h.

6.2.2.86 UINT8 FSP\_S\_CONFIG::HpetBusNumber

Offset 0x00AB - Bus Number of Hpet Completer ID of Bus Number of Hpet.

Default = 0xFA(Default).

Definition at line 577 of file FspsUpd.h.

6.2.2.87 UINT8 FSP\_S\_CONFIG::HpetDeviceNumber

Offset 0x00AC - Device Number of Hpet Completer ID of Device Number of Hpet.

0x1F(Default).

Definition at line 582 of file FspsUpd.h.

6.2.2.88 UINT8 FSP\_S\_CONFIG::HpetFunctionNumber

Offset 0x00AD - Function Number of Hpet Completer ID of Function Number of Hpet.

0x00(Default).

Definition at line 587 of file FspsUpd.h.

6.2.2.89 UINT8 FSP\_S\_CONFIG::HsicSupportEnable

Offset 0x0259 - Enable XHCI HSIC Support Enable/Disable USB HSIC1.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 1222 of file FspsUpd.h.

6.2.2.90 UINT8 FSP\_S\_CONFIG::Hsuart0Enable

Offset 0x00D3 - UART Device 0 Enable/Disable UART Device 0.

0:Disabled, 1:PCI Mode(Default), 2:ACPI Mode. 0: Disabled, 1: PCI Mode, 2: ACPI Mode

Definition at line 733 of file FspsUpd.h.

6.2.2.91 UINT8 FSP\_S\_CONFIG::Hsuart1Enable

Offset 0x00D4 - UART Device 1 Enable/Disable UART Device 1.

0:Disabled, 1:PCI Mode(Default), 2:ACPI Mode. 0: Disabled, 1: PCI Mode, 2: ACPI Mode

Definition at line 739 of file FspsUpd.h.

6.2.2.92 UINT8 FSP\_S\_CONFIG::Hsuart2Enable

Offset 0x00D5 - UART Device 2 Enable/Disable UART Device 2.

0:Disabled, 1:PCI Mode(Default), 2:ACPI Mode. 0: Disabled, 1: PCI Mode, 2: ACPI Mode

Definition at line 745 of file FspsUpd.h.

6.2.2.93 UINT8 FSP\_S\_CONFIG::Hsuart3Enable

Offset 0x00D6 - UART Device 3 Enable/Disable UART Device 3.

0:Disabled, 1:PCI Mode(Default), 2:ACPI Mode. 0: Disabled, 1: PCI Mode, 2: ACPI Mode

Definition at line 751 of file FspsUpd.h.

6.2.2.94 UINT8 FSP\_S\_CONFIG::HsuartClkGateCfg[4]

Offset 0x00C4 - PSS HSUART Clock Gating Configuration Enable/Disable LPSS HSUART Clock Gating.

0:Disable, 1:Enable(Default).

Definition at line 674 of file FspsUpd.h.

6.2.2.95 UINT8 FSP\_S\_CONFIG::I2c0Enable

Offset 0x00CB - I2C Device 0 Enable/Disable I2C Device 0.

0:Disabled, 1:PCI Mode(Default), 2:ACPI Mode. 0: Disabled, 1: PCI Mode, 2: ACPI Mode

Definition at line 685 of file FspsUpd.h.

6.2.2.96 UINT8 FSP\_S\_CONFIG::l2c1Enable

Offset 0x00CC - I2C Device 1 Enable/Disable I2C Device 1.

0:Disabled, 1:PCI Mode(Default), 2:ACPI Mode. 0: Disabled, 1: PCI Mode, 2: ACPI Mode

Definition at line 691 of file FspsUpd.h.

6.2.2.97 UINT8 FSP\_S\_CONFIG::I2c2Enable

Offset 0x00CD - I2C Device 2 Enable/Disable I2C Device 2.

0:Disabled, 1:PCI Mode(Default), 2:ACPI Mode. 0: Disabled, 1: PCI Mode, 2: ACPI Mode

Definition at line 697 of file FspsUpd.h.

6.2.2.98 UINT8 FSP\_S\_CONFIG::l2c3Enable

Offset 0x00CE - I2C Device 3 Enable/Disable I2C Device 3.

0:Disabled, 1:PCI Mode(Default), 2:ACPI Mode. 0: Disabled, 1: PCI Mode, 2: ACPI Mode

Definition at line 703 of file FspsUpd.h.

6.2.2.99 UINT8 FSP\_S\_CONFIG::I2c4Enable

Offset 0x00CF - I2C Device 4 Enable/Disable I2C Device 4.

0:Disabled, 1:PCI Mode(Default), 2:ACPI Mode. 0: Disabled, 1: PCI Mode, 2: ACPI Mode

Definition at line 709 of file FspsUpd.h.

6.2.2.100 UINT8 FSP\_S\_CONFIG::l2c5Enable

Offset 0x00D0 - I2C Device 5 Enable/Disable I2C Device 5.

0:Disabled, 1:PCI Mode(Default), 2:ACPI Mode. 0: Disabled, 1: PCI Mode, 2: ACPI Mode

Definition at line 715 of file FspsUpd.h.

6.2.2.101 UINT8 FSP\_S\_CONFIG::l2c6Enable

Offset 0x00D1 - I2C Device 6 Enable/Disable I2C Device 6.

0:Disabled, 1:PCI Mode(Default), 2:ACPI Mode. 0: Disabled, 1: PCI Mode, 2: ACPI Mode

Definition at line 721 of file FspsUpd.h.

6.2.2.102 UINT8 FSP\_S\_CONFIG::l2c7Enable

Offset 0x00D2 - I2C Device 7 Enable/Disable I2C Device 7.

0:Disabled, 1:PCI Mode(Default), 2:ACPI Mode. 0: Disabled, 1: PCI Mode, 2: ACPI Mode

Definition at line 727 of file FspsUpd.h.

6.2.2.103 UINT8 FSP\_S\_CONFIG::I2cClkGateCfg[8]

Offset 0x00BC - LPSS I2C Clock Gating Configuration Enable/Disable LPSS I2C Clock Gating.

0:Disable, 1:Enable(Default).

Definition at line 669 of file FspsUpd.h.

6.2.2.104 UINT8 FSP\_S\_CONFIG::InitS3Cpu

Offset 0x0332 - Init CPU during S3 resume 0: Do not initialize CPU during S3 resume.

1: Initialize CPU during S3 resume. \$EN\_DIS

Definition at line 1513 of file FspsUpd.h.

6.2.2.105 UINT8 FSP\_S\_CONFIG::loApicBdfValid

Offset 0x00AE - IoApic Valid BDF Value Enable/Disable IoApic Valid BDF Value.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 593 of file FspsUpd.h.

6.2.2.106 UINT8 FSP\_S\_CONFIG::loApicBusNumber

Offset 0x00AF - Bus Number of IoApic Completer ID of Bus Number of IoApic.

0xFA(Default).

Definition at line 598 of file FspsUpd.h.

6.2.2.107 UINT8 FSP\_S\_CONFIG::IoApicDeviceNumber

Offset 0x00B0 - Device Number of IoApic Completer ID of Device Number of IoApic.

0x0F(Default).

Definition at line 603 of file FspsUpd.h.

6.2.2.108 UINT8 FSP\_S\_CONFIG::loApicEntry24\_119

Offset 0x00B2 - IOAPIC Entry 24-119 Enable/Disable IOAPIC Entry 24-119.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 614 of file FspsUpd.h.

6.2.2.109 UINT8 FSP\_S\_CONFIG::loApicFunctionNumber

Offset 0x00B1 - Function Number of IoApic Completer ID of Function Number of IoApic.

0x00(Default).

Definition at line 608 of file FspsUpd.h.

6.2.2.110 UINT8 FSP\_S\_CONFIG::loApicId

Offset 0x00B3 - IO APIC ID This member determines IOAPIC ID.

0x01(Default).

Definition at line 619 of file FspsUpd.h.

6.2.2.111 UINT8 FSP\_S\_CONFIG::loApicRangeSelect

Offset 0x00B4 - IoApic Range Define address bits 19:12 for the IOxAPIC range.

0x00(Default).

Definition at line 624 of file FspsUpd.h.

6.2.2.112 UINT32 FSP\_S\_CONFIG::IPC[4]

Offset 0x0320 - IRQ Interrupt Polarity Control Set IRQ Interrupt Polarity Control to ITSS.IPC[0]~IPC[3].

0:Active High, 1:Active Low

Definition at line 1502 of file FspsUpd.h.

6.2.2.113 UINT8 FSP\_S\_CONFIG::lpuAcpiMode

Offset 0x003A - IMGU ACPI mode selection 0:Auto, 1:IGFX Child device(Default), 2:ACPI device.

0:Disable, 1:IGFX Child device, 2:ACPI device

Definition at line 183 of file FspsUpd.h.

6.2.2.114 UINT8 FSP\_S\_CONFIG::lpuEn

Offset 0x0039 - IPU Enable/Disable Enable/Disable IPU Device.

0:Disable, 1:Enable(Default). \$EN DIS

Definition at line 177 of file FspsUpd.h.

6.2.2.115 UINT8 FSP\_S\_CONFIG::IshEnable

Offset 0x00B5 - ISH Controller Enable/Disable ISH Controller.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 630 of file FspsUpd.h.

6.2.2.116 UINT8 FSP\_S\_CONFIG::LockDownGlobalSmi

Offset 0x026B - SMI Lock bit Enable/Disable SMI\_LOCK bit to prevent writes to the Global SMI Enable bit.

0:Disable, 1:Enable(Default). \$EN DIS

Definition at line 1258 of file FspsUpd.h.

6.2.2.117 UINT32 FSP\_S\_CONFIG::LogoPtr

Offset 0x0058 - BMP Logo Data Pointer BMP logo data pointer to a BMP format buffer.

0x0000000(Default).

Definition at line 305 of file FspsUpd.h.

6.2.2.118 UINT32 FSP\_S\_CONFIG::LogoSize

Offset 0x0054 - BMP Logo Data Size BMP logo data buffer size.

0x0000000(Default).

Definition at line 300 of file FspsUpd.h.

6.2.2.119 UINT8 FSP\_S\_CONFIG::LPSS\_S0ixEnable

Offset 0x00BA - LPSS IOSF PMCTL S0ix Enable Enable/Disable LPSS IOSF Bridge PMCTL Register S0ix Bits.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 660 of file FspsUpd.h.

6.2.2.120 UINT8 FSP\_S\_CONFIG::MaxCoreCState

Offset 0x002F - Max Core C-State Max Core C-State.

0:Unlimited, 1:C1, 2:C3, 3:C6, 4:C7, 5:C8, 6:C9, 7:C10, 8:CCx(Default).

Definition at line 137 of file FspsUpd.h.

6.2.2.121 UINT8 FSP\_S\_CONFIG::Mmt

Offset 0x009C - HD-Audio CSME Memory Transfers Enable/Disable HD-Audio CSME Memory Transfers.

0:VC0(Default), 1:VC2. 0: VC0, 1: VC2

Definition at line 519 of file FspsUpd.h.

6.2.2.122 UINT8 FSP\_S\_CONFIG::MonitorMwaitEnable

Offset 0x031E - Monitor Mwait Enable Enable/Disable Monitor Mwait.

For Windows\* OS, this should be Enabled. For Linux based OS, this should be Disabled. 0:Disable, 1:Enable(← Default). \$EN DIS

Definition at line 1490 of file FspsUpd.h.

6.2.2.123 UINT8 FSP\_S\_CONFIG::NoFatalErrorReport[6]

Offset 0x0140 - NFER PCI Express Device Non-Fatal Error Reporting Enable/Disable.

0:Disable(Default), 1:Enable.

Definition at line 899 of file FspsUpd.h.

6.2.2.124 UINT16 FSP\_S\_CONFIG::NumRsvdSmbusAddresses

Offset 0x01C2 - SMBus Table Elements The number of elements in the Reserved SMBus Address Table.

0x0080(Default).

Definition at line 1171 of file FspsUpd.h.

6.2.2.125 UINT8 FSP\_S\_CONFIG::OsDbgEnable

Offset 0x00DA - OS Debug Feature Enable/Disable OS Debug Feature.

0:Disable(Default), 1: Enable. \$EN DIS

Definition at line 775 of file FspsUpd.h.

6.2.2.126 UINT8 FSP\_S\_CONFIG::P2sbUnhide

Offset 0x0038 - Enable/Disable P2SB device hidden.

Enable/Disable P2SB device hidden. 0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 171 of file FspsUpd.h.

6.2.2.127 UINT8 FSP\_S\_CONFIG::PavpEnable

Offset 0x0060 - PAVP Enable Enable/Disable Protected Audio Visual Path (PAVP).

 $0: Disable, \ 1: Enable (Default). \ \$EN\_DIS$ 

Definition at line 316 of file FspsUpd.h.

6.2.2.128 UINT8 FSP\_S\_CONFIG::PavpLock

Offset 0x0044 - Enable PavpLock Enable/disable PavpLock.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 205 of file FspsUpd.h.

6.2.2.129 UINT8 FSP\_S\_CONFIG::PavpPr3

Offset 0x0061 - PAVP PR3 Enable/Disable PAVP PR3 0:Disable, 1:Enable(Default).

\$EN\_DIS

Definition at line 322 of file FspsUpd.h.

6.2.2.130 UINT8 FSP\_S\_CONFIG::PciClockRun

Offset 0x018F - PCI Clock Run This member describes whether or not the PCI ClockRun feature of SC should be enabled.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 973 of file FspsUpd.h.

6.2.2.131 UINT8 FSP\_S\_CONFIG::Pcie8xhDecodePortIndex

Offset 0x00E2 - PCIE 8xh Decode Port Index PCIE 8xh Decode Port Index.

0x00(Default).

Definition at line 803 of file FspsUpd.h.

6.2.2.132 UINT8 FSP\_S\_CONFIG::PcieAspmSwSmiNumber

Offset 0x00E4 - PCIE SWSMI Number This member describes the SwSmi value for override PCIe ASPM table.

0xAA(Default).

Definition at line 814 of file FspsUpd.h.

6.2.2.133 UINT8 FSP\_S\_CONFIG::PcieClockGatingDisabled

Offset 0x00E0 - Enable PCIE Clock Gating Enable/disable PCIE Clock Gating.

0:Enable, 1:Disable(Default). 0:Enable, 1:Disable

Definition at line 792 of file FspsUpd.h.

6.2.2.134 UINT8 FSP\_S\_CONFIG::PcieRootPort8xhDecode

Offset 0x00E1 - Enable PCIE Root Port 8xh Decode Enable/disable PCIE Root Port 8xh Decode.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 798 of file FspsUpd.h.

6.2.2.135 UINT8 FSP\_S\_CONFIG::PcieRootPortEn[6]

Offset 0x00E6 - PCI Express Root Port Control the PCI Express Root Port .

0:Disable, 1:Enable(Default).

Definition at line 823 of file FspsUpd.h.

6.2.2.136 UINT8 FSP\_S\_CONFIG::PcieRootPortPeerMemoryWriteEnable

Offset 0x00E3 - Enable PCIE Root Port Peer Memory Write Enable/disable PCIE root port peer memory write.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 809 of file FspsUpd.h.

6.2.2.137 UINT8 FSP\_S\_CONFIG::PcieRpAcsEnabled[6]

Offset 0x0110 - ACS Enable/Disable Access Control Services Extended Capability.

0:Disable, 1:Enable(Default).

Definition at line 858 of file FspsUpd.h.

6.2.2.138 UINT8 FSP\_S\_CONFIG::PcieRpAspm[6]

Offset 0x0176 - ASPM PCI Express Active State Power Management settings.

0:Disable, 1:L0s, 2:L1, 3:L0sL1, 4:Auto(Default).

Definition at line 945 of file FspsUpd.h.

6.2.2.139 UINT8 FSP\_S\_CONFIG::PcieRpClkReqDetect[6]

Offset 0x0122 - CLKREQ# Detection Enable/Disable CLKREQ# Detection Probe.

0: Disable(Default), 1: Enable.

Definition at line 874 of file FspsUpd.h.

6.2.2.140 UINT8 FSP\_S\_CONFIG::PcieRpClkReqNumber[6]

Offset 0x011C - Configure CLKREQ Number Configure Root Port CLKREQ Number if CLKREQ is supported.

Default=0x04, 0x05, 0x00, 0x01, 0x02, 0x03.

Definition at line 869 of file FspsUpd.h.

6.2.2.141 UINT8 FSP\_S\_CONFIG::PcieRpClkReqSupported[6]

Offset 0x0116 - Clock Request Support Enable/Disable CLKREQ# Support.

0:Disable, 1:Enable(Default).

Definition at line 863 of file FspsUpd.h.

6.2.2.142 UINT8 FSP\_S\_CONFIG::PcieRpCompletionTimeout[6]

Offset 0x016A - CTO Enable/Disable PCI Express Completion Timer TO .

0:Disable(Default), 1:Enable.

Definition at line 934 of file FspsUpd.h.

6.2.2.143 UINT8 FSP\_S\_CONFIG::PcieRpExtSync[6]

Offset 0x0104 - PCIE Root Port Extended Sync Enable/Disable PCIE Root Port Extended Sync.

0:Disable, 1:Enable(Default).

Definition at line 848 of file FspsUpd.h.

6.2.2.144 UINT8 FSP\_S\_CONFIG::PcieRpHide[6]

Offset 0x00EC - Hide PCIE Root Port Configuration Space Enable/disable Hide PCIE Root Port Configuration Space.

0:Disable(Default), 1:Enable.

Definition at line 828 of file FspsUpd.h.

6.2.2.145 UINT8 FSP\_S\_CONFIG::PcieRpHotPlug[6]

Offset 0x00F8 - Hot Plug PCI Express Hot Plug Enable/Disable.

0:Disable, 1:Enable(Default).

Definition at line 838 of file FspsUpd.h.

6.2.2.146 UINT8 FSP\_S\_CONFIG::PcieRpL1Substates[6]

Offset 0x017C - L1 Substates PCI Express L1 Substates settings.

0:Disable, 1:L1.1, 2:L1.2, 3:L1.1 & L1.2(Default).

Definition at line 950 of file FspsUpd.h.

6.2.2.147 UINT8 FSP\_S\_CONFIG::PcieRpLtrConfigLock[6]

Offset 0x0188 - PCIE LTR Lock PCIE LTR Configuration Lock.

0:Disable(Default), 1:Enable.

Definition at line 960 of file FspsUpd.h.

6.2.2.148 UINT8 FSP\_S\_CONFIG::PcieRpLtrEnable[6]

Offset 0x0182 - PCH PCIe LTR PCH PCIE Latency Reporting Enable/Disable.

0:Disable, 1:Enable(Default).

Definition at line 955 of file FspsUpd.h.

6.2.2.149 UINT16 FSP\_S\_CONFIG::PcieRpLtrMaxNonSnoopLatency[6]

Offset 0x029C - Max Non-Snoop Latency Latency Tolerance Reporting, Max Non-Snoop Latency. 0x0000(Default).

Definition at line 1332 of file FspsUpd.h.

6.2.2.150 UINT16 FSP\_S\_CONFIG::PcieRpLtrMaxSnoopLatency[6]

Offset 0x0274 - Max Snoop Latency Latency Tolerance Reporting Max Snoop Latency.

0x0000(Default).

Definition at line 1291 of file FspsUpd.h.

6.2.2.151 UINT8 FSP\_S\_CONFIG::PcieRpNonSnoopLatencyOverrideMode[6]

Offset 0x02A8 - Non Snoop Latency Override Non Snoop Latency Override for PCH PCIE.

Disabled:Disable override.

Manual: Manually enter override values.

Auto: Maintain default BIOS flow. 0:Disable, 1:Enable, 2:Auto(Default).

Definition at line 1340 of file FspsUpd.h.

6.2.2.152 UINT8 FSP\_S\_CONFIG::PcieRpNonSnoopLatencyOverrideMultiplier[6]

Offset 0x02BC - Non Snoop Latency Multiplier LTR Non Snoop Latency Multiplier of PCH PCIE.

0:1ns, 1:32ns, 2:1024ns(Default), 3:32768ns, 4:1048576ns, 5:33554432ns.

Definition at line 1364 of file FspsUpd.h.

6.2.2.153 UINT16 FSP\_S\_CONFIG::PcieRpNonSnoopLatencyOverrideValue[6]

Offset 0x02B0 - Non Snoop Latency Value LTR Non Snoop Latency value of PCH PCIE.

0:Minimum, 0x03FF:Maximum, 0x003C(Default).

Definition at line 1358 of file FspsUpd.h.

6.2.2.154 UINT8 FSP\_S\_CONFIG::PcieRpPmSci[6]

Offset 0x00FE - PCIE PM SCI Enable/Disable PCI Express PME SCI.

0:Disable(Default), 1:Enable.

Definition at line 843 of file FspsUpd.h.

6.2.2.155 UINT8 FSP\_S\_CONFIG::PcieRpSelectableDeemphasis[6]

Offset 0x0318 - PCIe Selectable De-emphasis When the Link is operating at 5.0 GT/s speed, this bit selects the level of de-emphasis for an Upstream component.

1b:-3.5 dB 0b:-6 dB. 0:Disable, 1:Enable(Default).

Definition at line 1483 of file FspsUpd.h.

6.2.2.156 UINT8 FSP\_S\_CONFIG::PcieRpSlotImplemented[6]

Offset 0x00F2 - PCIE Root Port Slot Implement Enable/disable PCIE Root Port Slot Implement.

0:Disable, 1:Enable(Default).

Definition at line 833 of file FspsUpd.h.

6.2.2.157 UINT8 FSP\_S\_CONFIG::PcieRpSlotPowerLimitScale[6]

Offset 0x02C2 - PCIE Root Port Slot Power Limit Scale Specifies scale used for slot power limit value.

0x00(Default).

Definition at line 1369 of file FspsUpd.h.

6.2.2.158 UINT8 FSP\_S\_CONFIG::PcieRpSlotPowerLimitValue[6]

Offset 0x02C8 - PCIE Root Port Slot Power Limit Value Specifies upper limit on power supplie by slot.

0x00(Default).

Definition at line 1374 of file FspsUpd.h.

6.2.2.159 UINT8 FSP\_S\_CONFIG::PcieRpSnoopLatencyOverrideMode[6]

Offset 0x0280 - Snoop Latency Override Snoop Latency Override for PCH PCIE.

Disabled:Disable override.

Manual:Manually enter override values.

Auto: Maintain default BIOS flow. 0: Disable, 1: Enable, 2: Auto (Default).

Definition at line 1299 of file FspsUpd.h.

6.2.2.160 UINT8 FSP\_S\_CONFIG::PcieRpSnoopLatencyOverrideMultiplier[6]

Offset 0x0294 - Snoop Latency Multiplier LTR Snoop Latency Multiplier of PCH PCIE.

0:1ns, 1:32ns, 2:1024ns(Default), 3:32768ns, 4:1048576ns, 5:33554432ns.

Definition at line 1314 of file FspsUpd.h.

6.2.2.161 UINT16 FSP\_S\_CONFIG::PcieRpSnoopLatencyOverrideValue[6]

Offset 0x0288 - Snoop Latency Value LTR Snoop Latency value of PCH PCIE.

0:Minimum, 0x03FF:Maximum, 0x003C(Default).

Definition at line 1308 of file FspsUpd.h.

6.2.2.162 UINT8 FSP\_S\_CONFIG::PcieRpSpeed[6]

Offset 0x015E - PCle Speed Configure PCle Speed.

0:Auto(Default), 1:Gen1, 2:Gen2, 3:Gen3.

Definition at line 924 of file FspsUpd.h.

6.2.2.163 UINT8 FSP\_S\_CONFIG::PcieRpTransmitterHalfSwing[6]

Offset 0x010A - Transmitter Half Swing Transmitter Half Swing Enable/Disable.

0:Disable, 1:Enable(Default).

Definition at line 853 of file FspsUpd.h.

6.2.2.164 UINT8 FSP\_S\_CONFIG::PeiGraphicsPeimInit

Offset 0x0063 - Enable/Disable PeiGraphicsPeimInit Enable/Disable PeiGraphicsPeimInit 0:Disable, 1:Enable(← Default).

\$EN\_DIS

Definition at line 334 of file FspsUpd.h.

6.2.2.165 UINT8 FSP\_S\_CONFIG::PhysicalSlotNumber[6]

Offset 0x0164 - Physical Slot Number Physical Slot Number for PCIE Root Port.

Default=0x00, 0x01, 0x02, 0x03, 0x04, 0x05.

Definition at line 929 of file FspsUpd.h.

6.2.2.166 UINT8 FSP\_S\_CONFIG::PkgCStateDemotion

Offset 0x0030 - Package C-State Demotion Enable or Disable Package Cstate Demotion.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 143 of file FspsUpd.h.

6.2.2.167 UINT8 FSP\_S\_CONFIG::PkgCStateLimit

Offset 0x002C - Max Pkg Cstate Max Pkg Cstate.

0:PkgC0C1, 1:PkgC2, 2:PkgC3(Default), 3:PkgC6, 4:PkgC7, 5:PkgC7s, 6:PkgC8, 7:PkgC9, 8:PkgC10,  $9:PkgC \leftrightarrow Max$ , 254:PkgCpuDefault, 255:PkgAuto.

Definition at line 119 of file FspsUpd.h.

6.2.2.168 UINT8 FSP\_S\_CONFIG::PkgCStateUnDemotion

Offset 0x0031 - Package C-State Un-demotion Enable or Disable Package Cstate UnDemotion.

0:Disable(Default), 1:Enable. \$EN DIS

Definition at line 149 of file FspsUpd.h.

6.2.2.169 UINT8 FSP\_S\_CONFIG::Pme

Offset 0x008F - Azalia wake-on-ring Enable/disable Azalia wake-on-ring.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 438 of file FspsUpd.h.

6.2.2.170 UINT8 FSP\_S\_CONFIG::PmeB0S5Dis

Offset 0x018E - PME\_B0\_S5 Disable bit PME\_B0\_S5\_DIS bit in the General PM Configuration B (GEN\_PMCO↔ N\_B) register.

0:Disable(Default), 1:Enable. \$EN DIS

Definition at line 966 of file FspsUpd.h.

6.2.2.171 UINT8 FSP\_S\_CONFIG::PmeInterrupt[6]

Offset 0x012E - PME Interrupt Enable/Disable PME Interrupt.

0: Disable(Default), 1: Enable.

Definition at line 884 of file FspsUpd.h.

6.2.2.172 UINT8 FSP\_S\_CONFIG::PmLock

Offset 0x0048 - Enable PmLock Enable/disable PmLock.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 229 of file FspsUpd.h.

6.2.2.173 UINT8 FSP\_S\_CONFIG::PmSupport

Offset 0x0052 - GT PM Support Enable/Disable GT power management support.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 289 of file FspsUpd.h.

6.2.2.174 UINT8 FSP\_S\_CONFIG::PortUs20bOverCurrentPin[8]

Offset 0x0250 - USB20 Over Current Pin Over Current Pin number of USB 2.0 Port.

0x00(Default).

Definition at line 1210 of file FspsUpd.h.

6.2.2.175 UINT8 FSP\_S\_CONFIG::PortUs30bOverCurrentPin[6]

Offset 0x0260 - USB20 Over Current Pin Over Current Pin number of USB 3.0 Port.

0x01(Default).

Definition at line 1233 of file FspsUpd.h.

6.2.2.176 UINT8 FSP\_S\_CONFIG::PortUsb20Enable[8]

Offset 0x0248 - Enable USB2 ports Enable/disable per USB2 ports.

One byte for each port, byte0 for port0, byte1 for port1, and so on. 0x01(Default).

Definition at line 1205 of file FspsUpd.h.

6.2.2.177 UINT8 FSP\_S\_CONFIG::PortUsb20HsNpreDrvSel[8]

Offset 0x0368 - Delay/skew's strength control for HS driver Delay/skew's strength control for HS driver.

Value of register USB2\_PER\_PORT\_2\_PPX [1:0]

Definition at line 1559 of file FspsUpd.h.

6.2.2.178 UINT8 FSP\_S\_CONFIG::PortUsb20HsSkewSel[8]

Offset 0x0350 - Select the skew direction for HS transition Select the skew direction for HS transition.

Value of register USB2\_PER\_PORT\_2\_PPX [25]

Definition at line 1544 of file FspsUpd.h.

6.2.2.179 UINT8 FSP\_S\_CONFIG::PortUsb20IUsbTxEmphasisEn[8]

Offset 0x0358 - Per Port HS Transmitter Emphasis Per Port HS Transmitter Emphasis.

Value of register USB2\_PER\_PORT\_2\_PPX [24:23]

Definition at line 1549 of file FspsUpd.h.

6.2.2.180 UINT8 FSP\_S\_CONFIG::PortUsb20PerPortPeTxiSet[8]

Offset 0x0340 - PerPort HS Pre-emphasis Bias PerPort HS Pre-emphasis Bias.

Value of register USB2\_PER\_PORT\_PPX [13:11]

Definition at line 1534 of file FspsUpd.h.

6.2.2.181 UINT8 FSP\_S\_CONFIG::PortUsb20PerPortRXISet[8]

Offset 0x0360 - PerPort HS Receiver Bias PerPort HS Receiver Bias.

Value of register USB2\_PER\_PORT\_2\_PPX [19:17]

Definition at line 1554 of file FspsUpd.h.

6.2.2.182 UINT8 FSP\_S\_CONFIG::PortUsb20PerPortTxiSet[8]

Offset 0x0348 - PerPort HS Transmitter Bias PerPort HS Transmitter Bias.

Value of register USB2\_PER\_PORT\_PPX [10:8]

Definition at line 1539 of file FspsUpd.h.

6.2.2.183 UINT8 FSP\_S\_CONFIG::PortUsb20PerPortTxPeHalf[8]

Offset 0x0338 - PerPort Half Bit Pre-emphasis PerPort Half Bit Pre-emphasis.

Value of register USB2 PER PORT PPX [14]

Definition at line 1529 of file FspsUpd.h.

6.2.2.184 UINT8 FSP\_S\_CONFIG::PortUsb30Enable[6]

Offset 0x025A - Enable USB3 ports Enable/disable per USB3 ports.

One byte for each port, byte0 for port0, byte1 for port1, and so on. 0x01(Default).

Definition at line 1228 of file FspsUpd.h.

6.2.2.185 UINT8 FSP\_S\_CONFIG::PowerButterDebounceMode

Offset 0x02CF - Power Button Debounce Mode Enable interrupt when PWRBTN# is asserted.

0:Disabled, 1:Enabled(default) \$EN\_DIS

Definition at line 1387 of file FspsUpd.h.

6.2.2.186 UINT8 FSP\_S\_CONFIG::PowerGating

Offset 0x004D - Enable PowerGating Enable/disable PowerGating.

0:Disable(Default), 1:Enable. \$EN DIS

Definition at line 259 of file FspsUpd.h.

6.2.2.187 UINT8 FSP\_S\_CONFIG::ProcTraceEnable

Offset 0x0026 - Enable Processor Trace Enable or Disable Processor Trace feature.

0:Disable(Default), 1:Enable. \$EN DIS

Definition at line 84 of file FspsUpd.h.

6.2.2.188 UINT8 FSP\_S\_CONFIG::ProcTraceMemSize

Offset 0x0025 - Memory region allocation for Processor Trace Memory region allocation for Processor Trace, allowed range is from 4K (0x0) to 128MB (0xF); **0xFF: Disable.** 

0xFF:Disable(Default)

Definition at line 78 of file FspsUpd.h.

6.2.2.189 UINT16 FSP\_S\_CONFIG::ProtectedRangeBase[5]

Offset 0x0078 - Protected Range Base The base address of the upper limit of protection.

0x0000(Default).

Definition at line 354 of file FspsUpd.h.

6.2.2.190 UINT8 FSP\_S\_CONFIG::PtmEnable[6]

Offset 0x0170 - PTM Support Enable/Disable PTM Support.

0:Disable(Default), 1:Enable.

Definition at line 939 of file FspsUpd.h.

6.2.2.191 UINT8 FSP\_S\_CONFIG::PwrBtnOverridePeriod

Offset 0x02AF - Power Button Override Period specifies how long will PMC wait before initiating a global reset.

000b-4s(default), 001b-6s, 010b-8s, 011b-10s, 100b-12s, 101b-14s.) 0x0:4s, 0x1:6s, 0x2:8s, 0x3:10s, 0x4:12s, 0x5:14s

Definition at line 1353 of file FspsUpd.h.

6.2.2.192 UINT8 FSP\_S\_CONFIG::ReadProtectionEnable[5]

Offset 0x0069 - Read Protection Support Enable/disable Read Protection.

0:Disable, 1:Enable(Default).

Definition at line 344 of file FspsUpd.h.

6.2.2.193 UINT8 FSP\_S\_CONFIG::ResetSelect

Offset 0x01B5 - ResetSelect ResetSelect.

0x6:warm reset(Default), 0xE:cold reset.

Definition at line 1096 of file FspsUpd.h.

6.2.2.194 UINT16 FSP\_S\_CONFIG::ResetWaitTimer

Offset 0x026C - HDAudio Delay Timer The delay timer after Azalia reset.

0x012C(Default).

Definition at line 1263 of file FspsUpd.h.

6.2.2.195 UINT8 FSP\_S\_CONFIG::RsvdSmbusAddressTable[128]

Offset 0x01C4 - Reserved SMBus Address Table Array of addresses reserved for non-ARP-capable SMBus devices. 0x00(Default).

Definition at line 1176 of file FspsUpd.h.

6.2.2.196 UINT8 FSP\_S\_CONFIG::RtcLock

Offset 0x026E - RTC Lock Bits Enable/Disable RTC Lock Bits.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 1269 of file FspsUpd.h.

6.2.2.197 UINT8 FSP\_S\_CONFIG::SalpuEnable

Offset 0x0051 - Enable SalpuEnable Enable/disable SalpuEnable.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 283 of file FspsUpd.h.

6.2.2.198 UINT8 FSP\_S\_CONFIG::SataMode

Offset 0x0192 - SATA Mode Selection Determines how SATA controller(s) operate.

0:AHCI(Default), 1:RAID. 0:AHCI, 1:RAID

Definition at line 992 of file FspsUpd.h.

6.2.2.199 UINT8 FSP\_S\_CONFIG::SataPortsDevSlp[2]

Offset 0x019A - SATA Port DevSlp Enable/Disable SATA Port DevSlp.

Board rework for LP needed before enable. 0:Disable(Default), 1:Enable.

Definition at line 1030 of file FspsUpd.h.

6.2.2.200 UINT16 FSP\_S\_CONFIG::SataPortsDitoVal[2]

Offset 0x01AC - DITO Value DEVSLP Idle Timeout Value.

0:Minimum, 0x03FF:Maximum, 0x0271(Default).

Definition at line 1076 of file FspsUpd.h.

6.2.2.201 UINT8 FSP\_S\_CONFIG::SataPortsDmVal[2]

Offset 0x01A8 - DM Value DM Value.

0:Minimum, 0x0F:Maximum(Default).

Definition at line 1067 of file FspsUpd.h.

6.2.2.202 UINT8 FSP\_S\_CONFIG::SataPortsEnable[2]

Offset 0x0198 - SATA Port Enable or Disable SATA Port.

0:Disable, 1:Enable(Default).

Definition at line 1025 of file FspsUpd.h.

6.2.2.203 UINT8 FSP\_S\_CONFIG::SataPortsEnableDitoConfig[2]

Offset 0x01A6 - DITO Configuration Enable/Disable DITO Configuration.

0:Disable(Default), 1:Enable.

Definition at line 1062 of file FspsUpd.h.

6.2.2.204 UINT8 FSP\_S\_CONFIG::SataPortsExternal[2]

Offset 0x01A0 - External SATA Ports Enable/Disable External SATA Ports.

0:Disable(Default), 1:Enable.

Definition at line 1046 of file FspsUpd.h.

6.2.2.205 UINT8 FSP\_S\_CONFIG::SataPortsHotPlug[2]

Offset 0x019C - SATA Port HotPlug Enable/Disable SATA Port Hotplug .

0:Disable(Default), 1:Enable.

Definition at line 1035 of file FspsUpd.h.

6.2.2.206 UINT8 FSP\_S\_CONFIG::SataPortsInterlockSw[2]

Offset 0x019E - Mechanical Presence Switch Controls reporting if this port has an Mechanical Presence Switch.

Note: Requires hardware support. 0:Disable, 1:Enable(Default).

Definition at line 1041 of file FspsUpd.h.

6.2.2.207 UINT8 FSP\_S\_CONFIG::SataPortsSolidStateDrive[2]

Offset 0x01A4 - SATA Solid State Identify the SATA port is connected to Solid State Drive or Hard Disk Drive.

0:Hard Disk Drive(Default), 1:Solid State Drive.

Definition at line 1057 of file FspsUpd.h.

6.2.2.208 UINT8 FSP\_S\_CONFIG::SataPortsSpinUp[2]

Offset 0x01A2 - Spin Up Device Enable/Disable device spin up at boot on selected Sata Ports.

0:Disable(Default), 1:Enable.

Definition at line 1051 of file FspsUpd.h.

6.2.2.209 UINT8 FSP\_S\_CONFIG::SataPwrOptEnable

Offset 0x0194 - SATA Power Optimization Enable SATA Power Optimizer on SC side.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 1004 of file FspsUpd.h.

6.2.2.210 UINT8 FSP\_S\_CONFIG::SataSalpSupport

Offset 0x0193 - Aggressive LPM Support Enable PCH to aggressively enter link power state.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 998 of file FspsUpd.h.

6.2.2.211 UINT8 FSP\_S\_CONFIG::SataTestMode

Offset 0x026F - SATA Test Mode Selection Enable/Disable SATA Test Mode.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 1275 of file FspsUpd.h.

6.2.2.212 UINT8 FSP\_S\_CONFIG::SdcardEnabled

Offset 0x01B6 - SD Card Support (D27:F0) Enable/Disable SD Card Support.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 1102 of file FspsUpd.h.

6.2.2.213 UINT32 FSP\_S\_CONFIG::SdcardRxCmdDataCntl1

Offset 0x02F0 - SDCARD\_RX\_CMD\_DATA\_DLL\_CNTL1 SDCARD\_RX\_CMD\_DATA\_DLL\_CNTL1. 0x73A3637(Default).

Definition at line 1432 of file FspsUpd.h.

6.2.2.214 UINT32 FSP\_S\_CONFIG::SdcardRxCmdDataCntl2

Offset 0x02F8 - SDCARD\_RX\_CMD\_DATA\_DLL\_CNTL2 SDCARD\_RX\_CMD\_DATA\_DLL\_CNTL2. 0x10000(Default).

Definition at line 1442 of file FspsUpd.h.

6.2.2.215 UINT32 FSP\_S\_CONFIG::SdcardRxStrobeCntl

Offset 0x02F4 - SDCARD\_RX\_STROBE\_DLL\_CNTL SDCARD\_RX\_STROBE\_DLL\_CNTL. 0x0(Default).

Definition at line 1437 of file FspsUpd.h.

6.2.2.216 UINT32 FSP\_S\_CONFIG::SdcardTxCmdCntl

Offset 0x02E4 - SDCARD\_TX\_CMD\_DLL\_CNTL SDCARD\_TX\_CMD\_DLL\_CNTL. 0x505(Default).

Definition at line 1417 of file FspsUpd.h.

6.2.2.217 UINT32 FSP\_S\_CONFIG::SdcardTxDataCntl1

Offset 0x02E8 - SDCARD\_TX\_DATA\_DLL\_CNTL1 SDCARD\_TX\_DATA\_DLL\_CNTL1.

0xA13(Default).

Definition at line 1422 of file FspsUpd.h.

6.2.2.218 UINT32 FSP\_S\_CONFIG::SdcardTxDataCntl2

 $Offset\ 0x02EC\ -\ SDCARD\_TX\_DATA\_DLL\_CNTL2\ SDCARD\_TX\_DATA\_DLL\_CNTL2.$ 

0x24242828(Default).

Definition at line 1427 of file FspsUpd.h.

6.2.2.219 UINT8 FSP\_S\_CONFIG::SdioEnabled

Offset 0x01BA - SDIO Support (D30:F0) Enable/Disable SDIO Support.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 1126 of file FspsUpd.h.

6.2.2.220 UINT32 FSP\_S\_CONFIG::SdioRxCmdDataCntl1

Offset 0x02DC - SDIO\_RX\_CMD\_DATA\_DLL\_CNTL1 SDIO\_RX\_CMD\_DATA\_DLL\_CNTL1.

0x16161616(Default).

Definition at line 1407 of file FspsUpd.h.

6.2.2.221 UINT32 FSP\_S\_CONFIG::SdioRxCmdDataCntl2

Offset 0x02E0 - SDIO RX CMD DATA DLL CNTL2 SDIO RX CMD DATA DLL CNTL2.

0x10000(Default).

Definition at line 1412 of file FspsUpd.h.

6.2.2.222 UINT32 FSP\_S\_CONFIG::SdioTxCmdCntl

Offset 0x02D0 - SDIO\_TX\_CMD\_DLL\_CNTL SDIO\_TX\_CMD\_DLL\_CNTL.

0x505(Default).

Definition at line 1392 of file FspsUpd.h.

6.2.2.223 UINT32 FSP\_S\_CONFIG::SdioTxDataCntl1

Offset 0x02D4 - SDIO\_TX\_DATA\_DLL\_CNTL1 SDIO\_TX\_DATA\_DLL\_CNTL1.

0xE(Default).

Definition at line 1397 of file FspsUpd.h.

6.2.2.224 UINT32 FSP\_S\_CONFIG::SdioTxDataCntl2

Offset 0x02D8 - SDIO\_TX\_DATA\_DLL\_CNTL2 SDIO\_TX\_DATA\_DLL\_CNTL2.

0x22272828(Default).

Definition at line 1402 of file FspsUpd.h.

6.2.2.225 UINT8 FSP\_S\_CONFIG::SirqEnable

Offset 0x01BC - Serial IRQ Enable/Disable Serial IRQ.

0:Disable, 1:Enable(Default). \$EN DIS

Definition at line 1138 of file FspsUpd.h.

6.2.2.226 UINT8 FSP\_S\_CONFIG::SirqMode

Offset 0x01BD - Serial IRQ Mode Serial IRQ Mode Selection.

0:Quiet mode(Default), 1:Continuous mode. \$EN\_DIS

Definition at line 1144 of file FspsUpd.h.

6.2.2.227 UINT8 FSP\_S\_CONFIG::SkipMpInit

Offset 0x029A - Skip Multi-Processor Initialization When this is skipped, boot loader must initialize processors before SilicionInit API.

0: Initialize(Default), 1: Skip \$EN\_DIS

Definition at line 1321 of file FspsUpd.h.

6.2.2.228 UINT8 FSP\_S\_CONFIG::SkipPunitInit

Offset 0x0333 - Skip P-unit Initialization When this is skipped, boot loader must initialize P-unit before SilicionInit API.

0: Initialize(Default), 1: Skip \$EN DIS

Definition at line 1520 of file FspsUpd.h.

6.2.2.229 UINT8 FSP\_S\_CONFIG::SmbusEnable

Offset 0x01BF - Enable SMBus Enable/disable SMBus controller.

0:Disable, 1:Enable(Default). \$EN DIS

Definition at line 1156 of file FspsUpd.h.

6.2.2.230 UINT8 FSP\_S\_CONFIG::SpeedLimit

Offset 0x0196 - SATA Speed Limit SATA Speed Limit.

0h:ScSataSpeed(Default), 1h:1.5Gb/s(Gen 1), 2h:3Gb/s(Gen 2), 3h:6Gb/s(Gen 3). 0:Default, 1: 1.5 Gb/s (Gen 1), 2: 3 Gb/s(Gen 2), 3: 6 Gb/s (Gen 1)

Definition at line 1016 of file FspsUpd.h.

6.2.2.231 UINT8 FSP\_S\_CONFIG::Spi0Enable

Offset 0x00D7 - SPI UART Device 0 Enable/Disable SPI Device 0.

0:Disabled, 1:PCI Mode(Default), 2:ACPI Mode. 0: Disabled, 1: PCI Mode, 2: ACPI Mode

Definition at line 757 of file FspsUpd.h.

6.2.2.232 UINT8 FSP\_S\_CONFIG::Spi1Enable

Offset 0x00D8 - SPI UART Device 1 Enable/Disable SPI Device 1.

0:Disabled, 1:PCI Mode(Default), 2:ACPI Mode. 0: Disabled, 1: PCI Mode, 2: ACPI Mode

Definition at line 763 of file FspsUpd.h.

6.2.2.233 UINT8 FSP\_S\_CONFIG::Spi2Enable

Offset 0x00D9 - SPI UART Device 2 Enable/Disable SPI Device 2.

0:Disabled, 1:PCI Mode(Default), 2:ACPI Mode. 0: Disabled, 1: PCI Mode, 2: ACPI Mode

Definition at line 769 of file FspsUpd.h.

6.2.2.234 UINT8 FSP\_S\_CONFIG::SpiClkGateCfg[3]

Offset 0x00C8 - LPSS SPI Clock Gating Configuration Enable/Disable LPSS SPI Clock Gating.

0:Disable, 1:Enable(Default).

Definition at line 679 of file FspsUpd.h.

6.2.2.235 UINT8 FSP\_S\_CONFIG::SpiEiss

Offset 0x00B8 - SPI EISS Status Enable/Disable InSMM.STS (EISS) in SPI.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 649 of file FspsUpd.h.

6.2.2.236 UINT8 FSP\_S\_CONFIG::SsicPortEnable[2]

Offset 0x0266 - Enable XHCI SSIC Support Enable/disable XHCI SSIC ports.

One byte for each port, byte0 for port0, byte1 for port1. 0x00(Default).

Definition at line 1239 of file FspsUpd.h.

6.2.2.237 UINT8 FSP\_S\_CONFIG::SsicRate[2]

Offset 0x0270 - XHCI SSIC RATE Set XHCI SSIC1 Rate to A Series or B Series.

1:A Series(Default), 2:B Series.

Definition at line 1280 of file FspsUpd.h.

6.2.2.238 UINT8 FSP\_S\_CONFIG::StartFramePulse

Offset 0x01BE - Start Frame Pulse Width Start Frame Pulse Width Value.

0:ScSfpw4Clk(Default), 1: ScSfpw6Clk, 2:ScSfpw8Clk. 0:ScSfpw4Clk, 1:ScSfpw6Clk, 2:ScSfpw8Clk

Definition at line 1150 of file FspsUpd.h.

6.2.2.239 UINT16 FSP\_S\_CONFIG::SubSystemId

Offset 0x01B2 - Subsystem ID Subsystem ID.

0x7270(Default).

Definition at line 1086 of file FspsUpd.h.

6.2.2.240 UINT16 FSP\_S\_CONFIG::SubSystemVendorId

Offset 0x01B0 - Subsystem Vendor ID Subsystem Vendor ID.

0x8086(Default).

Definition at line 1081 of file FspsUpd.h.

6.2.2.241 UINT8 FSP\_S\_CONFIG::SystemErrorOnCorrectableError[6]

Offset 0x0158 - SECE Root PCI Express System Error on Correctable Error Enable/Disable.

0:Disable(Default), 1:Enable.

Definition at line 919 of file FspsUpd.h.

6.2.2.242 UINT8 FSP\_S\_CONFIG::SystemErrorOnFatalError[6]

Offset 0x014C - SEFE Root PCI Express System Error on Fatal Error Enable/Disable.

0:Disable(Default), 1:Enable.

Definition at line 909 of file FspsUpd.h.

6.2.2.243 UINT8 FSP\_S\_CONFIG::SystemErrorOnNonFatalError[6]

Offset 0x0152 - SENFE Root PCI Express System Error on Non-Fatal Error Enable/Disable.

0:Disable(Default), 1:Enable.

Definition at line 914 of file FspsUpd.h.

6.2.2.244 UINT8 FSP\_S\_CONFIG::TcoTimerHaltLock

Offset 0x02AE - Halt and Lock TCO Timer Halt and Lock the TCO Timer (Watchdog).

0:No, 1:Yes (default)

Definition at line 1346 of file FspsUpd.h.

6.2.2.245 UINT8 FSP\_S\_CONFIG::Timer8254ClkSetting

Offset 0x0190 - Enable/Disable Timer 8254 Clock Setting Enable/Disable Timer 8254 Clock.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 979 of file FspsUpd.h.

6.2.2.246 UINT8 FSP\_S\_CONFIG::TurboMode

Offset 0x0032 - Turbo Mode Enable or Disable long duration Turbo Mode.

0:Disable, 1:Enable(Default). \$EN DIS

Definition at line 155 of file FspsUpd.h.

6.2.2.247 UINT32 FSP\_S\_CONFIG::Uart2KernelDebugBaseAddress

Offset 0x00DC - UART Debug Base Address UART Debug Base Address.

0x0000000(Default).

Definition at line 786 of file FspsUpd.h.

6.2.2.248 UINT8 FSP\_S\_CONFIG::UfsEnabled

Offset 0x01B9 - UFS Support (D29:F0) Enable/Disable SDIO Support.

0:Disable, 1:Enable(Default). \$EN DIS

Definition at line 1120 of file FspsUpd.h.

6.2.2.249 UINT8 FSP\_S\_CONFIG::UnitLevelClockGating

Offset 0x004E - Enable UnitLevelClockGating Enable/disable UnitLevelClockGating.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 265 of file FspsUpd.h.

6.2.2.250 UINT8 FSP\_S\_CONFIG::UnsolicitedAttackOverride

Offset 0x004A - Enable UnsolicitedAttackOverride Enable/disable UnsolicitedAttackOverride.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 241 of file FspsUpd.h.

6.2.2.251 UINT8 FSP\_S\_CONFIG::UnsupportedRequestReport[6]

Offset 0x0134 - URR PCI Express Unsupported Request Reporting Enable/Disable.

0:Disable(Default), 1:Enable.

Definition at line 889 of file FspsUpd.h.

6.2.2.252 UINT8 FSP\_S\_CONFIG::Usb30Mode

Offset 0x0246 - xHCI Mode Mode of operation of xHCI controller.

0:Disable, 1:Enable, 2:Auto(Default) 0:Disable, 1:Enable, 2:Auto

Definition at line 1195 of file FspsUpd.h.

6.2.2.253 UINT8 FSP\_S\_CONFIG::UsbOtg

Offset 0x0258 - XDCI Support Enable/Disable XDCI.

0:Disable, 1:PCI\_Mode(Default), 2:ACPI\_mode. 0:Disable, 1:PCI\_Mode, 2:ACPI\_mode

Definition at line 1216 of file FspsUpd.h.

6.2.2.254 UINT8 FSP\_S\_CONFIG::UsbPerPortCtl

Offset 0x0245 - USB Per-Port Control Control each of the USB ports enable/disable.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 1189 of file FspsUpd.h.

6.2.2.255 UINT8 FSP\_S\_CONFIG::VmxEnable

Offset 0x0024 - VMX Enable Enable or Disable VMX.

0:Disable, 1:Enable(Default). \$EN\_DIS

Definition at line 72 of file FspsUpd.h.

6.2.2.256 UINT8 FSP\_S\_CONFIG::VtdEnable

Offset 0x026A - VT-d Enable/Disable VT-d.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 1251 of file FspsUpd.h.

6.2.2.257 UINT8 FSP\_S\_CONFIG::WOPCMSize

Offset 0x004C - Enable WOPCMSize Enable/disable WOPCMSize.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 253 of file FspsUpd.h.

6.2.2.258 UINT8 FSP\_S\_CONFIG::WOPCMSupport

Offset 0x004B - Enable WOPCMSupport Enable/disable WOPCMSupport.

0:Disable(Default), 1:Enable. \$EN\_DIS

Definition at line 247 of file FspsUpd.h.

6.2.2.259 UINT8 FSP\_S\_CONFIG::WriteProtectionEnable[5]

Offset 0x0064 - Write Protection Support Enable/disable Write Protection.

0:Disable, 1:Enable(Default).

Definition at line 339 of file FspsUpd.h.

The documentation for this struct was generated from the following file:

· FspsUpd.h

### 6.3 FSP\_UPD\_HEADER Struct Reference

Fsp UPD HEADER Configuration.

#include <FspApi.h>

#### **Public Attributes**

• UINT64 Signature

UPD Region Signature.

UINT8 Revision

Revision of the Data structure.

### 6.3.1 Detailed Description

Fsp UPD HEADER Configuration.

Definition at line 23 of file FspApi.h.

#### 6.3.2 Member Data Documentation

6.3.2.1 UINT8 FSP\_UPD\_HEADER::Revision

Revision of the Data structure.

For FSP v2.0 value is 1.

Definition at line 35 of file FspApi.h.

6.3.2.2 UINT64 FSP\_UPD\_HEADER::Signature

UPD Region Signature.

This signature will be "XXXXXX\_T" for FSP-T "XXXXXX\_M" for FSP-M "XXXXXX\_S" for FSP-S Where XXXXXX is an unique signature

Definition at line 31 of file FspApi.h.

The documentation for this struct was generated from the following file:

· FspApi.h

### 6.4 FSPM\_ARCH\_UPD Struct Reference

FSPM ARCH UPD Configuration.

#include <FspApi.h>

#### **Public Attributes**

• UINT8 Revision

Revision of the structure.

VOID \* NvsBufferPtr

Pointer to the non-volatile storage (NVS) data buffer.

VOID \* StackBase

Pointer to the temporary stack base address to be consumed inside FspMemoryInit() API.

UINT32 StackSize

Temporary stack size to be consumed inside FspMemoryInit() API.

UINT32 BootLoaderTolumSize

Size of memory to be reserved by FSP below "top of low usable memory" for bootloader usage.

UINT32 BootMode

Current boot mode.

#### 6.4.1 Detailed Description

FSPM ARCH UPD Configuration.

Definition at line 42 of file FspApi.h.

#### 6.4.2 Member Data Documentation

6.4.2.1 VOID\* FSPM\_ARCH\_UPD::NvsBufferPtr

Pointer to the non-volatile storage (NVS) data buffer.

If it is NULL it indicates the NVS data is not available.

Definition at line 52 of file FspApi.h.

6.4.2.2 UINT8 FSPM\_ARCH\_UPD::Revision

Revision of the structure.

For FSP v2.0 value is 1.

Definition at line 46 of file FspApi.h.

The documentation for this struct was generated from the following file:

• FspApi.h

### 6.5 FSPM\_UPD Struct Reference

Fsp M UPD Configuration.

#include <FspmUpd.h>

Collaboration diagram for FSPM\_UPD:



#### **Public Attributes**

• FSP\_UPD\_HEADER FspUpdHeader

Offset 0x0000.

FSPM\_ARCH\_UPD FspmArchUpd

Offset 0x0020.

FSP\_M\_CONFIG FspmConfig

Offset 0x0040.

• UINT8 UnusedUpdSpace2 [158]

Offset 0x0160.

• UINT16 UpdTerminator

Offset 0x01FE.

### 6.5.1 Detailed Description

Fsp M UPD Configuration.

Definition at line 839 of file FspmUpd.h.

The documentation for this struct was generated from the following file:

• FspmUpd.h

### 6.6 FSPS\_UPD Struct Reference

Fsp S UPD Configuration.

#include <FspsUpd.h>

Collaboration diagram for FSPS\_UPD:



#### **Public Attributes**

• FSP\_UPD\_HEADER FspUpdHeader

Offset 0x0000.

• FSP\_S\_CONFIG FspsConfig

Offset 0x0020.

• UINT8 UnusedUpdSpace8 [46]

Offset 0x0380.

• UINT16 UpdTerminator

Offset 0x03AE.

### 6.6.1 Detailed Description

Fsp S UPD Configuration.

Definition at line 1568 of file FspsUpd.h.

The documentation for this struct was generated from the following file:

• FspsUpd.h

### 6.7 FSPT\_COMMON\_UPD Struct Reference

### Fsp T Common UPD.

#include <FsptUpd.h>

#### **Public Attributes**

UINT8 Revision

Offset 0x0020.

• UINT8 Reserved [3]

Offset 0x0021.

• UINT32 MicrocodeRegionBase

Offset 0x0024.

• UINT32 MicrocodeRegionLength

Offset 0x0028.

• UINT32 CodeRegionBase

Offset 0x002C.

• UINT32 CodeRegionLength

Offset 0x0030.

• UINT8 Reserved1 [12]

Offset 0x0034.

### 6.7.1 Detailed Description

Fsp T Common UPD.

Definition at line 43 of file FsptUpd.h.

The documentation for this struct was generated from the following file:

• FsptUpd.h

### 6.8 FSPT\_UPD Struct Reference

Fsp T UPD Configuration.

#include <FsptUpd.h>

Collaboration diagram for FSPT\_UPD:



#### **Public Attributes**

• FSP\_UPD\_HEADER FspUpdHeader

Offset 0x0000.

FSPT\_COMMON\_UPD FsptCommonUpd

Offset 0x0020.

• UINT8 ReservedFsptUpd1 [16]

Offset 0x0040.

• UINT8 UnusedUpdSpace0 [6]

Offset 0x0050.

• UINT16 UpdTerminator

Offset 0x0056.

### 6.8.1 Detailed Description

Fsp T UPD Configuration.

Definition at line 76 of file FsptUpd.h.

The documentation for this struct was generated from the following file:

• FsptUpd.h

# **Chapter 7**

## **File Documentation**

### 7.1 DoxygenFspIntegrationGuide.h File Reference

This file contains doxygen ApolloLakeFspIntegration Guide.

#### 7.1.1 Detailed Description

This file contains doxygen ApolloLakeFspIntegration Guide.

#### Copyright

Copyright (c) 2015 - 2016 Intel Corporation. All rights reserved This software and associated documentation (if any) is furnished under a license and may only be used or copied in accordance with the terms of the license. Except as permitted by such license, no part of this software or documentation may be reproduced, stored in a retrieval system, or transmitted in any form or by any means without the express written consent of Intel Corporation. This file contains an 'Intel Peripheral Driver' and uniquely identified as "Intel Reference Module" and is licensed for Intel CPUs and chipsets under the terms of your license agreement with Intel or your vendor. This file may be modified by the user, subject to additional terms of the license agreement

### 7.2 FspApi.h File Reference

Intel FSP API definition from Intel Firmware Support Package External Architecture Specification v2.0, March 2016, revision 001.

#### Classes

- struct FSP\_UPD\_HEADER
  - Fsp UPD HEADER Configuration.
- struct FSPM\_ARCH\_UPD

FSPM ARCH UPD Configuration.

### **Typedefs**

- typedef EFI\_STATUS(\* FSP\_TEMP\_RAM\_INIT) (IN VOID \*FsptUpdDataPtr)
  - This FSP API is called soon after coming out of reset and before memory and stack is available.
- typedef EFI\_STATUS(\* FSP\_NOTIFY\_PHASE) (IN NOTIFY\_PHASE\_PARAMS \*NotifyPhaseParamPtr)

This FSP API is used to notify the FSP about the different phases in the boot process.

86 File Documentation

• typedef EFI\_STATUS(\* FSP\_MEMORY\_INIT) (IN VOID \*FspmUpdDataPtr, OUT VOID \*\*HobListPtr)

This FSP API is called after TempRamInit and initializes the memory.

• typedef EFI\_STATUS(\* FSP\_TEMP\_RAM\_EXIT) (IN VOID \*TempRamExitParamPtr)

This FSP API is called after FspMemoryInit API.

typedef EFI\_STATUS(\* FSP\_SILICON\_INIT) (IN VOID \*FspsUpdDataPtr)

This FSP API is called after TempRamExit API.

#### **Enumerations**

• enum FSP INIT PHASE

#### 7.2.1 Detailed Description

Intel FSP API definition from Intel Firmware Support Package External Architecture Specification v2.0, March 2016, revision 001.

Copyright (c) 2014 - 2016, Intel Corporation. All rights reserved.

This program and the accompanying materials are licensed and made available under the terms and conditions of the BSD License which accompanies this distribution. The full text of the license may be found at http-://opensource.org/licenses/bsd-license.php.

THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS, WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.

#### 7.2.2 Typedef Documentation

7.2.2.1 typedef EFI\_STATUS( \* FSP\_MEMORY\_INIT) (IN VOID \*FspmUpdDataPtr, OUT VOID \*\*HobListPtr)

This FSP API is called after TempRamInit and initializes the memory.

This FSP API accepts a pointer to a data structure that will be platform dependent and defined for each FS← P binary. This will be documented in Integration guide with each FSP release. After FspMemInit completes its execution, it passes the pointer to the HobList and returns to the boot loader from where it was called. Boot← Loader is responsible to migrate it's stack and data to Memory. FspMemoryInit, TempRamExit and FspSiliconInit APIs provide an alternate method to complete the silicon initialization and provides bootloader an opportunity to get control after system memory is available and before the temporary RAM is torn down.

#### **Parameters**

| in  | FspmUpdData↔ | Pointer to the FSPM_UPD data sructure.          |
|-----|--------------|-------------------------------------------------|
|     | Ptr          |                                                 |
| out | HobListPtr   | Pointer to receive the address of the HOB list. |

#### Return values

| EFI_SUCCESS                  | FSP execution environment was initialized successfully. |
|------------------------------|---------------------------------------------------------|
| <i>EFI_INVALID_PARAMET</i> ↔ | Input parameters are invalid.                           |
| ER                           |                                                         |
| EFI_UNSUPPORTED              | The FSP calling conditions were not met.                |
| EFI_DEVICE_ERROR             | FSP initialization failed.                              |
| <i>EFI_OUT_OF_RESOUR</i> ↔   | Stack range requested by FSP is not met.                |
| CES                          |                                                         |

| FSP_STATUS_RESET_R↔ | A reset is reuired. These status codes will not be returned during S3. |
|---------------------|------------------------------------------------------------------------|
| EQUIREDx            |                                                                        |

Definition at line 196 of file FspApi.h.

#### 7.2.2.2 typedef EFI\_STATUS( \* FSP\_NOTIFY\_PHASE) (IN NOTIFY\_PHASE\_PARAMS \*NotifyPhaseParamPtr)

This FSP API is used to notify the FSP about the different phases in the boot process.

This allows the FSP to take appropriate actions as needed during different initialization phases. The phases will be platform dependent and will be documented with the FSP release. The current FSP supports two notify phases: Post PCI enumeration Ready To Boot

#### **Parameters**

| in | NotifyPhase⊷ | Address pointer to the NOTIFY_PHASE_PRAMS |
|----|--------------|-------------------------------------------|
|    | ParamPtr     |                                           |

#### Return values

| EFI_SUCCESS                  | The notification was handled successfully.           |
|------------------------------|------------------------------------------------------|
| EFI_UNSUPPORTED              | The notification was not called in the proper order. |
| <i>EFI_INVALID_PARAMET</i> ↔ | The notification code is invalid.                    |
| ER                           |                                                      |

Definition at line 168 of file FspApi.h.

#### 7.2.2.3 typedef EFI\_STATUS( \* FSP\_SILICON\_INIT) (IN VOID \*FspsUpdDataPtr)

This FSP API is called after TempRamExit API.

FspMemorylnit, TempRamExit and FspSiliconInit APIs provide an alternate method to complete the silicon initialization.

#### **Parameters**

| in | FspsUpdDataPtr | Pointer to the FSPS_UPD data structure. If NULL, FSP will use the default |
|----|----------------|---------------------------------------------------------------------------|
|    |                | parameters.                                                               |

#### Return values

| EFI_SUCCESS                  | FSP execution environment was initialized successfully.                |
|------------------------------|------------------------------------------------------------------------|
| <i>EFI_INVALID_PARAMET</i> ↔ | Input parameters are invalid.                                          |
| ER                           |                                                                        |
| EFI_UNSUPPORTED              | The FSP calling conditions were not met.                               |
| EFI_DEVICE_ERROR             | FSP initialization failed.                                             |
| FSP_STATUS_RESET_R↔          | A reset is reuired. These status codes will not be returned during S3. |
| EQUIREDx                     |                                                                        |

Definition at line 243 of file FspApi.h.

### 7.2.2.4 typedef EFI\_STATUS( \* FSP\_TEMP\_RAM\_EXIT) (IN VOID \*TempRamExitParamPtr)

This FSP API is called after FspMemoryInit API.

This FSP API tears down the temporary memory setup by TempRamInit API. This FSP API accepts a pointer to a data structure that will be platform dependent and defined for each FSP binary. This will be documented in Integration Guide. FspMemoryInit, TempRamExit and FspSiliconInit APIs provide an alternate method to complete the silicon initialization and provides bootloader an opportunity to get control after system memory is available and before the temporary RAM is torn down.

88 File Documentation

#### **Parameters**

| in | TempRamExit←      | it← Pointer to the Temp Ram Exit parameters structure. This structure is normally    |  |
|----|-------------------|--------------------------------------------------------------------------------------|--|
|    | ParamPtr ParamPtr | defined in the Integration Guide. And if it is not defined in the Integration Guide, |  |
|    |                   | pass NULL.                                                                           |  |

#### Return values

| EFI_SUCCESS                  | FSP execution environment was initialized successfully. |
|------------------------------|---------------------------------------------------------|
| <i>EFI_INVALID_PARAMET</i> ← | Input parameters are invalid.                           |
| ER                           |                                                         |
|                              |                                                         |
| EFI_UNSUPPORTED              | The FSP calling conditions were not met.                |

Definition at line 222 of file FspApi.h.

#### 7.2.2.5 typedef EFI\_STATUS( \* FSP\_TEMP\_RAM\_INIT) (IN VOID \*FsptUpdDataPtr)

This FSP API is called soon after coming out of reset and before memory and stack is available.

This FSP API will load the microcode update, enable code caching for the region specified by the boot loader and also setup a temporary stack to be used until main memory is initialized.

A hardcoded stack can be set up with the following values, and the "esp" register initialized to point to this hardcoded stack.

- 1. The return address where the FSP will return control after setting up a temporary stack.
- 2. A pointer to the input parameter structure

However, since the stack is in ROM and not writeable, this FSP API cannot be called using the "call" instruction, but needs to be jumped to.

#### **Parameters**

| in |  | FsptUpdDataPtr | Pointer to the FSPT_UPD data structure. |
|----|--|----------------|-----------------------------------------|
|----|--|----------------|-----------------------------------------|

#### Return values

| EFI_SUCCESS                  | Temporary RAM was initialized successfully. |
|------------------------------|---------------------------------------------|
| <i>EFI_INVALID_PARAMET</i> ← | Input parameters are invalid.               |
| ER                           |                                             |
| EFI_UNSUPPORTED              | The FSP calling conditions were not met.    |
| EFI_DEVICE_ERROR             | Temp RAM initialization failed.             |

If this function is successful, the FSP initializes the ECX and EDX registers to point to a temporary but writeable memory range available to the boot loader and returns with FSP\_SUCCESS in register EAX. Register ECX points to the start of this temporary memory range and EDX points to the end of the range. Boot loader is free to use the whole range described. Typically the boot loader can reload the ESP register to point to the end of this returned range so that it can be used as a standard stack.

Definition at line 148 of file FspApi.h.

### 7.2.3 Enumeration Type Documentation

#### 7.2.3.1 enum FSP\_INIT\_PHASE

#### **Enumerator**

**EnumInitPhaseAfterPciEnumeration** This stage is notified when the bootloader completes the PCI enumeration and the resource allocation for the PCI devices is complete.

EnumInitPhaseReadyToBoot This stage is notified just before the bootloader hand-off to the OS loader.

**EnumInitPhaseEndOfFirmware** This stage is notified just before the firmware/Preboot environment transfers management of all system resources to the OS or next level execution environment.

Definition at line 88 of file FspApi.h.

### 7.3 FspmUpd.h File Reference

Copyright (c) 2017, Intel Corporation.

#include <FspUpd.h>
Include dependency graph for FspmUpd.h:



### Classes

· struct FSP M CONFIG

Fsp M Configuration.

struct FSPM\_UPD

Fsp M UPD Configuration.

#### 7.3.1 Detailed Description

Copyright (c) 2017, Intel Corporation.

All rights reserved.

Redistribution and use in source and binary forms, with or without modification, are permitted provided that the following conditions are met:

Redistributions of source code must retain the above copyright notice, this list of conditions and the following disclaimer. Redistributions in binary form must reproduce the above copyright notice, this list of conditions and the following disclaimer in the documentation and/or other materials provided with the distribution. Neither the name of Intel Corporation nor the names of its contributors may be used to endorse or promote products derived from this software without specific prior written permission.

THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF

90 File Documentation

MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SH ← ALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCURE ← MENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INT ← ERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

This file is automatically generated. Please do NOT modify !!!

### 7.4 FspsUpd.h File Reference

Copyright (c) 2017, Intel Corporation.

#include <FspUpd.h>
Include dependency graph for FspsUpd.h:



#### Classes

• struct FSP\_S\_CONFIG

Fsp S Configuration.

struct FSPS UPD

Fsp S UPD Configuration.

#### 7.4.1 Detailed Description

Copyright (c) 2017, Intel Corporation.

All rights reserved.

Redistribution and use in source and binary forms, with or without modification, are permitted provided that the following conditions are met:

Redistributions of source code must retain the above copyright notice, this list of conditions and the following disclaimer. Redistributions in binary form must reproduce the above copyright notice, this list of conditions and the following disclaimer in the documentation and/or other materials provided with the distribution. Neither the name of

Intel Corporation nor the names of its contributors may be used to endorse or promote products derived from this software without specific prior written permission.

THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHE ALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCURED MENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

This file is automatically generated. Please do NOT modify !!!

### 7.5 FsptUpd.h File Reference

Copyright (c) 2017, Intel Corporation.

#include <FspUpd.h>
Include dependency graph for FsptUpd.h:



#### **Classes**

- struct FSPT COMMON UPD
  - Fsp T Common UPD.
- struct FSPT\_UPD

Fsp T UPD Configuration.

#### 7.5.1 Detailed Description

Copyright (c) 2017, Intel Corporation.

All rights reserved.

Redistribution and use in source and binary forms, with or without modification, are permitted provided that the following conditions are met:

92 File Documentation

Redistributions of source code must retain the above copyright notice, this list of conditions and the following disclaimer. Redistributions in binary form must reproduce the above copyright notice, this list of conditions and the following disclaimer in the documentation and/or other materials provided with the distribution. Neither the name of Intel Corporation nor the names of its contributors may be used to endorse or promote products derived from this software without specific prior written permission.

THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHE ALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCURED MENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

This file is automatically generated. Please do NOT modify !!!

### 7.6 FspUpd.h File Reference

Copyright (c) 2017, Intel Corporation.

#include <FspEas.h>
Include dependency graph for FspUpd.h:



This graph shows which files directly or indirectly include this file:



#### 7.6.1 Detailed Description

Copyright (c) 2017, Intel Corporation.

All rights reserved.

Redistribution and use in source and binary forms, with or without modification, are permitted provided that the following conditions are met:

Redistributions of source code must retain the above copyright notice, this list of conditions and the following disclaimer. Redistributions in binary form must reproduce the above copyright notice, this list of conditions and the following disclaimer in the documentation and/or other materials provided with the distribution. Neither the name of Intel Corporation nor the names of its contributors may be used to endorse or promote products derived from this software without specific prior written permission.

THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHE ALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCURE MENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

This file is automatically generated. Please do NOT modify !!!

### 7.7 GpioSampleDef.h File Reference

Copyright (c) 2015, Intel Corporation.

#include <stdint.h>
Include dependency graph for GpioSampleDef.h:



### 7.7.1 Detailed Description

Copyright (c) 2015, Intel Corporation.

All rights reserved.

Redistribution and use in source and binary forms, with or without modification, are permitted provided that the following conditions are met:

94 File Documentation

Redistributions of source code must retain the above copyright notice, this list of conditions and the following disclaimer. Redistributions in binary form must reproduce the above copyright notice, this list of conditions and the following disclaimer in the documentation and/or other materials provided with the distribution. Neither the name of Intel Corporation nor the names of its contributors may be used to endorse or promote products derived from this software without specific prior written permission.

THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHE ALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCURE MENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERPUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

This file is automatically generated. Please do NOT modify !!!

# Index

| ActiveProcessorCores   | Ch1_DramDensity         |
|------------------------|-------------------------|
| FSP_S_CONFIG, 44       | FSP_M_CONFIG, 21        |
| AdvancedErrorReporting | Ch1_Mode2N              |
| FSP_S_CONFIG, 44       | FSP_M_CONFIG, 22        |
| ArpEnable              | Ch1_Option              |
| FSP_S_CONFIG, 44       | FSP_M_CONFIG, 22        |
| AudioCtlPwrGate        | Ch1_RankEnable          |
| FSP_S_CONFIG, 44       | FSP_M_CONFIG, 22        |
| AudioDspPwrGate        | Ch2 DeviceWidth         |
| FSP_S_CONFIG, 44       | FSP_M_CONFIG, 22        |
|                        | Ch2 DramDensity         |
| BiProcHot              | FSP M CONFIG, 22        |
| FSP_S_CONFIG, 45       | Ch2 Mode2N              |
| BiosCfgLockDown        | FSP_M_CONFIG, 23        |
| FSP_S_CONFIG, 44       | Ch2_Option              |
| BiosInterface          | FSP_M_CONFIG, 23        |
| FSP_S_CONFIG, 45       | Ch2 RankEnable          |
| BiosLock               | FSP_M_CONFIG, 23        |
| FSP_S_CONFIG, 45       | Ch3_DeviceWidth         |
| BiosLockSwSmiNumber    | FSP M CONFIG, 23        |
| FSP_S_CONFIG, 45       | Ch3 DramDensity         |
| BootPState             | FSP_M_CONFIG, 23        |
| FSP_S_CONFIG, 45       | Ch3_Mode2N              |
|                        | FSP_M_CONFIG, 24        |
| C1e                    | Ch3_Option              |
| FSP_S_CONFIG, 45       | FSP_M_CONFIG, 24        |
| CRIDSettings           | Ch3_RankEnable          |
| FSP_S_CONFIG, 47       | FSP_M_CONFIG, 24        |
| CStateAutoDemotion     | ChannelHashMask         |
| FSP_S_CONFIG, 47       | FSP_M_CONFIG, 24        |
| CStateUnDemotion       | ChannelsSlicesEnable    |
| FSP_S_CONFIG, 47       |                         |
| CdClock                | FSP_M_CONFIG, 24        |
| FSP_S_CONFIG, 45       | ClkGatingCore           |
| Ch0_Bit_swizzling      | FSP_S_CONFIG, 46        |
| FSP_M_CONFIG, 20       | ClkGatingDma            |
| Ch0_DeviceWidth        | FSP_S_CONFIG, 46        |
| FSP_M_CONFIG, 20       | ClkGatingHost           |
| Ch0_DramDensity        | FSP_S_CONFIG, 46        |
| FSP_M_CONFIG, 20       | ClkGatingPartition      |
| Ch0_Mode2N             | FSP_S_CONFIG, 46        |
| FSP_M_CONFIG, 20       | ClkGatingPgcbClkTrunk   |
| Ch0_OdtConfig          | FSP_S_CONFIG, 46        |
| FSP_M_CONFIG, 21       | ClkGatingRegAccess      |
| Ch0_Option             | FSP_S_CONFIG, 46        |
| FSP_M_CONFIG, 21       | ClkGatingSb             |
| Ch0_RankEnable         | FSP_S_CONFIG, 46        |
| FSP_M_CONFIG, 21       | ClkGatingSbClkPartition |
| Ch1_DeviceWidth        | FSP_S_CONFIG, 47        |
| FSP_M_CONFIG, 21       | ClkGatingSbClkTrunk     |

| FSP_S_CONFIG, 47                 | FSP_S_CONFIG, 50                 |
|----------------------------------|----------------------------------|
| ClkGatingTrunk                   | eMMCTraceLen                     |
| FSP_S_CONFIG, 47                 | FSP_M_CONFIG, 25                 |
| CorrectableErrorReport           | eSATASpeedLimit                  |
| FSP S CONFIG, 47                 | FSP_S_CONFIG, 52                 |
| 1 31 <u>_</u> 3_33111 1a, 17     | Eist                             |
| DDR3LASR                         | FSP_S_CONFIG, 50                 |
| FSP_M_CONFIG, 24                 |                                  |
| DDR3LPageSize                    | EmmcMasterSwCntl                 |
| FSP M CONFIG, 25                 | FSP_S_CONFIG, 50                 |
|                                  | EmmcRxCmdDataCntl1               |
| DIMMOSPDAddress                  | FSP_S_CONFIG, 51                 |
| FSP_M_CONFIG, 25                 | EmmcRxCmdDataCntl2               |
| DIMM1SPDAddress                  | FSP_S_CONFIG, 51                 |
| FSP_M_CONFIG, 25                 | EmmcRxStrobeCntl                 |
| DciAutoDetect                    | FSP_S_CONFIG, 51                 |
| FSP_S_CONFIG, 47                 | EmmcTxCmdCntl                    |
| DciEn                            | FSP_S_CONFIG, 51                 |
| FSP_S_CONFIG, 48                 | EmmcTxDataCntl1                  |
| DisableComplianceMode            | FSP_S_CONFIG, 51                 |
| FSP S CONFIG, 48                 | EmmcTxDataCntl2                  |
| DisableCore1                     | FSP_S_CONFIG, 51                 |
| FSP_S_CONFIG, 48                 | EnableCx                         |
| DisableCore2                     |                                  |
| FSP_S_CONFIG, 48                 | FSP_S_CONFIG, 51                 |
|                                  | EnableRenderStandby              |
| DisableCore3                     | FSP_S_CONFIG, 52                 |
| FSP_S_CONFIG, 48                 | EnableResetSystem                |
| DisableFastBoot                  | FSP_M_CONFIG, 25                 |
| FSP_M_CONFIG, 25                 | EnableS3Heci2                    |
| DisableNativePowerButton         | FSP_M_CONFIG, 26                 |
| FSP_S_CONFIG, 48                 | EnableSata                       |
| DlanePwrGating                   | FSP_S_CONFIG, 52                 |
| FSP_S_CONFIG, 48                 | EnhancePort8xhDecoding           |
| DopClockGating                   | FSP M CONFIG, 26                 |
| FSP_S_CONFIG, 49                 | EnumInitPhaseAfterPciEnumeration |
| DoxygenFspIntegrationGuide.h, 85 | FspApi.h, 88                     |
| DspEnable                        | EnumInitPhaseEndOfFirmware       |
| FSP_S_CONFIG, 49                 | FspApi.h, 88                     |
| DspEndpointBluetooth             | EnumInitPhaseReadyToBoot         |
| FSP S CONFIG, 49                 | FspApi.h, 88                     |
| DspEndpointDmic                  | гэрдрілі, оо                     |
| FSP S CONFIG, 49                 | FSP INIT PHASE                   |
| — — ·                            | FspApi.h, 88                     |
| DspEndpointl2sHp                 | FSP M CONFIG, 15                 |
| FSP_S_CONFIG, 49                 | Ch0 Bit swizzling, 20            |
| DspEndpointl2sSkp                | Ch0_DeviceWidth, 20              |
| FSP_S_CONFIG, 49                 |                                  |
| DspFeatureMask                   | Ch0_DramDensity, 20              |
| FSP_S_CONFIG, 49                 | Ch0_Mode2N, 20                   |
| DspPpModuleMask                  | Ch0_OdtConfig, 21                |
| FSP_S_CONFIG, 50                 | Ch0_Option, 21                   |
| DualRankSupportEnable            | Ch0_RankEnable, 21               |
| FSP M CONFIG, 25                 | Ch1_DeviceWidth, 21              |
| DynSR                            | Ch1_DramDensity, 21              |
| FSP_S_CONFIG, 50                 | Ch1_Mode2N, 22                   |
| DynamicPowerGating               | Ch1_Option, 22                   |
| FSP S CONFIG, 50                 | Ch1_RankEnable, 22               |
| 1 01 _0_00141 1d, 00             | Ch2_DeviceWidth, 22              |
| eMMCEnabled                      | Ch2_DramDensity, 22              |
| FSP_S_CONFIG, 50                 | Ch2_Mode2N, 23                   |
|                                  |                                  |
| eMMCHostMaxSpeed                 | Ch2_Option, 23                   |

| Ch2_RankEnable, 23            | SerialDebugPortType, 32          |
|-------------------------------|----------------------------------|
| Ch3_DeviceWidth, 23           | SkipCseRbp, 32                   |
| Ch3_DramDensity, 23           | SliceHashMask, 32                |
| Ch3_Mode2N, 24                | SpdWriteEnable, 32               |
| Ch3_Option, 24                | StartTimerTickerOfPfetAssert, 32 |
| Ch3_RankEnable, 24            | SwTraceEn, 32                    |
| ChannelHashMask, 24           | FSP_MEMORY_INIT                  |
| ChannelsSlicesEnable, 24      | FspApi.h, 86                     |
| DDR3LASR, 24                  | FSP_NOTIFY_PHASE                 |
| DDR3LPageSize, 25             | FspApi.h, 87                     |
| DIMM0SPDAddress, 25           | FSP_S_CONFIG, 33                 |
| DIMM1SPDAddress, 25           | ActiveProcessorCores, 44         |
| DisableFastBoot, 25           | AdvancedErrorReporting, 44       |
| DualRankSupportEnable, 25     | ArpEnable, 44                    |
| eMMCTraceLen, 25              | AudioCtlPwrGate, 44              |
| EnableResetSystem, 25         | AudioDspPwrGate, 44              |
| EnableS3Heci2, 26             | BiProcHot, 45                    |
| EnhancePort8xhDecoding, 26    | BiosCfgLockDown, 44              |
| FwTraceDestination, 26        | BiosInterface, 45                |
| FwTraceEn, 26                 | BiosLock, 45                     |
| GttSize, 26                   | BiosLockSwSmiNumber, 45          |
| HighMemoryMaxValue, 26        | BootPState, 45                   |
| lgd, 26                       | C1e, 45                          |
| IgdApertureSize, 27           | CRIDSettings, 47                 |
| IgdDvmt50PreAlloc, 27         | CStateAutoDemotion, 47           |
| InterleavedMode, 27           | CStateUnDemotion, 47             |
| LowMemoryMaxValue, 27         | CdClock, 45                      |
| MemoryDown, 27                | ClkGatingCore, 46                |
| MemorySizeLimit, 27           | ClkGatingDma, 46                 |
| MinRefRate2xEnable, 28        | ClkGatingHost, 46                |
| MrcDataSaving, 28             | ClkGatingPartition, 46           |
| MrcFastBoot, 28               | ClkGatingPgcbClkTrunk, 46        |
| Msc0Size, 28                  | ClkGatingRegAccess, 46           |
| Msc0Wrap, 28                  | ClkGatingSb, 46                  |
| Msc1Wrap, 28                  | ClkGatingSbClkPartition, 47      |
| MsgLevelMask, 28              | ClkGatingSbClkTrunk, 47          |
| NpkEn, 28                     | ClkGatingTrunk, 47               |
| OemFileName, 29               | CorrectableErrorReport, 47       |
| Package, 29                   | DciAutoDetect, 47                |
| PeriodicRetrainingDisable, 29 | DciEn, 48                        |
| PmcMlvl, 29                   | DisableComplianceMode, 48        |
| PreMemGpioTableEntryNum, 29   | DisableCore1, 48                 |
| PreMemGpioTablePinNum, 29     | DisableCore2, 48                 |
| PreMemGpioTablePtr, 29        | DisableCore3, 48                 |
| PrimaryVideoAdaptor, 30       | DisableNativePowerButton, 48     |
| Profile, 30                   | DlanePwrGating, 48               |
| PtiMode, 30                   | DopClockGating, 49               |
| PtiSpeed, 30                  | DspEnable, 49                    |
| PtiTraining, 30               | DspEndpointBluetooth, 49         |
| PunitMlvI, 30                 | DspEndpointDmic, 49              |
| RecoverDump, 31               | DspEndpointI2sHp, 49             |
| RmtCheckRun, 31               | DspEndpointI2sSkp, 49            |
| RmtMode, 31                   | DspFeatureMask, 49               |
| RtEn, 31                      | DspPpModuleMask, 50              |
| ScramblerSupport, 31          | DynSR, 50                        |
| SerialDebugPortAddress, 31    | DynamicPowerGating, 50           |
| SerialDebugPortDevice, 31     | eMMCEnabled, 50                  |
| SerialDebugPortStrideSize, 32 | eMMCHostMaxSpeed, 50             |
|                               |                                  |

| eSATASpeedLimit, 52           | IoApicBdfValid, 58                          |
|-------------------------------|---------------------------------------------|
| Eist, 50                      | IoApicBusNumber, 58                         |
| EmmcMasterSwCntl, 50          | IoApicDeviceNumber, 58                      |
| EmmcRxCmdDataCntl1, 51        | IoApicEntry24_119, 58                       |
| EmmcRxCmdDataCntl2, 51        | IoApicFunctionNumber, 59                    |
| EmmcRxStrobeCntl, 51          | IoApicId, 59                                |
| EmmcTxCmdCntl, 51             | IoApicRangeSelect, 59                       |
| EmmcTxDataCntl1, 51           | IpuAcpiMode, 59                             |
| EmmcTxDataCntl2, 51           | IpuEn, 59                                   |
| EnableCx, 51                  | IshEnable, 59                               |
| EnableRenderStandby, 52       | LPSS_S0ixEnable, 60                         |
| EnableSata, 52                | LockDownGlobalSmi, 59                       |
| FastBoot, 52                  | LogoPtr, 60                                 |
| FatalErrorReport, 52          | LogoSize, 60                                |
| ForceWake, 52                 | MaxCoreCState, 60                           |
| GmAdr, 52                     | Mmt, 60                                     |
| Gmm, 52                       | MonitorMwaitEnable, 60                      |
| GppLock, 53                   | NoFatalErrorReport, 60                      |
| GraphicsConfigPtr, 53         | NumRsvdSmbusAddresses, 61                   |
| GraphicsFreqModify, 53        | OsDbgEnable, 61                             |
| GraphicsFreqReq, 53           | P2sbUnhide, 61                              |
| GraphicsVideoFreq, 53         | PavpEnable, 61                              |
| GttMmAdr, 53                  | PavpLock, 61                                |
| HDAudioClkGate, 54            | PavpPr3, 61                                 |
| HDAudioPwrGate, 55            | PciClockRun, 61                             |
| HdAudioDspUaaCompliance, 54   | Pcie8xhDecodePortIndex, 61                  |
| HdAudioIDispLinkFrequency, 54 | PcieAspmSwSmiNumber, 62                     |
| HdAudioIDispLinkTmode, 54     | PcieClockGatingDisabled, 62                 |
| HdAudioloBufferOwnership, 54  | PcieRootPort8xhDecode, 62                   |
| HdAudioloBufferVoltage, 54    | PcieRootPortEn, 62                          |
| HdAudioLinkFrequency, 54      | PcieRootPortPeerMemoryWriteEnable, 62       |
| HdAudioVcType, 55             | PcieRpAcsEnabled, 62                        |
| HdaEnable, 53                 | PcieRpAspm, 62                              |
| HdaVerbTableEntryNum, 55      | PcieRpClkReqDetect, 63                      |
| HdaVerbTablePtr, 55           | PcieRpClkReqNumber, 63                      |
| Hmt, 55                       | PcieRpClkReqSupported, 63                   |
| Hpet, 55                      | PcieRpCompletionTimeout, 63                 |
| HpetBdfValid, 55              | PcieRpExtSync, 63                           |
| HpetBusNumber, 55             | PcieRpHide, 63                              |
| HpetDeviceNumber, 56          | PcieRpHotPlug, 63                           |
| HpetFunctionNumber, 56        | PcieRpL1Substates, 63                       |
| HsicSupportEnable, 56         | PcieRpLtrConfigLock, 64                     |
| Hsuart0Enable, 56             | PcieRpLtrEnable, 64                         |
| Hsuart1Enable, 56             | PcieRpLtrMaxNonSnoopLatency, 64             |
| Hsuart2Enable, 56             | PcieRpLtrMaxSnoopLatency, 64                |
| Hsuart3Enable, 56             | PcieRpNonSnoopLatencyOverrideMode, 64       |
| HsuartClkGateCfg, 57          | PcieRpNonSnoopLatencyOverrideMultiplier, 64 |
| I2c0Enable, 57                | PcieRpNonSnoopLatencyOverrideValue, 64      |
| I2c1Enable, 57                | PcieRpPmSci, 65                             |
| I2c2Enable, 57                | PcieRpSelectableDeemphasis, 65              |
| I2c3Enable, 57                | PcieRpSlotImplemented, 65                   |
| I2c4Enable, 57                | PcieRpSlotPowerLimitScale, 65               |
| I2c5Enable, 57                | PcieRpSlotPowerLimitValue, 65               |
| I2c6Enable, 57                | PcieRpSnoopLatencyOverrideMode, 65          |
| I2c7Enable, 58                | PcieRpSnoopLatencyOverrideMultiplier, 65    |
| I2cClkGateCfg, 58             | PcieRpSnoopLatencyOverrideValue, 66         |
| IPC, 59                       | PcieRpSpeed, 66                             |
| InitS3Cpu, 58                 | PcieRpTransmitterHalfSwing, 66              |
|                               |                                             |

| PeiGraphicsPeimInit, 66                             | SdioTxCmdCntl, 74                     |
|-----------------------------------------------------|---------------------------------------|
| PhysicalSlotNumber, 66                              | SdioTxDataCntl1, 74                   |
| PkgCStateDemotion, 66                               | SdioTxDataCntl2, 74                   |
| PkgCStateLimit, 66                                  | SirgEnable, 74                        |
| PkgCStateUnDemotion, 67                             | SirgMode, 74                          |
| PmLock, 67                                          | SkipMpInit, 74                        |
| PmSupport, 67                                       | SkipPunitInit, 75                     |
| Pme, 67                                             | SmbusEnable, 75                       |
| PmeB0S5Dis, 67                                      | SpeedLimit, 75                        |
| PmeInterrupt, 67                                    | Spi0Enable, 75                        |
| PortUs20bOverCurrentPin, 67                         | Spi1Enable, 75                        |
| PortUs30bOverCurrentPin, 67                         | Spi2Enable, 75                        |
| PortUsb20Enable, 68                                 | SpiClkGateCfg, 75                     |
| PortUsb20HsNpreDrvSel, 68                           | SpiEiss, 75                           |
| PortUsb20HsSkewSel, 68                              | SsicPortEnable, 76                    |
| PortUsb20IUsbTxEmphasisEn, 68                       | SsicRate, 76                          |
| PortUsb20PerPortPeTxiSet, 68                        | StartFramePulse, 76                   |
| PortUsb20PerPortRXISet, 68                          | SubSystemId, 76                       |
| PortUsb20PerPortTxPeHalf, 69                        | SubSystemVendorld, 76                 |
| PortUsb20PerPortTxiSet, 68                          | SystemErrorOnCorrectableError, 76     |
| PortUsb30Enable, 69                                 | SystemErrorOnFatalError, 76           |
| PowerButterDebounceMode, 69                         | SystemErrorOnNonFatalError, 77        |
| PowerGating, 69                                     | TcoTimerHaltLock, 77                  |
| ProcTraceEnable, 69                                 | Timer8254ClkSetting, 77               |
| ProcTraceMemSize, 69                                | TurboMode, 77                         |
| ProtectedRangeBase, 69                              | Uart2KernelDebugBaseAddress, 77       |
| PtmEnable, 69                                       | UfsEnabled, 77                        |
| PwrBtnOverridePeriod, 70                            | UnitLevelClockGating, 77              |
| ReadProtectionEnable, 70                            | UnsolicitedAttackOverride, 77         |
| ResetSelect, 70                                     | UnsupportedRequestReport, 78          |
| ResetWaitTimer, 70                                  | Usb30Mode, 78                         |
| RsvdSmbusAddressTable, 70                           |                                       |
| RtcLock, 70                                         | UsbOtg, 78<br>UsbPerPortCtl, 78       |
| SalpuEnable, 70                                     | VmxEnable, 78                         |
| SataMode, 71                                        | VtdEnable, 78                         |
| SataPortsDevSlp, 71                                 | WOPCMSize, 78                         |
| •                                                   | WOPCMSupport, 79                      |
| SataPortsDitoVal, 71<br>SataPortsDmVal, 71          | WriteProtectionEnable, 79             |
| SataPortsEnable, 71                                 | FSP SILICON INIT                      |
|                                                     | <del>-</del> -                        |
| SataPortsEnableDitoConfig, 71 SataPortsExternal, 71 | FspApi.h, 87 FSP_TEMP_RAM_EXIT        |
| •                                                   |                                       |
| SataPortsHotPlug, 71 SataPortsInterlockSw, 72       | FspApi.h, 87<br>FSP TEMP RAM INIT     |
| SataPortsSolidStateDrive, 72                        |                                       |
| •                                                   | FspApi.h, 88                          |
| SataPortsSpinUp, 72                                 | FSP_UPD_HEADER, 79 Revision, 79       |
| SataPwrOptEnable, 72                                | · · · · · · · · · · · · · · · · · · · |
| SataSalpSupport, 72<br>SataTestMode, 72             | Signature, 79<br>FSPM ARCH UPD, 80    |
|                                                     |                                       |
| SdcardDyCmdDataCntld 72                             | NvsBufferPtr, 80                      |
| SdcardRxCmdDataCntl1, 73                            | Revision, 80                          |
| SdcardRxCmdDataCntl2, 73                            | FSPM_UPD, 81                          |
| SdcardTxCmdCntl, 73                                 | FSPS_UPD, 81                          |
| SdcardTxCmdCntl, 73                                 | FSPT_COMMON_UPD, 82                   |
| SdcardTxDataCntl1, 73                               | FSPT_UPD, 83                          |
| SdcardTxDataCntl2, 73                               | FastBoot                              |
| SdioEnabled, 73                                     | FSP_S_CONFIG, 52                      |
| SdioRxCmdDataCntl1, 73                              | FatalErrorReport                      |
| SdioRxCmdDataCntl2, 74                              | FSP_S_CONFIG, 52                      |

| ForceWake                            | HdaEnable            |
|--------------------------------------|----------------------|
| FSP_S_CONFIG, 52                     | FSP_S_CONFIG, 53     |
| FspApi.h, 85                         | HdaVerbTableEntryNum |
| EnumInitPhaseAfterPciEnumeration, 88 | FSP_S_CONFIG, 55     |
| EnumInitPhaseEndOfFirmware, 88       | HdaVerbTablePtr      |
| EnumInitPhaseReadyToBoot, 88         | FSP_S_CONFIG, 55     |
| FSP_INIT_PHASE, 88                   | HighMemoryMaxValue   |
| FSP_MEMORY_INIT, 86                  | FSP_M_CONFIG, 26     |
| FSP NOTIFY PHASE, 87                 | Hmt                  |
| FSP_SILICON_INIT, 87                 |                      |
|                                      | FSP_S_CONFIG, 55     |
| FSP_TEMP_RAM_EXIT, 87                | Hpet                 |
| FSP_TEMP_RAM_INIT, 88                | FSP_S_CONFIG, 55     |
| FspUpd.h, 92                         | HpetBdfValid         |
| FspmUpd.h, 89                        | FSP_S_CONFIG, 55     |
| FspsUpd.h, 90                        | HpetBusNumber        |
| FsptUpd.h, 91                        | FSP_S_CONFIG, 55     |
| FwTraceDestination                   | HpetDeviceNumber     |
| FSP_M_CONFIG, 26                     | FSP_S_CONFIG, 56     |
| FwTraceEn                            | HpetFunctionNumber   |
| FSP_M_CONFIG, 26                     | FSP_S_CONFIG, 56     |
| , -                                  | HsicSupportEnable    |
| GmAdr                                | FSP_S_CONFIG, 56     |
| FSP S CONFIG, 52                     | Hsuart0Enable        |
| Gmm                                  | FSP_S_CONFIG, 56     |
| FSP S CONFIG, 52                     | Hsuart1Enable        |
| GpioSampleDef.h, 93                  |                      |
| ·                                    | FSP_S_CONFIG, 56     |
| GppLock                              | Hsuart2Enable        |
| FSP_S_CONFIG, 53                     | FSP_S_CONFIG, 56     |
| GraphicsConfigPtr                    | Hsuart3Enable        |
| FSP_S_CONFIG, 53                     | FSP_S_CONFIG, 56     |
| GraphicsFreqModify                   | HsuartClkGateCfg     |
| FSP_S_CONFIG, 53                     | FSP_S_CONFIG, 57     |
| GraphicsFreqReq                      |                      |
| FSP_S_CONFIG, 53                     | I2c0Enable           |
| GraphicsVideoFreq                    | FSP_S_CONFIG, 57     |
| FSP_S_CONFIG, 53                     | I2c1Enable           |
| GttMmAdr                             | FSP_S_CONFIG, 57     |
| FSP_S_CONFIG, 53                     | I2c2Enable           |
| GttSize                              | FSP_S_CONFIG, 57     |
| FSP M CONFIG, 26                     | I2c3Enable           |
| 1 01 _M_0011110, 20                  | FSP_S_CONFIG, 57     |
| HDAudioClkGate                       | I2c4Enable           |
| FSP S CONFIG, 54                     | FSP S CONFIG, 57     |
| HDAudioPwrGate                       | I2c5Enable           |
| FSP_S_CONFIG, 55                     |                      |
|                                      | FSP_S_CONFIG, 57     |
| HdAudioDspUaaCompliance              | I2c6Enable           |
| FSP_S_CONFIG, 54                     | FSP_S_CONFIG, 57     |
| HdAudioIDispLinkFrequency            | I2c7Enable           |
| FSP_S_CONFIG, 54                     | FSP_S_CONFIG, 58     |
| HdAudioIDispLinkTmode                | I2cClkGateCfg        |
| FSP_S_CONFIG, 54                     | FSP_S_CONFIG, 58     |
| HdAudioloBufferOwnership             | IPC                  |
| FSP_S_CONFIG, 54                     | FSP_S_CONFIG, 59     |
| HdAudioloBufferVoltage               | lgd                  |
| FSP_S_CONFIG, 54                     | FSP M CONFIG, 26     |
| HdAudioLinkFrequency                 | IgdApertureSize      |
| FSP_S_CONFIG, 54                     | FSP_M_CONFIG, 27     |
| HdAudioVcType                        | IgdDvmt50PreAlloc    |
| **                                   | _                    |
| FSP_S_CONFIG, 55                     | FSP_M_CONFIG, 27     |

| InitS3Cpu                               | FSP_M_CONFIG, 28                  |
|-----------------------------------------|-----------------------------------|
| FSP_S_CONFIG, 58                        |                                   |
| InterleavedMode                         | NoFatalErrorReport                |
| FSP_M_CONFIG, 27                        | FSP_S_CONFIG, 60                  |
| IoApicBdfValid                          | NpkEn                             |
| FSP_S_CONFIG, 58                        | FSP_M_CONFIG, 28                  |
| IoApicBusNumber                         | NumRsvdSmbusAddresses             |
| FSP S CONFIG, 58                        | FSP_S_CONFIG, 61                  |
| IoApicDeviceNumber                      | NvsBufferPtr                      |
| FSP_S_CONFIG, 58                        | FSPM_ARCH_UPD, 80                 |
| IoApicEntry24 119                       |                                   |
| FSP_S_CONFIG, 58                        | OemFileName                       |
| IoApicFunctionNumber                    | FSP_M_CONFIG, 29                  |
| FSP S CONFIG, 59                        | OsDbgEnable                       |
| loApicId                                | FSP_S_CONFIG, 61                  |
| FSP_S_CONFIG, 59                        |                                   |
| IoApicRangeSelect                       | P2sbUnhide                        |
| FSP S CONFIG, 59                        | FSP_S_CONFIG, 61                  |
| IpuAcpiMode                             | Package                           |
| FSP S CONFIG, 59                        | FSP_M_CONFIG, 29                  |
| IpuEn                                   | PavpEnable                        |
| FSP_S_CONFIG, 59                        | FSP_S_CONFIG, 61                  |
| IshEnable                               | PavpLock                          |
| FSP_S_CONFIG, 59                        | FSP_S_CONFIG, 61                  |
| 1 01 _0_00141 1d, 00                    | PavpPr3                           |
| LPSS_S0ixEnable                         | FSP_S_CONFIG, 61                  |
| FSP_S_CONFIG, 60                        | PciClockRun                       |
| LockDownGlobalSmi                       | FSP_S_CONFIG, 61                  |
| FSP_S_CONFIG, 59                        | Pcie8xhDecodePortIndex            |
| LogoPtr                                 | FSP_S_CONFIG, 61                  |
| FSP_S_CONFIG, 60                        | PcieAspmSwSmiNumber               |
| LogoSize                                | FSP_S_CONFIG, 62                  |
| FSP_S_CONFIG, 60                        | PcieClockGatingDisabled           |
| LowMemoryMaxValue                       | FSP S CONFIG, 62                  |
| FSP M CONFIG. 27                        | PcieRootPort8xhDecode             |
| 1 61 <u>-</u> 11-6 6 11 16, <u>-</u> 17 | FSP_S_CONFIG, 62                  |
| MaxCoreCState                           | PcieRootPortEn                    |
| FSP_S_CONFIG, 60                        | FSP_S_CONFIG, 62                  |
| MemoryDown                              | PcieRootPortPeerMemoryWriteEnable |
| FSP M CONFIG, 27                        | FSP_S_CONFIG, 62                  |
| MemorySizeLimit                         | PcieRpAcsEnabled                  |
| FSP M CONFIG, 27                        | FSP_S_CONFIG, 62                  |
| MinRefRate2xEnable                      | PcieRpAspm                        |
| FSP_M_CONFIG, 28                        | FSP_S_CONFIG, 62                  |
| Mmt                                     | PcieRpClkReqDetect                |
| FSP S CONFIG, 60                        | FSP S CONFIG, 63                  |
| MonitorMwaitEnable                      | PcieRpClkReqNumber                |
| FSP_S_CONFIG, 60                        | FSP_S_CONFIG, 63                  |
| MrcDataSaving                           | PcieRpClkReqSupported             |
| FSP_M_CONFIG, 28                        | FSP S CONFIG, 63                  |
| MrcFastBoot                             | PcieRpCompletionTimeout           |
| FSP M CONFIG, 28                        | FSP_S_CONFIG, 63                  |
| Msc0Size                                | PcieRpExtSync                     |
| FSP_M_CONFIG, 28                        | FSP_S_CONFIG, 63                  |
| Msc0Wrap                                | PcieRpHide                        |
| FSP M CONFIG, 28                        | FSP_S_CONFIG, 63                  |
| Msc1Wrap                                | PcieRpHotPlug                     |
| FSP_M_CONFIG, 28                        | FSP_S_CONFIG, 63                  |
| MsgLevelMask                            | PcieRpL1Substates                 |
|                                         |                                   |

| FOR A CONFIG CO                         | FOR A CONFIG OF                        |
|-----------------------------------------|----------------------------------------|
| FSP_S_CONFIG, 63                        | FSP_S_CONFIG, 67                       |
| PcieRpLtrConfigLock                     | PortUs20bOverCurrentPin                |
| FSP_S_CONFIG, 64                        | FSP_S_CONFIG, 67                       |
| PcieRpLtrEnable                         | PortUs30bOverCurrentPin                |
| FSP_S_CONFIG, 64                        | FSP_S_CONFIG, 67                       |
| PcieRpLtrMaxNonSnoopLatency             | PortUsb20Enable                        |
| FSP_S_CONFIG, 64                        | FSP_S_CONFIG, 68                       |
| PcieRpLtrMaxSnoopLatency                | PortUsb20HsNpreDrvSel                  |
| FSP_S_CONFIG, 64                        | FSP_S_CONFIG, 68                       |
| PcieRpNonSnoopLatencyOverrideMode       | PortUsb20HsSkewSel<br>FSP S CONFIG, 68 |
| FSP_S_CONFIG, 64                        | PortUsb20IUsbTxEmphasisEn              |
| PcieRpNonSnoopLatencyOverrideMultiplier | FSP S CONFIG, 68                       |
| FSP_S_CONFIG, 64                        | PortUsb20PerPortPeTxiSet               |
| PcieRpNonSnoopLatencyOverrideValue      | FSP S CONFIG, 68                       |
| FSP_S_CONFIG, 64                        | PortUsb20PerPortRXISet                 |
| PcieRpPmSci                             | FSP S CONFIG, 68                       |
| FSP_S_CONFIG, 65                        | PortUsb20PerPortTxPeHalf               |
| PcieRpSelectableDeemphasis              | FSP S CONFIG, 69                       |
| FSP_S_CONFIG, 65                        | PortUsb20PerPortTxiSet                 |
| PcieRpSlotImplemented                   | FSP S CONFIG, 68                       |
| FSP_S_CONFIG, 65                        | PortUsb30Enable                        |
| PcieRpSlotPowerLimitScale               | FSP S CONFIG, 69                       |
| FSP_S_CONFIG, 65                        | PowerButterDebounceMode                |
| PcieRpSlotPowerLimitValue               | FSP_S_CONFIG, 69                       |
| FSP_S_CONFIG, 65                        | PowerGating                            |
| PcieRpSnoopLatencyOverrideMode          | FSP S CONFIG, 69                       |
| FSP_S_CONFIG, 65                        | PreMemGpioTableEntryNum                |
| PcieRpSnoopLatencyOverrideMultiplier    | FSP M CONFIG, 29                       |
| FSP_S_CONFIG, 65                        | PreMemGpioTablePinNum                  |
| PcieRpSnoopLatencyOverrideValue         | FSP M CONFIG, 29                       |
| FSP_S_CONFIG, 66                        | PreMemGpioTablePtr                     |
| PcieRpSpeed                             | FSP M CONFIG, 29                       |
| FSP_S_CONFIG, 66                        | PrimaryVideoAdaptor                    |
| PcieRpTransmitterHalfSwing              | FSP M CONFIG, 30                       |
| FSP_S_CONFIG, 66                        | ProcTraceEnable                        |
| PeiGraphicsPeimInit                     | FSP S CONFIG, 69                       |
| FSP_S_CONFIG, 66                        | ProcTraceMemSize                       |
| PeriodicRetrainingDisable               | FSP_S_CONFIG, 69                       |
| FSP_M_CONFIG, 29                        | Profile                                |
| Physical Slot Number                    | FSP_M_CONFIG, 30                       |
| FSP_S_CONFIG, 66                        | ProtectedRangeBase                     |
| PkgCStateDemotion                       | FSP_S_CONFIG, 69                       |
| FSP_S_CONFIG, 66                        | PtiMode                                |
| PkgCStateLimit                          | FSP_M_CONFIG, 30                       |
| FSP_S_CONFIG, 66                        | PtiSpeed                               |
| PkgCStateUnDemotion                     | FSP_M_CONFIG, 30                       |
| FSP_S_CONFIG, 67                        | PtiTraining                            |
| PmLock                                  | FSP_M_CONFIG, 30                       |
| FSP_S_CONFIG, 67                        | PtmEnable                              |
| PmSupport                               | FSP_S_CONFIG, 69                       |
| FSP_S_CONFIG, 67                        | PunitMlvl                              |
| PmcMlvl                                 | FSP_M_CONFIG, 30                       |
| FSP_M_CONFIG, 29                        | PwrBtnOverridePeriod                   |
| Pme                                     | FSP_S_CONFIG, 70                       |
| FSP_S_CONFIG, 67                        | B 15 1 5 5 11                          |
| PmeB0S5Dis                              | ReadProtectionEnable                   |
| FSP_S_CONFIG, 67                        | FSP_S_CONFIG, 70                       |
| PmeInterrupt                            | RecoverDump                            |
|                                         |                                        |

| FSP_M_CONFIG, 31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SdcardTxCmdCntl                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ResetSelect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | FSP_S_CONFIG, 73                                                                                                                                                                                                                                                                                                                                                                                                   |
| FSP_S_CONFIG, 70                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SdcardTxDataCntl1                                                                                                                                                                                                                                                                                                                                                                                                  |
| ResetWaitTimer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | FSP_S_CONFIG, 73                                                                                                                                                                                                                                                                                                                                                                                                   |
| FSP_S_CONFIG, 70                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SdcardTxDataCntl2                                                                                                                                                                                                                                                                                                                                                                                                  |
| Revision                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | FSP S CONFIG, 73                                                                                                                                                                                                                                                                                                                                                                                                   |
| FSP_UPD_HEADER, 79                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | SdioEnabled                                                                                                                                                                                                                                                                                                                                                                                                        |
| FSPM ARCH UPD, 80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | FSP S CONFIG, 73                                                                                                                                                                                                                                                                                                                                                                                                   |
| RmtCheckRun                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | SdioRxCmdDataCntl1                                                                                                                                                                                                                                                                                                                                                                                                 |
| FSP_M_CONFIG, 31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | FSP_S_CONFIG, 73                                                                                                                                                                                                                                                                                                                                                                                                   |
| RmtMode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | SdioRxCmdDataCntl2                                                                                                                                                                                                                                                                                                                                                                                                 |
| FSP M CONFIG, 31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | FSP S CONFIG, 74                                                                                                                                                                                                                                                                                                                                                                                                   |
| RsvdSmbusAddressTable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                    |
| FSP S CONFIG, 70                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SdioTxCmdCntl                                                                                                                                                                                                                                                                                                                                                                                                      |
| RtEn                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | FSP_S_CONFIG, 74                                                                                                                                                                                                                                                                                                                                                                                                   |
| FSP M CONFIG, 31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SdioTxDataCntl1                                                                                                                                                                                                                                                                                                                                                                                                    |
| — — ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | FSP_S_CONFIG, 74                                                                                                                                                                                                                                                                                                                                                                                                   |
| RtcLock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | SdioTxDataCntl2                                                                                                                                                                                                                                                                                                                                                                                                    |
| FSP_S_CONFIG, 70                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | FSP_S_CONFIG, 74                                                                                                                                                                                                                                                                                                                                                                                                   |
| SalpuEnable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | SerialDebugPortAddress                                                                                                                                                                                                                                                                                                                                                                                             |
| FSP S CONFIG, 70                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | FSP_M_CONFIG, 31                                                                                                                                                                                                                                                                                                                                                                                                   |
| :                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | SerialDebugPortDevice                                                                                                                                                                                                                                                                                                                                                                                              |
| SataMode 500 CONFIG 74                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | FSP_M_CONFIG, 31                                                                                                                                                                                                                                                                                                                                                                                                   |
| FSP_S_CONFIG, 71                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SerialDebugPortStrideSize                                                                                                                                                                                                                                                                                                                                                                                          |
| SataPortsDevSlp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | FSP M CONFIG, 32                                                                                                                                                                                                                                                                                                                                                                                                   |
| FSP_S_CONFIG, 71                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SerialDebugPortType                                                                                                                                                                                                                                                                                                                                                                                                |
| SataPortsDitoVal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | FSP M CONFIG, 32                                                                                                                                                                                                                                                                                                                                                                                                   |
| FSP_S_CONFIG, 71                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Signature                                                                                                                                                                                                                                                                                                                                                                                                          |
| SataPortsDmVal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | FSP_UPD_HEADER, 79                                                                                                                                                                                                                                                                                                                                                                                                 |
| FSP_S_CONFIG, 71                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                    |
| SataPortsEnable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | SirqEnable CONFIG 74                                                                                                                                                                                                                                                                                                                                                                                               |
| FSP S CONFIG, 71                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | FSP_S_CONFIG, 74                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Oliver Manala                                                                                                                                                                                                                                                                                                                                                                                                      |
| SataPortsEnableDitoConfig                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | SirqMode                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | FSP_S_CONFIG, 74                                                                                                                                                                                                                                                                                                                                                                                                   |
| SataPortsEnableDitoConfig                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | FSP_S_CONFIG, 74<br>SkipCseRbp                                                                                                                                                                                                                                                                                                                                                                                     |
| SataPortsEnableDitoConfig<br>FSP_S_CONFIG, 71                                                                                                                                                                                                                                                                                                                                                                                                                                                                | FSP_S_CONFIG, 74<br>SkipCseRbp<br>FSP_M_CONFIG, 32                                                                                                                                                                                                                                                                                                                                                                 |
| SataPortsEnableDitoConfig FSP_S_CONFIG, 71 SataPortsExternal                                                                                                                                                                                                                                                                                                                                                                                                                                                 | FSP_S_CONFIG, 74<br>SkipCseRbp                                                                                                                                                                                                                                                                                                                                                                                     |
| SataPortsEnableDitoConfig FSP_S_CONFIG, 71 SataPortsExternal FSP_S_CONFIG, 71 SataPortsHotPlug                                                                                                                                                                                                                                                                                                                                                                                                               | FSP_S_CONFIG, 74<br>SkipCseRbp<br>FSP_M_CONFIG, 32                                                                                                                                                                                                                                                                                                                                                                 |
| SataPortsEnableDitoConfig FSP_S_CONFIG, 71 SataPortsExternal FSP_S_CONFIG, 71                                                                                                                                                                                                                                                                                                                                                                                                                                | FSP_S_CONFIG, 74 SkipCseRbp FSP_M_CONFIG, 32 SkipMpInit                                                                                                                                                                                                                                                                                                                                                            |
| SataPortsEnableDitoConfig FSP_S_CONFIG, 71 SataPortsExternal FSP_S_CONFIG, 71 SataPortsHotPlug FSP_S_CONFIG, 71 SataPortsInterlockSw                                                                                                                                                                                                                                                                                                                                                                         | FSP_S_CONFIG, 74 SkipCseRbp FSP_M_CONFIG, 32 SkipMpInit FSP_S_CONFIG, 74                                                                                                                                                                                                                                                                                                                                           |
| SataPortsEnableDitoConfig FSP_S_CONFIG, 71 SataPortsExternal FSP_S_CONFIG, 71 SataPortsHotPlug FSP_S_CONFIG, 71 SataPortsInterlockSw FSP_S_CONFIG, 72                                                                                                                                                                                                                                                                                                                                                        | FSP_S_CONFIG, 74 SkipCseRbp FSP_M_CONFIG, 32 SkipMpInit FSP_S_CONFIG, 74 SkipPunitInit                                                                                                                                                                                                                                                                                                                             |
| SataPortsEnableDitoConfig FSP_S_CONFIG, 71 SataPortsExternal FSP_S_CONFIG, 71 SataPortsHotPlug FSP_S_CONFIG, 71 SataPortsInterlockSw FSP_S_CONFIG, 72 SataPortsSolidStateDrive                                                                                                                                                                                                                                                                                                                               | FSP_S_CONFIG, 74 SkipCseRbp FSP_M_CONFIG, 32 SkipMpInit FSP_S_CONFIG, 74 SkipPunitInit FSP_S_CONFIG, 75                                                                                                                                                                                                                                                                                                            |
| SataPortsEnableDitoConfig FSP_S_CONFIG, 71 SataPortsExternal FSP_S_CONFIG, 71 SataPortsHotPlug FSP_S_CONFIG, 71 SataPortsInterlockSw FSP_S_CONFIG, 72 SataPortsSolidStateDrive FSP_S_CONFIG, 72                                                                                                                                                                                                                                                                                                              | FSP_S_CONFIG, 74 SkipCseRbp FSP_M_CONFIG, 32 SkipMpInit FSP_S_CONFIG, 74 SkipPunitInit FSP_S_CONFIG, 75 SliceHashMask                                                                                                                                                                                                                                                                                              |
| SataPortsEnableDitoConfig FSP_S_CONFIG, 71 SataPortsExternal FSP_S_CONFIG, 71 SataPortsHotPlug FSP_S_CONFIG, 71 SataPortsInterlockSw FSP_S_CONFIG, 72 SataPortsSolidStateDrive FSP_S_CONFIG, 72 SataPortsSpinUp                                                                                                                                                                                                                                                                                              | FSP_S_CONFIG, 74 SkipCseRbp FSP_M_CONFIG, 32 SkipMpInit FSP_S_CONFIG, 74 SkipPunitInit FSP_S_CONFIG, 75 SliceHashMask FSP_M_CONFIG, 32 SmbusEnable                                                                                                                                                                                                                                                                 |
| SataPortsEnableDitoConfig FSP_S_CONFIG, 71 SataPortsExternal FSP_S_CONFIG, 71 SataPortsHotPlug FSP_S_CONFIG, 71 SataPortsInterlockSw FSP_S_CONFIG, 72 SataPortsSolidStateDrive FSP_S_CONFIG, 72 SataPortsSpinUp FSP_S_CONFIG, 72                                                                                                                                                                                                                                                                             | FSP_S_CONFIG, 74 SkipCseRbp FSP_M_CONFIG, 32 SkipMpInit FSP_S_CONFIG, 74 SkipPunitInit FSP_S_CONFIG, 75 SliceHashMask FSP_M_CONFIG, 32 SmbusEnable FSP_S_CONFIG, 75                                                                                                                                                                                                                                                |
| SataPortsEnableDitoConfig FSP_S_CONFIG, 71 SataPortsExternal FSP_S_CONFIG, 71 SataPortsHotPlug FSP_S_CONFIG, 71 SataPortsInterlockSw FSP_S_CONFIG, 72 SataPortsSolidStateDrive FSP_S_CONFIG, 72 SataPortsSpinUp FSP_S_CONFIG, 72 SataPortsSpinUp FSP_S_CONFIG, 72 SataPortsSpinUp FSP_S_CONFIG, 72 SataPwrOptEnable                                                                                                                                                                                          | FSP_S_CONFIG, 74 SkipCseRbp FSP_M_CONFIG, 32 SkipMpInit FSP_S_CONFIG, 74 SkipPunitInit FSP_S_CONFIG, 75 SliceHashMask FSP_M_CONFIG, 32 SmbusEnable FSP_S_CONFIG, 75 SpdWriteEnable                                                                                                                                                                                                                                 |
| SataPortsEnableDitoConfig FSP_S_CONFIG, 71 SataPortsExternal FSP_S_CONFIG, 71 SataPortsHotPlug FSP_S_CONFIG, 71 SataPortsInterlockSw FSP_S_CONFIG, 72 SataPortsSolidStateDrive FSP_S_CONFIG, 72 SataPortsSpinUp FSP_S_CONFIG, 72 SataPwrOptEnable FSP_S_CONFIG, 72                                                                                                                                                                                                                                           | FSP_S_CONFIG, 74 SkipCseRbp FSP_M_CONFIG, 32 SkipMpInit FSP_S_CONFIG, 74 SkipPunitInit FSP_S_CONFIG, 75 SliceHashMask FSP_M_CONFIG, 32 SmbusEnable FSP_S_CONFIG, 75 SpdWriteEnable FSP_M_CONFIG, 32                                                                                                                                                                                                                |
| SataPortsEnableDitoConfig FSP_S_CONFIG, 71 SataPortsExternal FSP_S_CONFIG, 71 SataPortsHotPlug FSP_S_CONFIG, 71 SataPortsInterlockSw FSP_S_CONFIG, 72 SataPortsSolidStateDrive FSP_S_CONFIG, 72 SataPortsSpinUp FSP_S_CONFIG, 72 SataPortsSpinUp FSP_S_CONFIG, 72 SataPwrOptEnable FSP_S_CONFIG, 72 SataSalpSupport                                                                                                                                                                                          | FSP_S_CONFIG, 74 SkipCseRbp FSP_M_CONFIG, 32 SkipMpInit FSP_S_CONFIG, 74 SkipPunitInit FSP_S_CONFIG, 75 SliceHashMask FSP_M_CONFIG, 32 SmbusEnable FSP_S_CONFIG, 75 SpdWriteEnable FSP_M_CONFIG, 32 SpeedLimit                                                                                                                                                                                                     |
| SataPortsEnableDitoConfig FSP_S_CONFIG, 71 SataPortsExternal FSP_S_CONFIG, 71 SataPortsHotPlug FSP_S_CONFIG, 71 SataPortsInterlockSw FSP_S_CONFIG, 72 SataPortsSolidStateDrive FSP_S_CONFIG, 72 SataPortsSpinUp FSP_S_CONFIG, 72 SataPwrOptEnable FSP_S_CONFIG, 72 SataSalpSupport FSP_S_CONFIG, 72                                                                                                                                                                                                          | FSP_S_CONFIG, 74 SkipCseRbp FSP_M_CONFIG, 32 SkipMpInit FSP_S_CONFIG, 74 SkipPunitInit FSP_S_CONFIG, 75 SliceHashMask FSP_M_CONFIG, 32 SmbusEnable FSP_S_CONFIG, 75 SpdWriteEnable FSP_M_CONFIG, 32 SpeedLimit FSP_S_CONFIG, 75                                                                                                                                                                                    |
| SataPortsEnableDitoConfig FSP_S_CONFIG, 71 SataPortsExternal FSP_S_CONFIG, 71 SataPortsHotPlug FSP_S_CONFIG, 71 SataPortsInterlockSw FSP_S_CONFIG, 72 SataPortsSolidStateDrive FSP_S_CONFIG, 72 SataPortsSpinUp FSP_S_CONFIG, 72 SataPortsSpinUp FSP_S_CONFIG, 72 SataPwrOptEnable FSP_S_CONFIG, 72 SataSalpSupport FSP_S_CONFIG, 72 SataSalpSupport FSP_S_CONFIG, 72 SataTestMode                                                                                                                           | FSP_S_CONFIG, 74 SkipCseRbp FSP_M_CONFIG, 32 SkipMpInit FSP_S_CONFIG, 74 SkipPunitInit FSP_S_CONFIG, 75 SliceHashMask FSP_M_CONFIG, 32 SmbusEnable FSP_S_CONFIG, 75 SpdWriteEnable FSP_M_CONFIG, 32 SpeedLimit FSP_S_CONFIG, 75 Spi0Enable                                                                                                                                                                         |
| SataPortsEnableDitoConfig FSP_S_CONFIG, 71 SataPortsExternal FSP_S_CONFIG, 71 SataPortsHotPlug FSP_S_CONFIG, 71 SataPortsInterlockSw FSP_S_CONFIG, 72 SataPortsSolidStateDrive FSP_S_CONFIG, 72 SataPortsSpinUp FSP_S_CONFIG, 72 SataPortsSpinUp FSP_S_CONFIG, 72 SataPwrOptEnable FSP_S_CONFIG, 72 SataSalpSupport FSP_S_CONFIG, 72 SataTestMode FSP_S_CONFIG, 72                                                                                                                                           | FSP_S_CONFIG, 74 SkipCseRbp FSP_M_CONFIG, 32 SkipMpInit FSP_S_CONFIG, 74 SkipPunitInit FSP_S_CONFIG, 75 SliceHashMask FSP_M_CONFIG, 32 SmbusEnable FSP_S_CONFIG, 75 SpdWriteEnable FSP_M_CONFIG, 32 SpeedLimit FSP_S_CONFIG, 75 Spi0Enable FSP_S_CONFIG, 75                                                                                                                                                        |
| SataPortsEnableDitoConfig FSP_S_CONFIG, 71 SataPortsExternal FSP_S_CONFIG, 71 SataPortsHotPlug FSP_S_CONFIG, 71 SataPortsInterlockSw FSP_S_CONFIG, 72 SataPortsSolidStateDrive FSP_S_CONFIG, 72 SataPortsSpinUp FSP_S_CONFIG, 72 SataPwrOptEnable FSP_S_CONFIG, 72 SataPwrOptEnable FSP_S_CONFIG, 72 SataSalpSupport FSP_S_CONFIG, 72 SataTestMode FSP_S_CONFIG, 72 ScramblerSupport                                                                                                                         | FSP_S_CONFIG, 74 SkipCseRbp FSP_M_CONFIG, 32 SkipMpInit FSP_S_CONFIG, 74 SkipPunitInit FSP_S_CONFIG, 75 SliceHashMask FSP_M_CONFIG, 32 SmbusEnable FSP_S_CONFIG, 75 SpdWriteEnable FSP_M_CONFIG, 32 SpeedLimit FSP_S_CONFIG, 75 Spi0Enable FSP_S_CONFIG, 75 Spi0Enable FSP_S_CONFIG, 75 Spi1Enable                                                                                                                 |
| SataPortsEnableDitoConfig FSP_S_CONFIG, 71 SataPortsExternal FSP_S_CONFIG, 71 SataPortsHotPlug FSP_S_CONFIG, 71 SataPortsInterlockSw FSP_S_CONFIG, 72 SataPortsSolidStateDrive FSP_S_CONFIG, 72 SataPortsSpinUp FSP_S_CONFIG, 72 SataPwrOptEnable FSP_S_CONFIG, 72 SataSalpSupport FSP_S_CONFIG, 72 SataTestMode FSP_S_CONFIG, 72 ScramblerSupport FSP_M_CONFIG, 72                                                                                                                                          | FSP_S_CONFIG, 74 SkipCseRbp FSP_M_CONFIG, 32 SkipMpInit FSP_S_CONFIG, 74 SkipPunitInit FSP_S_CONFIG, 75 SliceHashMask FSP_M_CONFIG, 32 SmbusEnable FSP_S_CONFIG, 75 SpdWriteEnable FSP_M_CONFIG, 32 SpeedLimit FSP_S_CONFIG, 75 Spi0Enable FSP_S_CONFIG, 75 Spi1Enable FSP_S_CONFIG, 75                                                                                                                            |
| SataPortsEnableDitoConfig FSP_S_CONFIG, 71 SataPortsExternal FSP_S_CONFIG, 71 SataPortsHotPlug FSP_S_CONFIG, 71 SataPortsInterlockSw FSP_S_CONFIG, 72 SataPortsSolidStateDrive FSP_S_CONFIG, 72 SataPortsSpinUp FSP_S_CONFIG, 72 SataPwrOptEnable FSP_S_CONFIG, 72 SataPwrOptEnable FSP_S_CONFIG, 72 SataSalpSupport FSP_S_CONFIG, 72 SataTestMode FSP_S_CONFIG, 72 ScramblerSupport                                                                                                                         | FSP_S_CONFIG, 74 SkipCseRbp FSP_M_CONFIG, 32 SkipMpInit FSP_S_CONFIG, 74 SkipPunitInit FSP_S_CONFIG, 75 SliceHashMask FSP_M_CONFIG, 32 SmbusEnable FSP_S_CONFIG, 75 SpdWriteEnable FSP_M_CONFIG, 32 SpeedLimit FSP_S_CONFIG, 75 Spi0Enable FSP_S_CONFIG, 75 Spi1Enable FSP_S_CONFIG, 75 Spi1Enable FSP_S_CONFIG, 75                                                                                                |
| SataPortsEnableDitoConfig FSP_S_CONFIG, 71 SataPortsExternal FSP_S_CONFIG, 71 SataPortsHotPlug FSP_S_CONFIG, 71 SataPortsInterlockSw FSP_S_CONFIG, 72 SataPortsSolidStateDrive FSP_S_CONFIG, 72 SataPortsSpinUp FSP_S_CONFIG, 72 SataPwrOptEnable FSP_S_CONFIG, 72 SataSalpSupport FSP_S_CONFIG, 72 SataTestMode FSP_S_CONFIG, 72 ScramblerSupport FSP_M_CONFIG, 72                                                                                                                                          | FSP_S_CONFIG, 74 SkipCseRbp FSP_M_CONFIG, 32 SkipMpInit FSP_S_CONFIG, 74 SkipPunitInit FSP_S_CONFIG, 75 SliceHashMask FSP_M_CONFIG, 32 SmbusEnable FSP_S_CONFIG, 75 SpdWriteEnable FSP_M_CONFIG, 32 SpeedLimit FSP_S_CONFIG, 75 Spi0Enable FSP_S_CONFIG, 75 Spi1Enable FSP_S_CONFIG, 75 Spi2Enable FSP_S_CONFIG, 75                                                                                                |
| SataPortsEnableDitoConfig FSP_S_CONFIG, 71 SataPortsExternal FSP_S_CONFIG, 71 SataPortsHotPlug FSP_S_CONFIG, 71 SataPortsInterlockSw FSP_S_CONFIG, 72 SataPortsSolidStateDrive FSP_S_CONFIG, 72 SataPortsSpinUp FSP_S_CONFIG, 72 SataPwrOptEnable FSP_S_CONFIG, 72 SataSalpSupport FSP_S_CONFIG, 72 SataTestMode FSP_S_CONFIG, 72 ScramblerSupport FSP_M_CONFIG, 31 SdcardEnabled                                                                                                                            | FSP_S_CONFIG, 74 SkipCseRbp FSP_M_CONFIG, 32 SkipMpInit FSP_S_CONFIG, 74 SkipPunitInit FSP_S_CONFIG, 75 SliceHashMask FSP_M_CONFIG, 32 SmbusEnable FSP_S_CONFIG, 75 SpdWriteEnable FSP_M_CONFIG, 32 SpeedLimit FSP_S_CONFIG, 75 Spi0Enable FSP_S_CONFIG, 75 Spi1Enable FSP_S_CONFIG, 75 Spi1Enable FSP_S_CONFIG, 75 Spi2Enable FSP_S_CONFIG, 75 Spi2Enable FSP_S_CONFIG, 75 Spi2Enable FSP_S_CONFIG, 75            |
| SataPortsEnableDitoConfig FSP_S_CONFIG, 71 SataPortsExternal FSP_S_CONFIG, 71 SataPortsHotPlug FSP_S_CONFIG, 71 SataPortsInterlockSw FSP_S_CONFIG, 72 SataPortsSolidStateDrive FSP_S_CONFIG, 72 SataPortsSpinUp FSP_S_CONFIG, 72 SataPwrOptEnable FSP_S_CONFIG, 72 SataSalpSupport FSP_S_CONFIG, 72 SataTestMode FSP_S_CONFIG, 72 ScramblerSupport FSP_M_CONFIG, 31 SdcardEnabled FSP_S_CONFIG, 72                                                                                                           | FSP_S_CONFIG, 74 SkipCseRbp FSP_M_CONFIG, 32 SkipMpInit FSP_S_CONFIG, 74 SkipPunitInit FSP_S_CONFIG, 75 SliceHashMask FSP_M_CONFIG, 32 SmbusEnable FSP_S_CONFIG, 75 SpdWriteEnable FSP_M_CONFIG, 32 SpeedLimit FSP_S_CONFIG, 75 Spi0Enable FSP_S_CONFIG, 75 Spi1Enable FSP_S_CONFIG, 75 Spi2Enable FSP_S_CONFIG, 75                                                                                                |
| SataPortsEnableDitoConfig FSP_S_CONFIG, 71 SataPortsExternal FSP_S_CONFIG, 71 SataPortsHotPlug FSP_S_CONFIG, 71 SataPortsInterlockSw FSP_S_CONFIG, 72 SataPortsSolidStateDrive FSP_S_CONFIG, 72 SataPortsSpinUp FSP_S_CONFIG, 72 SataPwrOptEnable FSP_S_CONFIG, 72 SataPwrOptEnable FSP_S_CONFIG, 72 SataSalpSupport FSP_S_CONFIG, 72 SataTestMode FSP_S_CONFIG, 72 ScramblerSupport FSP_M_CONFIG, 31 SdcardEnabled FSP_S_CONFIG, 72 SdcardRxCmdDataCntl1                                                    | FSP_S_CONFIG, 74 SkipCseRbp FSP_M_CONFIG, 32 SkipMpInit FSP_S_CONFIG, 74 SkipPunitInit FSP_S_CONFIG, 75 SliceHashMask FSP_M_CONFIG, 32 SmbusEnable FSP_S_CONFIG, 75 SpdWriteEnable FSP_M_CONFIG, 32 SpeedLimit FSP_S_CONFIG, 75 Spi0Enable FSP_S_CONFIG, 75 Spi1Enable FSP_S_CONFIG, 75 Spi1Enable FSP_S_CONFIG, 75 Spi2Enable FSP_S_CONFIG, 75 Spi2Enable FSP_S_CONFIG, 75 Spi2Enable FSP_S_CONFIG, 75            |
| SataPortsEnableDitoConfig FSP_S_CONFIG, 71 SataPortsExternal FSP_S_CONFIG, 71 SataPortsHotPlug FSP_S_CONFIG, 71 SataPortsInterlockSw FSP_S_CONFIG, 72 SataPortsSolidStateDrive FSP_S_CONFIG, 72 SataPortsSpinUp FSP_S_CONFIG, 72 SataPortsSpinUp FSP_S_CONFIG, 72 SataPwrOptEnable FSP_S_CONFIG, 72 SataSalpSupport FSP_S_CONFIG, 72 SataTestMode FSP_S_CONFIG, 72 ScramblerSupport FSP_M_CONFIG, 31 SdcardEnabled FSP_S_CONFIG, 72 SdcardRxCmdDataCntl1 FSP_S_CONFIG, 73 SdcardRxCmdDataCntl2               | FSP_S_CONFIG, 74 SkipCseRbp FSP_M_CONFIG, 32 SkipMpInit FSP_S_CONFIG, 74 SkipPunitInit FSP_S_CONFIG, 75 SliceHashMask FSP_M_CONFIG, 32 SmbusEnable FSP_S_CONFIG, 75 SpdWriteEnable FSP_M_CONFIG, 32 SpeedLimit FSP_S_CONFIG, 75 Spi0Enable FSP_S_CONFIG, 75 Spi1Enable FSP_S_CONFIG, 75 Spi1Enable FSP_S_CONFIG, 75 Spi2Enable FSP_S_CONFIG, 75 Spi2Enable FSP_S_CONFIG, 75 SpiClkGateCfg FSP_S_CONFIG, 75 SpiEiss |
| SataPortsEnableDitoConfig FSP_S_CONFIG, 71 SataPortsExternal FSP_S_CONFIG, 71 SataPortsHotPlug FSP_S_CONFIG, 71 SataPortsInterlockSw FSP_S_CONFIG, 72 SataPortsSolidStateDrive FSP_S_CONFIG, 72 SataPortsSpinUp FSP_S_CONFIG, 72 SataPwrOptEnable FSP_S_CONFIG, 72 SataSalpSupport FSP_S_CONFIG, 72 SataTestMode FSP_S_CONFIG, 72 SataTestMode FSP_S_CONFIG, 72 ScramblerSupport FSP_M_CONFIG, 31 SdcardEnabled FSP_S_CONFIG, 72 SdcardRxCmdDataCntl1 FSP_S_CONFIG, 73 SdcardRxCmdDataCntl2 FSP_S_CONFIG, 73 | FSP_S_CONFIG, 74 SkipCseRbp FSP_M_CONFIG, 32 SkipMpInit FSP_S_CONFIG, 74 SkipPunitInit FSP_S_CONFIG, 75 SliceHashMask FSP_M_CONFIG, 32 SmbusEnable FSP_S_CONFIG, 75 SpdWriteEnable FSP_M_CONFIG, 32 SpeedLimit FSP_S_CONFIG, 75 Spi0Enable FSP_S_CONFIG, 75 Spi1Enable FSP_S_CONFIG, 75 Spi1Enable FSP_S_CONFIG, 75 Spi2Enable FSP_S_CONFIG, 75 SpiClkGateCfg FSP_S_CONFIG, 75 SpiEiss FSP_S_CONFIG, 75            |
| SataPortsEnableDitoConfig FSP_S_CONFIG, 71 SataPortsExternal FSP_S_CONFIG, 71 SataPortsHotPlug FSP_S_CONFIG, 71 SataPortsInterlockSw FSP_S_CONFIG, 72 SataPortsSolidStateDrive FSP_S_CONFIG, 72 SataPortsSpinUp FSP_S_CONFIG, 72 SataPortsSpinUp FSP_S_CONFIG, 72 SataPwrOptEnable FSP_S_CONFIG, 72 SataSalpSupport FSP_S_CONFIG, 72 SataTestMode FSP_S_CONFIG, 72 ScramblerSupport FSP_M_CONFIG, 31 SdcardEnabled FSP_S_CONFIG, 72 SdcardRxCmdDataCntl1 FSP_S_CONFIG, 73 SdcardRxCmdDataCntl2               | FSP_S_CONFIG, 74 SkipCseRbp FSP_M_CONFIG, 32 SkipMpInit FSP_S_CONFIG, 74 SkipPunitInit FSP_S_CONFIG, 75 SliceHashMask FSP_M_CONFIG, 32 SmbusEnable FSP_S_CONFIG, 75 SpdWriteEnable FSP_M_CONFIG, 32 SpeedLimit FSP_S_CONFIG, 75 Spi0Enable FSP_S_CONFIG, 75 Spi1Enable FSP_S_CONFIG, 75 Spi1Enable FSP_S_CONFIG, 75 Spi2Enable FSP_S_CONFIG, 75 Spi2Enable FSP_S_CONFIG, 75 SpiClkGateCfg FSP_S_CONFIG, 75 SpiEiss |

| SsicRate                           |
|------------------------------------|
| FSP_S_CONFIG, 76                   |
| StartFramePulse                    |
| FSP_S_CONFIG, 76                   |
| StartTimerTickerOfPfetAssert       |
|                                    |
| FSP_M_CONFIG, 32                   |
| SubSystemId                        |
| FSP_S_CONFIG, 76                   |
| SubSystemVendorId                  |
| FSP_S_CONFIG, 76                   |
| SwTraceEn                          |
| FSP_M_CONFIG, 32                   |
|                                    |
| System Error On Correct able Error |
| FSP_S_CONFIG, 76                   |
| SystemErrorOnFatalError            |
| FSP_S_CONFIG, 76                   |
| SystemErrorOnNonFatalError         |
| FSP_S_CONFIG, 77                   |
| F3F_3_CONFIG, 77                   |
| TagTing and lightly and            |
| TcoTimerHaltLock                   |
| FSP_S_CONFIG, 77                   |
| Timer8254ClkSetting                |
| FSP S CONFIG, 77                   |
| TurboMode                          |
| FSP_S_CONFIG, 77                   |
| 1 31 _3_00111 1d, 77               |
| Uart2KernelDebugBaseAddress        |
|                                    |
| FSP_S_CONFIG, 77                   |
| UfsEnabled                         |
| FSP_S_CONFIG, 77                   |
| UnitLevelClockGating               |
| FSP_S_CONFIG, 77                   |
| UnsolicitedAttackOverride          |
|                                    |
| FSP_S_CONFIG, 77                   |
| UnsupportedRequestReport           |
| FSP_S_CONFIG, 78                   |
| Usb30Mode                          |
| FSP_S_CONFIG, 78                   |
| UsbOtg                             |
| _                                  |
| FSP_S_CONFIG, 78                   |
| UsbPerPortCtl                      |
| FSP_S_CONFIG, 78                   |
|                                    |
| VmxEnable                          |
| FSP_S_CONFIG, 78                   |
| VtdEnable                          |
|                                    |
| FSP_S_CONFIG, 78                   |
| WODOMO:-                           |
| WOPCMSize                          |
| FSP_S_CONFIG, 78                   |
|                                    |
| WOPCMSupport                       |
|                                    |
| FSP_S_CONFIG, 79                   |
|                                    |