

## Verilog Critical Concepts Explained

7-8-2023

Jiin Lai



#### **Topics**

- 1. Scheduling Semantics Blocking / Non-blocking
- 2. RTL Coding Styles That Yield Simulation and Synthesis Mismatches



#### Level of Proficiency in Verilog Design

- 1. Code matches simulation result (Test-bench + RTL)
- 2. Pre-synthesis (RTL) matches Post-synthesis (Gate-level)
- Design Quality (PPA Power/Performance/Area)
- 4. System/Application Level Optimization



# IEEE Std 1364-1995 —Scheduling Semantics Blocking / Non-blocking



#### Two coding guidelines

1. Guideline: Use blocking assignments in always blocks that are written to generate combinational logic.

2. Guideline: Use nonblocking assignments in always blocks that are written to generate sequential logic.

#### **Blocking Assignment**

Execution of blocking assignments can be viewed as a one-step process:

1. Evaluate the RHS (right-hand side equation) and update the LHS (left-hand side expression) of the blocking assignment without interruption from any other Verilog statement.

```
module fbosc1 (y1, y2, clk, rst);
  output y1, y2;
  input clk, rst;
  reg   y1, y2;

always @ (posedge clk or posedge rst)
  if (rst) y1 = 0; // reset
  else   y1 = y2;

always @ (posedge clk or posedge rst)
  if (rst) y2 = 1; // preset
  else   y2 = y1;
endmodule
```



#### Nonblocking Assignment

Execution of nonblocking assignments can be viewed as a two-step process:

- 1. Evaluate the RHS of nonblocking statements at the beginning of the time step.
- 2. Update the LHS of nonblocking statements at the end of the time step.

```
module fbosc2 (y1, y2, clk, rst);
  output y1, y2;
  input clk, rst;
 reg y1, y2;
  always @ (posedge clk or posedge rst)
    if (rst) y1 <= 0; // reset
   else y1 \le y2;
  always @ (posedge clk or posedge rst)
    if (rst) y2 <= 1; // preset
   else y2 \le y1;
endmodule
```



#### **Stratified Event Queue**



Figure 1 - Verilog "stratified event queue"



#### **Coding Guidelines**

- 1. When modeling sequential logic, use nonblocking assignments.
- 2. When modeling latches, use nonblocking assignments.
- 3. When modeling combinational logic with an always block, use blocking assignments.
- 4. When modeling both sequential and combinational logic within the same always block, use nonblocking assignments.
- Do not mix blocking and nonblocking assignments in the same always block.
- 6. Do not make assignments to the same variable from more than one always block.
- 7. Use \$strobe to display values that have been assigned using nonblocking assignments.
- 8. Do not make assignments using #0 delays.



## Pipeline Modeling





#### Bad blocking-assignment – synthesize to one flip-flops

```
module pipeb1 (q3, d, clk);
  output [7:0] q3;
  input [7:0] d;
  input clk;
  reg [7:0] q3, q2, q1;

  always @(posedge clk) begin
    q1 = d;
    q2 = q1;
    q3 = q2;
  end
endmodule
```



Figure 3 - Actual synthesized result!



#### Bad Blocking-assignment sequential coding – but it works

```
module pipeb2 (q3, d, clk);
 output [7:0] q3;
 input [7:0] d;
 input clk;
 reg [7:0] q3, q2, q1;
 always @(posedge clk) begin
   q3 = q2;
   q2 = q1;
   q1 = d;
 end
endmodule
```



## Bad blocking-assignment – synthesize correctly but simulation mismatch

```
module pipeb3 (q3, d, clk);
  output [7:0] q3;
  input [7:0] d;
  input clk;
  reg [7:0] q3, q2, q1;

  always @(posedge clk) q1=d;
  always @(posedge clk) q2=q1;
  always @(posedge clk) q3=q2;
  endmodule
```

```
module pipeb4 (q3, d, clk);
  output [7:0] q3;
  input [7:0] d;
  input clk;
  reg [7:0] q3, q2, q1;

always @(posedge clk) q2=q1;
  always @(posedge clk) q3=q2;
  always @(posedge clk) q1=d;
  endmodule
```



```
module pipeb1 (q3, d, clk);
  output [7:0] q3;
  input [7:0] d;
  input clk;
  reg [7:0] q3, q2, q1;

always @(posedge clk) begin
  q1 = d;
  q2 = q1;
  q3 = q2;
  end
endmodule
```

```
module pipen1 (q3, d, clk);
  output [7:0] q3;
  input [7:0] d;
  input clk;
  reg [7:0] q3, q2, q1;

  always @(posedge clk) begin
    q1 <= d;
    q2 <= q1;
    q3 <= q2;
  end
endmodule</pre>
```



```
module pipeb2 (q3, d, clk);
  output [7:0] q3;
  input [7:0] d;
  input clk;
  reg [7:0] q3, q2, q1;

  always @(posedge clk) begin
    q3 = q2;
    q2 = q1;
    q1 = d;
  end
endmodule
```

```
module pipen2 (q3, d, clk);
  output [7:0] q3;
  input [7:0] d;
  input clk;
  reg [7:0] q3, q2, q1;

  always @(posedge clk) begin
    q3 <= q2;
    q2 <= q1;
    q1 <= d;
  end
endmodule</pre>
```



```
module pipeb3 (q3, d, clk);
  output [7:0] q3;
  input [7:0] d;
  input clk;
  reg [7:0] q3, q2, q1;

  always @(posedge clk) q1=d;
  always @(posedge clk) q2=q1;
  always @(posedge clk) q3=q2;
  endmodule
```

```
module pipen3 (q3, d, clk);
  output [7:0] q3;
  input [7:0] d;
  input clk;
  reg [7:0] q3, q2, q1;

  always @(posedge clk) q1<=d;
  always @(posedge clk) q2<=q1;
  always @(posedge clk) q3<=q2;
  endmodule</pre>
```



```
module pipeb4 (q3, d, clk);
  output [7:0] q3;
  input [7:0] d;
  input clk;
  reg [7:0] q3, q2, q1;

always @(posedge clk) q2=q1;
  always @(posedge clk) q3=q2;
  always @(posedge clk) q1=d;
  endmodule
```

```
module pipen4 (q3, d, clk);
  output [7:0] q3;
  input [7:0] d;
  input clk;
  reg [7:0] q3, q2, q1;

  always @(posedge clk) q2<=q1;
  always @(posedge clk) q3<=q2;
  always @(posedge clk) q1<=d;
  endmodule</pre>
```



#### Sequential Feedback – an LFSR example

```
module lfsrb1 (q3, clk, pre n);
  output q3;
  input clk, pre n;
  reg q3, q2, q1;
  wire n1;
  assign n1 = q1 ^ q3;
  always @(posedge clk or negedge pre n)
    if (!pre n) begin
      q3 = 1'b1;
      q2 = 1'b1;
      q1 = 1'b1;
    end
   else begin
     q3 = q2;
     q2 = n1;
     q1 = q3;
    end
endmodule
```

This works



#### LFSR – Non-blocking

```
module lfsrn1 (q3, clk, pre n);
 output q3;
 input clk, pre n;
 reg q3, q2, q1;
 wire n1;
 assign n1 = q1 ^ q3;
  always @(posedge clk or negedge pre n)
    if (!pre n) begin
     q3 <= 1'b1;
     q2 <= 1'b1;
     q1 <= 1'b1;
   end
   else begin
     q2 \ll n1;
     q1 \ll q3;
    end
endmodule
```

Guideline #1: When modeling sequential logic, use nonblocking assignments.

Guideline #2: When modeling latches, use nonblocking assignments.



#### Combinational Logic using Blocking Assignment

What if using Non-Blocking assignment?

```
module ao4 (y, a, b, c, d);
  output y;
  input a, b, c, d;
  reg y, tmp1, tmp2;

always @ (a or b or c or d) begin
    tmp1 <= a & b;
    tmp2 <= c & d;
    y <= tmp1 | tmp2;
  end
endmodule</pre>
```

```
module ao5 (y, a, b, c, d);
  output y;
  input a, b, c, d;
  reg    y, tmp1, tmp2;

always @(a or b or c or d or tmp1 or tmp2) begin
    tmp1 <= a & b;
    tmp2 <= c & d;
    y    <= tmp1 | tmp2;
  end
endmodule</pre>
```

Work but Multiple pass of always block



#### Efficient combinational logic coding using blocking assignment

```
module ao2 (y, a, b, c, d);
  output y;
  input a, b, c, d;
  reg y, tmp1, tmp2;

always @ (a or b or c or d) begin
    tmp1 = a & b;
    tmp2 = c & d;
    y = tmp1 | tmp2;
  end
endmodule
```



#### Mixed Sequential & Combinational Logic – using Non-blocking

```
module nbex2 (q, a, b, clk, rst_n);
  output q;
  input clk, rst_n;
  input a, b;
  reg q;

always @(posedge clk or negedge rst_n)
  if (!rst_n) q <= 1'b0;
  else q <= a ^ b;
endmodule</pre>
```

```
module nbex1 (q, a, b, clk, rst_n);
  output q;
  input clk, rst_n;
  input a, b;
  reg q, y;

always @(a or b)
    y = a ^ b;

always @(posedge clk or negedge rst_n)
    if (!rst_n) q <= 1'b0;
    else q <= y;
endmodule</pre>
```



#### Don't Mixed Blocking & Non-Blocking

```
module ba_nba2 (q, a, b, clk, rst_n);
  output q;
  input a, b, rst_n;
  input clk;
  reg q;

always @(posedge clk or negedge rst_n) begin: ff
  reg tmp;
  if (!rst_n) q <= 1'b0;
  else begin
    tmp = a & b;
    q <= tmp;
  end
  end
endmodule</pre>
```

blocking / non-blocking assignment the same variable - Error

```
module ba_nba6 (q, a, b, clk, rst_n);
  output q;
  input a, b, rst_n;
  input clk;
  reg q, tmp;

always @ (posedge clk or negedge rst_n)
   if (!rst_n) q = 1'b0; // blocking assignment to "q"
   else begin
     tmp = a & b;
     q <= tmp; // nonblocking assignment to "q"
  end
endmodule</pre>
```



#### Multiple assignment to the same variable - Race

```
module badcode1 (q, d1, d2, clk, rst_n);
  output q;
  input d1, d2, clk, rst_n;
  reg q;

always @(posedge clk or negedge rst_n)
  if (!rst_n) q <= 1'b0;
  else q <= d1;

always @(posedge clk or negedge rst_n)
  if (!rst_n) q <= 1'b0;
  else q <= d2;
endmodule</pre>
```



## Nonblocking assignments are updated after \$display

```
module display cmds;
 reg a;
 initial $monitor("\$monitor: a = %b", a);
 initial begin
   strobe ("\strobe : a = %b", a);
   a = 0;
   a <= 1;
   #1 $finish;
 end
endmodule
```

```
$display: a = 0
$monitor: a = 1
$strobe : a = 1
```



## #0-delay assignment v.s. \$strob/\$monitor

```
module nb schedulel;
 req a, b;
 initial begin
   a = 0;
   b = 1;
   a \le b;
   b \le a:
      $monitor ("%0dns: \$monitor: a=%b b=%b", $stime, a, b);
      $display ("%0dns: \$display: a=%b b=%b", $stime, a, b);
      strobe ("%0dns: \strobe : a=%b b=%b\n", $stime, a, b);
    #0 $display ("%0dns: #0 : a=%b b=%b", $stime, a, b);
    #1 $monitor ("%0dns: \$monitor: a=%b b=%b", $stime, a, b);
      $display ("%0dns: \$display: a=%b b=%b", $stime, a, b);
      strobe ("%0dns: \strobe : a=%b b=%b\n", $stime, a, b);
      $display ("%0dns: #0 : a=%b b=%b", $stime, a, b);
    #1 $finish;
  end
endmodule
```



Multiple nonblocking assignment to the same variable Nonblocking assignments shall be performed in the order the statements were executed.

```
initial begin
    a <= 0;
    a <= 1;
end</pre>
```



#### Case Study - 1

```
// Dut
// Test bench
task tx;
                                 reg r_data;
input value;
                                                                05
                                                                       06
                                                                             07
                                                      data
                                 @(posedge clk)
                        data
 data = value;
                                   r_data <= data;
                                                      rdata
                                                                       05
                                                                             06
                                                                                   07
                                                                                           desired
 @(posedge clk);
                                                                                           simulated
                                                                       06
                                                                             07
                                                      rdata
                                                                                   XX
endtask
                         clk
tx(8'h05);
tx(8'h06);
tx(8'h07);
```



#### Case-2: Generated clock



```
always @ (posedge clk)
always @(posedge clk)
 if (!rstn) clk divided2 <= 0;
                                                                         if (!rstn) clk divided2 = 0;
                                                                                     clk_divided2 = ~clk_divided2; // OK, immediate update
            clk_divided2 <= ~clk_divided2; // GOTCHA!
                                                                         else
  else
                                   // delay update to after delta
                                                                         always @(posedge clk)
always @(posedge clk)
 if (!rstn) out1 <= 0;
                                                                          if (!rstn) out1 <= 0;
            out1 <= in1;
                                   // delay update to after delta
                                                                                      out1 <= in1;
  else
                                                                           else
always @(posedge clk_divided2)
                                                                         always @ (posedge clk_divided2)
 if (!rstn) out2 <= 0;
                                                                           if (!rstn) out2 <= 0;
 else out2 <= out1;
                                   // race condition with outl
                                                                           else out2 <= out1;
```



# RTL Coding Styles That Yield Simulation and Synthesis Mismatches



#### Incomplete sensitivity list

## All synthesize a 2-input AND Gate

```
module code1c (o, a, b);
                           module code1b (o, a, b);
module code1a (o, a, b);
                                                         output o;
                             output o;
  output o;
                                                         input a, b;
                             input a, b;
  input a, b;
                                                         req o;
                             req o;
  req o;
                                                         always
                             always @(a)
  always @(a or b)
                                                           o = a \& b;
                             o = a \& b;
   o = a \& b;
                                                       endmodule
                           endmodule
endmodule
```



#### Complete sensitivity list with mis-ordered assignment

```
module code2a (o, a, b, c, d);
  output o;
  input a, b, c, d;
  reg o, temp;

always @(a or b or c or d) begin
  o = a & b | temp;
  temp = c & d;
  end
endmodule
```

```
module code2b (o, a, b, c, d);
  output o;
  input a, b, c, d;
  reg o, temp;

always @(a or b or c or d) begin
   temp = c & d;
   o = a & b | temp;
  end
endmodule
```



## Function



#### **Function**

Functions always synthesize to combinational logic

#### latch

```
module code3a (o, a, nrst, en);
  output o;
  input a, nrst, en;
  reg o;

always @(a or nrst or en)
   if (!nrst) o = 1'b0;
   else if (en) o = a;
endmodule
```

#### 3-input and gate

```
// Infers a latch with asynchronous low-true
// nrst and transparent high latch enable "en"
module code3b (o, a, nrst, en);
 output o;
 input a, nrst, en;
 req
       0;
 always @(a or nrst or en)
   o = latch(a, nrst, en);
  function latch;
     input a, nrst, en;
     if (!nrst) latch = 1'b0;
     else if (en) latch = a;
  endfunction
endmodule
```



### CASE – Full Case // synopsys full\_case

• inform the synthesis tool that the case statement is fully defined, and that the output assignments for all unused cases are "don't cares".

```
// no full case
                                                 // full case example
// Decoder built from four 3-input and gates
                                                 // Decoder built from four 2-input nor gates
    and two inverters
                                                      and two inverters
module code4a (y, a, en);
                                                 // The enable input is dangling (has been optimized away)
                                                 module code4b (y, a, en);
  output [3:0] y;
                                                   output [3:0] y;
  input [1:0] a;
                                                   input [1:0] a;
  input
               en;
                                                   input
         [3:0] y;
 req
                                                                en;
                                                          [3:0] y;
                                                   reg
  always @(a or en) begin
                                                   always @(a or en) begin
   y = 4'h0;
                                                     y = 4'h0;
   case ({en,a})
                                                     case ({en,a}) // synopsys full case
      3'b1 00: y[a] = 1'b1;
                                                       3'b1 00: y[a] = 1'b1;
      3'b1 01: y[a] = 1'b1;
                                                       3'b1 01: y[a] = 1'b1;
      3'b1 10: y[a] = 1'b1;
                                                       3'b1 10: y[a] = 1'b1;
      3'b1 11: y[a] = 1'b1;
                                                       3'b1 11: y[a] = 1'b1;
    endcase
                                                     endcase
  end
                                                   end
                                                 endmodule
endmodule
```



#### Case – Parallel Case // synopsys parallel\_case

- all cases should be tested in parallel, even if there are overlapping cases which would normally cause a priority encoder to be inferred.
- When a design does have overlapping cases, the functionality between pre- and post-synthesis designs will be different.

```
// no parallel case
                                                 // parallel case
// Priority encoder - 2-input nand gate driving an // two parallel 2-input and gates
// inverter (z-output) and also driving a
                                                 module code5b (y, z, a, b, c, d);
// 3-input and gate (y-output)
                                                   output y, z;
module code5a (y, z, a, b, c, d);
                                                    input a, b, c, d;
 output y, z;
                                                   reg y, z;
 input a, b, c, d;
 req y, z;
                                                    always @(a or b or c or d) begin
                                                      {y, z} = 2'b0;
 always @(a or b or c or d) begin
   \{y, z\} = 2'b0;
                                                      casez ({a, b, c, d}) // synopsys parallel case
   casez ({a, b, c, d})
                                                        4'b11??: z = 1;
     4'b11??: z = 1;
                                                        4'b??11: y = 1;
     4'b??11: y = 1;
                                                      endcase
   endcase
                                                    end
 end
                                                 endmodule
endmodule
```



#### casex

#### case, casez and casex

- ◆ case does not allow don't-care values (case: exact match (including x and z))
- casez allow both <u>"z" and "?"</u> values to be treated as don't-care values
- ◆ casex allows <u>"z"</u>, "x" and "?" to be treated as don't-care values











#### casex – do not use casex for RTL coding

• When input is in unknown state, the pre-synthesis casex simulation will treat the unknown input as a "don't care". The equivalent post-synthesis simulation will propagate 'X's through the gate-level model, if that condition is tested.

```
module code6 (memce0, memce1, cs, en, addr);
 output
               memce0, memce1, cs;
 input en;
 input [31:30] addr;
 req
               memce0, memce1, cs;
 always @(addr or en) begin
    \{memce0, memce1, cs\} = 3'b0;
   casex ({addr, en})
     3'b101: memce0 = 1'b1;
     3'b111: memce1 = 1'b1;
     3'b0?1: cs = 1'b1;
   endcase
 end
endmodule
```

If MSB goes unknown while en is asserted



#### casez – use sparingly and cautiously for RTL coding

 Short, concise and tabular method for coding useful structures, e.g. priority encoders, address decoder ...

```
module code7 (memce0, memce1, cs, en, addr);
 output memce0, memce1, cs;
 input en;
 input [31:30] addr;
 reg memce0, memce1, cs;
 always @(addr or en) begin
   \{memce0, memce1, cs\} = 3'b0;
   casez ({addr, en})
     3'b101: memce0 = 1'b1;
     3'b111: memce1 = 1'b1;
     3'b0?1: cs = 1'b1;
   endcase
 end
endmodule
```



#### Assigning 'X'

- Synthesis interprets as a "don't care"
- FSM design assign 'X" to unused states to help debugging
  - Default next state to 'X' prior to entering the case statement

3-to-1 multiplexers where s is never 2'b11. If s=2'b11 happens, x propagate and get noticed earlier

```
// Note: the second example synthesizes to a smaller
    and faster implementation than the first example.
module code8a (y, a, b, c, s);
 output
  input a, b, c;
  input [1:0] s;
  req
             У;
  always @(a or b or c or s) begin
   y = 1'bx;
   case (s)
     2'b00: y = a;
     2'b01: y = b;
     2'b10: y = c;
    endcase
  end
endmodule
```



#### Translate\_off/translate\_on

- Used to display information about a design, But dangerous to model functionality
- The sequence "assert reset, assert set, remove reset, leaving set still asserted."
   causes mismatch

```
// Generally good DFF with asynchronous set and reset
module code10a (q, d, clk, rstn, setn);
  output q;
  input d, clk, rstn, setn;
  reg q;

always @(posedge clk or negedge rstn or negedge setn)
  if (!rstn) q <= 0; // asynchronous reset
  else if (!setn) q <= 1; // asynchronous set
  else q <= d;
endmodule</pre>
```

```
// synopsys translate_off
// Bad DFF with asynchronous set and reset. This design
// will not compile from Synopsys, and the design will
// not simulate correctly.
module code10b (q, d, clk, rstn, setn);
output q;
input d, clk, rstn, setn;
reg q;

always @(posedge clk or rstn or setn)
  if (!rstn) q <= 0; // asynchronous reset
  else if (!setn) q <= 1; // asynchronous set
  else q <= d;
endmodule</pre>
```



#### Use translate\_on/translate\_off to model set/reset flip-flop

```
// Good DFF with asynchronous set and reset and self-
// correcting
// set-reset assignment
module code10c (q, d, clk, rstn, setn);
 output q;
input d, clk, rstn, setn;
 reg q;
 always @(posedge clk or negedge rstn or negedge setn)
   if (!rstn) q <= 0; // asynchronous reset
   else if (!setn) q <= 1; // asynchronous set
   else q \ll d;
 // synopsys translate off
   always @(rstn or setn)
     if (rstn && !setn) force q = 1;
     else
                       release q;
 // synopsys translate on
endmodule
```



#### Timing Delays

- An always block not schedule events in zero time could miss triggered events.
- The actual design is two inverter one is #25 delay, the other #40 delay.
- But simulation if in change in 40 ns, then mismatch

```
module code11 (out1, out2, in);
  output out1, out2;
  input in;
  reg out1, out2;

always @(in) begin
  #25 out1 = ~in;
  #40 out2 = ~in;
  end
endmodule
```

