# Getting started with Partial Reconfiguration on UltraZed

# Introduction

This document provides a short tutorial of how to create partially reconfigurable (PR) modules and how to launch them at runtime using Xilinx Vivado 18.2 and PetaLinux 18.2. The board we target in this tutorial is the UltraZed (xczu3eg-sfva625-1-i). Furthermore, we assume that the Vivado SDx 18.2 suite and PetaLinux 18.2 are already installed.

The necessary examples, drivers and data files can be found at:

https://www.dropbox.com/sh/qsg5m7jp1sn4saj/AABAzSGOa91K0Kvtlz\_0LuRta?dl=0

PetaLinux 18.2 can be downloaded from:

https://www.xilinx.com/support/download/index.html/content/xilinx/en/downloadNav/embedded-design-tools.html

Vivado can be downloaded from:

https://www.xilinx.com/support/download.html

# **Generating PR Accelerators**

### Synthesize the module out-of-context:

We start the process by synthesizing the module RTL code which were generated by the Vivado HLS tool as *an out-of-context module*. In our current flow, the use of VHDL code is essential for compatibility!

- 1. Copy the vhdl folder from your Vivado HLS project to the ./Sources folder
- 2. In Vivado, use the following TCL comments:
  - read\_vhdl {list of all files in the vhdl folder}
  - synth\_design -mode out\_of\_context -flatten\_hierarchy rebuilt -part xczu3eg-sfva625-1-i -top {module's top name}
  - write\_checkpoint -force ./Synth/reconfig\_modules/{module's top name}
  - close design

Note that in the case of the Keccak module, we need to customize the aforementioned flow further to get that specific module synthesized and compatible to our framework. The following steps describe the customization:

1. AXI interface to each PR region has 1 clock signal signed. Hence, we need to wrap the acceleration module in the standard AXI interface using a wrapper

- "custom\_acceleration\_module.v" demonstrates this for Keccak module. This would set the AXI and acceleration module to same frequency.
- 2. Adding sources from IP folder from the original HTV demo project does not import all the sources correctly for *axi\_burst\_master\_inst*. A workaround is to add "*custom\_acceleration\_module.v*" and then importing the Keccak IP from the block design of HTV project file i.e.
  - "Keccak\_Performance.srcs/sources\_1/bd/Keccak\_Performance/ip/Keccak\_Performance\_ac celeration\_module 0 0" This would lead to the source hierarchy shown below:



## Implement the PR module using blocker templates:

In this step, we are going to physically implement the module based on provided blocker templates. We have templates for modules occupying 1 slot, 2 slots, and 3 slots. The AXI interfaces between the module and the static system is pre-placed and pre-routed in the clock row Y0.

For this tutorial, we are using a 32-bit AXI Lite slave port and a 128-bit AXI full master port.

1. Based on the module synthesis report, choose how many slots are needed. Available resources per slot can be found in the following table:

| Available resources | Numbers |
|---------------------|---------|
| CLB LUTs            | 17760   |
| RAMB36/FIFO         | 60      |
| RAMB18              | 120     |
| DSPs                | 96      |

- 2. According to the necessary resources, choose to run:  $pr\_module\_1\_slot.tcl$ ,  $pr\_module\_2\_slots.tcl$ , or  $pr\_module\_3\_slots.tcl$ .
  - Change the top\_module to the module name: *set top\_module xx*
  - *source ./pr\_module\_xx.tcl*

This will run the entire logic synthesis, as well as the physical implementation all the way to a (full) bitstream. The implementation scripts will use blocker macros (provided as DCPs) that constrain the routing of the module in strict bounding boxes.

The physical implementation results are as the following figure.



# Merge the PR module into the given static design bitstream:

Now, we start merging the PR module to the static design at bitstream level.

The static design is as the following figure.



The tool BitMan is used to conduct this step:

- 1. Merging the PR module which is allocated in the Slot 0 (1 slot) to the static:
  - bitman\_linux -m 21 0 99 59 ./{module's top name}\_full.bit ./HTV\_STC.bit -F ./Merge\_{module's top name}\_HTV\_STC.bit
- 2. Merging the PR module which is allocated in the Slot 0-1 (2 slots) to the static:
  - bitman\_linux -m 21 0 99 119 ./{module's top name}\_full.bit ./HTV\_STC.bit -F ./Merge {module's top name} HTV STC.bit
- 3. Merging the PR module which is allocated in the Slot 0-2 (3 slots) to the static:
  - bitman\_linux -m 21 0 99 179 ./{module's top name}\_full.bit ./HTV\_STC.bit -F ./Merge {module's top name} HTV STC.bit

The three commands are essentially the same and only differ in the number of slots that are cut out from the (full) module configuration bitstream that is then merged into the full static bitstream (*HTV\_STC.bit*). This process is carried out in a way that will not touch the routing information of the global clock resources.

# Create partial bitstreams from the merged full bitstream:

The partial bitstreams can be extracted from the aforementioned merged bitstream by the following BitMan commands:

- 1. In order to cut out the module and place it in one of the three slots, use one of the following lines. This will generate the corresponding partial bitstreams:
  - bitman\_linux -x 21 0 99 59 ./Merge\_{module's top name}\_HTV\_STC.bit -M 21 0 ./Partial\_{module's top name}\_Slot\_0.bit
  - bitman\_linux -x 21 0 99 59 ./Merge\_{module's top name}\_HTV\_STC.bit -M 21 60 ./Partial {module's top name}\_Slot\_1.bit
  - bitman\_linux -x 21 0 99 59 ./Merge\_{module's top name}\_HTV\_STC.bit -M 21 120 ./Partial {module's top name} Slot 2.bit
- 2. To perform the same for placing a two-slots module use:
  - bitman\_linux -x 21 0 99 119 ./Merge\_{module's top name}\_HTV\_STC.bit -M 21 0 ./Partial\_{module's top name}\_Slot\_0\_1.bit
  - bitman\_linux -x 21 0 99 119 ./Merge\_{module's top name}\_HTV\_STC.bit -M 21 60 ./Partial\_{module's top name}\_Slot\_1\_2.bit
- 3. To perform the same for placing a three-slots module use:
  - bitman\_linux -x 21 0 99 179 ./Merge\_{module's top name}\_HTV\_STC.bit -M 21 0 ./Partial {module's top name}\_Slot\_0\_1\_2.bit

They are all Xilinx-compatible partial bitstreams. However, in order to use PCAP to load those partial bitstreams onto FPGA at runtime, we need to convert them into another Xilinx format. This step is automatically done by the Xilinx SDK tool (installed with Vivado Design Suite). We follow the following steps:

- 1. Put the below command into the XSCT Console:
  - bootgen -image Bitstream.bif -arch zynqmp -o ./{module's top name} Slot.bin -w
- 2. The Bitstream.bif is as the following picture:

```
1 all:
2 {
3          Partial_Keccak_128_01.bit /* Bitstream file name */
4 }
```

# **PetaLinux**

## Creating and building the PetaLinux project

We are going to create a PetaLinux image for the PR system with all necessary drivers and applications.

- 1. Source the PetaLinux environment variable to begin with:
  - source <petalinux install dir>/settings.sh
- 2. Create a project:
  - petalinux-create --type project --template zynqMP --name < project >
  - *cd* <**project**>
- 3. Configure the project with the given HDF file:
  - cp <released dir>/HDF/HTV\_STC\_128bit.hdf.
  - petalinux-config --get-hw-description
  - For the purposes of this tutorial, default settings should suffice. Hence, Select Exit and Yes.
  - Use the UltraZed system-user.dtsi into **<project>**/project-spec/meta-user/recipes-bsp/device-tree/files/system-user.dtsi for proper device tree generation
- 4. Create PetaLinux applications/user-space drivers:
  - In this stage, we provide 3 user-space device drivers to control PR decoupler, vector addition, and Keccak accelerators: decoupler.c, vadd.c, and sha3.c.
  - petalinux-create -t apps --template c --name {app\_name} -enable
  - Replace contents of the file {app\_name}.c under <**project**>/project-spec/meta-user/recipes-apps/{app\_name}/files by the respective contents we provided.
- 5. Build the project:
  - petalinux-build
- 6. Copy the HTV\_STC.bit bitstream to the ct>/images/linux directory
- 7. Package the BOOT.BIN
  - petalinux-package --boot --fsbl zynqmp\_fsbl.elf --u-boot --pmufw pmufw.elf --force -fpga HTV\_STC.bit
- 8. Copy BOOT.BIN and image.ub files to the boot partition of the SD card
- 9. Copy partial bitstreams of the module to the boot partition of the SD card as well

## Launch the design on the board

Now we are launching the static design on the board and loading partial bitstream onto the FPGA at runtime and calling a user-space driver to control the accelerator:

- 1. Make the /lib/firmware directory for partial reconfiguration. As we use the initramfs format, so the /lib/firmware will disappear after rebooting the board:
  - mkdir /lib/firmware
  - cd/lib/firmware/
- 2. Mount the SD card and copy partial bitstreams to /lib/firmware (we use the Keccak module as an example!):
  - mount /dev/mmcblk1p1 /media/
  - cp/media/Blanking\_Slot\_0.bin.
  - cp/media/Keccak\_128bit.bin.
- 3. Set the flag for the PCAP firmware to load partial bitstreams. For more detail info, please find in the link <a href="https://xilinx-wiki.atlassian.net/wiki/spaces/A/pages/18841847/Solution+ZynqMP+PL+Programming">https://xilinx-wiki.atlassian.net/wiki/spaces/A/pages/18841847/Solution+ZynqMP+PL+Programming</a>!
  - echo 1 > /sys/class/fpga\_manager/fpga0/flags
- 4. Disable the communication between reconfigurable module and the static system (otherwise the system will hang) by activating the PR decoupler:
  - decoupler {Slot} {Value} [w/r]
    - i. {Slot}: position of the reconfigurable region [0..2]
    - ii. {Value}: 1 to activate the PR decouper (disable the communication), 0 to deactivate the PR decoupler (enable the communication)
    - iii. [w/r]: write to set the PR decoupler register, read to get the PR decoupler register
  - decoupler 0.1 w
- 5. Load partial bitstream via PCAP firmware:
  - We load a blanking bitstream to clear the reconfigurable region before loading the actual module bitstream
  - echo Blanking\_Slot\_0.bin > /sys/class/fpga\_manager/fpga0/firmware
  - *echo Keccak\_128bit.bin > /sys/class/fpga\_manager/fpga0/firmware*
- 6. Enable the communication by deactivating the PR decoupler:
  - decoupler 0 0 w
- 7. call the user-space device driver to control the Keccak module:

- We transfer the 4-byte "abcd" input to the Keccak module and get back the result
- sha3 0x81000000 4

The result of this example is as the following figure:

```
root@arm:/lib/firmware# decoupler 0 1 w
Initiaing decoupler memory map.
Mapping slot: 0
phy_addr: 80000000
iniside decoupler
vir_dec_addrs[0] = aadf1000
Mapping slot: 1
phy_addr: 80010000
iniside decoupler
vir_dec_addrs[1] = aadf0000
Mapping slot: 2
phy_addr: 80020000
iniside decoupler
vir_dec_addrs[2] = aadef0000
Finished decoupler
  vir_dec_addrst21 = aadef000
Finished decoupler memory map.
Initial status of decoupler: 0
Final status of decoupler: 1
/firmware/lib/firmware# echo Blanking_Slot_0.bin > /sys/class/fpga_manager/fpga0
irmwarem:/lib/firmware# echo Keccak_128bit.bin > /sys/class/fpga_manager/fpga0/f
root@arm:/lib/firmware# decoupler 0 0 w
 rootearm:/lib/firmware# decoupl
Initiaing decoupler memory map.
Mapping slot: 0
phy_addr: 8000000
iniside decoupler
vir_dec_addrs[0] = bc905000
   Mapping slot: 1
phy_addr: 80010000
iniside decoupler
vir_dec_addrs[1] = bc904000
vir_dec_addrs[1] = bc904000
Mapping slot: 2
phy_addr: 80020000
iniside decoupler
vir_dec_addrs[2] = bc903000
Finished decoupler memory map.
Initial status of decoupler: 1
Final status of decoupler: 0
root@arm:/lib/firmware# sha3 0x8100000 4
accel address: 8100000 with page size 4096:
Begin programmig the openCL kernel with location
hash0: 0
hash1: 0
hash2: 0
hash3: 0
hash4: 0
hash5: 0
hash6: 0
hash6: 0
hash7: 0
input: a:61b:62c:63d:64
                                                                                                                                                                                                                                                                                           8ebd5000:
  nash . 0
input: a:61b:62c:63d:64
buff_vir: 8ebd4000, bi
buff_phy: 6931a000, bi
Setting registers
length: 4 address: 6931a000
Completed programming kernel
                                                                                       8ebd4000, buff_len_vir:
6931a000, buff_len_phy:
                                                                                                                                                                                                                                                   8ebd4200
                                                                                                                                                                                                                                                   6931a200
  Done!
hash0
hash1
hash2
                                       9f1a2520
ea9d126b
d91b7f55
1f2778f5
e4d96bf9
f10f2260
e7b7e247
2bbf7cdd
  hash2
hash3
hash4
hash5
hash6
hash7
                               н
                                 Н
```

# **Booting Debian/Ubuntu**

(This part was written in the previous tutorial but is reproduced here for completeness)

## Creating PetaLinux project

petalinux-config –get-hw-description

- Set the Boot-args to be same as in device-tree (DTG Settings → Kernel Bootargs → Auto generated bootargs): console=ttyPS0,115200 earlyprintk uio\_pdrv\_genirq.of\_id=generic-uio clk\_ignore\_unused root=/dev/mmcblk1p2 rw rootwait sdhci.debug\_quirks=64 cpuidle.off=1
- Set uboot to load from SD Card: Image Packaging Configuration > Root filesystem type > SD Card
- Exit and Save configuration

Note, "mmcblk1p2" depends on the partition of the SD card where rootfs resides.

Now its time to setup the device tree to enable ethernet:

Copy the content from *system-user\_ubuntu.dtsi* provided into the file located at: *Location: ./project-spec/meta-user/recipes-bsp/device-tree/files/system-user.dtsi* 

Make sure nder "sdhci1", the following line is append at the end: disable-wp;

disable-wp makes sure write permissions are solved for rootfs.

# Building the PetaLinux project

Execute "petalinux-build" (takes ~5/10 min for the first time).

Package the BOOT.BIN and image.ub files.

# For creating debian rootfs

Create 2 partitions on SD Card with a small partition for BOOT and a large one for rootfs.

#### Get a debian tar from:

https://rcn-ee.com/rootfs/eewiki/minfs/debian-9.2-minimal-armhf-2017-10-07.tar.xz

#### Extract contents:

tar xf debian-9.2-minimal-armhf-2017-10-07.tar.xz

sudo tar xfvp ./\*-\*--\*-armhf-\*/armhf-rootfs-\*.tar -C /media/anuj/rootfs/

Wait for the changes to be written to SD Card

Set the permissions correctly:

sudo chown root:root /media/{user\_name}/rootfs/
sudo chmod 755 /media/{user\_name}/rootfs/

Copy the following files from images/linux to SD Cards' BOOT partition BOOT.bin, image.ub, system.dtb, system.bit, \*.elf, Image

Copy {app}.c from the providing **<Apps>** directory into SD Card's BOOT partition.

# Running and compiling the applications on Ubuntu

Booting the board with newly built image for first time:

- Interrupt the auto-boot
- To write the default environment we've just built: 'env default -f -a'
- Set the default boot device to the SD Card instead of eMMC: 'env set sd\_dev 1', 'env set sdbootdev 1'
- Write the environment to QSPI: 'env save'
- Reboot the board: 'reset'

Let the board boot normally and login with

username: *debian* pwd: *temppwd* 

We can copy the C files of apps/drivers from the BOOT partition of the SD card as mention in the previous PetaLinux section and build it natively on the board:

- sudo mount /dev/mmcblk1p1 /media/
- cp/media/{app}.c.
- *gcc* –*o* {*app*} {*app*}.*c*

Repeat the steps in the previous PetaLinux section. Note that we may need to root permission to write bitstreams to the PCAP firmware. It is better to switch to the root user by the command "sudo su".

#### Side information links

How to setup mac address in Debian?

 $\underline{https://blog.sleeplessbeastie.eu/2013/01/11/how-to-change-the-mac-address-of-an-ethernet-interface/}$ 

How to setup ssh server?

http://www.configserverfirewall.com/debian-linux/install-debian-ssh-server-openssh/



• gcc udma\_exp.c -o udma\_exp

# Launch the Keccak

• ./udma\_exp 0x81000000 < num of bytes to hash>

Note, the  $udma\_exp.c$  hashes the buffer with ascii char 'a' incremeting as input.