#### Processor Architecture

Module 1 :Processor design basics

# Combinational Logic

- Combinational Logic:
  - Output depends only on current input
  - Has no memory

# What is a Multiplexer (MUX)?

- Data selector
- A MUX is a digital switch that has multiple inputs (sources) and a single output (destination).
- The select lines determine which input is connected to the output.
- MUX Types
  - → 2-to-I (I select line)
  - $\rightarrow$  4-to-1 (2 select lines)
  - $\rightarrow$  8-to-I (3 select lines)
  - → 16-to-1 (4 select lines)



# Typical Application of a MUX



# Multiplexers



# Multiplexers



| A | В | F     |
|---|---|-------|
| 0 | 0 | $I_0$ |
| 0 | 1 | $I_1$ |
| 1 | 0 | $I_2$ |
| 1 | 1 | $I_3$ |

$$Z = A'.B'.I_0 + A'.B.I_1 + A.B'.I_2 + A.B.I_3$$

# 4-to-1 Multiplexer (MUX)



#### Multiplexers



| A | В | С | F              |
|---|---|---|----------------|
| 0 | 0 | 0 | $I_0$          |
| 0 | 0 | 1 | $I_1$          |
| 0 | 1 | 0 | $I_2$          |
| 0 | 1 | 1 | $I_3$          |
| 1 | 0 | 0 | $I_4$          |
| 1 | 0 | 1 | $I_5$          |
| 1 | 1 | 0 | $I_6$          |
| 1 | 1 | 1 | I <sub>7</sub> |

 $Z = A'.B'.C'.I_0 + A'.B'.C.I_1 + A'.B.C'.I_2 + A'.B.C.I_3 + A.B'.C'.I_0 + A.B'.C.I_1 + A'.B.C'.I_2 + A.B.C.I_3$ 

# What is a Demultiplexer (DEMUX)?

- Data distributer
- A DEMUX is a digital switch with a single input (source) and a multiple outputs (destinations).
- The select lines determine which output the input is connected to.
- DEMUX Types
  - → I-to-2 (I select line)
  - $\rightarrow$  1-to-4 (2 select lines)
  - → I-to-8 (3 select lines)
  - → I-to-I6 (4 select lines)



# Typical Application of a DEMUX



# 1-to-4 De-Multiplexer (DEMUX)





| В | Α | D0 | DΙ | D2 | D3 |
|---|---|----|----|----|----|
| 0 | 0 | X  | 0  | 0  | 0  |
| 0 | I | 0  | X  | 0  | 0  |
| ı | 0 | 0  | 0  | X  | 0  |
| I | I | 0  | 0  | 0  | Х  |

- A decoder has
  - N inputs
  - 2<sup>N</sup> outputs
- A decoder selects one of 2<sup>N</sup> outputs by decoding the binary value on the N inputs.
- The decoder generates all of the minterms of the N input variables.
  - Exactly one output will be active for each combination of the inputs.

Difference between Multiplexer and Encoder:A multiplexer or MUX is a combination circuit that contains more than one input line, one output line and more than one selection line.

Whereas, an encoder is also considered a type of multiplexer but without a single output line. It is a combinational logic function that has 2<sup>n</sup> (or fewer) input lines and n output lines.





| A | В | $\mathbf{W}$ | X | Y | Z |
|---|---|--------------|---|---|---|
| 0 | 0 | 0            | 1 | 1 | 1 |
| 0 | 1 | 1            | 0 | 1 | 1 |
| 1 | 0 | 1            | 1 | 0 | 1 |
| 1 | 1 | 1            | 1 | 1 | 0 |



#### Decoder with Enable



| enabled  |  |
|----------|--|
| disabled |  |

| En | A | В | W | X | Y | Z |
|----|---|---|---|---|---|---|
| 1  | 0 | 0 | 1 | 0 | 0 | 0 |
| 1  | 0 | 1 | 0 | 1 | 0 | 0 |
| 1  | 1 | 0 | 0 | 0 | 1 | 0 |
| 1  | 1 | 1 | 0 | 0 | 0 | 1 |
| 0  | X | X | 0 | 0 | 0 | 0 |

#### Decoder with Enable



| enabled  |  |
|----------|--|
| disabled |  |

| En | A | В | W | X | Y | Z |
|----|---|---|---|---|---|---|
| 0  | 0 | 0 | 1 | 0 | 0 | 0 |
| 0  | 0 | 1 | 0 | 1 | 0 | 0 |
| 0  | 1 | 0 | 0 | 0 | 1 | 0 |
| 0  | 1 | 1 | 0 | 0 | 0 | 1 |
| 1  | X | X | 0 | 0 | 0 | 0 |

#### Encoders

- An encoder has
  - 2<sup>N</sup> inputs
  - N outputs
- An encoder outputs the binary value of the selected (or active) input.
- An encoder performs the inverse operation of a decoder.

#### Encoders



| A | В | C | D | Y | Z |
|---|---|---|---|---|---|
| 0 | 0 | 0 | 1 | 0 | 0 |
| 0 | 0 | 1 | 0 | 0 | 1 |
| 0 | 1 | 0 | 0 | 1 | 0 |
| 1 | 0 | 0 | 0 | 1 | 1 |

# Priority Encoders

- If more than one input is active, the higher-order input has priority over the lower-order input.
  - The higher value is encoded on the output
- A valid indicator, d, is included to indicate whether or not the output is valid.
  - Output is invalid when no inputs are active
    - d = 0
  - Output is valid when at least one input is active
    - d = I

#### Priority Encoders



#### Quiz

- Q. I. Explain half adder with necessary truth table & circuitry.
- Q. 2. Explain full subtractor with necessary truth table & circuitry.
- Q. 3. Express half subtractor using NAND gates.
- Q. 4. What is single bit magnitude comparator? Explain in details.



# Sequential Logic

#### Sequential Logic:

- Output depends not only on current input but also on past input values, e.g., design a counter
- Need some type of memory to remember the past input values

# Sequential Circuits



# Sequential Logic: Concept

- Sequential Logic circuits remember past inputs and past circuit state.
- Outputs from the system are "fed back" as new inputs
  - With gate delay and wire delay
- The storage elements are circuits that are capable of storing binary information: memory.

# Synchronous vs. Asynchronous

#### There are two types of sequential circuits:

- Synchronous sequential circuit: circuit output changes only at some discrete instants of time. This type of circuits achieves synchronization by using a timing signal called the *clock*.
- ▶ **Asynchronous** sequential circuit: circuit output can change at **any** time (clockless).

# Synchronous Sequential Circuits: Flip flops as state memory



■ The flip-flops receive their inputs from the combinational circuit and also from a clock signal with pulses that occur at fixed intervals of time, as shown in the timing diagram.



| XY  | NAND |
|-----|------|
| 00  | 1    |
| 01  | 1    |
| 10  | 1    |
| 1 1 | 0    |
|     |      |



| XY  | NAND |
|-----|------|
| 00  | 1    |
| 01  | 1    |
| 10  | 1    |
| 1 1 | 0    |
|     |      |



| ХУ  | NAND |
|-----|------|
| 00  | 1    |
| 01  | 1    |
| 10  | 1    |
| 1 1 | 0    |
|     | l    |



| ХУ  | NAND |
|-----|------|
| 00  | 1    |
| 01  | 1    |
| 10  | 1    |
| 1 1 | 0    |
|     |      |



| ХУ  | NAND |
|-----|------|
| 0 0 | 1    |
| 01  | 1    |
| 10  | 1    |
| 1 1 | 0    |
|     |      |

# SR Latch with Clock signal



| С | S | R | Next state of Q    |
|---|---|---|--------------------|
| 0 | X | X | No change          |
| 1 | 0 | 0 | No change          |
| 1 | 0 | 1 | Q = 0; Reset state |
| 1 | 1 | 0 | Q = 1; Set state   |
| 1 | 1 | 1 | Undefined          |

(b) Function table

#### Latch is sensitive to input changes ONLY when C=1

#### D Latch

• One way to eliminate the undesirable indeterminate state in the RS flip flop is to ensure that inputs S and R are never I simultaneously. This is done in the D latch:



# Flip-Flops

- ▶ Latches are "transparent" (= any change on the inputs is seen at the outputs immediately when C=I).
- ▶ This causes synchronization problems.
- Solution: use latches to create flip-flops that can respond (update) only on specific times (instead of any time).
- Types: RS flip-flop and D flip-flop

# Master-Slave FF configuration using SR latches

The **Master-Slave Flip-Flop** is basically two gated SR flip-flops connected together in a series configuration with the slave having an inverted clock pulse.

The outputs from Q and Q' from the "Slave" flip-flop are fed back to the inputs of the "Master" with the outputs of the "Master" flip flop being connected to the two inputs of the "Slave" flip flop. This feedback configuration from the slave's output to the master's input gives the characteristic toggle of the JK flip flop as shown below.



# Master-Slave FF configuration using SR latches (cont.)

| S | R | CLK | Q     | Q'               |            |
|---|---|-----|-------|------------------|------------|
| 0 | 0 | 1   | Q     | Q <sub>0</sub> ' | Store      |
| 0 | 1 | 1   | 0     | 1                | Reset      |
| 1 | 0 | 1   | 1     | 0                | Set        |
| 1 | 1 | 1   | 1     | 1                | Disallowed |
| X | X | 0   | $Q_0$ | $Q_0$            | Store      |

- When C=1, master is enabled and stores new data, slave stores old data.
- •When C=0, master's state passes to enabled slave, master not sensitive to new data (disabled).



# D Flip-Flop

The working of D flip flop is similar to the D latch except that the output of D Flip Flop takes the state of the D input at the moment of a positive edge at the clock pin (or negative edge if the clock input is active low) and delays it by one clock cycle. That's why, it is commonly known as a delay flip flop. The D Flip Flop can be interpreted as a delay line or zero order hold. The advantage of the D flip flop over the D-type "transparent latch" is that the signal on the D input pin is captured the moment the flip-flop is clocked, and subsequent changes on the D input will be ignored until the next clock event.



## D Flip-Flop

#### Characteristics and applications of D latch and D Flip Flop:

- D-latch is a level Triggering device while D Flip Flop is an Edge triggering device.
- 2. The disadvantage of the D FF is its circuit size, which is about twice as large as that of a D latch. That's why, delay and power consumption in Flip flop is more as compared to D latch.
- 3. Latches are used as temporary buffers whereas flip flops are used as registers.
- 4. Flip flop can be considered as a basic memory cell because it stores the value on the data line with the advantage of the output being synchronized to a clock.
- 5. Many logic synthesis tool use only D flip flop or D latch.
- 6. D flip flops are also used in finite state machines.

# D Flip-Flop

#### **Edge Triggering vs. Level Clocking**

- When a circuit is edge triggered the output can change only on the rising or falling edge of the clock. But in the case of level-clocked, the output can change when the clock is high (or low).
- In edge triggering output can change only at one instant during the lock cycle; with level clocking output can change during an entire half cycle of the clock.

# Sequential Circuit Analysis

- Analysis: Consists of obtaining a <u>suitable</u> description that demonstrates the <u>time sequence</u> of inputs, outputs, and states.
- Logic diagram: Boolean gates, flip-flops (of any kind), and appropriate interconnections.
- ▶ The logic diagram is derived from any of the following:
  - Boolean Equations (FF-Inputs, Outputs)
  - State Table
  - State Diagram

# Example

Output: y(t)

► State: (A(t), B(t))

What is the Output

What is the Next State Function?



# Example (continued)

- Boolean equations functions:
  - A(t+1) = A(t)x(t)
  - B(t+1) = A'(t)x(t)
  - y(t) = x'(t)(B(t) + A(t))



#### State Table Characteristics

- State table a multiple variable table with the following four sections:
  - Present State the values of the state variables for each allowed state.
  - ▶ *Input* the input combinations allowed.
  - Next-state the value of the state at time (t+1) based on the present state and the input.
  - Output the value of the output as a function of the <u>present state</u> and (sometimes) the <u>input</u>.
- From the viewpoint of a truth table:
  - the inputs are Input, Present State
  - and the outputs are Output, Next State

# Example: State Table

The state table can be filled in using the next state and output equations:

$$A(t+1) = A(t)x(t) + B(t)x(t)$$

$$B(t+1) = \overline{A}(t)x(t);$$

$$y(t) = \overline{x}(t)(B(t) + A(t))$$

| <b>Present State</b> | Input | Next State                          | Output |
|----------------------|-------|-------------------------------------|--------|
| A(t) B(t)            | x(t)  | $\mathbf{A(t+1)} \ \mathbf{B(t+1)}$ | y(t)   |
| 0 0                  | 0     | 0 0                                 | 0      |
| 0 0                  | 1     | 0 1                                 | 0      |
| 0 1                  | 0     | 0 0                                 | 1      |
| 0 1                  | 1     | 1 1                                 | 0      |
| 1 0                  | 0     | 0 0                                 | 1      |
| 1 0                  | 1     | 1 0                                 | 0      |
| 1 1                  | 0     | 0 0                                 | 1      |
| 1 1                  | 1     | 1 0                                 | 0      |

## State Diagrams

- The sequential circuit function can be represented in graphical form as a <u>state diagram</u> with the following components:
  - A circle with the state name in it for each state
  - A <u>directed arc</u> from the <u>Present State</u> to the <u>Next State</u> for each <u>state</u> transition
  - A label on each <u>directed arc</u> with the <u>Input</u> values which causes the <u>state</u> <u>transition</u>, and
  - A label:
    - ▶ On each <u>circle</u> with the <u>output</u> value produced, or
    - ▶ On each <u>directed arc</u> with the <u>output</u> value produced.

# Example: State Diagram

- Diagram gets confusing for large circuits
- For small circuits, usually easier to understand than the state table



## Summary

- Sequential circuit timing analysis
- Flip-Flop
  - Transmission gate based flip-flop design
  - Setup time

# Sequential Circuits: Models

#### Moore Machine

- Outputs are a function of the present state.
- Outputs are independent of the inputs.
- State diagram includes an output value for each state.

#### Mealy Machine

- Outputs are a function of the present state and the present input.
- State diagram includes an input and output value for each transition (between states).



## Sequential Circuits: Models



#### Moore Machine





# Sequential Circuits: State Diagram





# Sequential Circuits: State Diagram



Mealy Machine

Each node in the graph represents a state in the sequential circuit.



#### Terms Reviewed

- LatchTwo NANDs (or NORs) used to store one bit
- Gated latch
   Latch with an control enable, called Clk
   Two basic types: SR and D, both level sensitive
- Master-slave flip-flop
   State changes only on clock edge; made from two gated
   D latches
- Edge-triggered flip-flop
  Same as MS FF with fewer transistors

#### ▶ T Flip-Flop

- Toggle flip-flop
  - Dutput toggles on clock edge



| Т | Q(t+1) |
|---|--------|
| 0 | Q(t)   |
| 1 | Q(t)'  |





#### JK Flip-Flop

- JK behaves just like SR but removes the S=R=I problem
  - Output  $\underline{toggles}$  on clock edge when J = K = I
  - ▶ D = JQ' + K'Q



| J | K | Q(t+1) |
|---|---|--------|
| 0 | 0 | Q(t)   |
| 0 | 1 | 0      |
| 1 | 0 | 1      |
| 1 | 1 | Q(t)'  |



#### State Diagrams: D

- The D flip-flop has the following state table
  - Note that changes on clock edge are always assumed
- The corresponding state diagram is
  - Again, transitions occurs only on a clock edge







#### State Diagrams: T

▶ The T flip-flop state table

| Т | Q(t+1) |
|---|--------|
| 0 | Q(t)   |
| 1 | Q(t)'  |



$$Q(t+1) = TQ(t)' + T'Q(t) = T \oplus Q(t)$$



characteristic equation

#### State Diagrams: SR

▶ The SR flip-flop state table

| S | R | Q(t+1) |
|---|---|--------|
| 0 | 0 | Q(t)   |
| 0 | 1 | 0      |
| 1 | 0 | 1      |
| 1 | 1 | X      |



$$Q(t+1) = S + R'Q(t)$$

▶ The state diagram is





#### State Diagrams: JK

▶ The JK flip-flop state table

| J | K | Q(t+1) |
|---|---|--------|
| 0 | 0 | Q(t)   |
| 0 | 1 | О      |
| 1 | 0 | 1      |
| 1 | 1 | Q(t)'  |



$$Q(t+1) = J Q(t)' + K' Q(t), or$$
  
 $Q(t+1) = J Q(t)' + K' Q(t) + J K'$ 

▶ The state diagram is



characteristic equation

#### Characteristic Equations

- Summary of the characteristic equations
  - ▶ How is the next state determined from the inputs and current state?

| Flip-flop | Characteristic Equation    |
|-----------|----------------------------|
| D         | Q(t+1) = D                 |
| Т         | $Q(t+1) = T \oplus Q(t)$   |
| SR        | Q(t+1) = S + R' Q(t)       |
| JK        | Q(t+1) = J Q(t)' + K' Q(t) |



## Registers

- A flip-flop stores one bit of information
- When you want to store n bits → register
  - n flip-flops used
  - Clock is shared by all so action is synchronous with clock edge
- Some common register types
  - Simple register
  - Shift register
  - Counters: up counter, down counter, BCD counter, ring counter,
     Johnson counter



#### Simple 4 Bit Register

A standard 4 bit register using D flip flops



#### Simple Shift Register

Provide only serial in/out access





Action of Shift Register

- Can you use a level sensitive gated latch instead of a flip-flop?
  - $\rightarrow$  No!  $\rightarrow$  The values would propagate during Clock = I