# Lab 4: Binary adder

## **Objectives**

The purpose of this laboratory exercise is to design an adder. It is a type of digital circuit that performs the operation of additions of two numbers.

#### Materials

You will use slide switches on the CPLD expansion board (schematic) as inputs and 7-segment display on the CoolRunner-II CPLD starter board (XC2C256-TQ144, manual, schematic) as output device.



Figure 1: CoolRunner-II CPLD starter board

# 1 Preparation tasks (done before the lab at home)

1. A half adder has two inputs A and B and two outputs Carry and Sum. Complete the half adder truth table. Draw a logic diagram of both output functions.

| В | A | Carry | Sum |
|---|---|-------|-----|
| 0 | 0 |       |     |
| 0 | 1 |       |     |
| 1 | 0 |       |     |
| 1 | 1 |       |     |

2. A full adder has three inputs and two outputs. The two inputs are A, B, and Carry input. The outputs are Carry output and Sum. Complete the full adder truth table and draw a logic diagram of both output functions.

| ( | Cin | В | A | Cout | Sum |
|---|-----|---|---|------|-----|
|   | 0   | 0 | 0 | -    |     |

| Cin | В | A | Cout | Sum |
|-----|---|---|------|-----|
| 0   | 0 | 1 |      |     |
| 0   | 1 | 0 |      |     |
| 0   | 1 | 1 |      |     |
| 1   | 0 | 0 |      |     |
| 1   | 0 | 1 |      |     |
| 1   | 1 | 0 |      |     |
| 1   | 1 | 1 |      |     |

- 3. Find the relationship between half adder and full adder logic diagrams.
- 4. See schematic of the CPLD expansion board and find out the connection of LEDs, push buttons, and slide switches.

### 2 Synchronize Git and create a new folder

1. Open a Linux terminal, use cd commands to change path to your Digital-electronics-1 working directory, and synchronize the contents with GitHub.

```
$ pwd
/home/lab661
$ cd Documents/your-name/Digital-electronics-1/
$ pwd
/home/lab661/Documents/your-name/Digital-electronics-1
$ git pull
```

2. Create a new folder Labs/04-adder

```
$ cd Labs/
$ mkdir 04-adder
$ cd 04-adder/
$ touch README.md
$ 1s
README.md
```

#### 3 VHDL code for half adder

- 1. Follow instructions from wiki, create a new project in ISE titled binary\_adder for XC2C256-TQ144

  CPLD device. Make sure the project location is /home/lab661/Documents/your-name/Digital-electronics-1/La, ie in your local folder.
- 2. Create a new source file **Project** > **New Source...** > **VHDL Module**, name it and copy/paste the following code template.

3. Use low-level gates  $\$ and  $\$ ,  $\$ or  $\$ ,  $\$ not  $\$ , etc. and write logic functions for Carry and Sum. Save all files in menu File  $\$ Save All.

# 4 VHDL code for full adder

1. Create a new source file **Project** > **New Source...** > **VHDL Module**, name it and copy/paste the following code.

2. A full adder can be implemented by two half adders and one OR gate. Follow the logic diagram of Satvik Ramaprasad and design a full adder.

If top level module in Xilinx ISE has not changed automatically, do it manually: right click to full\_adder - Behavioral (full\_adder.vhd) line and select Set as Top Module.

- 3. Simulate design full adder and test all input combinations according to the tutorial.
- 4. In menu Tools > Schematic Viewer > RTL... select Start with a schematic of top-level block and check the hierarchical structure of the module.

## 5 Top level implementation of 4-bit adder

1. Create a new source file **Project** > **New Source...** > **VHDL Module**, name it top and copy/paste the following code template.

If top level module in Xilinx ISE has not changed automatically, do it manually: right click to top - Behavioral (top.vhd) line and select Set as Top Module.

```
entity top is
port (
   SWO_CPLD : in std_logic;
   SW1 CPLD : in std logic;
   SW2_CPLD : in std_logic;
            : in std_logic;
   SW3_CPLD
   SW8 CPLD
            : in std_logic;
   SW9_CPLD : in std_logic;
   SW10_CPLD : in std_logic;
   SW11_CPLD : in std_logic;
   disp_seg_o : out std_logic_vector(7-1 downto 0);
   disp_dig_o : out std_logic_vector(4-1 downto 0)
end entity top;
architecture Behavioral of top is
   signal s_dataA, s_dataB : std_logic_vector(4-1 downto 0);
   signal s_carry0, s_carry1, s_carry2 : std_logic;
   signal s_result : std_logic_vector(4-1 downto 0);
   signal s_carryOut : std_logic;
begin
   -- WRITE YOUR CODE HERE
   FULL_ADDER_0 : entity work.full_adder
   port map (
    );
   FULL_ADDER_1 : entity work.full_adder
   port map (
   FULL_ADDER_2 : entity work.full_adder
   port map (
       -- WRITE YOUR CODE HERE
   FULL ADDER 3 : entity work.full adder
   port map (
    );
   HEX2SSEG : entity work.hex_to_7seg
   port map (
```

```
-- WRITE YOUR CODE HERE
);

-- Select display position
disp_dig_o <= "1110";

-- Show carry output bit on Coolrunner-II LED
-- WRITE YOUR CODE HERE

-- Show two 4-bit inputs on CPLD expansion LEDs
-- WRITE YOUR CODE HERE

end architecture Behavioral;
```

2. Copy hex\_to\_7seg.vhd and coolrunner.ucf files from previous lab to current working folder and add them to the project: Project > Add Source.... In constraints file comment/uncomment all inputs/outputs you need in this top level design.

Create a new constraints file with file name <code>cpld\_board</code> and copy/paste the following code. The file contains pin assignments of input/output devices on CPLD expansion board. Again, comment/uncomment all inputs/outputs you need in this top level design.

```
#NET SW15 CPLD
                         LOC = P4;
```

```
#NET SW4 CPLD
                          LOC = P139;
                          LOC = P135;
#NET SW3 CPLD
#NET SW2 CPLD
                          LOC = P136;
#NET SW1 CPLD
                          LOC = P133;
# 16 discrete LEDs
#NET LD15 CPLD
                         LOC = P119;
                         LOC = P116;
#NET LD12_CPLD
                         LOC = P115;
#NET LD10 CPLD
#NET LD9 CPLD
                         LOC = P112;
#NET LD8 CPLD
                         LOC = P113;
#NET LD7_CPLD
                          LOC = P104;
#NET LD5 CPLD
#NET LD4 CPLD
#NET LD3 CPLD
#NET LD2 CPLD
#NET LD1 CPLD
```

- 3. Use sub-blocks of hexadecimal to seven segment decoder, four sub-blocks of 1-bit full adders, interconnect all blocks, use slide switches/LEDs on CPLD expansion boards, seven-segment display on CoolRunner board, and implement 4-bit adder.
- 4. In menu Tools > Schematic Viewer > RTL... select Start with a schematic of top-level block and check the hierarchical structure of the module.
- 5. In menu Project > Design Summary/Reports check CPLD Fitter Report (Text) for implemented functions in section \*\*\*\*\*\*\*\* Mapped Logic \*\*\*\*\*\*\*\*\* .

## 6 Clean project and synchronize git

1. In Xilinx ISE, clean up all generated files in menu **Project > Cleanup Project Files...** and close the project using **File > Close Project**.

Warning: In any file manager, make sure the project folder does not contain any large (gigabyte) files. These can be caused by incorrect simulation in ISim. Delete such files.

2. Use cd .. command in Linux terminal and change working directory to Digital-electronics-1 . Then use git commands to add, commit, and push all local changes to your remote repository. Check the repository at GitHub web page for changes.

```
$ pwd
/home/lab661/Documents/your-name/Digital-electronics-1/Labs/04-adder
$ cd ..
```

```
$ cd ..
$ pwd
/home/lab661/Documents/your-name/Digital-electronics-1

$ git status
$ git add <your-modified-files>
$ git status
$ git commit -m "[LAB] Adding 04-adder lab"
$ git status
$ git status
$ git push
$ git status
```

# Experiments on your own

- 1. Add one control line Subtract and create a combined 4-bit adder-subtractor. The control line Subtract holds a binary value of either 0 or 1 which determines that the operation being carried out is addition or subtraction. Note, two's complement form is used to create an opposite number.
- 2. Complete your README.md file with notes and screenshots from simulation and implementation.