# 2ND GENERATION TELEPHONE CARD - SLE-4436

- 4436 specifications
- Memory organization
- Card life phases
- Security features
- Card Commands

#### 4436 SPECIFICATIONS

- Memory divided into different areas :
  - 24 bits manufacturer area
  - 40 bits issuer area
  - 40 bits Abacus Counter area
  - 16 bits Data Area 1 (eg certificate)
  - 48 bits Authentication key area
  - 64 bits Data Area 2 or 48 bits Authentication key area
- Count up to 21 064 tokens (not reloadable)
- Pull Out protection
- Active card authentication

# **PIN ASSIGNMENTS** Ground Power supply 5 V Vcc Vss-Reset RST Nc I/O Clk Input/Output Nc. Clock-Nc No connect **ISO 7816-1 / -2 compatible**

#### **ELECTRICAL CHARACTERISTICS**

- 5v supply voltage (VCC)
- **■** Low power consumption, < 5mA
- Compatible with SLE-4406
- Operating range: 35蚓 to + 80蚓
- Ten years minimum data retention
- 100K erase write cycle
- EEPROM programming time 5 ms

## **Memory Organisation**



# ADDITIONAL FEATURES COMPARED TO THE SLE-4406

- Card cryptographic authentication algorithm
- More memory with an 80 bits extended Issuer area with a 48 bits authentication key or 16 bits extended issuer area with two 48 bits authentication keys
- Protection of the counter content against power down (Pull out)

#### ADDITIONAL FEATURES PURPOSE

- Authentication algorithm
  - To authenticate the card by the terminal
  - To avoid fabrication of counterfeited card
- Anti Pull-out protection
  - To avoid any lost of units if power goes down during an operation
- User memory
  - To be able to store Issuer or User data after card personalization





The exact contents of the manufacturer area will be communicated when ordering is placed

### **PERSONALIZATION**

- Present Transport code
- **■** Write Issuer Area
- Clear counters
- Blow logical fuse
- Set initial value



Writing to the Logical Fuse (Bit 64) changes the 4406 from Personalization Mode to Count Down Mode

This is irreversible

#### **BEFORE AND AFTER FUSE BLOW**

- Before (Personalization Mode)
  - 24-bits Manufacturing information (read only)
  - Protected by transport code
  - 7 attempts to present transport code then the card is useless
  - ◆Loadable counter with value 0-33,352
- After (Count Down Mode)
  - Down Counter from loaded value to zero
  - Issuer and manufacturer informations is read only
  - No access to key area after the fuse blown
  - extended data area READ / WRITE (not erase)

#### **COUNT DOWN PHASE**

- Verify Issuer Data and Manufacturer Data for valid card
- Count down units with Authentication, Issue Service
- If Empty, Throw away







# COUNT MODE

- Any unwritten counter bit can be written at any time
- WRITE Micro-Sequence
- Counter can be loaded with any value at personalization
- A new value can be given to counter without stepping through all intermediate values
- Counters C<sub>1</sub>, C<sub>8</sub>, C<sub>64</sub> and C<sub>512</sub> can be erased (refilled) by writing an unwritten bit in the next level counter
- WRITE CARRY Micro-Sequence
- Counter **C**<sub>4096</sub> cannot be erased
- Card does not propagate carries between counters
- Carry propagation must be performed by the reader with additional WRITECARRY instructions

# **COUNT MODE SCHEME**



## **ERASING COUNTER WITH WRITECARRY**

| To Erase counter | WRITECARRY in         |
|------------------|-----------------------|
| C1               | C8                    |
| C8               | C64                   |
| C64              | C512                  |
| C512             | C4096 or Logical Fuse |
| C4096            | Impossible            |

The WRITECARRY micro-sequence must be performed on an unwritten bit to erase a counter

## **SECURITY FEATURES**

- The manufacturer area contains information unique to one application
- The manufacturer area cannot be modified
- Protected by Transport code during delivery
- Logical security features & chip layout to avoid physical/electrical attack
- Cryptographic Card Authentication Algorithm
- SAM integrated into each application

#### **AUTHENTICATION ALGORITHM CONCEPT**



#### CARD AUTHENTICATION SIGNALLING

- Apply address reset
- Clock to address of AC1 (110) using key 1 or AC2 (111) using key 2
- Apply dummy write signalling on AC1 or AC2
- Apply 177 clocks for loading data stored in the chip
- followed by 48 clocks for the 48 bits challenge
- Start from clock 226, the next every m clocks computes a response bit. m=160 for 4436
- the maximum response bits is 16

# SECURITY ACCESS MODULE (SAM)

- Protection of the application key Ksam
- Calculation of the card key Kc = f3DES (PDM, Ksam)
- Generation of the random number R
- Execution of the authentication algorithm
- Comparison of the calculated result with the result sent by the card

One SAM integrated into the host with one Ksam key by application

#### **SAM CHARACTERISTICS**

- ISO 7816-3 compliance
- Build on top of a CPU smart card
- Command set basic requirements:
  - DIVERSIFICATION of a master key in the SAM
  - GET\_RAND to send a random number to the card
  - AUTHENTICATE to compare the result of the card





# **AUTHENTICATION MECHANISM** 4436 / T2G Security Module Card Memory Content System reads card content SAM sends random Random number Card sends Result the Result SAM sends result of Card OK or comparaison Card not O

#### ANTI PULL- OUT PROTECTION CONCEPT

#### Problem :

 Units could be lost if power goes down between writing a bit in one stage and erasing the next stage

#### Solution :

- Authorisation of erasing the next stage has to be memorised in a non-volatile way.
- ◆If power goes down, it will be possible after the card is power up next time, to position the counter at the previous value

#### **ANTI PULL-OUT MECHANISM**

- Security done by an internal EEPROM flag for each stage
- Protection installed to prevent loss of units during an erase sequence of a stage
- Flag status change from "1" to "0" before erasing the last written stage (excepted C1)



#### **CARD COMMANDS**

- Reset Address Counter ( RESET)
- Increment Address Counter and Read Bit (INCREMENT)
- Write Bit ( WRITE)
- Present Transport Code ( PRESENT )
- Write Carry and Erase Counter Stage (WRITECARRY)
- Authentication ( AUTHENTICATE )

# EuroChip-2 (SLE5536)

- downward compatible with SLE-4436
- ciphered block chaining of the current 16 bits response to the next authenication response computation (until the next RESET)