ICM42688P eMD Driver 2.0.9

Generated by Doxygen 1.9.1

| 1 Deprecated List                                     |
|-------------------------------------------------------|
| 2 Module Index                                        |
| 2.1 Modules                                           |
| 3 Class Index 5                                       |
| 3.1 Class List                                        |
| 4 File Index                                          |
| 4.1 File List                                         |
| 5 Module Documentation 9                              |
| 5.1 Driver                                            |
| 5.1.1 Detailed Description                            |
| 5.1.2 Macro Definition Documentation                  |
| 5.1.2.1 ACCEL_CONFIG0_FS_SEL_MAX                      |
| 5.1.2.2 ACCEL OFFUSER MAX MG                          |
| 5.1.2.3 GYRO_CONFIG0_FS_SEL_MAX                       |
| 5.1.2.4 GYRO OFFUSER MAX DPS                          |
| 5.1.2.5 ICM426XX_ACC_STARTUP_TIME_US                  |
| 5.1.2.6 ICM426XX_DEFAULT_WOM_THS_MG                   |
| 5.1.2.7 ICM426XX FIFO MIRRORING SIZE                  |
| 5.1.2.8 ICM426XX_GYR_STARTUP_TIME_US                  |
| 5.1.2.9 ICM_PART_DEFAULT_OIS_MODE                     |
| 5.1.2.10 INV_ICM426XX_LIGHTWEIGHT_DRIVER              |
| 5.1.2.11 PLL_SCALE_FACTOR_Q24                         |
|                                                       |
|                                                       |
| 5.1.3 Enumeration Type Documentation                  |
| 5.1.3.1 INV_ICM426XX_FIFO_CONFIG_t                    |
| 5.1.3.2 inv_icm426xx_interrupt_value                  |
| 5.1.3.3 inv_icm426xx_sensor                           |
| 5.1.4 Function Documentation                          |
| 5.1.4.1 inv_icm426xx_configure_fifo()                 |
| 5.1.4.2 inv_icm426xx_configure_fifo_wm()              |
| 5.1.4.3 inv_icm426xx_configure_timestamp_resolution() |
| 5.1.4.4 inv_icm426xx_convert_odr_bitfield_to_us()     |
| 5.1.4.5 inv_icm426xx_device_reset()                   |
| 5.1.4.6 inv_icm426xx_disable_accel()                  |
| 5.1.4.7 inv_icm426xx_disable_fsync()                  |
| 5.1.4.8 inv_icm426xx_disable_gyro()                   |
| 5.1.4.9 inv_icm426xx_disable_high_resolution_fifo()   |
| 5.1.4.10 inv_icm426xx_disable_timestamp_to_register() |
| 5.1.4.11 inv_icm426xx_enable_accel_low_noise_mode()   |
| 5.1.4.12 inv_icm426xx_enable_accel_low_power_mode()   |

| 5.1.4.13 inv_icm426xx_enable_clkin_rtc()                     | 21 |
|--------------------------------------------------------------|----|
| 5.1.4.14 inv_icm426xx_enable_fsync()                         | 21 |
| 5.1.4.15 inv_icm426xx_enable_gyro_low_noise_mode()           | 22 |
| 5.1.4.16 inv_icm426xx_enable_high_resolution_fifo()          | 22 |
| 5.1.4.17 inv_icm426xx_enable_timestamp_to_register()         | 22 |
| 5.1.4.18 inv_icm426xx_force_clock_source()                   | 24 |
| 5.1.4.19 inv_icm426xx_get_accel_fsr()                        | 24 |
| 5.1.4.20 inv_icm426xx_get_clkin_rtc_status()                 | 25 |
| 5.1.4.21 inv_icm426xx_get_config_ibi()                       | 25 |
| 5.1.4.22 inv_icm426xx_get_config_int1()                      | 26 |
| 5.1.4.23 inv_icm426xx_get_config_int2()                      | 26 |
| 5.1.4.24 inv_icm426xx_get_current_timestamp()                | 26 |
| 5.1.4.25 inv_icm426xx_get_data_from_fifo()                   | 27 |
| 5.1.4.26 inv_icm426xx_get_data_from_registers()              | 27 |
| 5.1.4.27 inv_icm426xx_get_fifo_timestamp_resolution_us_q24() | 28 |
| 5.1.4.28 inv_icm426xx_get_gyro_fsr()                         | 28 |
| 5.1.4.29 inv_icm426xx_get_reg_timestamp_resolution_us_q24()  | 28 |
| 5.1.4.30 inv_icm426xx_get_version()                          | 29 |
| 5.1.4.31 inv_icm426xx_get_who_am_i()                         | 29 |
| 5.1.4.32 inv_icm426xx_init()                                 | 29 |
| 5.1.4.33 inv_icm426xx_reset_fifo()                           | 30 |
| 5.1.4.34 inv_icm426xx_set_accel_frequency()                  | 30 |
| 5.1.4.35 inv_icm426xx_set_accel_fsr()                        | 31 |
| 5.1.4.36 inv_icm426xx_set_accel_In_bw()                      | 31 |
| 5.1.4.37 inv_icm426xx_set_accel_lp_avg()                     | 31 |
| 5.1.4.38 inv_icm426xx_set_config_ibi()                       | 32 |
| 5.1.4.39 inv_icm426xx_set_config_int1()                      | 32 |
| 5.1.4.40 inv_icm426xx_set_config_int2()                      | 32 |
| 5.1.4.41 inv_icm426xx_set_gyro_frequency()                   | 33 |
| 5.1.4.42 inv_icm426xx_set_gyro_fsr()                         | 33 |
| 5.1.4.43 inv_icm426xx_set_gyro_ln_bw()                       | 34 |
| 5.1.4.44 inv_icm426xx_set_reg_bank()                         | 34 |
| 5.2 APEX driver                                              | 34 |
| 5.2.1 Detailed Description                                   | 36 |
| 5.2.2 Typedef Documentation                                  | 36 |
| 5.2.2.1 inv_icm426xx_apex_parameters_t                       | 36 |
| 5.2.2.2 inv_icm426xx_apex_step_activity_t                    | 37 |
| 5.2.2.3 inv_icm426xx_tap_data_t                              | 37 |
| 5.2.3 Function Documentation                                 | 37 |
| 5.2.3.1 inv_icm426xx_configure_apex_parameters()             | 37 |
| 5.2.3.2 inv_icm426xx_configure_smd_wom()                     | 38 |
| 5.2.3.3 inv_icm426xx_configure_tap_parameters()              | 38 |
|                                                              |    |

| 5.2.3.4 inv_icm426xx_disable_apex_pedometer()       | . 38 |
|-----------------------------------------------------|------|
| 5.2.3.5 inv_icm426xx_disable_apex_tilt()            | . 39 |
| 5.2.3.6 inv_icm426xx_disable_smd()                  | . 39 |
| 5.2.3.7 inv_icm426xx_disable_tap()                  | . 40 |
| 5.2.3.8 inv_icm426xx_disable_wom()                  | . 40 |
| 5.2.3.9 inv_icm426xx_enable_apex_pedometer()        | . 40 |
| 5.2.3.10 inv_icm426xx_enable_apex_tilt()            | . 41 |
| 5.2.3.11 inv_icm426xx_enable_smd()                  | . 41 |
| 5.2.3.12 inv_icm426xx_enable_tap()                  | . 42 |
| 5.2.3.13 inv_icm426xx_enable_wom()                  | . 42 |
| 5.2.3.14 inv_icm426xx_get_apex_data_activity()      | . 42 |
| 5.2.3.15 inv_icm426xx_get_apex_parameters()         | . 43 |
| 5.2.3.16 inv_icm426xx_get_tap_data()                | . 43 |
| 5.2.3.17 inv_icm426xx_get_tap_parameters()          | . 44 |
| 5.2.3.18 inv_icm426xx_init_apex_parameters_struct() | . 44 |
| 5.2.3.19 inv_icm426xx_init_tap_parameters_struct()  | . 45 |
| 5.2.3.20 inv_icm426xx_load_dmp_sram_code()          | . 45 |
| 5.2.3.21 inv_icm426xx_reset_dmp()                   | . 46 |
| 5.2.3.22 inv_icm426xx_set_apex_frequency()          | . 46 |
| 5.2.3.23 inv_icm426xx_start_dmp()                   | . 46 |
| 5.3 External functions                              | . 47 |
| 5.3.1 Detailed Description                          | . 47 |
| 5.3.2 Function Documentation                        | . 47 |
| 5.3.2.1 inv_icm426xx_get_time_us()                  | . 47 |
| 5.3.2.2 inv_icm426xx_sleep_us()                     | . 47 |
| 5.4 Self-test                                       | . 48 |
| 5.4.1 Detailed Description                          | . 48 |
| 5.4.2 Function Documentation                        | . 48 |
| 5.4.2.1 inv_icm426xx_get_st_bias()                  | . 48 |
| 5.4.2.2 inv_icm426xx_run_selftest()                 | . 49 |
| 5.4.2.3 inv_icm426xx_set_st_bias()                  | . 49 |
| 5.5 Transport                                       | . 49 |
| 5.5.1 Detailed Description                          | . 50 |
| 5.5.2 Macro Definition Documentation                | . 50 |
| 5.5.2.1 ICM426XX_AUX1_SPI3                          | . 51 |
| 5.5.2.2 ICM426XX_AUX1_SPI4                          | . 51 |
| 5.5.2.3 ICM426XX_AUX2_SPI3                          | . 51 |
| 5.5.2.4 ICM426XX_UI_I2C                             | . 51 |
| 5.5.2.5 ICM426XX_UI_I3C                             | . 51 |
| 5.5.2.6 ICM426XX_UI_SPI4                            | . 51 |
| 5.5.3 Typedef Documentation                         | . 52 |
| 5.5.3.1 ICM426XX_SERIAL_IF_TYPE_t                   | . 52 |

| 5.5.4 Function Documentation          | <br>52 |
|---------------------------------------|--------|
| 5.5.4.1 inv_icm426xx_init_transport() | <br>52 |
| 5.5.4.2 inv_icm426xx_read_reg()       | <br>52 |
| 5.5.4.3 inv_icm426xx_write_reg()      | <br>53 |
| 6 Class Documentation                 | 55     |
| 6.1 fifo_header_t Union Reference     | <br>55 |
| 6.1.1 Detailed Description            | 55     |
| 6.1.2 Member Data Documentation       | 55     |
| 6.1.2.1 accel bit                     | 55     |
| 6.1.2.2 accel_odr_different           | <br>56 |
| 6.1.2.3                               | 56     |
| 6.1.2.4 Byte                          | <br>56 |
| 6.1.2.5 fsync_bit                     | <br>56 |
| 6.1.2.6 gyro_bit                      | <br>56 |
| 6.1.2.7 gyro_odr_different            | 56     |
| 6.1.2.8 msg_bit                       | <br>56 |
| 6.1.2.9 timestamp_bit                 | <br>56 |
| 6.1.2.10 twentybits_bit               | 57     |
| 6.2 inv_icm426xx Struct Reference     | <br>57 |
| 6.2.1 Detailed Description            | <br>58 |
| 6.2.2 Member Data Documentation       | <br>58 |
| 6.2.2.1 acc_ln_bw                     | <br>59 |
| 6.2.2.2 acc_lp_avg                    | 59     |
| 6.2.2.3 accel_st_bias                 | <br>59 |
| 6.2.2.4 accel_start_time_us           | <br>59 |
| 6.2.2.5                               | <br>59 |
| 6.2.2.6 dmp_from_sram                 | <br>59 |
| 6.2.2.7 dmp_is_on                     | <br>60 |
| 6.2.2.8 endianess_data                | <br>60 |
| 6.2.2.9 fifo_data                     | <br>60 |
| 6.2.2.10 fifo_highres_enabled         | <br>60 |
| 6.2.2.11 fifo_is_used                 | <br>60 |
| 6.2.2.12 fsync_to_be_ignored          | 60     |
| 6.2.2.13 gyr_ln_bw                    | <br>61 |
| 6.2.2.14 gyro_power_off_tmst          | <br>61 |
| 6.2.2.15 gyro_st_bias                 | <br>61 |
| 6.2.2.16 gyro_start_time_us           | <br>61 |
| 6.2.2.17 reserved                     | <br>61 |
| 6.2.2.18 sensor_event_cb              | <br>61 |
| 6.2.2.19 st_result                    | 62     |
| 6.2.2.20 tmst to reg en cnt           | <br>62 |

| 6.2.2.21 transport                                      | 62 |
|---------------------------------------------------------|----|
| 6.2.2.22 wom_enable                                     | 62 |
| 6.2.2.23 wom_smd_mask                                   | 62 |
| 6.2.2.24 wu_off_acc_odr_changes                         | 62 |
| 6.3 inv_icm426xx_apex_parameters Struct Reference       | 63 |
| 6.3.1 Detailed Description                              | 63 |
| 6.3.2 Member Data Documentation                         | 63 |
| 6.3.2.1 low_energy_amp_th                               | 63 |
| 6.3.2.2 pedo_amp_th                                     | 64 |
| 6.3.2.3 pedo_hi_enrgy_th                                | 64 |
| 6.3.2.4 pedo_sb_timer_th                                | 64 |
| 6.3.2.5 pedo_step_cnt_th                                | 64 |
| 6.3.2.6 pedo_step_det_th                                | 64 |
| 6.3.2.7 power_save                                      | 64 |
| 6.3.2.8 power_save_time                                 | 65 |
| 6.3.2.9 sensitivity_mode                                | 65 |
| 6.3.2.10 tilt_wait_time                                 | 65 |
| 6.4 inv_icm426xx_apex_step_activity Struct Reference    | 65 |
| 6.4.1 Detailed Description                              | 65 |
| 6.4.2 Member Data Documentation                         | 66 |
| 6.4.2.1 activity_class                                  | 66 |
| 6.4.2.2 step_cadence                                    | 66 |
| 6.4.2.3 step_cnt                                        | 66 |
| 6.5 inv_icm426xx_interrupt_parameter_t Struct Reference | 66 |
| 6.5.1 Detailed Description                              | 67 |
| 6.5.2 Member Data Documentation                         | 67 |
| 6.5.2.1 INV_ICM426XX_FIFO_FULL                          | 67 |
| 6.5.2.2 INV_ICM426XX_FIFO_THS                           | 67 |
| 6.5.2.3 INV_ICM426XX_SMD                                | 67 |
| 6.5.2.4 INV_ICM426XX_STEP_CNT_OVFL                      | 67 |
| 6.5.2.5 INV_ICM426XX_STEP_DET                           | 67 |
| 6.5.2.6 INV_ICM426XX_TAP_DET                            | 67 |
| 6.5.2.7 INV_ICM426XX_TILT_DET                           | 68 |
| 6.5.2.8 INV_ICM426XX_UI_DRDY                            | 68 |
| 6.5.2.9 INV_ICM426XX_UI_FSYNC                           | 68 |
| 6.5.2.10 INV_ICM426XX_WOM_X                             | 68 |
| 6.5.2.11 INV_ICM426XX_WOM_Y                             | 68 |
| 6.5.2.12 INV_ICM426XX_WOM_Z                             | 68 |
| 6.6 inv_icm426xx_sensor_event_t Struct Reference        | 68 |
| 6.6.1 Detailed Description                              | 69 |
| 6.6.2 Member Data Documentation                         | 69 |
| 6.6.2.1 accel                                           | 69 |

| 6.6.2.2 accel_high_res                                       | 69 |
|--------------------------------------------------------------|----|
| 6.6.2.3 gyro                                                 | 69 |
| 6.6.2.4 gyro_high_res                                        | 69 |
| 6.6.2.5 sensor_mask                                          | 69 |
| 6.6.2.6 temperature                                          | 70 |
| 6.6.2.7 timestamp_fsync                                      | 70 |
| 6.7 inv_icm426xx_serif Struct Reference                      | 70 |
| 6.7.1 Detailed Description                                   | 70 |
| 6.7.2 Member Data Documentation                              | 70 |
| 6.7.2.1 configure                                            | 70 |
| 6.7.2.2 context                                              | 71 |
| 6.7.2.3 max_read                                             | 71 |
| 6.7.2.4 max_write                                            |    |
| 6.7.2.5 read_reg                                             |    |
| 6.7.2.6 serif_type                                           | 71 |
| 6.7.2.7 write_reg                                            | 71 |
| 6.8 inv_icm426xx_tap_data Struct Reference                   | 71 |
| 6.8.1 Detailed Description                                   | 72 |
| 6.8.2 Member Data Documentation                              | 72 |
| 6.8.2.1 double_tap_timing                                    | 72 |
| 6.8.2.2 tap_axis                                             | 72 |
| 6.8.2.3 tap_dir                                              |    |
| 6.8.2.4 tap_num                                              | 73 |
| 6.9 inv_icm426xx_tap_parameters_t Struct Reference           | 73 |
| 6.9.1 Detailed Description                                   | 73 |
| 6.9.2 Member Data Documentation                              | 73 |
| 6.9.2.1 max_peak_tol                                         | 73 |
| 6.9.2.2 min_jerk_thr                                         | 74 |
| 6.9.2.3 tavg                                                 | 74 |
| 6.9.2.4 tmax                                                 | 74 |
| 6.9.2.5 tmin                                                 | 74 |
| 6.10 inv_icm426xx_transport Struct Reference                 | 74 |
| 6.10.1 Detailed Description                                  | 75 |
| 6.10.2 Member Data Documentation                             | 75 |
| 6.10.2.1 register_cache                                      | 75 |
| 6.10.2.2 serif                                               | 75 |
| 6.11 inv_icm426xx_transport::register_cache Struct Reference | 75 |
| 6.11.1 Detailed Description                                  | 76 |
| 6.11.2 Member Data Documentation                             | 76 |
| 6.11.2.1 accel_cfg_0_reg                                     |    |
| 6.11.2.2 bank_sel_reg                                        | 76 |
| 6.11.2.3 gyro cfg 0 reg                                      | 76 |

| 6.11.2.4 intf_cfg_1_reg                           | 77  |
|---------------------------------------------------|-----|
| 6.11.2.5 pwr_mngt_0_reg                           | 77  |
| 6.11.2.6 tmst_cfg_reg                             | 77  |
| 7 File Documentation                              | 79  |
| 7.1 lcm426xxDefs.h File Reference                 | 79  |
| 7.1.1 Detailed Description                        | 98  |
| 7.1.2 Macro Definition Documentation              | 98  |
| 7.1.2.1 ACCEL_DATA_SIZE                           | 98  |
| 7.1.2.2 BIT_ACCEL_AAF_BITSHIFT_MASK               | 98  |
| 7.1.2.3 BIT_ACCEL_AAF_BITSHIFT_POS                | 99  |
| 7.1.2.4 BIT_ACCEL_AAF_DELT_MASK                   | 99  |
| 7.1.2.5 BIT_ACCEL_AAF_DELT_POS                    | 99  |
| 7.1.2.6 BIT_ACCEL_AAF_DELTSQR_MASK_HI             | 99  |
| 7.1.2.7 BIT_ACCEL_AAF_DELTSQR_MASK_LO             | 99  |
| 7.1.2.8 BIT_ACCEL_AAF_DELTSQR_POS_HI              | 99  |
| 7.1.2.9 BIT_ACCEL_AAF_DELTSQR_POS_LO              | 99  |
| 7.1.2.10 BIT_ACCEL_AAF_DIS_MASK                   | 99  |
| 7.1.2.11 BIT_ACCEL_AAF_DIS_POS                    | 100 |
| 7.1.2.12 BIT_ACCEL_CONFIG0_FS_SEL_MASK            | 100 |
| 7.1.2.13 BIT_ACCEL_CONFIG0_FS_SEL_POS             | 100 |
| 7.1.2.14 BIT_ACCEL_CONFIG0_ODR_MASK               | 100 |
| 7.1.2.15 BIT_ACCEL_CONFIG0_ODR_POS                | 100 |
| 7.1.2.16 BIT_ACCEL_CONFIG1_ACCEL_DEC2_M2_ORD_MASK | 100 |
| 7.1.2.17 BIT_ACCEL_CONFIG1_ACCEL_DEC2_M2_ORD_POS  | 100 |
| 7.1.2.18 BIT_ACCEL_CONFIG1_ACCEL_UI_FILT_ORD_MASK | 100 |
| 7.1.2.19 BIT_ACCEL_CONFIG1_ACCEL_UI_FILT_ORD_POS  | 101 |
| 7.1.2.20 BIT_ACCEL_LP_CLK_SEL_MASK                | 101 |
| 7.1.2.21 BIT_ACCEL_LP_CLK_SEL_POS                 | 101 |
| 7.1.2.22 BIT_ACCEL_X_OFFUSER_MASK_HI              | 101 |
| 7.1.2.23 BIT_ACCEL_X_OFFUSER_MASK_LO              | 101 |
| 7.1.2.24 BIT_ACCEL_X_OFFUSER_POS_HI               | 101 |
| 7.1.2.25 BIT_ACCEL_X_OFFUSER_POS_LO               | 101 |
| 7.1.2.26 BIT_ACCEL_X_ST_EN                        | 101 |
| 7.1.2.27 BIT_ACCEL_Y_OFFUSER_MASK_HI              | 102 |
| 7.1.2.28 BIT_ACCEL_Y_OFFUSER_MASK_LO              | 102 |
| 7.1.2.29 BIT_ACCEL_Y_OFFUSER_POS_HI               | 102 |
| 7.1.2.30 BIT_ACCEL_Y_OFFUSER_POS_LO               | 102 |
| 7.1.2.31 BIT_ACCEL_Y_ST_EN                        | 102 |
| 7.1.2.32 BIT_ACCEL_Z_OFFUSER_MASK_HI              | 102 |
| 7.1.2.33 BIT_ACCEL_Z_OFFUSER_MASK_LO              | 102 |
| 7.1.2.34 BIT_ACCEL_Z_OFFUSER_POS_HI               | 102 |

| 7.1.2.35 BIT_ACCEL_Z_OFFUSER_POS_LO                      |
|----------------------------------------------------------|
| 7.1.2.36 BIT_ACCEL_Z_ST_EN                               |
| 7.1.2.37 BIT_APEX_CONFIG0_DMP_ODR_MASK                   |
| 7.1.2.38 BIT_APEX_CONFIG0_DMP_ODR_POS                    |
| 7.1.2.39 BIT_APEX_CONFIG0_DMP_POWER_SAVE_MASK            |
| 7.1.2.40 BIT_APEX_CONFIG0_DMP_POWER_SAVE_POS             |
| 7.1.2.41 BIT_APEX_CONFIG0_PEDO_EN_MASK                   |
| 7.1.2.42 BIT_APEX_CONFIG0_PEDO_EN_POS                    |
| 7.1.2.43 BIT_APEX_CONFIG0_R2W_EN_MASK                    |
| 7.1.2.44 BIT_APEX_CONFIG0_R2W_EN_POS                     |
| 7.1.2.45 BIT_APEX_CONFIGO_TAP_ENABLE_MASK                |
| 7.1.2.46 BIT_APEX_CONFIG0_TAP_ENABLE_POS                 |
| 7.1.2.47 BIT_APEX_CONFIG0_TILT_EN_MASK                   |
| 7.1.2.48 BIT_APEX_CONFIG0_TILT_EN_POS                    |
| 7.1.2.49 BIT_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_MASK   |
| 7.1.2.50 BIT_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_POS    |
| 7.1.2.51 BIT_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_MASK 105 |
| 7.1.2.52 BIT_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_POS      |
| 7.1.2.53 BIT_APEX_CONFIG2_PEDO_AMP_TH_MASK               |
| 7.1.2.54 BIT_APEX_CONFIG2_PEDO_AMP_TH_POS                |
| 7.1.2.55 BIT_APEX_CONFIG2_PEDO_STEP_CNT_TH_MASK          |
| 7.1.2.56 BIT_APEX_CONFIG2_PEDO_STEP_CNT_TH_POS           |
| 7.1.2.57 BIT_APEX_CONFIG3_PEDO_HI_ENRGY_TH_MASK          |
| 7.1.2.58 BIT_APEX_CONFIG3_PEDO_HI_ENRGY_TH_POS           |
| 7.1.2.59 BIT_APEX_CONFIG3_PEDO_SB_TIMER_TH_MASK          |
| 7.1.2.60 BIT_APEX_CONFIG3_PEDO_SB_TIMER_TH_POS           |
| 7.1.2.61 BIT_APEX_CONFIG3_PEDO_STEP_DET_TH_MASK          |
| 7.1.2.62 BIT_APEX_CONFIG3_PEDO_STEP_DET_TH_POS           |
| 7.1.2.63 BIT_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_MASK        |
| 7.1.2.64 BIT_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_POS         |
| 7.1.2.65 BIT_APEX_CONFIG4_TILT_WAIT_TIME_MASK            |
| 7.1.2.66 BIT_APEX_CONFIG4_TILT_WAIT_TIME_POS             |
| 7.1.2.67 BIT_APEX_CONFIG5_R2W_MOUNTING_MATRIX_MASK       |
| 7.1.2.68 BIT_APEX_CONFIG5_R2W_MOUNTING_MATRIX_POS        |
| 7.1.2.69 BIT_APEX_CONFIG6_R2W_SLEEP_GEST_DELAY_MASK 107  |
| 7.1.2.70 BIT_APEX_CONFIG6_R2W_SLEEP_GEST_DELAY_POS       |
| 7.1.2.71 BIT_APEX_CONFIG7_TAP_MAX_PEAK_TOL_MASK          |
| 7.1.2.72 BIT_APEX_CONFIG7_TAP_MAX_PEAK_TOL_POS           |
| 7.1.2.73 BIT_APEX_CONFIG7_TAP_MIN_JERK_THR_MASK          |
| 7.1.2.74 BIT_APEX_CONFIG7_TAP_MIN_JERK_THR_POS           |
| 7.1.2.75 BIT_APEX_CONFIG8_TAP_TAVG_MASK                  |
| 7.1.2.76 BIT_APEX_CONFIG8_TAP_TAVG_POS                   |

| 7.1.2.77 BIT_APEX_CONFIG8_TAP_TMAX_MASK           |
|---------------------------------------------------|
| 7.1.2.78 BIT_APEX_CONFIG8_TAP_TMAX_POS            |
| 7.1.2.79 BIT_APEX_CONFIG8_TAP_TMIN_MASK           |
| 7.1.2.80 BIT_APEX_CONFIG8_TAP_TMIN_POS            |
| 7.1.2.81 BIT_APEX_CONFIG9_SENSITIVITY_MODE_MASK   |
| 7.1.2.82 BIT_APEX_CONFIG9_SENSITIVITY_MODE_POS    |
| 7.1.2.83 BIT_APEX_DATA3_ACTIVITY_CLASS_MASK       |
| 7.1.2.84 BIT_APEX_DATA3_ACTIVITY_CLASS_POS        |
| 7.1.2.85 BIT_APEX_DATA3_DMP_IDLE_MASK             |
| 7.1.2.86 BIT_APEX_DATA3_DMP_IDLE_POS              |
| 7.1.2.87 BIT_APEX_DATA4_TAP_AXIS_MASK             |
| 7.1.2.88 BIT_APEX_DATA4_TAP_AXIS_POS              |
| 7.1.2.89 BIT_APEX_DATA4_TAP_DIR_MASK              |
| 7.1.2.90 BIT_APEX_DATA4_TAP_DIR_POS               |
| 7.1.2.91 BIT_APEX_DATA4_TAP_NUM_MASK              |
| 7.1.2.92 BIT_APEX_DATA4_TAP_NUM_POS               |
| 7.1.2.93 BIT_APEX_DATA5_DOUBLE_TAP_TIMING_MASK    |
| 7.1.2.94 BIT_APEX_DATA5_DOUBLE_TAP_TIMING_POS     |
| 7.1.2.95 BIT_CHIP_CONFIG_RESET_MASK               |
| 7.1.2.96 BIT_CHIP_CONFIG_RESET_POS                |
| 7.1.2.97 BIT_CHIP_CONFIG_SPI_MODE_MASK            |
| 7.1.2.98 BIT_CHIP_CONFIG_SPI_MODE_POS             |
| 7.1.2.99 BIT_DATA_ENDIAN_MASK                     |
| 7.1.2.100 BIT_DATA_ENDIAN_POS                     |
| 7.1.2.101 BIT_DEVICE_CONFIG_RESET_MASK            |
| 7.1.2.102 BIT_DEVICE_CONFIG_RESET_POS             |
| 7.1.2.103 BIT_DEVICE_CONFIG_SPI_MODE_MASK         |
| 7.1.2.104 BIT_DEVICE_CONFIG_SPI_MODE_POS          |
| 7.1.2.105 BIT_DMP_MEM_ACCESS_EN                   |
| 7.1.2.106 BIT_FDR_CONFIG_FDR_SEL_MASK             |
| 7.1.2.107 BIT_FDR_CONFIG_FDR_SEL_POS              |
| 7.1.2.108 BIT_FIFO_CONFIG1_ACCEL_MASK             |
| 7.1.2.109 BIT_FIFO_CONFIG1_ACCEL_POS              |
| 7.1.2.110 BIT_FIFO_CONFIG1_GYRO_MASK              |
| 7.1.2.111 BIT_FIFO_CONFIG1_GYRO_POS               |
| 7.1.2.112 BIT_FIFO_CONFIG1_HIRES_MASK             |
| 7.1.2.113 BIT_FIFO_CONFIG1_HIRES_POS              |
| 7.1.2.114 BIT_FIFO_CONFIG1_RESUME_PARTIAL_RD_MASK |
| 7.1.2.115 BIT_FIFO_CONFIG1_RESUME_PARTIAL_RD_POS  |
| 7.1.2.116 BIT_FIFO_CONFIG1_TEMP_MASK              |
| 7.1.2.117 BIT_FIFO_CONFIG1_TEMP_POS               |
| 7.1.2.118 BIT_FIFO_CONFIG1_TMST_FSYNC_MASK        |

| 7.1.2.119 BIT_FIFO_CONFIG1_TMST_FSYNC_POS        |
|--------------------------------------------------|
| 7.1.2.120 BIT_FIFO_CONFIG1_WM_GT_TH_MASK         |
| 7.1.2.121 BIT_FIFO_CONFIG1_WM_GT_TH_POS          |
| 7.1.2.122 BIT_FIFO_CONFIG_MODE_MASK              |
| 7.1.2.123 BIT_FIFO_CONFIG_MODE_POS               |
| 7.1.2.124 BIT_FIFO_COUNT_ENDIAN_MASK             |
| 7.1.2.125 BIT_FIFO_COUNT_ENDIAN_POS              |
| 7.1.2.126 BIT_FIFO_COUNT_REC_MASK                |
| 7.1.2.127 BIT_FIFO_COUNT_REC_POS                 |
| 7.1.2.128 BIT_FIFO_MEM_RD_SYS                    |
| 7.1.2.129 BIT_FIFO_MEM_WR_SER                    |
| 7.1.2.130 BIT_FIFO_SREG_INVALID_IND_MASK         |
| 7.1.2.131 BIT_FIFO_SREG_INVALID_IND_POS          |
| 7.1.2.132 BIT_FSYNC_CONFIG_UI_SEL_MASK           |
| 7.1.2.133 BIT_FSYNC_CONFIG_UI_SEL_POS            |
| 7.1.2.134 BIT_GYRO_AAF_BITSHIFT_MASK             |
| 7.1.2.135 BIT_GYRO_AAF_BITSHIFT_POS              |
| 7.1.2.136 BIT_GYRO_AAF_DELT_MASK                 |
| 7.1.2.137 BIT_GYRO_AAF_DELT_POS                  |
| 7.1.2.138 BIT_GYRO_AAF_DELTSQR_MASK_HI           |
| 7.1.2.139 BIT_GYRO_AAF_DELTSQR_MASK_LO           |
| 7.1.2.140 BIT_GYRO_AAF_DELTSQR_POS_HI            |
| 7.1.2.141 BIT_GYRO_AAF_DELTSQR_POS_LO            |
| 7.1.2.142 BIT_GYRO_AAF_DIS_MASK                  |
| 7.1.2.143 BIT_GYRO_AAF_DIS_POS                   |
| 7.1.2.144 BIT_GYRO_ACCEL_CONFIG0_ACCEL_FILT_MASK |
| 7.1.2.145 BIT_GYRO_ACCEL_CONFIG0_ACCEL_FILT_POS  |
| 7.1.2.146 BIT_GYRO_ACCEL_CONFIG0_GYRO_FILT_MASK  |
| 7.1.2.147 BIT_GYRO_ACCEL_CONFIG0_GYRO_FILT_POS   |
| 7.1.2.148 BIT_GYRO_CONFIG0_FS_SEL_MASK           |
| 7.1.2.149 BIT_GYRO_CONFIG0_FS_SEL_POS            |
| 7.1.2.150 BIT_GYRO_CONFIG0_ODR_MASK              |
| 7.1.2.151 BIT_GYRO_CONFIG0_ODR_POS               |
| 7.1.2.152 BIT_GYRO_CONFIG1_GYRO_DEC2_M2_ORD_MASK |
| 7.1.2.153 BIT_GYRO_CONFIG1_GYRO_DEC2_M2_ORD_POS  |
| 7.1.2.154 BIT_GYRO_CONFIG1_GYRO_UI_FILT_ORD_MASK |
| 7.1.2.155 BIT_GYRO_CONFIG1_GYRO_UI_FILT_ORD_POS  |
| 7.1.2.156 BIT_GYRO_CONFIG1_TEMP_FILT_BW_MASK     |
| 7.1.2.157 BIT_GYRO_CONFIG1_TEMP_FILT_BW_POS      |
| 7.1.2.158 BIT_GYRO_NF_DIS_MASK                   |
| 7.1.2.159 BIT_GYRO_NF_DIS_POS                    |
| 7.1.2.160 BIT_GYRO_X_OFFUSER_MASK_HI             |

| 7.1.2.161 BIT_GYRO_X_OFFUSER_MASK_LO             |
|--------------------------------------------------|
| 7.1.2.162 BIT_GYRO_X_OFFUSER_POS_HI              |
| 7.1.2.163 BIT_GYRO_X_OFFUSER_POS_LO              |
| 7.1.2.164 BIT_GYRO_X_ST_EN                       |
| 7.1.2.165 BIT_GYRO_Y_OFFUSER_MASK_HI             |
| 7.1.2.166 BIT_GYRO_Y_OFFUSER_MASK_LO             |
| 7.1.2.167 BIT_GYRO_Y_OFFUSER_POS_HI              |
| 7.1.2.168 BIT_GYRO_Y_OFFUSER_POS_LO              |
| 7.1.2.169 BIT_GYRO_Y_ST_EN                       |
| 7.1.2.170 BIT_GYRO_Z_OFFUSER_MASK_HI             |
| 7.1.2.171 BIT_GYRO_Z_OFFUSER_MASK_LO             |
| 7.1.2.172 BIT_GYRO_Z_OFFUSER_POS_HI              |
| 7.1.2.173 BIT_GYRO_Z_OFFUSER_POS_LO              |
| 7.1.2.174 BIT_GYRO_Z_ST_EN                       |
| 7.1.2.175 BIT_INT_CONFIG1_ASY_RST_MASK           |
| 7.1.2.176 BIT_INT_CONFIG1_ASY_RST_POS            |
| 7.1.2.177 BIT_INT_CONFIG_INT1_DRIVE_CIRCUIT_MASK |
| 7.1.2.178 BIT_INT_CONFIG_INT1_DRIVE_CIRCUIT_POS  |
| 7.1.2.179 BIT_INT_CONFIG_INT1_POLARITY_MASK      |
| 7.1.2.180 BIT_INT_CONFIG_INT1_POLARITY_POS       |
| 7.1.2.181 BIT_INT_CONFIG_INT2_DRIVE_CIRCUIT_MASK |
| 7.1.2.182 BIT_INT_CONFIG_INT2_DRIVE_CIRCUIT_POS  |
| 7.1.2.183 BIT_INT_CONFIG_INT2_POLARITY_MASK      |
| 7.1.2.184 BIT_INT_CONFIG_INT2_POLARITY_POS       |
| 7.1.2.185 BIT_INT_FIFO_FULL_IBI_EN_POS           |
| 7.1.2.186 BIT_INT_FIFO_FULL_INT_EN_POS           |
| 7.1.2.187 BIT_INT_FIFO_THS_IBI_EN_POS            |
| 7.1.2.188 BIT_INT_FIFO_THS_INT_EN_POS            |
| 7.1.2.189 BIT_INT_OIS1_DRDY_IBI_EN_POS           |
| 7.1.2.190 BIT_INT_PLL_RDY_IBI_EN_POS             |
| 7.1.2.191 BIT_INT_PLL_RDY_INT_EN_POS             |
| 7.1.2.192 BIT_INT_RESET_DONE_INT_EN_POS          |
| 7.1.2.193 BIT_INT_SLEEP_DET_IBI_EN_POS           |
| 7.1.2.194 BIT_INT_SLEEP_DET_INT_EN_POS           |
| 7.1.2.195 BIT_INT_SMD_IBI_EN_POS                 |
| 7.1.2.196 BIT_INT_SMD_INT_EN_POS                 |
| 7.1.2.197 BIT_INT_SOURCE0_FIFO_FULL_INT1_EN      |
| 7.1.2.198 BIT_INT_SOURCE0_FIFO_THS_INT1_EN       |
| 7.1.2.199 BIT_INT_SOURCE0_PLL_RDY_INT1_EN        |
| 7.1.2.200 BIT_INT_SOURCE0_RESET_DONE_INT1_EN     |
| 7.1.2.201 BIT_INT_SOURCE0_UI_AGC_RDY_INT1_EN     |
| 7.1.2.202 BIT_INT_SOURCE0_UI_DRDY_INT1_EN124     |

| 7.1.2.203 BIT_INT_SOURCE0_UI_FSYNC_INT1_EN      |
|-------------------------------------------------|
| 7.1.2.204 BIT_INT_SOURCE10_SLEEP_DET_IBI_EN     |
| 7.1.2.205 BIT_INT_SOURCE10_STEP_CNT_OVFL_IBI_EN |
| 7.1.2.206 BIT_INT_SOURCE10_STEP_DET_IBI_EN      |
| 7.1.2.207 BIT_INT_SOURCE10_TAP_DET_IBI_EN       |
| 7.1.2.208 BIT_INT_SOURCE10_TILT_DET_IBI_EN      |
| 7.1.2.209 BIT_INT_SOURCE10_WAKE_DET_IBI_EN      |
| 7.1.2.210 BIT_INT_SOURCE1_SMD_INT1_EN           |
| 7.1.2.211 BIT_INT_SOURCE1_WOM_X_INT1_EN         |
| 7.1.2.212 BIT_INT_SOURCE1_WOM_Y_INT1_EN         |
| 7.1.2.213 BIT_INT_SOURCE1_WOM_Z_INT1_EN         |
| 7.1.2.214 BIT_INT_SOURCE2_OIS1_AGC_RDY_INT1_EN  |
| 7.1.2.215 BIT_INT_SOURCE2_OIS1_DRDY_INT1_EN     |
| 7.1.2.216 BIT_INT_SOURCE2_OIS1_FSYNC_INT1_EN    |
| 7.1.2.217 BIT_INT_SOURCE2_OIS2_AGC_RDY_INT1_EN  |
| 7.1.2.218 BIT_INT_SOURCE2_OIS2_DRDY_INT1_EN     |
| 7.1.2.219 BIT_INT_SOURCE2_OIS2_FSYNC_INT1_EN    |
| 7.1.2.220 BIT_INT_SOURCE3_FIFO_FULL_INT2_EN     |
| 7.1.2.221 BIT_INT_SOURCE3_FIFO_THS_INT2_EN      |
| 7.1.2.222 BIT_INT_SOURCE3_PLL_RDY_INT2_EN       |
| 7.1.2.223 BIT_INT_SOURCE3_RESET_DONE_INT2_EN    |
| 7.1.2.224 BIT_INT_SOURCE3_UI_AGC_RDY_INT2_EN    |
| 7.1.2.225 BIT_INT_SOURCE3_UI_DRDY_INT2_EN       |
| 7.1.2.226 BIT_INT_SOURCE3_UI_FSYNC_INT2_EN      |
| 7.1.2.227 BIT_INT_SOURCE4_SMD_INT2_EN           |
| 7.1.2.228 BIT_INT_SOURCE4_WOM_X_INT2_EN         |
| 7.1.2.229 BIT_INT_SOURCE4_WOM_Y_INT2_EN         |
| 7.1.2.230 BIT_INT_SOURCE4_WOM_Z_INT2_EN         |
| 7.1.2.231 BIT_INT_SOURCE5_OIS1_AGC_RDY_INT2_EN  |
| 7.1.2.232 BIT_INT_SOURCE5_OIS1_DRDY_INT2_EN     |
| 7.1.2.233 BIT_INT_SOURCE5_OIS1_FSYNC_INT2_EN    |
| 7.1.2.234 BIT_INT_SOURCE5_OIS2_AGC_RDY_INT2_EN  |
| 7.1.2.235 BIT_INT_SOURCE5_OIS2_DRDY_INT2_EN     |
| 7.1.2.236 BIT_INT_SOURCE5_OIS2_FSYNC_INT2_EN    |
| 7.1.2.237 BIT_INT_SOURCE6_SLEEP_DET_INT1_EN     |
| 7.1.2.238 BIT_INT_SOURCE6_STEP_CNT_OVFL_INT1_EN |
| 7.1.2.239 BIT_INT_SOURCE6_STEP_DET_INT1_EN      |
| 7.1.2.240 BIT_INT_SOURCE6_TAP_DET_INT1_EN       |
| 7.1.2.241 BIT_INT_SOURCE6_TILT_DET_INT1_EN      |
| 7.1.2.242 BIT_INT_SOURCE6_WAKE_DET_INT1_EN      |
| 7.1.2.243 BIT_INT_SOURCE7_SLEEP_DET_INT2_EN     |
| 7.1.2.244 BIT_INT_SOURCE7_STEP_CNT_OVFL_INT2_EN |

| 7.1.2.245 BIT_INT_SOURCE7_STEP_DET_INT2_EN  |
|---------------------------------------------|
| 7.1.2.246 BIT_INT_SOURCE7_TAP_DET_INT2_EN   |
| 7.1.2.247 BIT_INT_SOURCE7_TILT_DET_INT2_EN  |
| 7.1.2.248 BIT_INT_SOURCE7_WAKE_DET_INT2_EN  |
| 7.1.2.249 BIT_INT_SOURCE8_FIFO_FULL_IBI_EN  |
| 7.1.2.250 BIT_INT_SOURCE8_FIFO_THS_IBI_EN   |
| 7.1.2.251 BIT_INT_SOURCE8_OIS1_DRDY_IBI_EN  |
| 7.1.2.252 BIT_INT_SOURCE8_PLL_RDY_IBI_EN    |
| 7.1.2.253 BIT_INT_SOURCE8_UI_AGC_RDY_IBI_EN |
| 7.1.2.254 BIT_INT_SOURCE8_UI_DRDY_IBI_EN    |
| 7.1.2.255 BIT_INT_SOURCE8_UI_FSYNC_IBI_EN   |
| 7.1.2.256 BIT_INT_SOURCE9_SMD_IBI_EN        |
| 7.1.2.257 BIT_INT_SOURCE9_WOM_X_IBI_EN      |
| 7.1.2.258 BIT_INT_SOURCE9_WOM_Y_IBI_EN      |
| 7.1.2.259 BIT_INT_SOURCE9_WOM_Z_IBI_EN      |
| 7.1.2.260 BIT_INT_STATUS2_SMD_INT           |
| 7.1.2.261 BIT_INT_STATUS2_WOM_X_INT         |
| 7.1.2.262 BIT_INT_STATUS2_WOM_Y_INT         |
| 7.1.2.263 BIT_INT_STATUS2_WOM_Z_INT         |
| 7.1.2.264 BIT_INT_STATUS3_SLEEP_DET         |
| 7.1.2.265 BIT_INT_STATUS3_STEP_CNT_OVFL     |
| 7.1.2.266 BIT_INT_STATUS3_STEP_DET          |
| 7.1.2.267 BIT_INT_STATUS3_TAP_DET           |
| 7.1.2.268 BIT_INT_STATUS3_TILT_DET          |
| 7.1.2.269 BIT_INT_STATUS3_WAKE_DET          |
| 7.1.2.270 BIT_INT_STATUS_AGC_RDY            |
| 7.1.2.271 BIT_INT_STATUS_DRDY               |
| 7.1.2.272 BIT_INT_STATUS_FIFO_FULL          |
| 7.1.2.273 BIT_INT_STATUS_FIFO_THS           |
| 7.1.2.274 BIT_INT_STATUS_OIS1_AGC_RDY       |
| 7.1.2.275 BIT_INT_STATUS_OIS1_DRDY          |
| 7.1.2.276 BIT_INT_STATUS_OIS1_FSYNC         |
| 7.1.2.277 BIT_INT_STATUS_OIS2_AGC_RDY       |
| 7.1.2.278 BIT_INT_STATUS_OIS2_DRDY          |
| 7.1.2.279 BIT_INT_STATUS_OIS2_FSYNC         |
| 7.1.2.280 BIT_INT_STATUS_PLL_RDY            |
| 7.1.2.281 BIT_INT_STATUS_RESET_DONE         |
| 7.1.2.282 BIT_INT_STATUS_UI_FSYNC           |
| 7.1.2.283 BIT_INT_STEP_CNT_OVFL_IBI_EN_POS  |
| 7.1.2.284 BIT_INT_STEP_CNT_OVFL_INT_EN_POS  |
| 7.1.2.285 BIT_INT_STEP_DET_IBI_EN_POS       |
| 7.1.2.286 BIT_INT_STEP_DET_INT_EN_POS       |

| 7.1.2.287 BIT_INT_TAP_DET_IBI_EN_POS             |
|--------------------------------------------------|
| 7.1.2.288 BIT_INT_TAP_DET_INT_EN_POS             |
| 7.1.2.289 BIT_INT_TDEASSERT_MASK                 |
| 7.1.2.290 BIT_INT_TDEASSERT_POS                  |
| 7.1.2.291 BIT_INT_TILT_DET_IBI_EN_POS            |
| 7.1.2.292 BIT_INT_TILT_DET_INT_EN_POS            |
| 7.1.2.293 BIT_INT_TPULSE_DURATION_MASK           |
| 7.1.2.294 BIT_INT_TPULSE_DURATION_POS            |
| 7.1.2.295 BIT_INT_UI_AGC_RDY_IBI_EN_POS          |
| 7.1.2.296 BIT_INT_UI_AGC_RDY_INT_EN_POS          |
| 7.1.2.297 BIT_INT_UI_DRDY_IBI_EN_POS             |
| 7.1.2.298 BIT_INT_UI_DRDY_INT_EN_POS             |
| 7.1.2.299 BIT_INT_UI_FSYNC_IBI_EN_POS            |
| 7.1.2.300 BIT_INT_UI_FSYNC_INT_EN_POS            |
| 7.1.2.301 BIT_INT_WAKE_DET_IBI_EN_POS            |
| 7.1.2.302 BIT_INT_WAKE_DET_INT_EN_POS            |
| 7.1.2.303 BIT_INT_WOM_X_IBI_EN_POS               |
| 7.1.2.304 BIT_INT_WOM_X_INT_EN_POS               |
| 7.1.2.305 BIT_INT_WOM_Y_IBI_EN_POS               |
| 7.1.2.306 BIT_INT_WOM_Y_INT_EN_POS               |
| 7.1.2.307 BIT_INT_WOM_Z_IBI_EN_POS               |
| 7.1.2.308 BIT_INT_WOM_Z_INT_EN_POS               |
| 7.1.2.309 BIT_INTF_CONFIG4_AP_SPI_MASK           |
| 7.1.2.310 BIT_INTF_CONFIG4_AP_SPI_POS            |
| 7.1.2.311 BIT_INTF_CONFIG4_AUX1_SPI_MASK         |
| 7.1.2.312 BIT_INTF_CONFIG4_AUX1_SPI_POS          |
| 7.1.2.313 BIT_INTF_CONFIG5_GPIO_PAD_SEL_MASK     |
| 7.1.2.314 BIT_INTF_CONFIG5_GPIO_PAD_SEL_POS      |
| 7.1.2.315 BIT_INTF_CONFIG6_I3C_DDR_EN_MASK       |
| 7.1.2.316 BIT_INTF_CONFIG6_I3C_DDR_EN_POS        |
| 7.1.2.317 BIT_INTF_CONFIG6_I3C_IBI_BYTE_EN_MASK  |
| 7.1.2.318 BIT_INTF_CONFIG6_I3C_IBI_BYTE_EN_POS   |
| 7.1.2.319 BIT_INTF_CONFIG6_I3C_IBI_EN_MASK       |
| 7.1.2.320 BIT_INTF_CONFIG6_I3C_IBI_EN_POS        |
| 7.1.2.321 BIT_INTF_CONFIG6_I3C_SDR_EN_MASK       |
| 7.1.2.322 BIT_INTF_CONFIG6_I3C_SDR_EN_POS        |
| 7.1.2.323 BIT_MEM_OTP_ACCESS_EN                  |
| 7.1.2.324 BIT_OIS1_CONFIG1_ACCEL_EN_MASK         |
| 7.1.2.325 BIT_OIS1_CONFIG1_ACCEL_EN_POS          |
| 7.1.2.326 BIT_OIS1_CONFIG1_ACCEL_LP_CLK_SEL_MASK |
| 7.1.2.327 BIT_OIS1_CONFIG1_ACCEL_LP_CLK_SEL_POS  |
| 7.1.2.328 BIT_OIS1_CONFIG1_DEC_MASK              |

| 7.1.2.329 BIT_OIS1_CONFIG1_DEC_POS                 |
|----------------------------------------------------|
| 7.1.2.330 BIT_OIS1_CONFIG1_GYRO_EN_MASK            |
| 7.1.2.331 BIT_OIS1_CONFIG1_GYRO_EN_POS             |
| 7.1.2.332 BIT_OIS1_CONFIG2_ACCEL_FS_SEL_MASK       |
| 7.1.2.333 BIT_OIS1_CONFIG2_ACCEL_FS_SEL_POS        |
| 7.1.2.334 BIT_OIS1_CONFIG2_GYRO_FS_SEL_MASK        |
| 7.1.2.335 BIT_OIS1_CONFIG2_GYRO_FS_SEL_POS         |
| 7.1.2.336 BIT_OIS2_CONFIG1_ACCEL_EN_MASK           |
| 7.1.2.337 BIT_OIS2_CONFIG1_ACCEL_EN_POS            |
| 7.1.2.338 BIT_OIS2_CONFIG1_ACCEL_LP_CLK_SEL_MASK   |
| 7.1.2.339 BIT_OIS2_CONFIG1_ACCEL_LP_CLK_SEL_POS    |
| 7.1.2.340 BIT_OIS2_CONFIG1_DEC_MASK                |
| 7.1.2.341 BIT_OIS2_CONFIG1_DEC_POS                 |
| 7.1.2.342 BIT_OIS2_CONFIG1_GYRO_EN_MASK            |
| 7.1.2.343 BIT_OIS2_CONFIG1_GYRO_EN_POS             |
| 7.1.2.344 BIT_OIS2_CONFIG2_ACCEL_FS_SEL_MASK       |
| 7.1.2.345 BIT_OIS2_CONFIG2_ACCEL_FS_SEL_POS        |
| 7.1.2.346 BIT_OIS2_CONFIG2_GYRO_FS_SEL_MASK        |
| 7.1.2.347 BIT_OIS2_CONFIG2_GYRO_FS_SEL_POS         |
| 7.1.2.348 BIT_PWR_MGMT_0_ACCEL_MODE_MASK           |
| 7.1.2.349 BIT_PWR_MGMT_0_ACCEL_MODE_POS            |
| 7.1.2.350 BIT_PWR_MGMT_0_GYRO_MODE_MASK            |
| 7.1.2.351 BIT_PWR_MGMT_0_GYRO_MODE_POS             |
| 7.1.2.352 BIT_PWR_MGMT_0_IDLE_MASK                 |
| 7.1.2.353 BIT_PWR_MGMT_0_IDLE_POS                  |
| 7.1.2.354 BIT_PWR_MGMT_0_TEMP_MASK                 |
| 7.1.2.355 BIT_PWR_MGMT_0_TEMP_POS                  |
| 7.1.2.356 BIT_RTC_MODE_MASK                        |
| 7.1.2.357 BIT_RTC_MODE_POS                         |
| 7.1.2.358 BIT_SENSOR_CONFIG2_OIS_MODE_MASK         |
| 7.1.2.359 BIT_SENSOR_CONFIG2_OIS_MODE_POS          |
| 7.1.2.360 BIT_SIGNAL_PATH_RESET_DMP_INIT_MASK      |
| 7.1.2.361 BIT_SIGNAL_PATH_RESET_DMP_INIT_POS       |
| 7.1.2.362 BIT_SIGNAL_PATH_RESET_DMP_MEM_RESET_MASK |
| 7.1.2.363 BIT_SIGNAL_PATH_RESET_DMP_MEM_RESET_POS  |
| 7.1.2.364 BIT_SIGNAL_PATH_RESET_FIFO_FLUSH_MASK    |
| 7.1.2.365 BIT_SIGNAL_PATH_RESET_FIFO_FLUSH_POS     |
| 7.1.2.366 BIT_SIGNAL_PATH_RESET_TMST_STROBE_MASK   |
| 7.1.2.367 BIT_SIGNAL_PATH_RESET_TMST_STROBE_POS    |
| 7.1.2.368 BIT_SMD_CONFIG_SMD_MODE_MASK             |
| 7.1.2.369 BIT_SMD_CONFIG_SMD_MODE_POS              |
| 7.1.2.370 BIT SMD CONFIG WOM INT MODE MASK         |

| 7.1.2.371 BIT_SMD_CONFIG_WOM_INT_MODE_POS      |
|------------------------------------------------|
| 7.1.2.372 BIT_SMD_CONFIG_WOM_MODE_MASK         |
| 7.1.2.373 BIT_SMD_CONFIG_WOM_MODE_POS          |
| 7.1.2.374 BIT_SPI_MODE_OIS1_MASK               |
| 7.1.2.375 BIT_SPI_MODE_OIS1_POS                |
| 7.1.2.376 BIT_SPI_MODE_OIS2_MASK               |
| 7.1.2.377 BIT_SPI_MODE_OIS2_POS                |
| 7.1.2.378 BIT_ST_REGULATOR_EN                  |
| 7.1.2.379 BIT_TMST_CONFIG_RESOL_MASK           |
| 7.1.2.380 BIT_TMST_CONFIG_RESOL_POS            |
| 7.1.2.381 BIT_TMST_CONFIG_TMST_EN_MASK         |
| 7.1.2.382 BIT_TMST_CONFIG_TMST_EN_POS          |
| 7.1.2.383 BIT_TMST_CONFIG_TMST_FSYNC_MASK      |
| 7.1.2.384 BIT_TMST_CONFIG_TMST_FSYNC_POS       |
| 7.1.2.385 BIT_TMST_CONFIG_TMST_TO_REGS_EN_MASK |
| 7.1.2.386 BIT_TMST_CONFIG_TMST_TO_REGS_EN_POS  |
| 7.1.2.387 FIFO_16BYTES_PACKET_SIZE             |
| 7.1.2.388 FIFO_20BYTES_PACKET_SIZE             |
| 7.1.2.389 FIFO_ACCEL_DATA_SIZE                 |
| 7.1.2.390 FIFO_ACCEL_GYRO_HIGH_RES_SIZE        |
| 7.1.2.391 FIFO_GYRO_DATA_SIZE                  |
| 7.1.2.392 FIFO_HEADER_ACC                      |
| 7.1.2.393 FIFO_HEADER_FSYNC                    |
| 7.1.2.394 FIFO_HEADER_GYRO                     |
| 7.1.2.395 FIFO_HEADER_HEADER_20                |
| 7.1.2.396 FIFO_HEADER_MSG                      |
| 7.1.2.397 FIFO_HEADER_ODR_ACCEL                |
| 7.1.2.398 FIFO_HEADER_ODR_GYRO                 |
| 7.1.2.399 FIFO_HEADER_SIZE                     |
| 7.1.2.400 FIFO_HEADER_TMST                     |
| 7.1.2.401 FIFO_TEMP_DATA_SIZE                  |
| 7.1.2.402 FIFO_TEMP_HIGH_RES_SIZE              |
| 7.1.2.403 FIFO_TS_FSYNC_SIZE                   |
| 7.1.2.404 GYRO_DATA_SIZE                       |
| 7.1.2.405   I3C_IBI_PAYLOAD_ALL                |
| 7.1.2.406   I3C_IBI_PAYLOAD_CAT_APEX1          |
| 7.1.2.407   I3C_IBI_PAYLOAD_CAT_APEX2          |
| 7.1.2.408     3C_IBI_PAYLOAD_CAT_ERROR         |
| 7.1.2.409                                      |
| 7.1.2.410   I3C_IBI_PAYLOAD_CAT_MISC           |
| 7.1.2.411   I3C_IBI_PAYLOAD_CAT_OIS1_DRDY      |
| 7.1.2.412 I3C_IBI_PAYLOAD_CAT_UI_DRDY          |

| 7.1.2.413   I3C_IBI_PAYLOAD_TIMEC                                   |
|---------------------------------------------------------------------|
| 7.1.2.414 ICM40608_WHOAMI                                           |
| 7.1.2.415 ICM42600_WHOAMI                                           |
| 7.1.2.416 ICM42602_WHOAMI                                           |
| 7.1.2.417 ICM42605_WHOAMI                                           |
| 7.1.2.418 ICM42608_WHOAMI                                           |
| 7.1.2.419 ICM42622_WHOAMI                                           |
| 7.1.2.420 ICM42631_WHOAMI                                           |
| 7.1.2.421 ICM42633_WHOAMI                                           |
| 7.1.2.422 ICM42686P_WHOAMI                                          |
| 7.1.2.423 ICM42686V_WHOAMI                                          |
| 7.1.2.424 ICM42688P_WHOAMI                                          |
| 7.1.2.425 ICM42688V_WHOAMI                                          |
| 7.1.2.426 ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_1006632MG 152 |
| 7.1.2.427 ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_1174405MG 152 |
| 7.1.2.428 ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_1342177MG 152 |
| 7.1.2.429 ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_1509949MG 152 |
| 7.1.2.430 ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_1677721MG 152 |
| 7.1.2.431 ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_1845493MG 152 |
| 7.1.2.432 ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_2013265MG 152 |
| 7.1.2.433 ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_2181038MG 153 |
| 7.1.2.434 ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_2348810MG 153 |
| 7.1.2.435 ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_2516582MG 153 |
| 7.1.2.436 ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_2684354MG 153 |
| 7.1.2.437 ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_2852126MG 153 |
| 7.1.2.438 ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_3019898MG 153 |
| 7.1.2.439 ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_3187671MG 153 |
| 7.1.2.440 ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_3355443MG 153 |
| 7.1.2.441 ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_3523215MG 154 |
| 7.1.2.442 ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_1006632_MG              |
| 7.1.2.443 ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_1140850_MG              |
| 7.1.2.444 ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_1275068_MG              |
| 7.1.2.445 ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_1409286_MG              |
| 7.1.2.446 ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_1543503_MG              |
| 7.1.2.447 ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_1677721_MG              |
| 7.1.2.448 ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_1811939_MG              |
| 7.1.2.449 ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_1946157_MG              |
| 7.1.2.450 ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_2080374_MG              |
| 7.1.2.451 ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_2214592_MG              |
| 7.1.2.452 ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_2348810_MG              |
| 7.1.2.453 ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_2483027_MG              |
| 7.1.2.454 ICM426XX APEX CONFIG2 PEDO AMP TH 2617245 MG 155          |

| 7.1.2.455 ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_2751463_MG             |
|--------------------------------------------------------------------|
| 7.1.2.456 ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_2885681_MG             |
| 7.1.2.457 ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_3019898_MG             |
| 7.1.2.458 ICM426XX_APEX_CONFIG7_TAP_MIN_JERK_THR_281MG_DEFAULT 156 |
| 7.1.2.459 ICM426XX_FIFO_CONFIG_MODE_SNAPSHOT                       |
| 7.1.2.460 ICM_FAMILY_BPLUS                                         |
| 7.1.2.461 INVALID_VALUE_FIFO                                       |
| 7.1.2.462 INVALID_VALUE_FIFO_1B                                    |
| 7.1.2.463 MPUREG_ACCEL_CONFIG0                                     |
| 7.1.2.464 MPUREG_ACCEL_CONFIG1                                     |
| 7.1.2.465 MPUREG_ACCEL_CONFIG_STATICO_B2                           |
| 7.1.2.466 MPUREG_ACCEL_CONFIG_STATIC2_B2                           |
| 7.1.2.467 MPUREG_ACCEL_CONFIG_STATIC3_B2                           |
| 7.1.2.468 MPUREG_ACCEL_CONFIG_STATIC4_B2                           |
| 7.1.2.469 MPUREG_ACCEL_DATA_X0_OIS1_B2                             |
| 7.1.2.470 MPUREG_ACCEL_DATA_X0_OIS2_B2                             |
| 7.1.2.471 MPUREG_ACCEL_DATA_X0_UI                                  |
| 7.1.2.472 MPUREG_ACCEL_GYRO_CONFIG0                                |
| 7.1.2.473 MPUREG_ACCEL_WOM_X_THR_B4                                |
| 7.1.2.474 MPUREG_ACCEL_WOM_Y_THR_B4                                |
| 7.1.2.475 MPUREG_ACCEL_WOM_Z_THR_B4                                |
| 7.1.2.476 MPUREG_APEX_CONFIG0                                      |
| 7.1.2.477 MPUREG_APEX_CONFIG10_B4                                  |
| 7.1.2.478 MPUREG_APEX_CONFIG1_B4                                   |
| 7.1.2.479 MPUREG_APEX_CONFIG2_B4                                   |
| 7.1.2.480 MPUREG_APEX_CONFIG3_B4                                   |
| 7.1.2.481 MPUREG_APEX_CONFIG4_B4                                   |
| 7.1.2.482 MPUREG_APEX_CONFIG5_B4                                   |
| 7.1.2.483 MPUREG_APEX_CONFIG6_B4                                   |
| 7.1.2.484 MPUREG_APEX_CONFIG7_B4                                   |
| 7.1.2.485 MPUREG_APEX_CONFIG8_B4                                   |
| 7.1.2.486 MPUREG_APEX_CONFIG9_B4                                   |
| 7.1.2.487 MPUREG_APEX_DATA0                                        |
| 7.1.2.488 MPUREG_APEX_DATA1                                        |
| 7.1.2.489 MPUREG_APEX_DATA2                                        |
| 7.1.2.490 MPUREG_APEX_DATA3                                        |
| 7.1.2.491 MPUREG_APEX_DATA4                                        |
| 7.1.2.492 MPUREG_APEX_DATA5                                        |
| 7.1.2.493 MPUREG_CHIP_CONFIG                                       |
| 7.1.2.494 MPUREG_DEVICE_CONFIG                                     |
| 7.1.2.495 MPUREG_DRIVE_CONFIG                                      |
| 7.1.2.496 MPUREG EDR CONFIG B4                                     |

| 7.1.2.497 MPUREG_FIFO_BYTE_COUNT1       |
|-----------------------------------------|
| 7.1.2.498 MPUREG_FIFO_BYTE_COUNT2       |
| 7.1.2.499 MPUREG_FIFO_CONFIG            |
| 7.1.2.500 MPUREG_FIFO_CONFIG1           |
| 7.1.2.501 MPUREG_FIFO_CONFIG2           |
| 7.1.2.502 MPUREG_FIFO_COUNTH            |
| 7.1.2.503 MPUREG_FIFO_COUNTL            |
| 7.1.2.504 MPUREG_FIFO_DATA              |
| 7.1.2.505 MPUREG_FIFO_LOST_PKT0         |
| 7.1.2.506 MPUREG_FSYNC_CONFIG           |
| 7.1.2.507 MPUREG_GYRO_CONFIG0           |
| 7.1.2.508 MPUREG_GYRO_CONFIG1           |
| 7.1.2.509 MPUREG_GYRO_CONFIG_STATIC2_B1 |
| 7.1.2.510 MPUREG_GYRO_CONFIG_STATIC3_B1 |
| 7.1.2.511 MPUREG_GYRO_CONFIG_STATIC4_B1 |
| 7.1.2.512 MPUREG_GYRO_CONFIG_STATIC5_B1 |
| 7.1.2.513 MPUREG_GYRO_DATA_X0_OIS1_B2   |
| 7.1.2.514 MPUREG_GYRO_DATA_X0_OIS2_B2   |
| 7.1.2.515 MPUREG_GYRO_DATA_X0_UI        |
| 7.1.2.516 MPUREG_INT_CONFIG             |
| 7.1.2.517 MPUREG_INT_CONFIG0            |
| 7.1.2.518 MPUREG_INT_CONFIG1            |
| 7.1.2.519 MPUREG_INT_SOURCE0            |
| 7.1.2.520 MPUREG_INT_SOURCE1            |
| 7.1.2.521 MPUREG_INT_SOURCE10_B4        |
| 7.1.2.522 MPUREG_INT_SOURCE2            |
| 7.1.2.523 MPUREG_INT_SOURCE3            |
| 7.1.2.524 MPUREG_INT_SOURCE4            |
| 7.1.2.525 MPUREG_INT_SOURCE5            |
| 7.1.2.526 MPUREG_INT_SOURCE6_B4         |
| 7.1.2.527 MPUREG_INT_SOURCE7_B4         |
| 7.1.2.528 MPUREG_INT_SOURCE8_B4         |
| 7.1.2.529 MPUREG_INT_SOURCE9_B4         |
| 7.1.2.530 MPUREG_INT_STATUS             |
| 7.1.2.531 MPUREG_INT_STATUS2            |
| 7.1.2.532 MPUREG_INT_STATUS3            |
| 7.1.2.533 MPUREG_INT_STATUS_OIS1_B2     |
| 7.1.2.534 MPUREG_INT_STATUS_OIS2_B2     |
| 7.1.2.535 MPUREG_INTF_CONFIG0           |
| 7.1.2.536 MPUREG_INTF_CONFIG1           |
| 7.1.2.537 MPUREG_INTF_CONFIG3_B1        |
| 7.1.2.538 MPUREG_INTE_CONFIG4_B1        |

| 7.1.2.539 MPUREG_INTF_CONFIG5_B1   |
|------------------------------------|
| 7.1.2.540 MPUREG_INTF_CONFIG6_B1   |
| 7.1.2.541 MPUREG_MEM_BANK_SEL      |
| 7.1.2.542 MPUREG_MEM_R_W           |
| 7.1.2.543 MPUREG_MEM_START_ADDR    |
| 7.1.2.544 MPUREG_OFFSET_USER_0_B4  |
| 7.1.2.545 MPUREG_OFFSET_USER_1_B4  |
| 7.1.2.546 MPUREG_OFFSET_USER_2_B4  |
| 7.1.2.547 MPUREG_OFFSET_USER_3_B4  |
| 7.1.2.548 MPUREG_OFFSET_USER_4_B4  |
| 7.1.2.549 MPUREG_OFFSET_USER_5_B4  |
| 7.1.2.550 MPUREG_OFFSET_USER_6_B4  |
| 7.1.2.551 MPUREG_OFFSET_USER_7_B4  |
| 7.1.2.552 MPUREG_OFFSET_USER_8_B4  |
| 7.1.2.553 MPUREG_OIS1_CONFIG1_B2   |
| 7.1.2.554 MPUREG_OIS1_CONFIG2_B2   |
| 7.1.2.555 MPUREG_OIS1_CONFIG3_B2   |
| 7.1.2.556 MPUREG_OIS2_CONFIG1_B2   |
| 7.1.2.557 MPUREG_OIS2_CONFIG2_B2   |
| 7.1.2.558 MPUREG_OIS2_CONFIG3_B2   |
| 7.1.2.559 MPUREG_PU_PD_CONFIG1_B3  |
| 7.1.2.560 MPUREG_PU_PD_CONFIG2_B3  |
| 7.1.2.561 MPUREG_PWR_MGMT_0        |
| 7.1.2.562 MPUREG_REG_BANK_SEL      |
| 7.1.2.563 MPUREG_SCAN0             |
| 7.1.2.564 MPUREG_SELF_TEST_CONFIG  |
| 7.1.2.565 MPUREG_SENSOR_CONFIG1_B1 |
| 7.1.2.566 MPUREG_SIGNAL_PATH_RESET |
| 7.1.2.567 MPUREG_SMD_CONFIG        |
| 7.1.2.568 MPUREG_TEMP_DATA0_UI     |
| 7.1.2.569 MPUREG_TMD4_B2           |
| 7.1.2.570 MPUREG_TMD5_B2           |
| 7.1.2.571 MPUREG_TMD6_B2           |
| 7.1.2.572 MPUREG_TMD7_B2           |
| 7.1.2.573 MPUREG_TMST_CONFIG       |
| 7.1.2.574 MPUREG_TMST_FSYNC1       |
| 7.1.2.575 MPUREG_TMST_FSYNCH       |
| 7.1.2.576 MPUREG_TMST_VAL0_B1      |
| 7.1.2.577 MPUREG_WHO_AM_I          |
| 7.1.2.578 MPUREG_XA_ST_DATA_B2     |
| 7.1.2.579 MPUREG_XG_ST_DATA_B1     |
| 7.1.2.580 MPLIREG YA ST DATA B2    |

| 7.1.2.581 MPUREG_YG_ST_DATA_B1                        | 171 |
|-------------------------------------------------------|-----|
| 7.1.2.582 MPUREG_ZA_ST_DATA_B2                        | 171 |
| 7.1.2.583 MPUREG_ZG_ST_DATA_B1                        | 171 |
| 7.1.2.584 TEMP_DATA_SIZE                              | 172 |
| 7.1.3 Enumeration Type Documentation                  | 172 |
| 7.1.3.1 ICM426XX_ACCEL_AAF_DIS_t                      | 172 |
| 7.1.3.2 ICM426XX_ACCEL_CONFIG0_FS_SEL_t               | 172 |
| 7.1.3.3 ICM426XX_ACCEL_CONFIG0_ODR_t                  | 172 |
| 7.1.3.4 ICM426XX_ACCEL_CONFIG_ACCEL_UI_FILT_ORD_t     | 173 |
| 7.1.3.5 ICM426XX_APEX_CONFIG0_DMP_ODR_t               | 173 |
| 7.1.3.6 ICM426XX_APEX_CONFIG0_DMP_POWER_SAVE_t        | 173 |
| 7.1.3.7 ICM426XX_APEX_CONFIG0_PEDO_EN_t               | 174 |
| 7.1.3.8 ICM426XX_APEX_CONFIG0_R2W_EN_t                | 174 |
| 7.1.3.9 ICM426XX_APEX_CONFIG0_TAP_ENABLE_t            | 174 |
| 7.1.3.10 ICM426XX_APEX_CONFIG0_TILT_EN_t              | 174 |
| 7.1.3.11 ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_t  | 175 |
| 7.1.3.12 ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_t    | 175 |
| 7.1.3.13 ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_t          | 176 |
| 7.1.3.14 ICM426XX_APEX_CONFIG3_PEDO_HI_ENRGY_TH_t     | 176 |
| 7.1.3.15 ICM426XX_APEX_CONFIG3_PEDO_SB_TIMER_TH_t     | 177 |
| 7.1.3.16 ICM426XX_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_t   | 177 |
| 7.1.3.17 ICM426XX_APEX_CONFIG4_TILT_WAIT_TIME_t       | 177 |
| 7.1.3.18 ICM426XX_APEX_CONFIG5_R2W_MOUNTING_MATRIX_t  | 178 |
| 7.1.3.19 ICM426XX_APEX_CONFIG6_R2W_SLEEP_GEST_DELAY_t | 178 |
| 7.1.3.20 ICM426XX_APEX_CONFIG7_TAP_MAX_PEAK_TOL_t     | 178 |
| 7.1.3.21 ICM426XX_APEX_CONFIG8_TAP_TAVG_t             | 179 |
| 7.1.3.22 ICM426XX_APEX_CONFIG8_TAP_TMAX_t             | 179 |
| 7.1.3.23 ICM426XX_APEX_CONFIG8_TAP_TMIN_t             | 179 |
| 7.1.3.24 ICM426XX_APEX_CONFIG9_SENSITIVITY_MODE_t     | 180 |
| 7.1.3.25 ICM426XX_APEX_DATA3_ACTIVITY_CLASS_t         | 180 |
| 7.1.3.26 ICM426XX_APEX_DATA3_DMP_IDLE_OFF_t           | 180 |
| 7.1.3.27 ICM426XX_APEX_DATA4_TAP_AXIS_t               | 180 |
| 7.1.3.28 ICM426XX_APEX_DATA4_TAP_DIR_t                | 181 |
| 7.1.3.29 ICM426XX_APEX_DATA4_TAP_NUM_t                | 181 |
| 7.1.3.30 ICM426XX_CHIP_CONFIG_RESET_t                 | 181 |
| 7.1.3.31 ICM426XX_CHIP_CONFIG_SPI_MODE_t              | 181 |
| 7.1.3.32 ICM426XX_DEVICE_CONFIG_RESET_t               | 182 |
| 7.1.3.33 ICM426XX_DEVICE_CONFIG_SPI_MODE_t            | 182 |
| 7.1.3.34 ICM426XX_FIFO_CONFIG1_ACCEL_t                | 182 |
| 7.1.3.35 ICM426XX_FIFO_CONFIG1_GYRO_t                 | 182 |
| 7.1.3.36 ICM426XX_FIFO_CONFIG1_HIRES_t                | 183 |
| 7.1.3.37 ICM426XX_FIEO_CONFIG1_TEMP_t                 | 183 |

| 7.1.3.38 ICM426XX_FIFO_CONFIG1_TMST_FSYNC_t            |
|--------------------------------------------------------|
| 7.1.3.39 ICM426XX_FIFO_CONFIG1_WM_GT_t                 |
| 7.1.3.40 ICM426XX_FIFO_CONFIG_MODE_t                   |
| 7.1.3.41 ICM426XX_FSYNC_CONFIG_UI_SEL_t                |
| 7.1.3.42 ICM426XX_GYRO_AAF_DIS_t                       |
| 7.1.3.43 ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_AVG_t  |
| 7.1.3.44 ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BW_t   |
| 7.1.3.45 ICM426XX_GYRO_ACCEL_CONFIG0_GYRO_FILT_BW_t    |
| 7.1.3.46 ICM426XX_GYRO_CONFIG0_FS_SEL_t                |
| 7.1.3.47 ICM426XX_GYRO_CONFIG0_ODR_t                   |
| 7.1.3.48 ICM426XX_GYRO_CONFIG_GYRO_UI_FILT_ORD_t       |
| 7.1.3.49 ICM426XX_GYRO_NF_DIS_t                        |
| 7.1.3.50 ICM426XX_INT_CONFIG1_ASY_RST_t                |
| 7.1.3.51 ICM426XX_INT_CONFIG_INT1_DRIVE_CIRCUIT_t      |
| 7.1.3.52 ICM426XX_INT_CONFIG_INT1_POLARITY_t           |
| 7.1.3.53 ICM426XX_INT_CONFIG_INT2_DRIVE_CIRCUIT_t      |
| 7.1.3.54 ICM426XX_INT_CONFIG_INT2_POLARITY_t           |
| 7.1.3.55 ICM426XX_INT_TDEASSERT_t                      |
| 7.1.3.56 ICM426XX_INT_TPULSE_DURATION_t                |
| 7.1.3.57 ICM426XX_INTF_CONFIG0_DATA_ENDIAN_t           |
| 7.1.3.58 ICM426XX_INTF_CONFIG0_FIFO_COUNT_ENDIAN_t     |
| 7.1.3.59 ICM426XX_INTF_CONFIG0_FIFO_COUNT_REC_t        |
| 7.1.3.60 ICM426XX_INTF_CONFIG0_FIFO_SREG_INVALID_IND_t |
| 7.1.3.61 ICM426XX_INTF_CONFIG0_SPI_MODE_OIS1_t         |
| 7.1.3.62 ICM426XX_INTF_CONFIG0_SPI_MODE_OIS2_t         |
| 7.1.3.63 ICM426XX_INTF_CONFIG1_ACCEL_LP_CLK_t          |
| 7.1.3.64 ICM426XX_INTF_CONFIG1_RTC_MODE_t              |
| 7.1.3.65 ICM426XX_INTF_CONFIG4_AP_SPI_t                |
| 7.1.3.66 ICM426XX_INTF_CONFIG4_AUX1_SPI_t              |
| 7.1.3.67 ICM426XX_OIS1_CONFIG1_ACCEL_EN_t              |
| 7.1.3.68 ICM426XX_OIS1_CONFIG1_ACCEL_LP_CLK_SEL_t      |
| 7.1.3.69 ICM426XX_OIS1_CONFIG1_DEC_t                   |
| 7.1.3.70 ICM426XX_OIS1_CONFIG1_GYRO_EN_t               |
| 7.1.3.71 ICM426XX_OIS1_CONFIG2_ACCEL_FS_SEL_t          |
| 7.1.3.72 ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_t           |
| 7.1.3.73 ICM426XX_OIS2_CONFIG1_ACCEL_EN_t              |
| 7.1.3.74 ICM426XX_OIS2_CONFIG1_ACCEL_LP_CLK_SEL_t      |
| 7.1.3.75 ICM426XX_OIS2_CONFIG1_DEC_t                   |
| 7.1.3.76 ICM426XX_OIS2_CONFIG1_GYRO_EN_t               |
| 7.1.3.77 ICM426XX_OIS2_CONFIG2_ACCEL_FS_SEL_t          |
| 7.1.3.78 ICM426XX_OIS2_CONFIG2_GYRO_FS_SEL_t           |
| 7.1.3.79 ICM426XX_PWR_MGMT_0_ACCEL_MODE_t              |

| dex                                                 | 209 |
|-----------------------------------------------------|-----|
| 7.6 lcm426xxTransport.h File Reference              | 206 |
| 7.5 lcm426xxSelfTest.h File Reference               | 206 |
| 7.4 lcm426xxExtFunc.h File Reference                | 205 |
| 7.3 Icm426xxDriver_HL_apex.h File Reference         | 203 |
| 7.2 lcm426xxDriver_HL.h File Reference              | 199 |
| 7.1.3.94 ICM426XX_TMST_CONFIG_TMST_TO_REGS_EN_t     | 199 |
| 7.1.3.93 ICM426XX_TMST_CONFIG_TMST_FSYNC_EN_t       | 199 |
| 7.1.3.92 ICM426XX_TMST_CONFIG_TMST_EN_t             | 199 |
| 7.1.3.91 ICM426XX_TMST_CONFIG_RESOL_t               | 199 |
| 7.1.3.90 ICM426XX_SMD_CONFIG_WOM_MODE_t             | 198 |
| 7.1.3.89 ICM426XX_SMD_CONFIG_WOM_INT_MODE_t         | 198 |
| 7.1.3.88 ICM426XX_SMD_CONFIG_SMD_MODE_t             | 198 |
| 7.1.3.87 ICM426XX_SIGNAL_PATH_RESET_TMST_STROBE_t   | 198 |
| 7.1.3.86 ICM426XX_SIGNAL_PATH_RESET_FIFO_FLUSH_t    | 197 |
| 7.1.3.85 ICM426XX_SIGNAL_PATH_RESET_DMP_MEM_RESET_t | 197 |
| 7.1.3.84 ICM426XX_SIGNAL_PATH_RESET_DMP_INIT_t      | 197 |
| 7.1.3.83 ICM426XX_SENSOR_CONFIG2_OIS_MODE_t         | 197 |
| 7.1.3.82 ICM426XX_PWR_MGMT_0_TEMP_t                 | 196 |
| 7.1.3.81 ICM426XX_PWR_MGMT_0_IDLE_t                 | 196 |
| 7.1.3.80 ICM426XX_PWR_MGMT_0_GYRO_MODE_t            | 196 |

Index

# **Deprecated List**

Member ICM426XX\_SERIAL\_IF\_TYPE\_t

 $\textbf{Kept for retrocompatibility. Replaced with \verb|uint32_t type in struct inv_icm426xx_serif struct.}\\$ 

2 Deprecated List

## **Module Index**

#### 2.1 Modules

Here is a list of all modules:

| Driver             |    |
|--------------------|----|
| APEX driver        | 34 |
| External functions | 47 |
| Self-test          | 48 |
| Transport          | 49 |

4 Module Index

## **Class Index**

### 3.1 Class List

Here are the classes, structs, unions and interfaces with brief descriptions:

| tito_neader_t                                 |    |
|-----------------------------------------------|----|
| Describe the content of the FIFO header       | 55 |
| inv_icm426xx                                  |    |
| lcm426xx driver states definition             | 57 |
| inv_icm426xx_apex_parameters                  |    |
| Icm426xx APEX inputs parameters definition    | 63 |
| inv_icm426xx_apex_step_activity               |    |
| APEX pedometer outputs                        | 65 |
| inv_icm426xx_interrupt_parameter_t            |    |
| lcm426xx set of interrupt enable flag         | 66 |
| inv_icm426xx_sensor_event_t                   |    |
| Sensor event structure definition             | 68 |
| inv_icm426xx_serif                            |    |
| Base sensor serial interface                  | 70 |
| inv_icm426xx_tap_data                         |    |
| TAP outputs                                   | 71 |
| inv_icm426xx_tap_parameters_t                 |    |
| Icm426xx TAP inputs parameters definition     | 73 |
| inv_icm426xx_transport                        |    |
| Transport interface                           | 74 |
| inv_icm426xx_transport::register_cache        |    |
| Contains mirrored values of some IP registers | 75 |

6 Class Index

## File Index

### 4.1 File List

Here is a list of all files with brief descriptions:

| lcm426xxDefs.h                        |
|---------------------------------------|
| File exposing the device register map |
| Icm426xxDriver_HL.h                   |
| Icm426xxDriver_HL_apex.h 20           |
| lcm426xxExtFunc.h                     |
| lcm426xxSelfTest.h                    |
| lcm426xxTransport.h                   |

8 File Index

### **Module Documentation**

#### 5.1 Driver

High-level API to drive the device.

#### **Files**

• file Icm426xxDriver\_HL.h

#### **Classes**

struct inv\_icm426xx\_sensor\_event\_t

Sensor event structure definition.

• struct inv\_icm426xx

Icm426xx driver states definition.

struct inv\_icm426xx\_interrupt\_parameter\_t

Icm426xx set of interrupt enable flag.

#### **Macros**

• #define INV\_ICM426XX\_LIGHTWEIGHT\_DRIVER 0

Lighten driver logic by stripping out procedures on transitions.

#define PLL\_SCALE\_FACTOR\_Q24 (1UL << 24)</li>

Scale factor and max ODR Dependant of chip.

- #define ICM\_PART\_DEFAULT\_OIS\_MODE ICM426XX\_SENSOR\_CONFIG2\_OIS\_MODE\_8KHZ
- #define ACCEL\_CONFIG0\_FS\_SEL\_MAX ICM426XX\_ACCEL\_CONFIG0\_FS\_SEL\_16g

Max FSR values for accel and gyro Dependant of chip.

- #define GYRO\_CONFIG0\_FS\_SEL\_MAX ICM426XX\_GYRO\_CONFIG0\_FS\_SEL\_2000dps
- #define ACCEL\_OFFUSER\_MAX\_MG 1000
- #define GYRO\_OFFUSER\_MAX\_DPS 64
- #define RTC\_SUPPORTED 0

RTC Support flag Define whether the RTC mode is supported Dependant of chip.

• #define ICM426XX\_FIFO\_MIRRORING\_SIZE 16 \* 129

Icm426xx maximum buffer size mirrored from FIFO at polling time.

#define ICM426XX\_DEFAULT\_WOM\_THS\_MG 52 >> 2 /\* = 52mg/4 \*/

Default value for the WOM threshold Resolution of the threshold is  $\sim$ = 4mg.

#define ICM426XX\_ACC\_STARTUP\_TIME\_US 20000U

Icm426xx Accelerometer start-up time before having correct data.

#define ICM426XX\_GYR\_STARTUP\_TIME\_US 60000U

Icm426xx Gyroscope start-up time before having correct data.

10 **Module Documentation** 

#### **Enumerations**

```
enum inv_icm426xx_sensor {
     INV_ICM426XX_SENSOR_ACCEL, INV_ICM426XX_SENSOR_GYRO, INV_ICM426XX_SENSOR_FSYNC_EVENT
      , INV ICM426XX SENSOR OIS,
     INV ICM426XX SENSOR TEMPERATURE, INV ICM426XX SENSOR TAP, INV ICM426XX SENSOR DMP PEDOMET
      , INV ICM426XX SENSOR DMP PEDOMETER COUNT,
     INV ICM426XX SENSOR DMP TILT, INV ICM426XX SENSOR MAX }
         Sensor identifier for UI control and OIS function.
    enum INV_ICM426XX_FIFO_CONFIG_t { INV_ICM426XX_FIFO_DISABLED = 0, INV_ICM426XX_FIFO_ENABLED
     = 1  }
         Configure Fifo usage.

    enum inv icm426xx interrupt value { INV ICM426XX DISABLE = 0 , INV ICM426XX ENABLE }

Functions
    • int inv_icm426xx_set_reg_bank (struct inv_icm426xx *s, uint8 t bank)
         Set register bank index.

    int inv icm426xx init (struct inv icm426xx *s, struct inv icm426xx serif, void(*sensor event ←

     cb)(inv icm426xx sensor event t *event))
         Initializes device.

    int inv icm426xx device reset (struct inv icm426xx *s)

         Perform a soft reset of the device.
    • int inv icm426xx get who am i (struct inv icm426xx *s, uint8 t *who am i)
         return WHOAMI value
    • int inv_icm426xx_force_clock_source (struct inv_icm426xx *s, ICM426XX_INTF_CONFIG1_ACCEL_LP_CLK_t
     clk src)
         Configure Accel clock source.
    int inv_icm426xx_enable_accel_low_power_mode (struct inv_icm426xx *s)
         Enable accel in low power mode.
    • int inv icm426xx enable accel low noise mode (struct inv icm426xx *s)
         Enable accel in low noise mode.

    int inv icm426xx disable accel (struct inv icm426xx *s)

         Disable accel.

    int inv icm426xx enable gyro low noise mode (struct inv icm426xx *s)

         Enable gyro in low noise mode.

    int inv_icm426xx_disable_gyro (struct inv_icm426xx *s)

         Disable avro.

    int inv icm426xx enable fsync (struct inv icm426xx *s)

         Enable fsync tagging functionality.
    • int inv_icm426xx_disable_fsync (struct inv_icm426xx *s)
         Disable fsync tagging functionality.
    • int inv icm426xx configure timestamp resolution (struct inv icm426xx *s, ICM426XX TMST CONFIG RESOL t
```

resol)

Configure timestamp resolution from FIFO.

 int inv icm426xx set config ibi (struct inv icm426xx \*s, inv icm426xx interrupt parameter t \*interrupt ← to configure)

Configure which interrupt source can trigger IBI interruptions.

 int inv\_icm426xx\_get\_config\_ibi (struct inv\_icm426xx \*s, inv\_icm426xx\_interrupt parameter t \*interrupt ← to\_configure)

Retrieve interrupts configuration.

int inv\_icm426xx\_set\_config\_int1 (struct inv\_icm426xx \*s, inv\_icm426xx\_interrupt\_parameter\_t \*interrupt
 \_to\_configure)

Configure which interrupt source can trigger INT1.

int inv\_icm426xx\_get\_config\_int1 (struct inv\_icm426xx \*s, inv\_icm426xx\_interrupt\_parameter\_t \*interrupt
 \_to\_configure)

Retrieve interrupts configuration.

int inv\_icm426xx\_set\_config\_int2 (struct inv\_icm426xx \*s, inv\_icm426xx\_interrupt\_parameter\_t \*interrupt
 \_to\_configure)

Configure which interrupt source can trigger INT2.

int inv\_icm426xx\_get\_config\_int2 (struct inv\_icm426xx \*s, inv\_icm426xx\_interrupt\_parameter\_t \*interrupt
 \_to\_configure)

Retrieve interrupts configuration.

• int inv\_icm426xx\_get\_data\_from\_registers (struct inv\_icm426xx \*s)

Read all registers containing data (temperature, accelerometer and gyroscope).

int inv icm426xx get data from fifo (struct inv icm426xx \*s)

Read all available packets from the FIFO.

uint32 t inv icm426xx convert odr bitfield to us (uint32 t odr bitfield)

 ${\it Converts} \ {\it ICM426XX\_ACCEL\_CONFIG0\_ODR\_t} \ {\it or} \ {\it ICM426XX\_GYRO\_CONFIG0\_ODR\_t} \ {\it enums} \ {\it to} \ {\it period} \ {\it expressed} \ {\it in} \ {\it us}.$ 

int inv\_icm426xx\_set\_accel\_frequency (struct inv\_icm426xx \*s, const ICM426XX\_ACCEL\_CONFIG0\_ODR\_t frequency)

Configure accel Output Data Rate.

int inv\_icm426xx\_set\_gyro\_frequency (struct inv\_icm426xx \*s, const ICM426XX\_GYRO\_CONFIG0\_ODR\_t frequency)

Configure gyro Output Data Rate.

int inv\_icm426xx\_set\_accel\_fsr (struct inv\_icm426xx \*s, ICM426XX\_ACCEL\_CONFIG0\_FS\_SEL\_t accel
 \_fsr\_g)

Set accel full scale range.

int inv\_icm426xx\_get\_accel\_fsr (struct inv\_icm426xx \*s, ICM426XX\_ACCEL\_CONFIG0\_FS\_SEL\_t \*accel ← \_fsr\_g)

Access accel full scale range.

int inv\_icm426xx\_set\_gyro\_fsr (struct inv\_icm426xx \*s, ICM426XX\_GYRO\_CONFIG0\_FS\_SEL\_t gyro\_fsr
 — dps)

Set gyro full scale range.

int inv\_icm426xx\_get\_gyro\_fsr (struct inv\_icm426xx \*s, ICM426XX\_GYRO\_CONFIG0\_FS\_SEL\_t \*gyro\_
 fsr\_dps)

Access gyro full scale range.

int inv\_icm426xx\_set\_accel\_lp\_avg (struct inv\_icm426xx \*s, ICM426XX\_GYRO\_ACCEL\_CONFIG0\_ACCEL\_FILT\_AVG\_t acc\_avg)

Set accel Low-Power averaging value.

int inv\_icm426xx\_set\_accel\_In\_bw (struct inv\_icm426xx \*s, ICM426XX\_GYRO\_ACCEL\_CONFIG0\_ACCEL\_FILT\_BW\_t acc\_bw)

Set accel Low-Noise bandwidth value.

int inv\_icm426xx\_set\_gyro\_ln\_bw (struct inv\_icm426xx \*s, ICM426XX\_GYRO\_ACCEL\_CONFIG0\_GYRO\_FILT\_BW\_t gyr\_bw)

Set gyro Low-Noise bandwidth value.

• int inv\_icm426xx\_reset\_fifo (struct inv\_icm426xx \*s)

reset ICM426XX fifo

int inv\_icm426xx\_enable\_timestamp\_to\_register (struct inv\_icm426xx \*s)

Enable the 20bits-timestamp register access to read in a reliable way the strobed timestamp.

int inv icm426xx disable timestamp to register (struct inv icm426xx \*s)

Disable the 20bits-timestamp register access.

int inv\_icm426xx\_get\_current\_timestamp (struct inv\_icm426xx \*s, uint32\_t \*icm\_time)

Get the timestamp value of icm426xx from register.

• int inv\_icm426xx\_enable\_clkin\_rtc (struct inv\_icm426xx \*s, uint8\_t enable)

Enable or disable CLKIN/RTC capability.

• int inv icm426xx get clkin rtc status (struct inv icm426xx \*s)

Get CLKIN/RTC feature status.

• int inv\_icm426xx\_enable\_high\_resolution\_fifo (struct inv\_icm426xx \*s)

Enable 20 bits raw acc and raw gyr data in fifo.

• int inv\_icm426xx\_disable\_high\_resolution\_fifo (struct inv\_icm426xx \*s)

Disable 20 bits raw acc and raw gyr data in fifo.

int inv\_icm426xx\_configure\_fifo (struct inv\_icm426xx \*s, INV\_ICM426XX\_FIFO\_CONFIG\_t fifo\_config)

Configure Fifo to select the way data are gathered.

• int inv\_icm426xx\_configure\_fifo\_wm (struct inv\_icm426xx \*s, uint16\_t wm)

Configure Fifo watermark (also referred to as fifo threshold).

uint32\_t inv\_icm426xx\_get\_fifo\_timestamp\_resolution\_us\_q24 (struct inv\_icm426xx \*s)

Get FIFO timestamp resolution.

uint32\_t inv\_icm426xx\_get\_reg\_timestamp\_resolution\_us\_q24 (struct inv\_icm426xx \*s)

Get register timestamp resolution.

const char \* inv\_icm426xx\_get\_version (void)

Return driver version x.y.z-suffix as a char array.

## 5.1.1 Detailed Description

High-level API to drive the device.

## 5.1.2 Macro Definition Documentation

### 5.1.2.1 ACCEL\_CONFIGO\_FS\_SEL\_MAX

```
\verb|#define ACCEL_CONFIGO_FS_SEL_MAX ICM426XX_ACCEL_CONFIGO_FS_SEL_16g| \\
```

Max FSR values for accel and gyro Dependant of chip.

### 5.1.2.2 ACCEL OFFUSER MAX MG

#define ACCEL\_OFFUSER\_MAX\_MG 1000

## 5.1.2.3 GYRO\_CONFIGO\_FS\_SEL\_MAX

#define GYRO\_CONFIGO\_FS\_SEL\_MAX ICM426XX\_GYRO\_CONFIGO\_FS\_SEL\_2000dps

## 5.1.2.4 GYRO\_OFFUSER\_MAX\_DPS

#define GYRO\_OFFUSER\_MAX\_DPS 64

## 5.1.2.5 ICM426XX\_ACC\_STARTUP\_TIME\_US

#define ICM426XX\_ACC\_STARTUP\_TIME\_US 20000U

Icm426xx Accelerometer start-up time before having correct data.

## 5.1.2.6 ICM426XX\_DEFAULT\_WOM\_THS\_MG

#define ICM426XX\_DEFAULT\_WOM\_THS\_MG 52 >> 2 /\* = 52mg/4 \*/

Default value for the WOM threshold Resolution of the threshold is  $\sim$ = 4mg.

### 5.1.2.7 ICM426XX FIFO MIRRORING SIZE

#define ICM426XX\_FIFO\_MIRRORING\_SIZE 16 \* 129

Icm426xx maximum buffer size mirrored from FIFO at polling time.

Warning

fifo\_idx type variable must be large enough to parse the FIFO\_MIRRORING\_SIZE

## 5.1.2.8 ICM426XX\_GYR\_STARTUP\_TIME\_US

#define ICM426XX\_GYR\_STARTUP\_TIME\_US 60000U

Icm426xx Gyroscope start-up time before having correct data.

## 5.1.2.9 ICM\_PART\_DEFAULT\_OIS\_MODE

#define ICM\_PART\_DEFAULT\_OIS\_MODE ICM426XX\_SENSOR\_CONFIG2\_OIS\_MODE\_8KHZ

## 5.1.2.10 INV\_ICM426XX\_LIGHTWEIGHT\_DRIVER

```
#define INV_ICM426XX_LIGHTWEIGHT_DRIVER 0
```

Lighten driver logic by stripping out procedures on transitions.

In the nominal case, ie. when sensors are enabled and their output has settled, ICM-426XX will not need the logic to handle each transition. They are part of each API function so this code will be linked in regardless. This might not be desirable for the most size-constrained platforms and it can be avoided by setting this define to 1.

## 5.1.2.11 PLL\_SCALE\_FACTOR\_Q24

```
#define PLL_SCALE_FACTOR_Q24 (1UL << 24)</pre>
```

Scale factor and max ODR Dependant of chip.

## 5.1.2.12 RTC\_SUPPORTED

```
#define RTC_SUPPORTED 0
```

RTC Support flag Define whether the RTC mode is supported Dependant of chip.

# 5.1.3 Enumeration Type Documentation

# 5.1.3.1 INV\_ICM426XX\_FIFO\_CONFIG\_t

```
\verb"enum INV_ICM426XX_FIFO_CONFIG_t"
```

Configure Fifo usage.

## Enumerator

| INV_ICM426XX_FIFO_DISABLED | Fifo is disabled and data source is sensors registers. |
|----------------------------|--------------------------------------------------------|
| INV ICM426XX FIFO ENABLED  | Fifo is used as data source.                           |

## 5.1.3.2 inv\_icm426xx\_interrupt\_value

 ${\tt enum inv\_icm426xx\_interrupt\_value}$ 

### Enumerator

| INV_ICM426XX_DISABLE |  |
|----------------------|--|
| INV_ICM426XX_ENABLE  |  |

# 5.1.3.3 inv\_icm426xx\_sensor

```
enum inv_icm426xx_sensor
```

Sensor identifier for UI control and OIS function.

## Enumerator

| INV_ICM426XX_SENSOR_ACCEL                    | Accelerometer (UI control path)                                                                                                                                                                                     |
|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INV_ICM426XX_SENSOR_GYRO                     | Gyroscope (UI control path)                                                                                                                                                                                         |
| INV_ICM426XX_SENSOR_FSYNC_EVENT              | Used by OIS and UI control layers.                                                                                                                                                                                  |
| INV_ICM426XX_SENSOR_OIS                      | Only used by OIS layer.                                                                                                                                                                                             |
| INV_ICM426XX_SENSOR_TEMPERATURE              | Chip temperature, enabled by default. Will be reported only if Accel and/or Gyro are also enabled. The Temperature's ODR (Output Data Rate) will match the ODR of Accel or Gyro, or the fastest if both are enabled |
| INV_ICM426XX_SENSOR_TAP                      | Tap and Double tap.                                                                                                                                                                                                 |
| INV_ICM426XX_SENSOR_DMP_PEDOMETER_←<br>EVENT | Pedometer: step is detected.                                                                                                                                                                                        |
| INV_ICM426XX_SENSOR_DMP_PEDOMETER_←<br>COUNT | Pedometer: step counter.                                                                                                                                                                                            |
| INV_ICM426XX_SENSOR_DMP_TILT                 | Tilt.                                                                                                                                                                                                               |
| INV_ICM426XX_SENSOR_MAX                      |                                                                                                                                                                                                                     |

# 5.1.4 Function Documentation

# 5.1.4.1 inv\_icm426xx\_configure\_fifo()

Configure Fifo to select the way data are gathered.

## **Parameters**

| in | s           | Pointer to device.                                                                                              |
|----|-------------|-----------------------------------------------------------------------------------------------------------------|
| in | fifo_config | Fifo configuration method: If enabled data are coming from fifo and interrupt is configured                     |
|    |             | on Fifo Watermark. If disabled data are coming from sensor registers and interrupt is configured on Data ready. |
|    | bu Barran   | comigator on bala roady.                                                                                        |

Generated by Doxygen

### Returns

0 on success, negative value on error.

## 5.1.4.2 inv\_icm426xx\_configure\_fifo\_wm()

Configure Fifo watermark (also referred to as fifo threshold).

### **Parameters**

| in | s  | Pointer to device. |
|----|----|--------------------|
| in | wm | Watermark value.   |

#### Returns

0 on success, negative value on error.

## 5.1.4.3 inv\_icm426xx\_configure\_timestamp\_resolution()

```
int inv_icm426xx_configure_timestamp_resolution ( struct\ inv\_icm426xx*s, ICM426XX\_TMST\_CONFIG\_RESOL\_t\ resol\ )
```

Configure timestamp resolution from FIFO.

#### **Parameters**

| in | s     | Pointer to device.                                                               |
|----|-------|----------------------------------------------------------------------------------|
| in | resol | The expected resolution of the timestamp. See enum ICM426XX_TMST_CONFIG_RESOL_t. |

### Returns

0 on success, negative value on error.

# Warning

The resolution will have no effect if RTC is enabled

## 5.1.4.4 inv\_icm426xx\_convert\_odr\_bitfield\_to\_us()

Converts  $ICM426XX\_ACCEL\_CONFIGO\_ODR\_t$  or  $ICM426XX\_GYRO\_CONFIGO\_ODR\_t$  enums to period expressed in us.

## **Parameters**

| ſ | in | odr bitfield | An ICM426XX ACCEL CONFIGO ODR tor ICM426XX GYRO CONFIGO ODR tenum |
|---|----|--------------|-------------------------------------------------------------------|
|   |    |              |                                                                   |

### Returns

The corresponding period expressed in us

## 5.1.4.5 inv\_icm426xx\_device\_reset()

```
int inv_icm426xx_device_reset ( struct inv\_icm426xx * s )
```

Perform a soft reset of the device.

### **Parameters**

```
in s Pointer to device.
```

## Returns

0 on success, negative value on error.

# 5.1.4.6 inv\_icm426xx\_disable\_accel()

```
int inv_icm426xx_disable_accel ( struct inv\_icm426xx * s )
```

Disable accel.

### **Parameters**

| in | s | Pointer to device. |
|----|---|--------------------|

#### Returns

0 on success, negative value on error.

## 5.1.4.7 inv\_icm426xx\_disable\_fsync()

```
int inv_icm426xx_disable_fsync ( {\tt struct\ inv\_icm426xx} * s \ )
```

Disable fsync tagging functionality.

- · disables fsync
- disables timestamp to registers. Once fysnc is disabled timestamp is pushed to fifo instead of fsync counter. So in order to decrease power consumption, timestamp is no more available in registers.
- · disables fsync related interrupt

### **Parameters**

| in $\boldsymbol{s}$ | Pointer to device. |
|---------------------|--------------------|
|---------------------|--------------------|

#### Returns

0 on success, negative value on error.

## 5.1.4.8 inv\_icm426xx\_disable\_gyro()

```
int inv_icm426xx_disable_gyro ( {\tt struct\ inv\_icm426xx} * s \ )
```

Disable gyro.

#### **Parameters**

```
in s Pointer to device.
```

#### Returns

0 on success, negative value on error.

## 5.1.4.9 inv\_icm426xx\_disable\_high\_resolution\_fifo()

5.1 Driver 19 Disable 20 bits raw acc and raw gyr data in fifo.

### **Parameters**

| in | s | Pointer to device. |
|----|---|--------------------|
|    | _ |                    |

### **Returns**

0 on success, negative value on error.

# 5.1.4.10 inv\_icm426xx\_disable\_timestamp\_to\_register()

```
int inv_icm426xx_disable_timestamp_to_register ( struct \ inv\_icm426xx \ * \ s \ )
```

Disable the 20bits-timestamp register access.

Register read always return 0's.

## **Parameters**

| in s Pointer to device |
|------------------------|
|------------------------|

## Returns

0 on success, negative value on error.

# 5.1.4.11 inv\_icm426xx\_enable\_accel\_low\_noise\_mode()

```
int inv_icm426xx_enable_accel_low_noise_mode ( struct \ inv\_icm426xx \ * \ s \ )
```

Enable accel in low noise mode.

#### **Parameters**

| in | s | Pointer to device. |
|----|---|--------------------|

### Returns

### 5.1.4.12 inv\_icm426xx\_enable\_accel\_low\_power\_mode()

Enable accel in low power mode.

### **Parameters**

| in | s | Pointer to device. |
|----|---|--------------------|
|----|---|--------------------|

#### Returns

0 on success, negative value on error.

## 5.1.4.13 inv\_icm426xx\_enable\_clkin\_rtc()

Enable or disable CLKIN/RTC capability.

#### **Parameters**

| in | s      | Pointer to device.                                  |
|----|--------|-----------------------------------------------------|
| in | enable | 1 if external 32kHz is provided to ICM, 0 otherwise |

#### Returns

0 on success, negative value on error.

### Warning

In case CLKIN is disabled, it is recommended to call  $inv\_icm426xx\_configure\_timestamp\_{\leftarrow}$  resolution just afterwards so that timestamp resolution is in line with system request.

## 5.1.4.14 inv\_icm426xx\_enable\_fsync()

Enable fsync tagging functionality.

- · enables fsync
- enables timestamp to registers. Once fysnc is enabled fsync counter is pushed to fifo instead of timestamp. So timestamp is made available in registers. Note that this increase power consumption.
- · enables fsync related interrupt

### **Parameters**

| in s Pointer to device |
|------------------------|
|------------------------|

#### Returns

0 on success, negative value on error.

## 5.1.4.15 inv\_icm426xx\_enable\_gyro\_low\_noise\_mode()

```
int inv_icm426xx_enable_gyro_low_noise_mode ( struct \ inv\_icm426xx * s \ )
```

Enable gyro in low noise mode.

### **Parameters**

| in s | Pointer to device. |
|------|--------------------|
|------|--------------------|

## Returns

0 on success, negative value on error.

## 5.1.4.16 inv\_icm426xx\_enable\_high\_resolution\_fifo()

```
int inv_icm426xx_enable_high_resolution_fifo ( {\tt struct\ inv\_icm426xx} * s \ )
```

Enable 20 bits raw acc and raw gyr data in fifo.

### **Parameters**



## Returns

0 on success, negative value on error.

## 5.1.4.17 inv\_icm426xx\_enable\_timestamp\_to\_register()

Enable the 20bits-timestamp register access to read in a reliable way the strobed timestamp.

To do that, the fine clock is forced enabled at some power cost.

### **Parameters**

| in s | Pointer to device. |
|------|--------------------|
|------|--------------------|

### Returns

0 on success, negative value on error.

# 5.1.4.18 inv\_icm426xx\_force\_clock\_source()

Configure Accel clock source.

#### **Parameters**

| in | s       | Pointer to device.      |
|----|---------|-------------------------|
| in | clk_src | new clock source to use |

### Returns

0 on success, negative value on error

## Note

Transitions when enabling/disabling sensors are already handled by the driver. This function forces a specific clock source.

## 5.1.4.19 inv\_icm426xx\_get\_accel\_fsr()

```
int inv_icm426xx_get_accel_fsr ( struct \ inv\_icm426xx * s, \\ ICM426XX\_ACCEL\_CONFIGO\_FS\_SEL\_t * accel\_fsr\_g )
```

Access accel full scale range.

### **Parameters**

| in  | s          | Pointer to device.        |
|-----|------------|---------------------------|
| out | accel_fsr⊷ | Current full scale range. |
|     | _g         |                           |

### Returns

0 on success, negative value on error.

## 5.1.4.20 inv\_icm426xx\_get\_clkin\_rtc\_status()

```
int inv_icm426xx_get_clkin_rtc_status ( struct inv\_icm426xx * s )
```

Get CLKIN/RTC feature status.

## **Parameters**

| in s | Pointer to device. |
|------|--------------------|
|------|--------------------|

#### Returns

0 if CLKIN is disabled, 1 if enabled.

### Warning

In case CLKIN is disabled, it is recommended to call  $inv\_icm426xx\_configure\_timestamp\_{\leftarrow}$  resolution just afterwards so that timestamp resolution is in line with system request.

## 5.1.4.21 inv\_icm426xx\_get\_config\_ibi()

Retrieve interrupts configuration.

## **Parameters**

|   | in | S                      | Pointer to device.                                                  |
|---|----|------------------------|---------------------------------------------------------------------|
| Ī | in | interrupt_to_configure | Structure with the corresponding state to manage IBI interruptions. |

### Returns

## 5.1.4.22 inv\_icm426xx\_get\_config\_int1()

Retrieve interrupts configuration.

## **Parameters**

| in | S                      | Pointer to device.                                     |
|----|------------------------|--------------------------------------------------------|
| in | interrupt_to_configure | Structure with the corresponding state to manage INT1. |

### Returns

0 on success, negative value on error.

## 5.1.4.23 inv\_icm426xx\_get\_config\_int2()

Retrieve interrupts configuration.

## **Parameters**

| in | S                      | Pointer to device.                                     |
|----|------------------------|--------------------------------------------------------|
| in | interrupt_to_configure | Structure with the corresponding state to manage INT2. |

### Returns

0 on success, negative value on error.

# 5.1.4.24 inv\_icm426xx\_get\_current\_timestamp()

Get the timestamp value of icm426xx from register.

# Parameters

| in | S        | Pointer to device.            |
|----|----------|-------------------------------|
| in | icm_time | Timestamp read from register. |

#### Returns

0 on success, negative value on error.

#### Warning

Timestamp register must be enabled before calling this API (see  $inv_icm426xx_enable\_ \leftarrow timestamp\_to\_register$  function)

### 5.1.4.25 inv\_icm426xx\_get\_data\_from\_fifo()

Read all available packets from the FIFO.

For each packet function builds a sensor event containing packet data and validity information. Then calls sensor\_event\_cb function for each packet.

### **Parameters**

| iı | า | s | Pointer to device. |
|----|---|---|--------------------|
|----|---|---|--------------------|

## Returns

0 on success, negative value on error.

### 5.1.4.26 inv\_icm426xx\_get\_data\_from\_registers()

Read all registers containing data (temperature, accelerometer and gyroscope).

Then calls sensor\_event\_cb function for each packet.

#### **Parameters**

| in | s | Pointer to device. |
|----|---|--------------------|

## Returns

## 5.1.4.27 inv\_icm426xx\_get\_fifo\_timestamp\_resolution\_us\_q24()

```
uint32_t inv_icm426xx_get_fifo_timestamp_resolution_us_q24 ( struct inv\_icm426xx * s \ )
```

Get FIFO timestamp resolution.

### **Parameters**

| in | s | Pointer to device. |
|----|---|--------------------|
|----|---|--------------------|

### Returns

The timestamp resolution in us as a q24 or 0 in case of error.

## 5.1.4.28 inv\_icm426xx\_get\_gyro\_fsr()

Access gyro full scale range.

### **Parameters**

| in  | S            | Pointer to device.        |
|-----|--------------|---------------------------|
| out | gyro_fsr_dps | Current full scale range. |

## Returns

0 on success, negative value on error.

# 5.1.4.29 inv\_icm426xx\_get\_reg\_timestamp\_resolution\_us\_q24()

Get register timestamp resolution.

## **Parameters**

| in | s | Pointer to device. |
|----|---|--------------------|

### Returns

The timestamp resolution in us as a q24 or 0 in case of error.

## 5.1.4.30 inv\_icm426xx\_get\_version()

Return driver version x.y.z-suffix as a char array.

### Returns

Driver version a char array "x.y.z-suffix".

## 5.1.4.31 inv\_icm426xx\_get\_who\_am\_i()

# return WHOAMI value

## **Parameters**

| in  | s     | Pointer to device. |
|-----|-------|--------------------|
| out | who_← | WHOAMI for device  |
|     | am_i  |                    |

## Returns

0 on success, negative value on error

## 5.1.4.32 inv\_icm426xx\_init()

Initializes device.

## **Parameters**

| in | s               | Pointer to device.                                                         |  |
|----|-----------------|----------------------------------------------------------------------------|--|
| in | serif           | Pointer on serial interface structure to be used to access icm426xx.       |  |
| in | sensor_event_cb | Callback executed when reading data from FIFO or registers. Can be NULL if |  |
|    |                 | inv_icm426xx_get_data_from_fifo and                                        |  |
|    |                 | inv_icm426xx_get_data_from_registers are not used by the                   |  |
|    |                 | application.                                                               |  |

### Returns

0 on success, negative value on error.

# 5.1.4.33 inv\_icm426xx\_reset\_fifo()

## reset ICM426XX fifo

#### **Parameters**

| in | s | Pointer to device. |
|----|---|--------------------|
|----|---|--------------------|

### Returns

0 on success, negative value on error.

# 5.1.4.34 inv\_icm426xx\_set\_accel\_frequency()

```
int inv_icm426xx_set_accel_frequency ( struct inv\_icm426xx * s, \\ const ICM426XX\_ACCEL\_CONFIGO\_ODR\_t frequency )
```

## Configure accel Output Data Rate.

## **Parameters**

| in | S         | Pointer to device.       |
|----|-----------|--------------------------|
| in | frequency | The requested frequency. |

## Returns

## 5.1.4.35 inv\_icm426xx\_set\_accel\_fsr()

```
int inv_icm426xx_set_accel_fsr ( struct \ inv\_icm426xx * s, \\ ICM426XX\_ACCEL\_CONFIGO\_FS\_SEL\_t \ accel\_fsr\_g )
```

Set accel full scale range.

## **Parameters**

| in | s          | Pointer to device.          |
|----|------------|-----------------------------|
| in | accel_fsr⊷ | Requested full scale range. |
|    | _g         |                             |

### Returns

0 on success, negative value on error.

## 5.1.4.36 inv\_icm426xx\_set\_accel\_ln\_bw()

Set accel Low-Noise bandwidth value.

## **Parameters**

| in | s      | Pointer to device.        |
|----|--------|---------------------------|
| in | acc_bw | Requested averaging value |

## Returns

0 on success, negative value on error.

## 5.1.4.37 inv\_icm426xx\_set\_accel\_lp\_avg()

Set accel Low-Power averaging value.

#### **Parameters**

| in | s       | Pointer to device.          |
|----|---------|-----------------------------|
| in | acc ava | Requested averaging value   |
|    |         | - toquotion avoraging value |

Generated by Doxygen

### Returns

0 on success, negative value on error.

## 5.1.4.38 inv\_icm426xx\_set\_config\_ibi()

Configure which interrupt source can trigger IBI interruptions.

#### **Parameters**

| in | S                      | Pointer to device.                                                  |
|----|------------------------|---------------------------------------------------------------------|
| in | interrupt_to_configure | Structure with the corresponding state to manage IBI interruptions. |

## Returns

0 on success, negative value on error.

## 5.1.4.39 inv\_icm426xx\_set\_config\_int1()

Configure which interrupt source can trigger INT1.

## **Parameters**

| in | S                      | Pointer to device.                                     |
|----|------------------------|--------------------------------------------------------|
| in | interrupt_to_configure | Structure with the corresponding state to manage INT1. |

### Returns

0 on success, negative value on error.

# 5.1.4.40 inv\_icm426xx\_set\_config\_int2()

Configure which interrupt source can trigger INT2.

### **Parameters**

| in | S                      | Pointer to device.                              |  |
|----|------------------------|-------------------------------------------------|--|
| in | interrupt_to_configure | Structure with the corresponding state to INT2. |  |

### Returns

0 on success, negative value on error.

# 5.1.4.41 inv\_icm426xx\_set\_gyro\_frequency()

Configure gyro Output Data Rate.

### **Parameters**

| in | S         | Pointer to device.       |
|----|-----------|--------------------------|
| in | frequency | The requested frequency. |

# Returns

0 on success, negative value on error.

## 5.1.4.42 inv\_icm426xx\_set\_gyro\_fsr()

Set gyro full scale range.

## **Parameters**

| in | s            | Pointer to device.          |
|----|--------------|-----------------------------|
| in | gyro_fsr_dps | Requested full scale range. |

#### Returns

## 5.1.4.43 inv\_icm426xx\_set\_gyro\_ln\_bw()

Set gyro Low-Noise bandwidth value.

## **Parameters**

| in | s      | Pointer to device.        |
|----|--------|---------------------------|
| in | gyr_bw | Requested averaging value |

## Returns

0 on success, negative value on error.

## 5.1.4.44 inv\_icm426xx\_set\_reg\_bank()

Set register bank index.

## **Parameters**

| in | s    | Pointer to device.  |
|----|------|---------------------|
| in | bank | New bank to be set. |

# Returns

0 on success, negative value on error.

# 5.2 APEX driver

High-level API to drive APEX-related features.

## **Files**

• file Icm426xxDriver\_HL\_apex.h

5.2 APEX driver 35

## **Classes**

struct inv\_icm426xx\_tap\_parameters\_t

Icm426xx TAP inputs parameters definition.

struct inv\_icm426xx\_apex\_parameters

Icm426xx APEX inputs parameters definition.

struct inv\_icm426xx\_apex\_step\_activity

APEX pedometer outputs.

struct inv\_icm426xx\_tap\_data

TAP outputs.

# **Typedefs**

typedef struct inv\_icm426xx\_apex\_parameters inv\_icm426xx\_apex\_parameters\_t

Icm426xx APEX inputs parameters definition.

typedef struct inv\_icm426xx\_apex\_step\_activity inv\_icm426xx\_apex\_step\_activity\_t

APEX pedometer outputs.

typedef struct inv\_icm426xx\_tap\_data inv\_icm426xx\_tap\_data\_t

TAP outputs.

## **Functions**

int inv\_icm426xx\_configure\_smd\_wom (struct inv\_icm426xx \*s, const uint8\_t x\_th, const uint8\_t y\_th, const uint8\_t z\_th, ICM426XX\_SMD\_CONFIG\_WOM\_INT\_MODE\_t wom\_int, ICM426XX\_SMD\_CONFIG\_WOM\_MODE\_t wom\_mode)

Configure Wake On Motion and SMD thresholds.

int inv\_icm426xx\_enable\_wom (struct inv\_icm426xx \*s)

Enable Wake On Motion.

• int inv\_icm426xx\_disable\_wom (struct inv\_icm426xx \*s)

Disable Wake On Motion.

int inv\_icm426xx\_enable\_smd (struct inv\_icm426xx \*s)

Enable Significant Motion Detection.

int inv\_icm426xx\_disable\_smd (struct inv\_icm426xx \*s)

Disable Significant Motion Detection.

int inv\_icm426xx\_init\_tap\_parameters\_struct (struct inv\_icm426xx \*s, inv\_icm426xx\_tap\_parameters\_t \*tap\_inputs)

Fill the TAP parameters structure with all the default parameters for TAP algorithm.

 int inv\_icm426xx\_configure\_tap\_parameters (struct inv\_icm426xx \*s, const inv\_icm426xx\_tap\_parameters\_t \*tap\_inputs)

Configure TAP.

int inv\_icm426xx\_get\_tap\_parameters (struct inv\_icm426xx \*s, inv\_icm426xx\_tap\_parameters\_t \*tap\_
 params)

Returns current TAP parameters.

int inv\_icm426xx\_enable\_tap (struct inv\_icm426xx \*s)

Enable TAP.

int inv\_icm426xx\_disable\_tap (struct inv\_icm426xx \*s)

Disable TAP.

int inv\_icm426xx\_init\_apex\_parameters\_struct (struct inv\_icm426xx \*s, inv\_icm426xx\_apex\_parameters\_t \*apex\_inputs)

Fill the APEX parameters structure with all the default parameters for APEX algorithms (pedometer, tilt)

• int inv\_icm426xx\_configure\_apex\_parameters (struct inv\_icm426xx \*s, const inv\_icm426xx\_apex\_parameters\_t \*apex\_inputs)

Configures DMP parameters for APEX algorithms (pedometer, tilt).

int inv\_icm426xx\_get\_apex\_parameters (struct inv\_icm426xx \*s, inv\_icm426xx\_apex\_parameters\_t \*apex
 —params)

Returns current DMP parameters for APEX algorithms (pedometer, tilt).

int inv\_icm426xx\_set\_apex\_frequency (struct inv\_icm426xx \*s, const ICM426XX\_APEX\_CONFIG0\_DMP\_ODR\_t frequency)

Configure DMP Output Data Rate for APEX algorithms (pedometer, tilt)

int inv\_icm426xx\_start\_dmp (struct inv\_icm426xx \*s)

Start DMP for APEX algorithms.

• int inv icm426xx reset dmp (struct inv icm426xx \*s)

Reset DMP memory.

int inv\_icm426xx\_enable\_apex\_pedometer (struct inv\_icm426xx \*s)

Enable APEX algorithm Pedometer.

• int inv\_icm426xx\_disable\_apex\_pedometer (struct inv\_icm426xx \*s)

Disable APEX algorithm Pedometer.

int inv\_icm426xx\_enable\_apex\_tilt (struct inv\_icm426xx \*s)

Enable APEX algorithm Tilt.

int inv\_icm426xx\_disable\_apex\_tilt (struct inv\_icm426xx \*s)

Disable APEX algorithm Tilt.

int inv\_icm426xx\_get\_apex\_data\_activity (struct inv\_icm426xx \*s, inv\_icm426xx\_apex\_step\_activity\_t \*apex\_activity)

Retrieve APEX pedometer outputs and format them.

- int inv\_icm426xx\_get\_tap\_data (struct inv\_icm426xx \*s, inv\_icm426xx\_tap\_data\_t \*tap\_data)

  \*Retrieve tap outputs.
- int inv\_icm426xx\_load\_dmp\_sram\_code (struct inv\_icm426xx \*s, const uint8\_t \*dmp\_prog, const uint32\_t start\_offset, const uint32\_t size)

Load custom DMP image into SRAM.

## 5.2.1 Detailed Description

High-level API to drive APEX-related features.

## 5.2.2 Typedef Documentation

### 5.2.2.1 inv\_icm426xx\_apex\_parameters\_t

 ${\tt typedef\ struct\ inv\_icm426xx\_apex\_parameters\ inv\_icm426xx\_apex\_parameters\_t}$ 

Icm426xx APEX inputs parameters definition.

5.2 APEX driver 37

### 5.2.2.2 inv\_icm426xx\_apex\_step\_activity\_t

```
typedef struct inv_icm426xx_apex_step_activity inv_icm426xx_apex_step_activity_t
```

APEX pedometer outputs.

### 5.2.2.3 inv\_icm426xx\_tap\_data\_t

```
typedef struct inv_icm426xx_tap_data inv_icm426xx_tap_data_t
```

TAP outputs.

## 5.2.3 Function Documentation

### 5.2.3.1 inv icm426xx configure apex parameters()

Configures DMP parameters for APEX algorithms (pedometer, tilt).

This programmable parameters will be decoded and propagate to the SRAM to be executed at DMP start.

## **Parameters**

| in | s           | Pointer to device.                  |
|----|-------------|-------------------------------------|
| in | apex_inputs | The requested input parameters. See |

### See also

```
inv icm426xx apex parameters t
```

## Warning

APEX inputs can't change on the fly, this API should be called before enabling any APEX features.

APEX configuration can't be done too frequently, but only once every 10ms. Otherwise it can create unknown behavior.

#### Returns

## 5.2.3.2 inv\_icm426xx\_configure\_smd\_wom()

```
int inv_icm426xx_configure_smd_wom (
    struct inv_icm426xx * s,
    const uint8_t x_th,
    const uint8_t y_th,
    const uint8_t z_th,
    icM426XX_SMD_CONFIG_WOM_INT_MODE_t wom_int,
    icM426XX_SMD_CONFIG_WOM_MODE_t wom_mode )
```

Configure Wake On Motion and SMD thresholds.

#### **Parameters**

| in | s                                                                       | s Pointer to device.                                                  |  |
|----|-------------------------------------------------------------------------|-----------------------------------------------------------------------|--|
| in | x_th                                                                    | Threshold value for the Wake on Motion Interrupt for X-axis accel.    |  |
| in | y_th                                                                    | th Threshold value for the Wake on Motion Interrupt for Y-axis accel. |  |
| in | z_th                                                                    | Threshold value for the Wake on Motion Interrupt for Z-axis accel.    |  |
| in | wom_int Select which mode between AND/OR is used to generate interrupt. |                                                                       |  |
| in | wom_mode Select which comparison mode is used for WoM detection.        |                                                                       |  |

## Returns

0 on success, negative value on error.

## 5.2.3.3 inv\_icm426xx\_configure\_tap\_parameters()

# Configure TAP.

# Parameters

| in | S          | Pointer to device.              |
|----|------------|---------------------------------|
| in | tap_inputs | The requested input parameters. |

## Returns

0 on success, negative value on error.

# 5.2.3.4 inv\_icm426xx\_disable\_apex\_pedometer()

Disable APEX algorithm Pedometer.

5.2 APEX driver

### **Parameters**

| in   s   Pointer to device. |
|-----------------------------|
|-----------------------------|

### Returns

0 on success, negative value on error.

# 5.2.3.5 inv\_icm426xx\_disable\_apex\_tilt()

```
int inv_icm426xx_disable_apex_tilt ( {\tt struct\ inv\_icm426xx} * s \ )
```

Disable APEX algorithm Tilt.

### **Parameters**

| in s | 3 | Pointer to device. |
|------|---|--------------------|
|------|---|--------------------|

#### Returns

0 on success, negative value on error.

## 5.2.3.6 inv\_icm426xx\_disable\_smd()

```
int inv_icm426xx_disable_smd ( struct inv\_icm426xx * s )
```

Disable Significant Motion Detection.

Disables SMD event generation and disables SMD interrupt.

## **Parameters**

```
in s Pointer to device.
```

## Returns

## 5.2.3.7 inv\_icm426xx\_disable\_tap()

```
int inv_icm426xx_disable_tap ( {\tt struct\ inv\_icm426xx} * s \ )
```

Disable TAP.

## **Parameters**

|  | in | s | Pointer to device. |
|--|----|---|--------------------|
|--|----|---|--------------------|

### Returns

0 on success, negative value on error.

### 5.2.3.8 inv\_icm426xx\_disable\_wom()

```
int inv_icm426xx_disable_wom ( {\tt struct\ inv\_icm426xx} * s \ )
```

Disable Wake On Motion.

Disables WoM event generation and reconfigures interrupt to fire on Fifo water-mark.

### **Parameters**

| in  | s | Pointer to device.   |
|-----|---|----------------------|
| T11 | ٥ | i diriter to device. |

### Returns

0 on success, negative value on error.

## 5.2.3.9 inv\_icm426xx\_enable\_apex\_pedometer()

Enable APEX algorithm Pedometer.

note: Pedometer request to have the accelerometer enabled to works with accelerometer frequency less than dmp frequency.

### **Parameters**

| in | s | Pointer to device. |
|----|---|--------------------|

5.2 APEX driver 41

#### Returns

0 on success, negative value on error.

#### Warning

Pedometer must be turned OFF to reconfigure it

### 5.2.3.10 inv\_icm426xx\_enable\_apex\_tilt()

```
int inv_icm426xx_enable_apex_tilt ( struct inv\_icm426xx * s )
```

Enable APEX algorithm Tilt.

note: Tilt request to have the accelerometer enabled to works with accelerometer frequency less than dmp frequency.

#### **Parameters**

| in | s | Pointer to device. |
|----|---|--------------------|
|----|---|--------------------|

#### Returns

0 on success, negative value on error.

# 5.2.3.11 inv\_icm426xx\_enable\_smd()

```
int inv_icm426xx_enable_smd ( struct inv\_icm426xx * s )
```

Enable Significant Motion Detection.

note: SMD requests to have the accelerometer enabled to work. Enables SMD event generation and configures interrupt to fire on SMD event. WoM event will also be generated. To have good performance, it's recommended to set accelerometer ODR (Output Data Rate) to 20ms and the accelerometer in Low Power Mode.

### **Parameters**

| in | s | Pointer to device. |
|----|---|--------------------|

#### Returns

### 5.2.3.12 inv\_icm426xx\_enable\_tap()

```
int inv_icm426xx_enable_tap ( struct \ inv\_icm426xx * s )
```

#### Enable TAP.

note: TAP requests to have the accelerometer enabled to work. To have good performance, it's recommended to set accelerometer ODR (Output Data Rate) to 1ms and the accelerometer in Low Noise Mode.

#### **Parameters**

| in | s | Pointer to device. |
|----|---|--------------------|
|----|---|--------------------|

#### Returns

0 on success, negative value on error.

## 5.2.3.13 inv\_icm426xx\_enable\_wom()

```
int inv_icm426xx_enable_wom ( struct inv\_icm426xx * s )
```

Enable Wake On Motion.

note: WoM requests to have the accelerometer enabled to work. Enables WoM event generation and configures interrupt to fire on WoM event. As a consequence Fifo water-mark interrupt is disabled. To have good performance, it's recommended to set accelerometer ODR (Output Data Rate) to 20ms and the accelerometer in Low Power Mode.

## **Parameters**

| in | s | Pointer to device. |
|----|---|--------------------|

#### Returns

0 on success, negative value on error.

## 5.2.3.14 inv\_icm426xx\_get\_apex\_data\_activity()

```
int inv_icm426xx_get_apex_data_activity ( struct \ inv\_icm426xx * s, \\ inv\_icm426xx\_apex\_step\_activity\_t * apex_activity )
```

Retrieve APEX pedometer outputs and format them.

5.2 APEX driver 43

## **Parameters**

| in  | s             | Pointer to device.                 |
|-----|---------------|------------------------------------|
| out | apex_activity | Apex step and activity data value. |

## Returns

0 on success, negative value on error.

## 5.2.3.15 inv\_icm426xx\_get\_apex\_parameters()

Returns current DMP parameters for APEX algorithms (pedometer, tilt).

### **Parameters**

| in  | s           | Pointer to device.                                 |
|-----|-------------|----------------------------------------------------|
| out | apex_params | The current parameter, fetched from registers. See |

# See also

```
inv_icm426xx_apex_parameters_t
```

## Returns

0 on success, negative value on error.

# 5.2.3.16 inv\_icm426xx\_get\_tap\_data()

# Retrieve tap outputs.

### **Parameters**

| in  | S        | Pointer to device.           |
|-----|----------|------------------------------|
| out | tap_data | Tap axis, direction and type |

### Returns

0 on success, negative value on error.

## 5.2.3.17 inv\_icm426xx\_get\_tap\_parameters()

```
int inv_icm426xx_get_tap_parameters ( struct \ inv\_icm426xx * s, \\ inv\_icm426xx\_tap\_parameters\_t * tap\_params )
```

Returns current TAP parameters.

#### **Parameters**

|   | in  | s          | Pointer to device.                                 |
|---|-----|------------|----------------------------------------------------|
| ſ | out | tap_params | The current parameter, fetched from registers. See |

## See also

```
inv_icm426xx_tap_parameters_t
```

### Returns

0 on success, negative value on error.

# 5.2.3.18 inv\_icm426xx\_init\_apex\_parameters\_struct()

```
int inv_icm426xx_init_apex_parameters_struct ( struct inv\_icm426xx * s, \\ inv\_icm426xx\_apex\_parameters\_t * apex_inputs )
```

Fill the APEX parameters structure with all the default parameters for APEX algorithms (pedometer, tilt)

### **Parameters**

| in  | s           | Pointer to device.            |
|-----|-------------|-------------------------------|
| out | apex_inputs | Default input parameters. See |

### See also

```
inv_icm426xx_apex_parameters_t
```

## Returns

5.2 APEX driver 45

## 5.2.3.19 inv\_icm426xx\_init\_tap\_parameters\_struct()

```
int inv_icm426xx_init_tap_parameters_struct ( struct inv\_icm426xx * s, \\ inv\_icm426xx\_tap\_parameters\_t * tap\_inputs )
```

Fill the TAP parameters structure with all the default parameters for TAP algorithm.

## **Parameters**

| in  | s          | Pointer to device.        |
|-----|------------|---------------------------|
| out | tap_inputs | Default input parameters. |

### Returns

0 on success, negative value on error.

## 5.2.3.20 inv\_icm426xx\_load\_dmp\_sram\_code()

```
int inv_icm426xx_load_dmp_sram_code (
    struct inv_icm426xx * s,
    const uint8_t * dmp_prog,
    const uint32_t start_offset,
    const uint32_t size )
```

Load custom DMP image into SRAM.

## Parameters

| in                                             | s                                                                       | Pointer to device.                     |
|------------------------------------------------|-------------------------------------------------------------------------|----------------------------------------|
| in dmp_prog DMP code to be loaded              |                                                                         | DMP code to be loaded                  |
| in                                             | start_offset SRAM offset to which program shall be loaded (typically 16 |                                        |
| in size Total code size to be loaded into SRAM |                                                                         | Total code size to be loaded into SRAM |

## Returns

0 on success, negative value on error.

# Return values

| INV_ERROR_SIZE | if image will not fit in 1024B SRAM |
|----------------|-------------------------------------|
| INV_ERROR      | if ICM sensors are not OFF          |
| INV_ERROR_MEM  | if SRAM is not written correctly    |

## 5.2.3.21 inv\_icm426xx\_reset\_dmp()

## Reset DMP memory.

### **Parameters**

| in s Pointer to device |
|------------------------|
|------------------------|

### Returns

0 on success, negative value on error.

## 5.2.3.22 inv\_icm426xx\_set\_apex\_frequency()

```
int inv_icm426xx_set_apex_frequency ( struct inv\_icm426xx * s, \\ const ICM426XX\_APEX\_CONFIGO\_DMP\_ODR\_t frequency )
```

Configure DMP Output Data Rate for APEX algorithms (pedometer, tilt)

#### **Parameters**

| in | s         | Pointer to device.       |
|----|-----------|--------------------------|
| in | frequency | The requested frequency. |

### Warning

DMP\_ODR can change on the fly, and the DMP code will accommodate necessary modifications.

The user needs to take care to set Accel frequency >= DMP frequency. This is a hard constraint since HW will not handle incorrect setting.

### Returns

0 on success, negative value on error.

## 5.2.3.23 inv\_icm426xx\_start\_dmp()

```
int inv_icm426xx_start_dmp ( struct inv\_icm426xx * s )
```

Start DMP for APEX algorithms.

5.3 External functions 47

#### **Parameters**

#### Returns

0 on success, negative value on error.

# 5.3 External functions

External functions to be defined in application level.

#### **Files**

• file lcm426xxExtFunc.h

## **Functions**

• void inv\_icm426xx\_sleep\_us (uint32\_t us)

Hook for low-level high res system sleep() function to be implemented by upper layer  $\sim$  100us resolution is sufficient.

uint64\_t inv\_icm426xx\_get\_time\_us (void)

Hook for low-level high res system get\_time() function to be implemented by upper layer Timer should be on 64bit with a 1 us resolution.

## 5.3.1 Detailed Description

External functions to be defined in application level.

## 5.3.2 Function Documentation

#### 5.3.2.1 inv\_icm426xx\_get\_time\_us()

Hook for low-level high res system get\_time() function to be implemented by upper layer Timer should be on 64bit with a 1 us resolution.

## Returns

The current time in us

#### 5.3.2.2 inv\_icm426xx\_sleep\_us()

Hook for low-level high res system sleep() function to be implemented by upper layer  $\sim$ 100us resolution is sufficient.

48 Module Documentation

#### **Parameters**

| in | us | number of us the calling thread should sleep |  |
|----|----|----------------------------------------------|--|
|----|----|----------------------------------------------|--|

## 5.4 Self-test

API to execute self-test procedures.

## **Files**

• file lcm426xxSelfTest.h

## **Functions**

- int inv\_icm426xx\_run\_selftest (struct inv\_icm426xx \*s, int \*result)

  Perform hardware self-test for Accel and Gyro.
- int inv\_icm426xx\_get\_st\_bias (struct inv\_icm426xx \*s, int st\_bias[6])

Retrieve bias collected by self-test.

int inv\_icm426xx\_set\_st\_bias (struct inv\_icm426xx \*s, const int st\_bias[6])
 Apply bias.

# 5.4.1 Detailed Description

API to execute self-test procedures.

## 5.4.2 Function Documentation

## 5.4.2.1 inv\_icm426xx\_get\_st\_bias()

```
int inv_icm426xx_get_st_bias ( struct \ inv\_icm426xx * s, \\ int \ st\_bias[6] \ )
```

Retrieve bias collected by self-test.

## **Parameters**

| in  | S       | Pointer to device.                                                                                                                            |
|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| out | st_bias | Bias scaled by 2 <sup>\(\)</sup> 16, accel is gee and gyro is dps. The buffer will be filled as below. Gyro LN mode X,Y,Z Accel LN mode X,Y,Z |

5.5 Transport 49

#### Returns

0 on success, negative value on error.

## 5.4.2.2 inv\_icm426xx\_run\_selftest()

Perform hardware self-test for Accel and Gyro.

#### **Parameters**

| in | s      | Pointer to device.                                |  |
|----|--------|---------------------------------------------------|--|
| in | result | Containing ACCEL_SUCCESS << 1   GYRO_SUCCESS so 3 |  |

#### Returns

0 on success, negative value on error.

# 5.4.2.3 inv\_icm426xx\_set\_st\_bias()

```
int inv_icm426xx_set_st_bias ( struct \ inv\_icm426xx * s, \\ const \ int \ st\_bias[6] \ )
```

## Apply bias.

#### **Parameters**

| in | s       | Pointer to device.                                                                               |
|----|---------|--------------------------------------------------------------------------------------------------|
| in | st_bias | Bias scaled by $2^{1}$ 6, accel is gee and gyro is dps. The buffer must be filled as below. Gyro |
|    |         | LN mode X,Y,Z Accel LN mode X,Y,Z                                                                |

## Returns

0 on success, negative value on error.

# 5.5 Transport

Abstraction layer to communicate with device.

50 Module Documentation

#### **Files**

• file lcm426xxTransport.h

#### **Classes**

• struct inv icm426xx serif

base sensor serial interface

struct inv\_icm426xx\_transport

transport interface

#### **Macros**

• #define ICM426XX\_UI\_I2C 0

identifies I2C interface.

• #define ICM426XX\_UI\_SPI4 1

identifies 4-wire SPI interface.

• #define ICM426XX UI I3C 2

identifies I3C interface.

• #define ICM426XX\_AUX1\_SPI3 3

identifies 3-wire SPI interface for AUX1.

• #define ICM426XX\_AUX2\_SPI3 4

identifies 3-wire SPI interface for AUX2.

• #define ICM426XX\_AUX1\_SPI4 5

identifies 4-wire SPI interface for AUX1.

# **Typedefs**

• typedef uint32\_t ICM426XX\_SERIAL\_IF\_TYPE\_t Serif type definition.

## **Functions**

- int inv\_icm426xx\_init\_transport (struct inv\_icm426xx \*s)
- Init cache variable.
   int inv icm426xx read reg (struct inv icm426xx \*s, uint8 t reg, uint32 t len, uint8 t \*buf)

Reads data from a register on lcm426xx.

• int inv\_icm426xx\_write\_reg (struct inv\_icm426xx \*s, uint8\_t reg, uint32\_t len, const uint8\_t \*buf)

Writes data to a register on Icm426xx.

## 5.5.1 Detailed Description

Abstraction layer to communicate with device.

## 5.5.2 Macro Definition Documentation

5.5 Transport 51

## 5.5.2.1 ICM426XX\_AUX1\_SPI3

#define ICM426XX\_AUX1\_SPI3 3

identifies 3-wire SPI interface for AUX1.

## 5.5.2.2 ICM426XX\_AUX1\_SPI4

#define ICM426XX\_AUX1\_SPI4 5

identifies 4-wire SPI interface for AUX1.

## 5.5.2.3 ICM426XX\_AUX2\_SPI3

#define ICM426XX\_AUX2\_SPI3 4

identifies 3-wire SPI interface for AUX2.

## 5.5.2.4 ICM426XX\_UI\_I2C

#define ICM426XX\_UI\_I2C 0

identifies I2C interface.

## 5.5.2.5 ICM426XX UI I3C

#define ICM426XX\_UI\_I3C 2

identifies I3C interface.

## 5.5.2.6 ICM426XX\_UI\_SPI4

#define ICM426XX\_UI\_SPI4 1

identifies 4-wire SPI interface.

52 Module Documentation

# 5.5.3 Typedef Documentation

## 5.5.3.1 ICM426XX\_SERIAL\_IF\_TYPE\_t

```
typedef uint32_t ICM426XX_SERIAL_IF_TYPE_t
```

Serif type definition.

Deprecated Kept for retrocompatibility. Replaced with uint32\_t type in struct inv\_icm426xx\_serif

## 5.5.4 Function Documentation

## 5.5.4.1 inv\_icm426xx\_init\_transport()

Init cache variable.

Returns

0 in case of success, -1 for any error

## 5.5.4.2 inv\_icm426xx\_read\_reg()

Reads data from a register on lcm426xx.

#### **Parameters**

| in  | s   | Pointer to device.            |
|-----|-----|-------------------------------|
| in  | reg | register address to be read   |
| in  | len | number of byte to be read     |
| out | buf | output data from the register |

5.5 Transport 53

## Returns

0 in case of success, -1 for any error

# 5.5.4.3 inv\_icm426xx\_write\_reg()

Writes data to a register on Icm426xx.

#### **Parameters**

| in | s   | Pointer to device.             |
|----|-----|--------------------------------|
| in | reg | register address to be written |
| in | len | number of byte to be written   |
| in | buf | input data to write            |

## Returns

0 in case of success, -1 for any error

54 Module Documentation

# **Chapter 6**

# **Class Documentation**

# 6.1 fifo\_header\_t Union Reference

Describe the content of the FIFO header.

```
#include <Icm426xxDefs.h>
```

## **Public Attributes**

```
    unsigned char Byte
    struct {
        unsigned char gyro_odr_different: 1
        unsigned char accel_odr_different: 1
        unsigned char fsync_bit: 1
        unsigned char timestamp_bit: 1
        unsigned char twentybits_bit: 1
        unsigned char gyro_bit: 1
        unsigned char accel_bit: 1
        unsigned char msg_bit: 1
    } bits
```

# 6.1.1 Detailed Description

Describe the content of the FIFO header.

## 6.1.2 Member Data Documentation

## 6.1.2.1 accel\_bit

```
unsigned char fifo_header_t::accel_bit
```

# 6.1.2.2 accel\_odr\_different

unsigned char fifo\_header\_t::accel\_odr\_different

#### 6.1.2.3

```
struct { ... } fifo_header_t::bits
```

## 6.1.2.4 Byte

unsigned char fifo\_header\_t::Byte

## 6.1.2.5 fsync\_bit

unsigned char fifo\_header\_t::fsync\_bit

## 6.1.2.6 gyro\_bit

unsigned char fifo\_header\_t::gyro\_bit

## 6.1.2.7 gyro\_odr\_different

unsigned char fifo\_header\_t::gyro\_odr\_different

# 6.1.2.8 msg\_bit

unsigned char fifo\_header\_t::msg\_bit

## 6.1.2.9 timestamp\_bit

unsigned char fifo\_header\_t::timestamp\_bit

#### 6.1.2.10 twentybits\_bit

unsigned char fifo\_header\_t::twentybits\_bit

The documentation for this union was generated from the following file:

· Icm426xxDefs.h

# 6.2 inv\_icm426xx Struct Reference

Icm426xx driver states definition.

#include <Icm426xxDriver\_HL.h>

Collaboration diagram for inv\_icm426xx:



## **Public Attributes**

• struct inv\_icm426xx\_transport transport

Transport structure.

void(\* sensor\_event\_cb )(inv\_icm426xx\_sensor\_event\_t \*event)

Callback executed when retrieving data from FIFO or registers.

• int gyro\_st\_bias [3]

Gyro bias values (Isb) collected during self test.

int accel\_st\_bias [3]

Accel bias values (Isb) collected during self test.

int st\_result

Flag to keep track if self-test has already been executed.

```
• uint8_t fifo_data [ICM426XX_FIFO_MIRRORING_SIZE]
     FIFO mirroring memory area.
· uint8_t tmst_to_reg_en_cnt
     Internal counter to keep track of the timestamp to register access availability.
uint8_t dmp_is_on
     DMP started status.
• uint8_t dmp_from_sram
     DMP executes from SRAM.
uint64_t gyro_start_time_us
     Internal state needed to discard first gyro samples.
· uint64_t accel_start_time_us
     Internal state needed to discard first accel samples.
• uint8_t endianess_data
     Internal status of data endianness mode to report correctly data.
• uint8_t fifo_highres_enabled
     Indicates if highres mode is used for FIFO.

    INV_ICM426XX_FIFO_CONFIG_t fifo_is_used

     Indicates if data are retrieved from FIFO or registers.

    uint8_t fsync_to_be_ignored

     Indicates if the next FSYNC should be ignored.
• uint32_t wu_off_acc_odr_changes
     Accel Low Power could report with wrong ODR if internal counter for ODR changed overflowed.
· uint8 t wom smd mask
     Keeps track if wom or smd is enabled.
• uint8 t wom enable
     Keeps track if wom is enabled.
    uint8_t acc_lp_avg
      Low-power averaging setting for accelerometer.
    uint8 t reserved
      reserved field
    uint8 t acc In bw
      Low-noise filter bandwidth setting for accelerometer.
    uint8_t gyr_ln_bw
      Low-noise filter bandwidth setting for gyroscope.
 } avg_bw_setting
     Software mirror of BW and AVG settings in hardware.
uint64_t gyro_power_off_tmst
     Keeps track of timestamp when gyro is power off.
```

## 6.2.1 Detailed Description

Icm426xx driver states definition.

#### 6.2.2 Member Data Documentation

## 6.2.2.1 acc\_ln\_bw

```
uint8_t inv_icm426xx::acc_ln_bw
```

Low-noise filter bandwidth setting for accelerometer.

## 6.2.2.2 acc\_lp\_avg

```
uint8_t inv_icm426xx::acc_lp_avg
```

Low-power averaging setting for accelerometer.

## 6.2.2.3 accel\_st\_bias

```
int inv_icm426xx::accel_st_bias[3]
```

Accel bias values (Isb) collected during self test.

## 6.2.2.4 accel\_start\_time\_us

```
uint64_t inv_icm426xx::accel_start_time_us
```

Internal state needed to discard first accel samples.

## 6.2.2.5

```
struct { ... } inv_icm426xx::avg_bw_setting
```

Software mirror of BW and AVG settings in hardware.

To be re-applied on each enabling of sensor

## 6.2.2.6 dmp\_from\_sram

```
uint8_t inv_icm426xx::dmp_from_sram
```

DMP executes from SRAM.

#### 6.2.2.7 dmp\_is\_on

```
uint8_t inv_icm426xx::dmp_is_on
```

DMP started status.

## 6.2.2.8 endianess\_data

```
uint8_t inv_icm426xx::endianess_data
```

Internal status of data endianness mode to report correctly data.

## 6.2.2.9 fifo\_data

```
uint8_t inv_icm426xx::fifo_data[ICM426XX_FIFO_MIRRORING_SIZE]
```

FIFO mirroring memory area.

## 6.2.2.10 fifo\_highres\_enabled

```
uint8_t inv_icm426xx::fifo_highres_enabled
```

Indicates if highres mode is used for FIFO.

## 6.2.2.11 fifo\_is\_used

```
INV_ICM426XX_FIFO_CONFIG_t inv_icm426xx::fifo_is_used
```

Indicates if data are retrieved from FIFO or registers.

## 6.2.2.12 fsync\_to\_be\_ignored

```
uint8_t inv_icm426xx::fsync_to_be_ignored
```

Indicates if the next FSYNC should be ignored.

When the sensors are switched off and then on again, an FSYNC tag with incorrect FSYNC value can be generated on the next first ODR. Solution: FSYNC tag and FSYNC data should be ignored on this first ODR.

## 6.2.2.13 gyr\_ln\_bw

```
uint8_t inv_icm426xx::gyr_ln_bw
```

Low-noise filter bandwidth setting for gyroscope.

## 6.2.2.14 gyro\_power\_off\_tmst

```
uint64_t inv_icm426xx::gyro_power_off_tmst
```

Keeps track of timestamp when gyro is power off.

## 6.2.2.15 gyro\_st\_bias

```
int inv_icm426xx::gyro_st_bias[3]
```

Gyro bias values (lsb) collected during self test.

## 6.2.2.16 gyro\_start\_time\_us

```
uint64_t inv_icm426xx::gyro_start_time_us
```

Internal state needed to discard first gyro samples.

## 6.2.2.17 reserved

```
uint8_t inv_icm426xx::reserved
```

reserved field

# 6.2.2.18 sensor\_event\_cb

```
void(* inv_icm426xx::sensor_event_cb) (inv_icm426xx_sensor_event_t *event)
```

Callback executed when retrieving data from FIFO or registers.

Called by  $inv\_icm426xx\_get\_data\_from\_fifo$  for each packet in FIFO. Called by  $inv\_icm426xx\_coloredget\_data\_from\_registers$  when reading registers. This field may be NULL if aformentioned functions are not used by application.

#### 6.2.2.19 st\_result

```
int inv_icm426xx::st_result
```

Flag to keep track if self-test has already been executed.

#### 6.2.2.20 tmst to reg en cnt

```
uint8_t inv_icm426xx::tmst_to_reg_en_cnt
```

Internal counter to keep track of the timestamp to register access availability.

#### 6.2.2.21 transport

```
struct inv_icm426xx_transport inv_icm426xx::transport
```

Transport structure.

#### 6.2.2.22 wom enable

```
uint8_t inv_icm426xx::wom_enable
```

Keeps track if wom is enabled.

## 6.2.2.23 wom\_smd\_mask

```
uint8_t inv_icm426xx::wom_smd_mask
```

Keeps track if wom or smd is enabled.

#### 6.2.2.24 wu\_off\_acc\_odr\_changes

```
uint32_t inv_icm426xx::wu_off_acc_odr_changes
```

Accel Low Power could report with wrong ODR if internal counter for ODR changed overflowed.

WUOSC clock domain is informed through an 3bit counter that ODR has changed in RC/PLL mode. Every 8 event, this counter overflows and goes back to 0, same as 'no ODR changes', therefore previous ALP ODR is reused. Solution: Keep track of ODR changes when WUOSC is disabled and perform dummy ODR changes when re-enabling WU after 8\*n ODR changes.

The documentation for this struct was generated from the following file:

lcm426xxDriver\_HL.h

# 6.3 inv icm426xx apex parameters Struct Reference

Icm426xx APEX inputs parameters definition.

#include <Icm426xxDriver\_HL\_apex.h>

#### **Public Attributes**

• ICM426XX APEX CONFIG2 PEDO AMP TH t pedo amp th

Peak threshold value to be considered as a valid step (mg)

uint8\_t pedo\_step\_cnt\_th

Minimum number of steps that must be detected before the pedometer step count begins incrementing.

uint8\_t pedo\_step\_det\_th

Minimum number of low latency steps that must be detected before the pedometer step count begins incrementing.

• ICM426XX\_APEX\_CONFIG3\_PEDO\_SB\_TIMER\_TH\_t pedo\_sb\_timer\_th

Duration of non-walk to exit the current walk mode, pedo\_step\_cnt\_th number of steps must again be detected before step count starts to increase.

ICM426XX\_APEX\_CONFIG3\_PEDO\_HI\_ENRGY\_TH\_t pedo\_hi\_enrgy\_th

Threshold to improve run detection if not steps are counted while running.

ICM426XX\_APEX\_CONFIG4\_TILT\_WAIT\_TIME\_t tilt\_wait\_time

Number of accelerometer samples to wait before triggering tilt event.

- ICM426XX APEX CONFIG1 DMP POWER SAVE TIME t power save time
- ICM426XX\_APEX\_CONFIG0\_DMP\_POWER\_SAVE\_t power\_save

Power save mode for APEX algorithms.

ICM426XX\_APEX\_CONFIG9\_SENSITIVITY\_MODE\_t sensitivity\_mode

Sensitivity mode Normal(0) or Slow walk(1).

• ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_t low\_energy\_amp\_th

Peak threshold value to be considered as a valid step (mg) in Slow walk mode.

# 6.3.1 Detailed Description

Icm426xx APEX inputs parameters definition.

#### 6.3.2 Member Data Documentation

#### 6.3.2.1 low\_energy\_amp\_th

```
ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_t inv_icm426xx_apex_parameters::low_energy_amp_th
```

Peak threshold value to be considered as a valid step (mg) in Slow walk mode.

#### 6.3.2.2 pedo\_amp\_th

```
ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_t inv_icm426xx_apex_parameters::pedo_amp_th
```

Peak threshold value to be considered as a valid step (mg)

## 6.3.2.3 pedo\_hi\_enrgy\_th

```
ICM426XX_APEX_CONFIG3_PEDO_HI_ENRGY_TH_t inv_icm426xx_apex_parameters::pedo_hi_enrgy_th
```

Threshold to improve run detection if not steps are counted while running.

#### 6.3.2.4 pedo\_sb\_timer\_th

```
{\tt ICM426XX\_APEX\_CONFIG3\_PEDO\_SB\_TIMER\_TH\_t inv\_icm426xx\_apex\_parameters::pedo\_sb\_timer\_th}
```

Duration of non-walk to exit the current walk mode,  $pedo_step_cnt_th$  number of steps must again be detected before step count starts to increase.

#### 6.3.2.5 pedo step cnt th

```
uint8_t inv_icm426xx_apex_parameters::pedo_step_cnt_th
```

Minimum number of steps that must be detected before the pedometer step count begins incrementing.

## 6.3.2.6 pedo\_step\_det\_th

```
uint8_t inv_icm426xx_apex_parameters::pedo_step_det_th
```

Minimum number of low latency steps that must be detected before the pedometer step count begins incrementing.

## 6.3.2.7 power\_save

```
ICM426XX_APEX_CONFIG0_DMP_POWER_SAVE_t inv_icm426xx_apex_parameters::power_save
```

Power save mode for APEX algorithms.

This mode will put APEX features into sleep mode, leaving only the WOM running to wake-up the DMP.

#### 6.3.2.8 power\_save\_time

ICM426XX\_APEX\_CONFIG1\_DMP\_POWER\_SAVE\_TIME\_t inv\_icm426xx\_apex\_parameters::power\_save\_time

## 6.3.2.9 sensitivity\_mode

ICM426XX\_APEX\_CONFIG9\_SENSITIVITY\_MODE\_t inv\_icm426xx\_apex\_parameters::sensitivity\_mode

Sensitivity mode Normal(0) or Slow walk(1).

The Slow walk mode improve the slow walk detection (<1Hz) but in return the number of false detection might be increased.

#### 6.3.2.10 tilt\_wait\_time

```
ICM426XX_APEX_CONFIG4_TILT_WAIT_TIME_t inv_icm426xx_apex_parameters::tilt_wait_time
```

Number of accelerometer samples to wait before triggering tilt event.

The time after which DMP goes in power save mode according to the DMP ODR configured

The documentation for this struct was generated from the following file:

• Icm426xxDriver\_HL\_apex.h

# 6.4 inv\_icm426xx\_apex\_step\_activity Struct Reference

APEX pedometer outputs.

#include <Icm426xxDriver\_HL\_apex.h>

## **Public Attributes**

uint16\_t step\_cnt

Number of steps taken.

• uint8\_t step\_cadence

Walk/run cadency in number of samples.

· uint8\_t activity\_class

Detected activity unknown (0), walk (1) or run (2)

## 6.4.1 Detailed Description

APEX pedometer outputs.

## 6.4.2 Member Data Documentation

## 6.4.2.1 activity\_class

```
uint8_t inv_icm426xx_apex_step_activity::activity_class
```

Detected activity unknown (0), walk (1) or run (2)

#### 6.4.2.2 step\_cadence

```
uint8_t inv_icm426xx_apex_step_activity::step_cadence
```

Walk/run cadency in number of samples.

Format is u6.2. E.g, At 50Hz and 2Hz walk frequency, if the cadency is 25 samples, the register will output 100.

## 6.4.2.3 step\_cnt

```
uint16_t inv_icm426xx_apex_step_activity::step_cnt
```

Number of steps taken.

The documentation for this struct was generated from the following file:

· Icm426xxDriver HL apex.h

# 6.5 inv icm426xx interrupt parameter t Struct Reference

Icm426xx set of interrupt enable flag.

```
#include <Icm426xxDriver_HL.h>
```

#### **Public Attributes**

- inv\_icm426xx\_interrupt\_value INV\_ICM426XX\_UI\_FSYNC
- inv\_icm426xx\_interrupt\_value INV\_ICM426XX\_UI\_DRDY
- inv icm426xx interrupt value INV ICM426XX FIFO THS
- inv\_icm426xx\_interrupt\_value INV\_ICM426XX\_FIFO\_FULL
- inv\_icm426xx\_interrupt\_value INV\_ICM426XX\_SMD
- inv\_icm426xx\_interrupt\_value INV\_ICM426XX\_WOM\_X
- inv\_icm426xx\_interrupt\_value INV\_ICM426XX\_WOM\_Y
- inv\_icm426xx\_interrupt\_value INV\_ICM426XX\_WOM\_Z
- inv\_icm426xx\_interrupt\_value INV\_ICM426XX\_STEP\_DET
- inv\_icm426xx\_interrupt\_value INV\_ICM426XX\_STEP\_CNT\_OVFL
- inv\_icm426xx\_interrupt\_value INV\_ICM426XX\_TILT\_DET
- inv\_icm426xx\_interrupt\_value INV\_ICM426XX\_TAP\_DET

# 6.5.1 Detailed Description

lcm426xx set of interrupt enable flag.

## 6.5.2 Member Data Documentation

## 6.5.2.1 INV\_ICM426XX\_FIFO\_FULL

inv\_icm426xx\_interrupt\_value inv\_icm426xx\_interrupt\_parameter\_t::INV\_ICM426XX\_FIFO\_FULL

## 6.5.2.2 INV\_ICM426XX\_FIFO\_THS

inv\_icm426xx\_interrupt\_value inv\_icm426xx\_interrupt\_parameter\_t::INV\_ICM426XX\_FIFO\_THS

## 6.5.2.3 INV\_ICM426XX\_SMD

inv\_icm426xx\_interrupt\_value inv\_icm426xx\_interrupt\_parameter\_t::INV\_ICM426XX\_SMD

# 6.5.2.4 INV\_ICM426XX\_STEP\_CNT\_OVFL

inv\_icm426xx\_interrupt\_value inv\_icm426xx\_interrupt\_parameter\_t::INV\_ICM426XX\_STEP\_CNT\_OVFL

# 6.5.2.5 INV\_ICM426XX\_STEP\_DET

 $\verb"inv_icm426xx_interrupt_value" inv_icm426xx_interrupt_parameter_t:: \verb"INV_ICM426XX_STEP_DET" inv_icm426xx_interrupt_parameter_t:: \verb"INV_ICM426xx_interrupt_parameter_t:: \verb"INV_ICM426xx_interrupt$ 

#### 6.5.2.6 INV ICM426XX TAP DET

inv\_icm426xx\_interrupt\_value inv\_icm426xx\_interrupt\_parameter\_t::INV\_ICM426XX\_TAP\_DET

## 6.5.2.7 INV\_ICM426XX\_TILT\_DET

inv\_icm426xx\_interrupt\_value inv\_icm426xx\_interrupt\_parameter\_t::INV\_ICM426XX\_TILT\_DET

## 6.5.2.8 INV\_ICM426XX\_UI\_DRDY

inv\_icm426xx\_interrupt\_value inv\_icm426xx\_interrupt\_parameter\_t::INV\_ICM426XX\_UI\_DRDY

## 6.5.2.9 INV\_ICM426XX\_UI\_FSYNC

inv\_icm426xx\_interrupt\_value inv\_icm426xx\_interrupt\_parameter\_t::INV\_ICM426XX\_UI\_FSYNC

## 6.5.2.10 INV\_ICM426XX\_WOM\_X

inv\_icm426xx\_interrupt\_value inv\_icm426xx\_interrupt\_parameter\_t::INV\_ICM426XX\_WOM\_X

# 6.5.2.11 INV\_ICM426XX\_WOM\_Y

inv\_icm426xx\_interrupt\_value inv\_icm426xx\_interrupt\_parameter\_t::INV\_ICM426XX\_WOM\_Y

## 6.5.2.12 INV\_ICM426XX\_WOM\_Z

inv\_icm426xx\_interrupt\_value inv\_icm426xx\_interrupt\_parameter\_t::INV\_ICM426XX\_WOM\_Z

The documentation for this struct was generated from the following file:

• Icm426xxDriver\_HL.h

# 6.6 inv\_icm426xx\_sensor\_event\_t Struct Reference

Sensor event structure definition.

#include <Icm426xxDriver\_HL.h>

## **Public Attributes**

- · int sensor\_mask
- uint16\_t timestamp\_fsync
- int16\_t accel [3]
- int16\_t gyro [3]
- int16\_t temperature
- int8\_t accel\_high\_res [3]
- int8\_t gyro\_high\_res [3]

## 6.6.1 Detailed Description

Sensor event structure definition.

## 6.6.2 Member Data Documentation

#### 6.6.2.1 accel

```
int16_t inv_icm426xx_sensor_event_t::accel[3]
```

## 6.6.2.2 accel\_high\_res

```
int8_t inv_icm426xx_sensor_event_t::accel_high_res[3]
```

## 6.6.2.3 gyro

```
int16_t inv_icm426xx_sensor_event_t::gyro[3]
```

## 6.6.2.4 gyro\_high\_res

```
int8_t inv_icm426xx_sensor_event_t::gyro_high_res[3]
```

## 6.6.2.5 sensor\_mask

```
int inv_icm426xx_sensor_event_t::sensor_mask
```

## 6.6.2.6 temperature

```
\verb|int16_t| inv_icm426xx_sensor_event_t:: temperature \\
```

## 6.6.2.7 timestamp\_fsync

```
uint16_t inv_icm426xx_sensor_event_t::timestamp_fsync
```

The documentation for this struct was generated from the following file:

Icm426xxDriver\_HL.h

# 6.7 inv\_icm426xx\_serif Struct Reference

base sensor serial interface

```
#include <Icm426xxTransport.h>
```

## **Public Attributes**

- void \* context
- int(\* read\_reg )(struct inv\_icm426xx\_serif \*serif, uint8\_t reg, uint8\_t \*buf, uint32\_t len)
- int(\* write\_reg )(struct inv\_icm426xx\_serif \*serif, uint8\_t reg, const uint8\_t \*buf, uint32\_t len)
- int(\* configure )(struct inv\_icm426xx\_serif \*serif)
- uint32\_t max\_read
- uint32\_t max\_write
- uint32\_t serif\_type

# 6.7.1 Detailed Description

base sensor serial interface

## 6.7.2 Member Data Documentation

#### 6.7.2.1 configure

```
int(* inv_icm426xx_serif::configure) (struct inv_icm426xx_serif *serif)
```

## 6.7.2.2 context

void\* inv\_icm426xx\_serif::context

## 6.7.2.3 max\_read

uint32\_t inv\_icm426xx\_serif::max\_read

## 6.7.2.4 max\_write

uint32\_t inv\_icm426xx\_serif::max\_write

#### 6.7.2.5 read\_reg

## 6.7.2.6 serif\_type

uint32\_t inv\_icm426xx\_serif::serif\_type

## 6.7.2.7 write\_reg

int(\* inv\_icm426xx\_serif::write\_reg) (struct inv\_icm426xx\_serif \*serif, uint8\_t reg, const uint8\_t \*buf, uint32\_t len)

The documentation for this struct was generated from the following file:

• Icm426xxTransport.h

# 6.8 inv\_icm426xx\_tap\_data Struct Reference

TAP outputs.

#include <Icm426xxDriver\_HL\_apex.h>

## **Public Attributes**

• ICM426XX\_APEX\_DATA4\_TAP\_NUM\_t tap\_num

Detects single (1) or double (2) tap.

• ICM426XX\_APEX\_DATA4\_TAP\_AXIS\_t tap\_axis

Axis along which tap has been detected.

• ICM426XX\_APEX\_DATA4\_TAP\_DIR\_t tap\_dir

Direction of the tap, either +axis (1) or -axis (0)

• uint8\_t double\_tap\_timing

Timing between both taps of a double tap expressed in 1/16th of odr in ms (e.g At 500Hz, 2 means 64ms between each tap)

# 6.8.1 Detailed Description

TAP outputs.

## 6.8.2 Member Data Documentation

## 6.8.2.1 double\_tap\_timing

```
uint8_t inv_icm426xx_tap_data::double_tap_timing
```

Timing between both taps of a double tap expressed in 1/16th of odr in ms (e.g At 500Hz, 2 means 64ms between each tap)

## 6.8.2.2 tap\_axis

```
ICM426XX_APEX_DATA4_TAP_AXIS_t inv_icm426xx_tap_data::tap_axis
```

Axis along which tap has been detected.

## 6.8.2.3 tap\_dir

```
ICM426XX_APEX_DATA4_TAP_DIR_t inv_icm426xx_tap_data::tap_dir
```

Direction of the tap, either +axis (1) or -axis (0)

#### 6.8.2.4 tap\_num

```
ICM426XX_APEX_DATA4_TAP_NUM_t inv_icm426xx_tap_data::tap_num
```

Detects single (1) or double (2) tap.

The documentation for this struct was generated from the following file:

• Icm426xxDriver\_HL\_apex.h

# 6.9 inv icm426xx tap parameters t Struct Reference

Icm426xx TAP inputs parameters definition.

```
#include <Icm426xxDriver_HL_apex.h>
```

## **Public Attributes**

· uint8\_t min\_jerk\_thr

Minimum Jerk Threshold.

• ICM426XX\_APEX\_CONFIG7\_TAP\_MAX\_PEAK\_TOL\_t max\_peak\_tol

Maximum peak tolerance.

• ICM426XX\_APEX\_CONFIG8\_TAP\_TMAX\_t tmax

Tap measurement window.

ICM426XX\_APEX\_CONFIG8\_TAP\_TAVG\_t tavg

Energy measumerement window.

• ICM426XX\_APEX\_CONFIG8\_TAP\_TMIN\_t tmin

Single tap window.

## 6.9.1 Detailed Description

Icm426xx TAP inputs parameters definition.

## 6.9.2 Member Data Documentation

#### 6.9.2.1 max\_peak\_tol

```
ICM426XX_APEX_CONFIG7_TAP_MAX_PEAK_TOL_t inv_icm426xx_tap_parameters_t::max_peak_tol
```

Maximum peak tolerance.

#### 6.9.2.2 min\_jerk\_thr

uint8\_t inv\_icm426xx\_tap\_parameters\_t::min\_jerk\_thr

Minimum Jerk Threshold.

#### 6.9.2.3 tavg

ICM426XX\_APEX\_CONFIG8\_TAP\_TAVG\_t inv\_icm426xx\_tap\_parameters\_t::tavg

Energy measumerement window.

#### 6.9.2.4 tmax

ICM426XX\_APEX\_CONFIG8\_TAP\_TMAX\_t inv\_icm426xx\_tap\_parameters\_t::tmax

Tap measurement window.

#### 6.9.2.5 tmin

ICM426XX\_APEX\_CONFIG8\_TAP\_TMIN\_t inv\_icm426xx\_tap\_parameters\_t::tmin

Single tap window.

The documentation for this struct was generated from the following file:

• Icm426xxDriver\_HL\_apex.h

# 6.10 inv\_icm426xx\_transport Struct Reference

transport interface

#include <Icm426xxTransport.h>

Collaboration diagram for inv\_icm426xx\_transport:



#### **Classes**

· struct register\_cache

Contains mirrored values of some IP registers.

#### **Public Attributes**

· struct inv icm426xx serif serif

Warning: this field MUST be the first one of struct inv\_icm426xx\_transport.

struct inv\_icm426xx\_transport::register\_cache register\_cache

Store mostly used register values on SRAM.

## 6.10.1 Detailed Description

transport interface

#### 6.10.2 Member Data Documentation

## 6.10.2.1 register\_cache

```
struct inv_icm426xx_transport::register_cache inv_icm426xx_transport::register_cache
```

Store mostly used register values on SRAM.

MPUREG\_OTP\_SEC\_STATUS\_B1 and MPUREG\_INT\_STATUS registers are read before the cache has a chance to be initialized. Therefore, these registers shall never be added to the cache Registers from bank 1,2,3 or 4 shall never be added to the cache

#### 6.10.2.2 serif

```
struct inv_icm426xx_serif inv_icm426xx_transport::serif
```

Warning: this field MUST be the first one of struct inv\_icm426xx\_transport.

The documentation for this struct was generated from the following file:

• Icm426xxTransport.h

# 6.11 inv icm426xx transport::register cache Struct Reference

Contains mirrored values of some IP registers.

```
#include <Icm426xxTransport.h>
```

## **Public Attributes**

# 6.11.1 Detailed Description

Contains mirrored values of some IP registers.

## 6.11.2 Member Data Documentation

```
6.11.2.1 accel_cfg_0_reg

uint8_t inv_icm426xx_transport::register_cache::accel_cfg_0_reg

ACCEL_CONFIG0, Bank: 0, Address: 0x50.
```

# 6.11.2.2 bank\_sel\_reg

```
uint8_t inv_icm426xx_transport::register_cache::bank_sel_reg
MPUREG_REG_BANK_SEL, All banks, Address 0x76.
```

# 6.11.2.3 gyro\_cfg\_0\_reg

GYRO CONFIG0, Bank: 0, Address: 0x4F.

```
uint8_t inv_icm426xx_transport::register_cache::gyro_cfg_0_reg
```

## 6.11.2.4 intf\_cfg\_1\_reg

```
uint8_t inv_icm426xx_transport::register_cache::intf_cfg_1_reg
```

INTF\_CONFIG1, Bank: 0, Address: 0x4D.

## 6.11.2.5 pwr\_mngt\_0\_reg

```
uint8_t inv_icm426xx_transport::register_cache::pwr_mngt_0_reg
```

PWR\_MGMT\_0, Bank: 0, Address: 0x4E.

## 6.11.2.6 tmst\_cfg\_reg

```
uint8_t inv_icm426xx_transport::register_cache::tmst_cfg_reg
```

TMST\_CONFIG, Bank: 0, Address: 0x54.

The documentation for this struct was generated from the following file:

• Icm426xxTransport.h

# **Chapter 7**

# **File Documentation**

# 7.1 Icm426xxDefs.h File Reference

File exposing the device register map.

#include <stdint.h>
Include dependency graph for Icm426xxDefs.h:



This graph shows which files directly or indirectly include this file:



80 File Documentation

#### **Classes**

union fifo\_header\_t

Describe the content of the FIFO header.

## **Macros**

- #define ICM40608 WHOAMI 0x39
- #define ICM42600 WHOAMI 0x40
- #define ICM42602 WHOAMI 0x41
- #define ICM42605\_WHOAMI 0x42
- #define ICM42622 WHOAMI 0x46
- #define ICM42631 WHOAMI 0x5C
- #define ICM42633 WHOAMI 0x5B
- #define ICM42686P\_WHOAMI 0x44
- #define ICM42688P\_WHOAMI 0x47
- #define ICM42686V WHOAMI 0xDA
- #define ICM42688V WHOAMI 0xDB
- #define ICM42608 WHOAMI 0x48
- #define ICM FAMILY BPLUS

ICM family definition Possible values are ICM\_FAMILY\_CPLUS or ICM\_FAMILY\_BPLUS.

- #define MPUREG DEVICE CONFIG 0x11
- #define MPUREG CHIP CONFIG MPUREG DEVICE CONFIG
- #define MPUREG DRIVE CONFIG 0x13
- #define MPUREG INT CONFIG 0x14
- #define MPUREG\_FIFO\_CONFIG 0x16
- #define MPUREG\_TEMP\_DATA0\_UI 0x1D
- #define MPUREG ACCEL DATA X0 UI 0x1F
- #define MPUREG GYRO DATA X0 UI 0x25
- #define MPUREG\_TMST\_FSYNCH 0x2B
- #define MPUREG\_TMST\_FSYNC1 MPUREG\_TMST\_FSYNCH
- #define MPUREG\_INT\_STATUS 0x2D
- #define MPUREG\_FIFO\_COUNTH 0x2E
- #define MPUREG\_FIFO\_BYTE\_COUNT1 MPUREG\_FIFO\_COUNTH
- #define MPUREG\_FIFO\_COUNTL 0x2F
- #define MPUREG\_FIFO\_BYTE\_COUNT2 MPUREG\_FIFO\_COUNTL
- #define MPUREG\_FIFO\_DATA 0x30
- #define MPUREG\_APEX\_DATA0 0x31
- #define MPUREG APEX DATA1 0x32
- #define MPUREG\_APEX\_DATA2 0x33
- #define MPUREG\_APEX\_DATA3 0x34
- #define MPUREG\_APEX\_DATA4 0x35
- #define MPUREG\_APEX\_DATA5 0x36
- #define MPUREG\_INT\_STATUS2 0x37
- #define MPUREG INT STATUS3 0x38
- #define MPUREG\_SIGNAL\_PATH\_RESET 0x4B
- #define MPUREG\_INTF\_CONFIG0 0x4C
- #define MPUREG\_INTF\_CONFIG1 0x4D
- #define MPUREG\_PWR\_MGMT\_0 0x4E
- #define MPUREG GYRO CONFIG0 0x4F
- #define MPUREG\_ACCEL\_CONFIG0 0x50
- #define MPUREG GYRO CONFIG1 0x51
- #define MPUREG\_ACCEL\_GYRO\_CONFIG0 0x52

- #define MPUREG ACCEL CONFIG1 0x53
- #define MPUREG\_TMST\_CONFIG 0x54
- #define MPUREG\_APEX\_CONFIG0 0x56
- #define MPUREG\_SMD\_CONFIG 0x57
- #define MPUREG FIFO CONFIG1 0x5F
- #define MPUREG\_FIFO\_CONFIG2 0x60
- #define MPUREG FSYNC CONFIG 0x62
- #define MPUREG\_INT\_CONFIG0 0x63
- #define MPUREG\_INT\_CONFIG1 0x64
- #define MPUREG INT SOURCE0 0x65
- #define MPUREG\_INT\_SOURCE1 0x66
- #define MPUREG INT SOURCE2 0x67
- #define MPUREG\_INT\_SOURCE3 0x68
- #define MPUREG INT SOURCE4 0x69
- #define MPUREG\_INT\_SOURCE5 0x6A
- #define MPUREG FIFO LOST PKT0 0x6C
- #define MPUREG SELF TEST CONFIG 0x70
- #define MPUREG WHO AM I 0x75
- #define MPUREG SCAN0 0x71
- #define MPUREG\_MEM\_BANK\_SEL 0x72
- #define MPUREG\_MEM\_START\_ADDR 0x73
- #define MPUREG\_MEM\_R\_W 0x74
- #define MPUREG REG BANK SEL 0x76
- #define MPUREG\_SENSOR\_CONFIG1\_B1 0x04
- #define MPUREG GYRO CONFIG STATIC2 B1 0x0B
- #define MPUREG\_GYRO\_CONFIG\_STATIC3\_B1 0x0C
- #define MPUREG\_GYRO\_CONFIG\_STATIC4\_B1 0x0D
- #define MPUREG GYRO CONFIG STATIC5 B1 0x0E
- #define MPUREG XG ST DATA B1 0x5F
- #define MPUREG\_YG\_ST\_DATA\_B1 0x60
- #define MPUREG\_ZG\_ST\_DATA\_B1 0x61
- #define MPUREG TMST VALO B1 0x62
- #define MPUREG\_INTF\_CONFIG4\_B1 0x7A
- #define MPUREG\_INTF\_CONFIG5\_B1 0x7B
- #define MPUREG\_INTF\_CONFIG6\_B1 0x7C
- #define MPUREG INTF CONFIG3 B1 0x79
- #define MPUREG\_ACCEL\_CONFIG\_STATIC2\_B2 0x03
- #define MPUREG\_ACCEL\_CONFIG\_STATIC3\_B2 0x04
- #define MPUREG\_ACCEL\_CONFIG\_STATIC4\_B2 0x05
- #define MPUREG\_ACCEL\_CONFIG\_STATIC0\_B2 0x39
- #define MPUREG XA ST DATA B2 0x3B
- #define MPUREG\_YA\_ST\_DATA\_B2 0x3C
- #define MPUREG\_ZA\_ST\_DATA\_B2 0x3D
- #define MPUREG\_OIS1\_CONFIG1\_B2 0x44
- #define MPUREG\_OIS1\_CONFIG2\_B2 0x45
- #define MPUREG OIS1 CONFIG3 B2 0x46
- #define MPUREG\_ACCEL\_DATA\_X0\_OIS1\_B2 0x49
- #define MPUREG\_GYRO\_DATA\_X0\_OIS1\_B2 0x4F
- #define MPUREG\_INT\_STATUS\_OIS1\_B2 0x57
- #define MPUREG\_OIS2\_CONFIG1\_B2 0x59
- #define MPUREG\_OIS2\_CONFIG2\_B2 0x5A
- #define MPUREG\_OIS2\_CONFIG3\_B2 0x5B
- #define MPUREG\_ACCEL\_DATA\_X0\_OIS2\_B2 0x5E
- #define MPUREG\_GYRO\_DATA\_X0\_OIS2\_B2 0x64
   #define MPUREC\_UNIT\_STATUS\_OIS2\_B2 0x6C
- #define MPUREG\_INT\_STATUS\_OIS2\_B2 0x6C

82 File Documentation

- #define MPUREG\_TMD4\_B2 0x70
- #define MPUREG\_TMD5\_B2 0x71
- #define MPUREG\_TMD6\_B2 0x72
- #define MPUREG TMD7 B2 0x73
- #define MPUREG PU PD CONFIG1 B3 0x06
- #define MPUREG\_PU\_PD\_CONFIG2\_B3 0x0E
- #define MPUREG FDR CONFIG B4 0x09
- #define MPUREG\_APEX\_CONFIG1\_B4 0x40
- #define MPUREG APEX CONFIG2 B4 0x41
- #define MPUREG APEX CONFIG3 B4 0x42
- #define MPUREG APEX CONFIG4 B4 0x43
- #define MPUREG APEX CONFIG5 B4 0x44
- #define MPUREG\_APEX\_CONFIG6\_B4 0x45
- #define MPUREG APEX CONFIG7 B4 0x46
- #define MPUREG\_APEX\_CONFIG8\_B4 0x47
- #define MPUREG APEX CONFIG9 B4 0x48
- #define MPUREG APEX CONFIG10 B4 0x49
- #define MPUREG ACCEL WOM X THR B4 0x4A
- #define MPUREG ACCEL WOM Y THR B4 0x4B
- #define MPUREG\_ACCEL\_WOM\_Z\_THR\_B4 0x4C
- #define MPUREG\_INT\_SOURCE6\_B4 0x4D
- #define MPUREG INT SOURCE7 B4 0x4E
- #define MPUREG INT SOURCE8 B4 0x4F
- #define MPUREG\_INT\_SOURCE9\_B4 0x50
- #define MPUREG INT SOURCE10 B4 0x51
- #define MPUREG\_OFFSET\_USER\_0\_B4 0x77
- #define MPUREG\_OFFSET\_USER 1 B4 0x78
- #define MPUREG OFFSET USER 2 B4 0x79
- #define MPUREG OFFSET USER 3 B4 0x7A
- #define MPUREG\_OFFSET\_USER\_4\_B4 0x7B
- #define MPUREG OFFSET USER 5 B4 0x7C
- #define MPUREG OFFSET USER 6 B4 0x7D
- #define MPUREG\_OFFSET\_USER\_7\_B4 0x7E
- #define MPUREG\_OFFSET\_USER\_8\_B4 0x7F
- #define ACCEL\_DATA\_SIZE 6
- #define GYRO DATA SIZE 6
- #define TEMP DATA SIZE 2
- #define FIFO HEADER SIZE 1
- #define FIFO\_ACCEL\_DATA\_SIZE ACCEL\_DATA\_SIZE
- #define FIFO GYRO DATA SIZE GYRO DATA SIZE
- #define FIFO TEMP DATA SIZE 1
- #define FIFO\_TS\_FSYNC\_SIZE 2
- #define FIFO\_TEMP\_HIGH\_RES\_SIZE 1
- #define FIFO\_ACCEL\_GYRO\_HIGH\_RES\_SIZE 3
- #define FIFO\_16BYTES\_PACKET\_SIZE
- #define FIFO 20BYTES PACKET SIZE
- #define FIFO HEADER ODR ACCEL 0x01
- #define FIFO\_HEADER\_ODR\_GYRO 0x02
- #define FIFO\_HEADER\_FSYNC 0x04
- #define FIFO\_HEADER\_TMST 0x08
- #define FIFO HEADER HEADER 20 0x10
- #define FIFO HEADER GYRO 0x20
- #define FIFO HEADER ACC 0x40
- #define FIFO HEADER MSG 0x80
- #define INVALID\_VALUE\_FIFO ((int16\_t)0x8000)

- #define INVALID\_VALUE\_FIFO\_1B ((int8\_t)0x80)
- #define I3C\_IBI\_PAYLOAD\_ALL 0xFF
- #define I3C IBI PAYLOAD TIMEC 0x80
- #define I3C IBI PAYLOAD CAT MISC 0x40
- #define I3C IBI PAYLOAD CAT ERROR 0x20
- #define I3C IBI PAYLOAD CAT APEX2 0x10
- #define I3C\_IBI\_PAYLOAD\_CAT\_APEX1 0x08
- #define I3C IBI PAYLOAD CAT OIS1 DRDY 0x04
- #define I3C IBI PAYLOAD CAT FIFO 0x02
- #define I3C IBI PAYLOAD CAT UI DRDY 0x01
- #define BIT DEVICE CONFIG SPI MODE POS 4
- #define BIT\_DEVICE\_CONFIG\_SPI\_MODE\_MASK (0x1 << BIT\_DEVICE\_CONFIG\_SPI\_MODE\_POS)</li>
- #define BIT\_CHIP\_CONFIG\_SPI\_MODE\_MASK BIT\_DEVICE\_CONFIG\_SPI\_MODE\_MASK
- #define BIT\_CHIP\_CONFIG\_SPI\_MODE\_POS BIT\_DEVICE\_CONFIG\_SPI\_MODE\_POS
- #define BIT DEVICE CONFIG RESET POS 0
- #define BIT DEVICE CONFIG RESET MASK 0x01
- #define BIT\_CHIP\_CONFIG\_RESET\_MASK BIT\_DEVICE\_CONFIG\_RESET\_MASK
- #define BIT CHIP CONFIG RESET POS BIT DEVICE CONFIG RESET POS
- #define BIT\_INT\_CONFIG\_INT2\_DRIVE\_CIRCUIT\_POS 4
- #define BIT\_INT\_CONFIG\_INT2\_DRIVE\_CIRCUIT\_MASK (0x01 << BIT\_INT\_CONFIG\_INT2\_DRIVE\_CIRCUIT\_POS)</li>
- #define BIT\_INT\_CONFIG\_INT2\_POLARITY\_POS 3
- #define BIT\_INT\_CONFIG\_INT2\_POLARITY\_MASK (0x01 << BIT\_INT\_CONFIG\_INT2\_POLARITY\_POS)
- #define BIT\_INT\_CONFIG\_INT1\_DRIVE\_CIRCUIT\_POS 1
- #define BIT\_INT\_CONFIG\_INT1\_DRIVE\_CIRCUIT\_MASK (0x01 << BIT\_INT\_CONFIG\_INT1\_DRIVE\_CIRCUIT\_POS)</li>
- #define BIT\_INT\_CONFIG\_INT1\_POLARITY\_POS 0
- #define BIT INT CONFIG INT1 POLARITY MASK 0x01
- #define BIT FIFO CONFIG MODE POS 6
- #define BIT FIFO CONFIG MODE MASK (0x03 << BIT FIFO CONFIG MODE POS)</li>
- #define ICM426XX\_FIFO\_CONFIG\_MODE\_SNAPSHOT = ICM426XX\_FIFO\_CONFIG\_MODE\_STOP\_ON\_FULL;
- #define BIT\_INT\_STATUS\_UI\_FSYNC 0x40
- #define BIT\_INT\_STATUS\_PLL\_RDY 0x20
- #define BIT\_INT\_STATUS\_RESET\_DONE 0x10
- #define BIT\_INT\_STATUS\_DRDY 0x08
- #define BIT\_INT\_STATUS\_FIFO\_THS 0x04
- #define BIT\_INT\_STATUS\_FIFO\_FULL 0x02
- #define BIT INT STATUS AGC RDY 0x01
- #define BIT APEX DATA3 ACTIVITY CLASS POS 0
- #define BIT\_APEX\_DATA3\_ACTIVITY\_CLASS\_MASK 0x03
- #define BIT APEX\_DATA3\_DMP\_IDLE\_POS 2
- #define BIT\_APEX\_DATA3\_DMP\_IDLE\_MASK (0x01 << BIT\_APEX\_DATA3\_DMP\_IDLE\_POS)</li>
- #define BIT\_APEX\_DATA4\_TAP\_NUM\_POS 3

TAP status flags: non-zero value - tap detected bit0 - positive or negative edge bit1 and 2 - axis detected : 0-X; 1-Y; 2-Z bit3 and 4 - tap type : 1-single; 2 -double.

- #define BIT\_APEX\_DATA4\_TAP\_NUM\_MASK (0x03 << BIT\_APEX\_DATA4\_TAP\_NUM\_POS)</li>
- #define BIT\_APEX\_DATA4\_TAP\_AXIS\_POS 1
- #define BIT\_APEX\_DATA4\_TAP\_AXIS\_MASK (0x03 << BIT\_APEX\_DATA4\_TAP\_AXIS\_POS)</li>
- #define BIT\_APEX\_DATA4\_TAP\_DIR\_POS 0
- #define BIT\_APEX\_DATA4\_TAP\_DIR\_MASK 0x01
- #define BIT\_APEX\_DATA5\_DOUBLE\_TAP\_TIMING\_POS 0
- #define BIT\_APEX\_DATA5\_DOUBLE\_TAP\_TIMING\_MASK (0x3F << BIT\_APEX\_DATA5\_DOUBLE\_TAP\_TIMING\_POS)</li>
- #define BIT\_INT\_STATUS2\_SMD\_INT 0x08
- #define BIT\_INT\_STATUS2\_WOM\_Z\_INT 0x04
- #define BIT\_INT\_STATUS2\_WOM\_Y\_INT 0x02
- #define BIT\_INT\_STATUS2\_WOM\_X\_INT 0x01

- #define BIT\_INT\_STATUS3\_STEP\_DET 0x20
- #define BIT\_INT\_STATUS3\_STEP\_CNT\_OVFL 0x10
- #define BIT\_INT\_STATUS3\_TILT\_DET 0x08
- #define BIT\_INT\_STATUS3\_WAKE\_DET 0x04
- #define BIT INT STATUS3 SLEEP DET 0x02
- #define BIT\_INT\_STATUS3\_TAP\_DET 0x01
- #define BIT SIGNAL PATH RESET DMP INIT POS 6
- #define BIT\_SIGNAL\_PATH\_RESET\_DMP\_INIT\_MASK (0x01 << BIT\_SIGNAL\_PATH\_RESET\_DMP\_INIT\_POS)
- #define BIT\_SIGNAL\_PATH\_RESET\_DMP\_MEM\_RESET\_POS 5
- #define BIT\_SIGNAL\_PATH\_RESET\_DMP\_MEM\_RESET\_MASK (0x01 << BIT\_SIGNAL\_PATH\_RESET\_DMP\_MEM\_RESE</li>
- #define BIT SIGNAL PATH RESET TMST STROBE POS 2
- #define BIT\_SIGNAL\_PATH\_RESET\_TMST\_STROBE\_MASK (0x01 << BIT\_SIGNAL\_PATH\_RESET\_TMST\_STROBE\_POS
- #define BIT\_SIGNAL\_PATH\_RESET\_FIFO\_FLUSH\_POS 1
- #define BIT\_SIGNAL\_PATH\_RESET\_FIFO\_FLUSH\_MASK (0x01 << BIT\_SIGNAL\_PATH\_RESET\_FIFO\_FLUSH\_POS)</li>
- #define BIT\_FIFO\_SREG\_INVALID\_IND\_POS 7
- #define BIT\_FIFO\_SREG\_INVALID\_IND\_MASK (0x01 << BIT\_FIFO\_SREG\_INVALID\_IND\_POS)</li>
- #define BIT FIFO COUNT REC POS 6
- #define BIT\_FIFO\_COUNT\_REC\_MASK (0x01 << BIT\_FIFO\_COUNT\_REC\_POS)</li>
- #define BIT\_FIFO\_COUNT\_ENDIAN\_POS 5
- #define BIT\_FIFO\_COUNT\_ENDIAN\_MASK (0x01 << BIT\_FIFO\_COUNT\_ENDIAN\_POS)</li>
- #define BIT\_DATA\_ENDIAN\_POS 4
- #define BIT\_DATA\_ENDIAN\_MASK (0x01 << BIT\_DATA\_ENDIAN\_POS)</li>
- #define BIT SPI MODE OIS2 POS 3
- #define BIT\_SPI\_MODE\_OIS2\_MASK (0x01 << BIT\_SPI\_MODE\_OIS2\_POS)</li>
- #define BIT\_SPI\_MODE\_OIS1\_POS 2
- #define BIT\_SPI\_MODE\_OIS1\_MASK (0x01 << BIT\_SPI\_MODE\_OIS1\_POS)</li>
- #define BIT\_ACCEL\_LP\_CLK\_SEL\_POS 3
- #define BIT\_ACCEL\_LP\_CLK\_SEL\_MASK (0x01 << BIT\_ACCEL\_LP\_CLK\_SEL\_POS)</li>
- #define BIT RTC MODE POS 2
- #define BIT\_RTC\_MODE\_MASK (0x01 << BIT\_RTC\_MODE\_POS)</li>
- #define BIT\_PWR\_MGMT\_0\_TEMP\_POS 5
- #define BIT\_PWR\_MGMT\_0\_TEMP\_MASK (0x01 << BIT\_PWR\_MGMT\_0\_TEMP\_POS)</li>
- #define BIT\_PWR\_MGMT\_0\_IDLE\_POS 4
- #define BIT\_PWR\_MGMT\_0\_IDLE\_MASK (0x01 << BIT\_PWR\_MGMT\_0\_IDLE\_POS)</li>
- #define BIT\_PWR\_MGMT\_0\_GYRO\_MODE\_POS 2
- #define BIT\_PWR\_MGMT\_0\_GYRO\_MODE\_MASK (0x03 << BIT\_PWR\_MGMT\_0\_GYRO\_MODE\_POS)</li>
- #define BIT\_PWR\_MGMT\_0\_ACCEL\_MODE\_POS 0
- #define BIT\_PWR\_MGMT\_0\_ACCEL\_MODE\_MASK 0x03
- #define BIT\_GYRO\_CONFIG0\_FS\_SEL\_POS 5
- #define BIT\_GYRO\_CONFIG0\_FS\_SEL\_MASK (7 << BIT\_GYRO\_CONFIG0\_FS\_SEL\_POS)</li>
- #define BIT GYRO CONFIGO ODR POS 0
- #define BIT\_GYRO\_CONFIG0\_ODR\_MASK 0x0F
- #define BIT\_ACCEL\_CONFIG0\_FS\_SEL\_POS 5
- #define BIT\_ACCEL\_CONFIG0\_FS\_SEL\_MASK (0x7 << BIT\_ACCEL\_CONFIG0\_FS\_SEL\_POS)</li>
- #define BIT\_ACCEL\_CONFIG0\_ODR\_POS 0
- #define BIT ACCEL CONFIGO ODR MASK 0x0F
- #define BIT\_GYRO\_CONFIG1\_TEMP\_FILT\_BW\_POS 5
- #define BIT\_GYRO\_CONFIG1\_TEMP\_FILT\_BW\_MASK (0x7 << BIT\_GYRO\_CONFIG1\_TEMP\_FILT\_BW\_POS)</li>
- #define BIT\_GYRO\_CONFIG1\_GYRO\_UI\_FILT\_ORD\_POS 2
- #define BIT\_GYRO\_CONFIG1\_GYRO\_UI\_FILT\_ORD\_MASK (0x3 << BIT\_GYRO\_CONFIG1\_GYRO\_UI\_FILT\_ORD\_POS)
- #define BIT GYRO CONFIG1 GYRO DEC2 M2 ORD POS 0
- #define BIT\_GYRO\_CONFIG1\_GYRO\_DEC2\_M2\_ORD\_MASK 0x3
- #define BIT\_GYRO\_ACCEL\_CONFIG0\_ACCEL\_FILT\_POS 4
- #define BIT\_GYRO\_ACCEL\_CONFIG0\_ACCEL\_FILT\_MASK (0xF << BIT\_GYRO\_ACCEL\_CONFIG0\_ACCEL\_FILT\_POS)
- #define BIT\_GYRO\_ACCEL\_CONFIG0\_GYRO\_FILT\_POS 0

- #define BIT\_GYRO\_ACCEL\_CONFIG0\_GYRO\_FILT\_MASK 0x0F
- #define BIT\_ACCEL\_CONFIG1\_ACCEL\_UI\_FILT\_ORD\_POS 3
- #define BIT\_ACCEL\_CONFIG1\_ACCEL\_UI\_FILT\_ORD\_MASK (0x3 << BIT\_ACCEL\_CONFIG1\_ACCEL\_UI\_FILT\_ORD\_POS
- #define BIT\_ACCEL\_CONFIG1\_ACCEL\_DEC2\_M2\_ORD\_POS 1
- $\bullet \ \ \text{\#define BIT\_ACCEL\_CONFIG1\_ACCEL\_DEC2\_M2\_ORD\_MASK} \ (0x3 << BIT\_ACCEL\_CONFIG1\_ACCEL\_DEC2\_M2\_ORD\_MASK \ (0x3 << BIT\_ACCEL\_CONFIG1\_ACCEL\_DEC3\_M2\_ORD\_MASK \ (0x3 << BIT\_ACCEL\_CONFIG1\_ACCEL\_DEC3\_M2\_ORD\_MASK \ (0x3 << BIT\_ACCEL\_CONFIG1\_ACCEL\_DEC3\_M2\_ORD\_MASK \ (0x3 << BIT\_ACCEL\_CONFIG1\_ACCEL\_DEC3\_M2\_ORD\_M3SM \ (0x3 << BIT\_ACCEL\_CONFIG1\_ACCEL\_DEC3\_M3\_ORD\_M3SM \ (0x3 << BIT\_ACCEL\_DEC3\_M3\_ORD\_M3SM \ (0x3 << BIT\_ACCEL\_DEC3\_M3\_ORD\_M3S$
- #define BIT\_TMST\_CONFIG\_TMST\_TO\_REGS\_EN\_POS 4
- #define BIT\_TMST\_CONFIG\_TMST\_TO\_REGS\_EN\_MASK (0x1 << BIT\_TMST\_CONFIG\_TMST\_TO\_REGS\_EN\_POS)</li>
- #define BIT\_TMST\_CONFIG\_RESOL\_POS 3
- #define BIT\_TMST\_CONFIG\_RESOL\_MASK (0x1 << BIT\_TMST\_CONFIG\_RESOL\_POS)
- #define BIT TMST CONFIG TMST FSYNC POS 1
- #define BIT\_TMST\_CONFIG\_TMST\_FSYNC\_MASK (0x1 << BIT\_TMST\_CONFIG\_TMST\_FSYNC\_POS)</li>
- #define BIT TMST CONFIG TMST EN POS 0
- #define BIT\_TMST\_CONFIG\_TMST\_EN\_MASK 0x1
- #define BIT APEX CONFIG0 DMP POWER SAVE POS 7
- #define BIT\_APEX\_CONFIG0\_DMP\_POWER\_SAVE\_MASK (0x1 << BIT\_APEX\_CONFIG0\_DMP\_POWER\_SAVE\_POS)
- #define BIT APEX CONFIGO TAP ENABLE POS 6
- #define BIT\_APEX\_CONFIG0\_TAP\_ENABLE\_MASK (0x1 << BIT\_APEX\_CONFIG0\_TAP\_ENABLE\_POS)
- #define BIT APEX CONFIGO PEDO EN POS 5
- #define BIT\_APEX\_CONFIG0\_PEDO\_EN\_MASK (0x1 << BIT\_APEX\_CONFIG0\_PEDO\_EN\_POS)
- #define BIT\_APEX\_CONFIG0\_R2W\_EN\_POS 3
- #define BIT\_APEX\_CONFIG0\_R2W\_EN\_MASK (0x1 << BIT\_APEX\_CONFIG0\_R2W\_EN\_POS)</li>
- #define BIT\_APEX\_CONFIG0\_TILT\_EN\_POS 4
- #define BIT APEX CONFIG0 TILT EN MASK (0x1 << BIT APEX CONFIG0 TILT EN POS)</li>
- #define BIT\_APEX\_CONFIG0\_DMP\_ODR\_POS 0
- #define BIT\_APEX\_CONFIG0\_DMP\_ODR\_MASK (0x3 << BIT\_APEX\_CONFIG0\_DMP\_ODR\_POS)</li>
- #define BIT\_SMD\_CONFIG\_WOM\_INT\_MODE\_POS 3
- #define BIT\_SMD\_CONFIG\_WOM\_INT\_MODE\_MASK (0x1 << BIT\_SMD\_CONFIG\_WOM\_INT\_MODE\_POS)
- #define BIT SMD CONFIG WOM MODE POS 2
- #define BIT\_SMD\_CONFIG\_WOM\_MODE\_MASK (0x1 << BIT\_SMD\_CONFIG\_WOM\_MODE\_POS)</li>
- #define BIT\_SMD\_CONFIG\_SMD\_MODE\_POS 0
- #define BIT\_SMD\_CONFIG\_SMD\_MODE\_MASK 0x3
- #define BIT\_FIFO\_CONFIG1\_RESUME\_PARTIAL\_RD\_POS 6
- #define BIT\_FIFO\_CONFIG1\_WM\_GT\_TH\_POS 5
- #define BIT\_FIFO\_CONFIG1\_WM\_GT\_TH\_MASK (0x1 << BIT\_FIFO\_CONFIG1\_WM\_GT\_TH\_POS)</li>
- #define BIT\_FIFO\_CONFIG1\_HIRES\_POS 4
- #define BIT\_FIFO\_CONFIG1\_HIRES\_MASK (0x1 << BIT\_FIFO\_CONFIG1\_HIRES\_POS)</li>
- #define BIT\_FIFO\_CONFIG1\_TMST\_FSYNC\_POS 3
- #define BIT\_FIFO\_CONFIG1\_TMST\_FSYNC\_MASK (0x1 << BIT\_FIFO\_CONFIG1\_TMST\_FSYNC\_POS)</li>
- #define BIT\_FIFO\_CONFIG1\_TEMP\_POS 2
- #define BIT\_FIFO\_CONFIG1\_TEMP\_MASK (0x1 << BIT\_FIFO\_CONFIG1\_TEMP\_POS)
- #define BIT\_FIFO\_CONFIG1\_GYRO\_POS 1
- #define BIT\_FIFO\_CONFIG1\_GYRO\_MASK (0x1 << BIT\_FIFO\_CONFIG1\_GYRO\_POS)</li>
- #define BIT\_FIFO\_CONFIG1\_ACCEL\_POS 0
- #define BIT\_FIFO\_CONFIG1\_ACCEL\_MASK 0x1
- #define BIT\_FSYNC\_CONFIG\_UI\_SEL\_POS 4
- #define BIT\_FSYNC\_CONFIG\_UI\_SEL\_MASK (0x7 << BIT\_FSYNC\_CONFIG\_UI\_SEL\_POS)</li>
- #define BIT\_INT\_TPULSE\_DURATION\_POS 6
- #define BIT\_INT\_TPULSE\_DURATION\_MASK (0x1 << BIT\_INT\_TPULSE\_DURATION\_POS)</li>
- #define BIT\_INT\_TDEASSERT\_POS 5
- #define BIT INT TDEASSERT MASK (0x1 << BIT INT TDEASSERT POS)</li>
- #define BIT\_INT\_CONFIG1\_ASY\_RST\_POS 4
- #define BIT\_INT\_CONFIG1\_ASY\_RST\_MASK (0x1 << BIT\_INT\_CONFIG1\_ASY\_RST\_POS)
- #define BIT\_INT\_UI\_FSYNC\_INT\_EN\_POS 6
- #define BIT\_INT\_PLL\_RDY\_INT\_EN\_POS 5

- #define BIT INT RESET DONE INT EN POS 4
- #define BIT\_INT\_UI\_DRDY\_INT\_EN\_POS 3
- #define BIT\_INT\_FIFO\_THS\_INT\_EN\_POS 2
- #define BIT INT FIFO FULL INT EN POS 1
- #define BIT\_INT\_UI\_AGC\_RDY\_INT\_EN\_POS 0
- #define BIT INT SOURCE0 UI FSYNC INT1 EN 0x40
- #define BIT INT SOURCE0 PLL RDY INT1 EN 0x20
- #define BIT\_INT\_SOURCE0\_RESET\_DONE\_INT1\_EN 0x10
- #define BIT\_INT\_SOURCE0\_UI\_DRDY\_INT1\_EN 0x08
- #define BIT INT SOURCE0 FIFO THS INT1 EN 0x04
- #define BIT INT SOURCE0 FIFO FULL INT1 EN 0x02
- #define BIT\_INT\_SOURCE0\_UI\_AGC\_RDY\_INT1\_EN 0x01
- #define BIT\_INT\_SMD\_INT\_EN\_POS 3
- #define BIT INT WOM Z INT EN POS 2
- #define BIT\_INT\_WOM\_Y\_INT\_EN\_POS 1
- #define BIT\_INT\_WOM\_X\_INT\_EN\_POS 0
- #define BIT INT SOURCE1 SMD INT1 EN 0x08
- #define BIT INT SOURCE1 WOM Z INT1 EN 0x04
- #define BIT INT SOURCE1 WOM Y INT1 EN 0x02
- #define BIT\_INT\_SOURCE1\_WOM\_X\_INT1\_EN 0x01
- #define BIT\_INT\_SOURCE2\_OIS2\_AGC\_RDY\_INT1\_EN 0x20
- #define BIT INT SOURCE2 OIS2 FSYNC INT1 EN 0x10
- #define BIT INT SOURCE2 OIS2 DRDY INT1 EN 0x08
- #define BIT\_INT\_SOURCE2\_OIS1\_AGC\_RDY\_INT1\_EN 0x04
- #define BIT INT SOURCE2 OIS1 FSYNC INT1 EN 0x02
- #define BIT\_INT\_SOURCE2\_OIS1\_DRDY\_INT1\_EN 0x01
- #define BIT INT SOURCE3 UI FSYNC INT2 EN 0x40
- #define BIT INT SOURCE3 PLL RDY INT2 EN 0x20
- #define BIT INT SOURCE3 RESET DONE INT2 EN 0x10
- #define BIT\_INT\_SOURCE3\_UI\_DRDY\_INT2\_EN 0x08
- #define BIT INT SOURCE3 FIFO THS INT2 EN 0x04
- #define BIT INT SOURCE3 FIFO FULL INT2 EN 0x02
- #define BIT\_INT\_SOURCE3\_UI\_AGC\_RDY\_INT2\_EN 0x01
- #define BIT\_INT\_SOURCE4\_SMD\_INT2\_EN 0x08
- #define BIT\_INT\_SOURCE4\_WOM\_Z\_INT2\_EN 0x04
- #define BIT\_INT\_SOURCE4\_WOM\_Y\_INT2\_EN 0x02
- #define BIT\_INT\_SOURCE4\_WOM\_X\_INT2\_EN 0x01
- #define BIT\_INT\_SOURCE5\_OIS2\_AGC\_RDY\_INT2\_EN 0x20
- #define BIT\_INT\_SOURCE5\_OIS2\_FSYNC\_INT2\_EN 0x10
- #define BIT INT SOURCE5 OIS2 DRDY INT2 EN 0x08
- #define BIT INT SOURCE5 OIS1 AGC RDY INT2 EN 0x04
- #define BIT\_INT\_SOURCE5\_OIS1\_FSYNC\_INT2\_EN 0x02
- #define BIT\_INT\_SOURCE5\_OIS1\_DRDY\_INT2\_EN 0x01
- #define BIT\_ST\_REGULATOR\_EN 0x40
- #define BIT\_ACCEL\_Z\_ST\_EN 0x20
- #define BIT\_ACCEL\_Y\_ST\_EN 0x10
- #define BIT\_ACCEL\_X\_ST\_EN 0x08
- #define BIT\_GYRO\_Z\_ST\_EN 0x04
- #define BIT\_GYRO\_Y\_ST\_EN 0x02
- #define BIT\_GYRO\_X\_ST\_EN 0x01
- #define BIT DMP MEM ACCESS EN 0x08
- #define BIT\_MEM\_OTP\_ACCESS\_EN 0x04
- #define BIT FIFO MEM RD SYS 0x02
- #define BIT\_FIFO\_MEM\_WR\_SER 0x01
- #define BIT\_SENSOR\_CONFIG2\_OIS\_MODE\_POS 4

- #define BIT\_SENSOR\_CONFIG2\_OIS\_MODE\_MASK (0x03 << BIT\_SENSOR\_CONFIG2\_OIS\_MODE\_POS)</li>
- #define BIT\_GYRO\_AAF\_DIS\_POS 1
- #define BIT\_GYRO\_AAF\_DIS\_MASK (0x01 << BIT\_GYRO\_AAF\_DIS\_POS)</li>
- #define BIT GYRO NF DIS POS 0
- #define BIT GYRO NF DIS MASK (0x01 << BIT GYRO NF DIS POS)</li>
- #define BIT\_GYRO\_AAF\_DELT\_POS 0
- #define BIT GYRO\_AAF\_DELT\_MASK (0x3F << BIT\_GYRO\_AAF\_DELT\_POS)</li>
- #define BIT\_GYRO\_AAF\_DELTSQR\_POS\_LO 0
- #define BIT\_GYRO\_AAF\_DELTSQR\_MASK\_LO (0xFF << BIT\_GYRO\_AAF\_DELTSQR\_POS\_LO)
- #define BIT GYRO AAF DELTSQR POS HI 0
- #define BIT\_GYRO\_AAF\_DELTSQR\_MASK\_HI (0x0F << BIT\_GYRO\_AAF\_DELTSQR\_POS\_HI)
- #define BIT GYRO AAF BITSHIFT POS 4
- #define BIT\_GYRO\_AAF\_BITSHIFT\_MASK (0x0F << BIT\_GYRO\_AAF\_BITSHIFT\_POS)</li>
- #define BIT INTF CONFIG4 AP SPI POS 1
- #define BIT\_INTF\_CONFIG4\_AP\_SPI\_MASK (0x1 << BIT\_INTF\_CONFIG4\_AP\_SPI\_POS)
- #define BIT INTF CONFIG4 AUX1 SPI POS 2
- #define BIT\_INTF\_CONFIG4\_AUX1\_SPI\_MASK (0x1 << BIT\_INTF\_CONFIG4\_AUX1\_SPI\_POS)</li>
- #define BIT INTF CONFIG5 GPIO PAD SEL POS 1
- #define BIT\_INTF\_CONFIG5\_GPIO\_PAD\_SEL\_MASK (0x3 << BIT\_INTF\_CONFIG5\_GPIO\_PAD\_SEL\_POS)</li>
- #define BIT\_INTF\_CONFIG6\_I3C\_DDR\_EN\_POS 1
- #define BIT\_INTF\_CONFIG6\_I3C\_DDR\_EN\_MASK (0x1 << BIT\_INTF\_CONFIG6\_I3C\_DDR\_EN\_POS)</li>
- #define BIT INTF CONFIG6 I3C SDR EN POS 0
- #define BIT\_INTF\_CONFIG6\_I3C\_SDR\_EN\_MASK (0x1 << BIT\_INTF\_CONFIG6\_I3C\_SDR\_EN\_POS)</li>
- #define BIT\_INTF\_CONFIG6\_I3C\_IBI\_BYTE\_EN\_POS 3
- #define BIT\_INTF\_CONFIG6\_I3C\_IBI\_BYTE\_EN\_MASK (0x1 << BIT\_INTF\_CONFIG6\_I3C\_IBI\_BYTE\_EN\_POS)</li>
- #define BIT\_INTF\_CONFIG6\_I3C\_IBI\_EN\_POS 2
- #define BIT\_INTF\_CONFIG6\_I3C\_IBI\_EN\_MASK (0x1 << BIT\_INTF\_CONFIG6\_I3C\_IBI\_EN\_POS)</li>
- #define BIT\_ACCEL\_AAF\_DIS\_POS 0
- #define BIT ACCEL AAF DIS MASK (0x01 << BIT ACCEL AAF DIS POS)</li>
- #define BIT\_ACCEL\_AAF\_DELT\_POS 1
- #define BIT\_ACCEL\_AAF\_DELT\_MASK (0x3F << BIT\_ACCEL\_AAF\_DELT\_POS)</li>
- #define BIT ACCEL AAF DELTSQR POS LO 0
- #define BIT\_ACCEL\_AAF\_DELTSQR\_MASK\_LO (0xFF << BIT\_ACCEL\_AAF\_DELTSQR\_POS\_LO)
- #define BIT\_ACCEL\_AAF\_DELTSQR\_POS\_HI 0
- #define BIT\_ACCEL\_AAF\_DELTSQR\_MASK\_HI (0x0F << BIT\_ACCEL\_AAF\_DELTSQR\_POS\_HI)</li>
- #define BIT\_ACCEL\_AAF\_BITSHIFT\_POS 4
- #define BIT\_ACCEL\_AAF\_BITSHIFT\_MASK (0x0F << BIT\_ACCEL\_AAF\_BITSHIFT\_POS)</li>
- #define BIT\_OIS1\_CONFIG1\_ACCEL\_LP\_CLK\_SEL\_POS 5
- #define BIT\_OIS1\_CONFIG1\_ACCEL\_LP\_CLK\_SEL\_MASK (0x1 << BIT\_OIS1\_CONFIG1\_ACCEL\_LP\_CLK\_SEL\_POS)</li>
- #define BIT OIS1 CONFIG1 DEC POS 2
- #define BIT OIS1 CONFIG1 DEC MASK (0x7 << BIT OIS1 CONFIG1 DEC POS)</li>
- #define BIT\_OIS1\_CONFIG1\_GYRO\_EN\_POS 1
- #define BIT\_OIS1\_CONFIG1\_GYRO\_EN\_MASK (0x1 << BIT\_OIS1\_CONFIG1\_GYRO\_EN\_POS)
- #define BIT\_OIS1\_CONFIG1\_ACCEL\_EN\_POS 0
- #define BIT\_OIS1\_CONFIG1\_ACCEL\_EN\_MASK (0x1 << BIT\_OIS1\_CONFIG1\_ACCEL\_EN\_POS)
- #define BIT\_OIS1\_CONFIG2\_GYRO\_FS\_SEL\_POS 3
- #define BIT\_OIS1\_CONFIG2\_GYRO\_FS\_SEL\_MASK (0x7 << BIT\_OIS1\_CONFIG2\_GYRO\_FS\_SEL\_POS)</li>
- #define BIT\_OIS1\_CONFIG2\_ACCEL\_FS\_SEL\_POS 0
- #define BIT\_OIS1\_CONFIG2\_ACCEL\_FS\_SEL\_MASK (0x7 << BIT\_OIS1\_CONFIG2\_ACCEL\_FS\_SEL\_POS)</li>
- #define BIT\_INT\_STATUS\_OIS1\_FSYNC 0x04
- #define BIT INT STATUS OIS1 DRDY 0x02
- #define BIT\_INT\_STATUS\_OIS1\_AGC\_RDY 0x01
- #define BIT\_OIS2\_CONFIG1\_ACCEL\_LP\_CLK\_SEL\_POS 5
- #define BIT OIS2 CONFIG1 ACCEL LP CLK SEL MASK (0x1 << BIT OIS2 CONFIG1 ACCEL LP CLK SEL POS)
- #define BIT\_OIS2\_CONFIG1\_DEC\_POS 2

```
    #define BIT_OIS2_CONFIG1_DEC_MASK (0x7 << BIT_OIS2_CONFIG1_DEC_POS)</li>
```

- #define BIT\_OIS2\_CONFIG1\_GYRO\_EN\_POS 1
- #define BIT\_OIS2\_CONFIG1\_GYRO\_EN\_MASK (0x1 << BIT\_OIS2\_CONFIG1\_GYRO\_EN\_POS)</li>
- #define BIT OIS2 CONFIG1 ACCEL EN POS 0
- #define BIT\_OIS2\_CONFIG1\_ACCEL\_EN\_MASK (0x1 << BIT\_OIS2\_CONFIG1\_ACCEL\_EN\_POS)</li>
- #define BIT\_OIS2\_CONFIG2\_GYRO\_FS\_SEL\_POS 3
- #define BIT\_OIS2\_CONFIG2\_GYRO\_FS\_SEL\_MASK (0x7 << BIT\_OIS2\_CONFIG2\_GYRO\_FS\_SEL\_POS)</li>
- #define BIT\_OIS2\_CONFIG2\_ACCEL\_FS\_SEL\_POS 0
- #define BIT\_OIS2\_CONFIG2\_ACCEL\_FS\_SEL\_MASK (0x7 << BIT\_OIS2\_CONFIG2\_ACCEL\_FS\_SEL\_POS)</li>
- #define BIT INT STATUS OIS2 FSYNC 0x04
- #define BIT\_INT\_STATUS\_OIS2\_DRDY 0x02
- #define BIT INT STATUS OIS2 AGC RDY 0x01
- #define BIT\_FDR\_CONFIG\_FDR\_SEL\_POS 0
- #define BIT\_FDR\_CONFIG\_FDR\_SEL\_MASK 0x7F
- #define BIT\_APEX\_CONFIG1\_DMP\_POWER\_SAVE\_TIME\_SEL\_POS 0
- #define BIT APEX CONFIG1 DMP POWER SAVE TIME SEL MASK 0x0F
- #define BIT APEX CONFIG1 LOW ENERGY AMP TH SEL POS 4
- #define BIT\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_MASK (0x0F << BIT\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_MASK)</li>
- #define ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_1006632MG ICM426XX\_APEX\_CONFIG1\_LOW\_ENI
- #define ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_1174405MG\_ICM426XX\_APEX\_CONFIG1\_LOW\_ENI
- #define ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_1342177MG\_ICM426XX\_APEX\_CONFIG1\_LOW\_EN
- #define ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_1509949MG\_ICM426XX\_APEX\_CONFIG1\_LOW\_ENI
- #define ICM426XX APEX CONFIG1 LOW ENERGY AMP TH SEL 1677721MG ICM426XX APEX CONFIG1 LOW EN
- #define ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_1845493MG\_ICM426XX\_APEX\_CONFIG1\_LOW\_EN
- #define ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_2013265MG ICM426XX\_APEX\_CONFIG1\_LOW\_ENI
- #define ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_2181038MG\_ICM426XX\_APEX\_CONFIG1\_LOW\_ENI
- #define ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_2348810MG\_ICM426XX\_APEX\_CONFIG1\_LOW\_ENI
- #define ICM426XX APEX CONFIG1 LOW ENERGY AMP TH SEL 2516582MG ICM426XX APEX CONFIG1 LOW ENI
- #define ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_2684354MG\_ICM426XX\_APEX\_CONFIG1\_LOW\_ENI
- #define ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_2852126MG\_ICM426XX\_APEX\_CONFIG1\_LOW\_ENI
- #define ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_3019898MG ICM426XX\_APEX\_CONFIG1\_LOW\_ENI
- #define ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_3187671MG\_ICM426XX\_APEX\_CONFIG1\_LOW\_ENI
- #define ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_3355443MG\_ICM426XX\_APEX\_CONFIG1\_LOW\_ENI
- #define ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_3523215MG ICM426XX\_APEX\_CONFIG1\_LOW\_ENI
- #define BIT\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_POS 4
- #define BIT\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_MASK (0x0F << BIT\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_POS)</li>
- #define ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_1006632\_MG ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_30MG
- #define ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_1140850\_MG ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_34MG
- #define ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_1275068\_MG ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_38MG
- #define ICM426XX APEX CONFIG2 PEDO AMP TH 1409286 MG ICM426XX APEX CONFIG2 PEDO AMP TH 42MG
- #define ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_1543503\_MG ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_46MG
- #define ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_1677721\_MG ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_50MG
- #define ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_1811939\_MG ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_54MG
- #define ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_1946157\_MG ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_58MG
- #define ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_2080374\_MG ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_62MG
- #define ICM426XX APEX CONFIG2 PEDO AMP TH 2214592 MG ICM426XX APEX CONFIG2 PEDO AMP TH 66MG
- #define ICM426XX APEX CONFIG2 PEDO AMP TH 2348810 MG ICM426XX APEX CONFIG2 PEDO AMP TH 70MG
- #define ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_2483027\_MG ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_74MG
- #define ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_2617245\_MG ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_78MG
- #define ICM426XX APEX CONFIG2 PEDO AMP TH 2885681 MG ICM426XX APEX CONFIG2 PEDO AMP TH 86MG
- #define ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_3019898\_MG ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_90MG
- #define BIT APEX CONFIG2 PEDO STEP CNT TH POS 0
- #define BIT APEX CONFIG2 PEDO STEP CNT TH MASK 0x0F
- #define BIT\_APEX\_CONFIG3\_PEDO\_STEP\_DET\_TH\_POS 5

- #define BIT\_APEX\_CONFIG3\_PEDO\_STEP\_DET\_TH\_MASK (0x07 << BIT\_APEX\_CONFIG3\_PEDO\_STEP\_DET\_TH\_POS
- #define BIT\_APEX\_CONFIG3\_PEDO\_SB\_TIMER\_TH\_POS 2
- #define BIT\_APEX\_CONFIG3\_PEDO\_SB\_TIMER\_TH\_MASK (0x07 << BIT\_APEX\_CONFIG3\_PEDO\_SB\_TIMER\_TH\_POS</li>
- #define BIT\_APEX\_CONFIG3\_PEDO\_HI\_ENRGY\_TH\_POS 0
- #define BIT APEX CONFIG3 PEDO HI ENRGY TH MASK 0x03
- #define BIT\_APEX\_CONFIG4\_TILT\_WAIT\_TIME\_POS 6
- #define BIT\_APEX\_CONFIG4\_TILT\_WAIT\_TIME\_MASK (0x03 << BIT\_APEX\_CONFIG4\_TILT\_WAIT\_TIME\_POS)</li>
- #define BIT\_APEX\_CONFIG4\_R2W\_SLEEP\_TIME\_OUT\_POS 3
- #define BIT\_APEX\_CONFIG4\_R2W\_SLEEP\_TIME\_OUT\_MASK (0x07 << BIT\_APEX\_CONFIGA\_R2W\_SLEEP\_TIME\_OUT\_MASK (0x07 << BIT\_APEX\_CONFIGA\_R2W\_SLEEP\_TIME\_OUT\_
- #define BIT\_APEX\_CONFIG5\_R2W\_MOUNTING\_MATRIX\_POS 0
- #define BIT\_APEX\_CONFIG5\_R2W\_MOUNTING\_MATRIX\_MASK (0x07 << BIT\_APEX\_CONFIG5\_R2W\_MOUNTING\_MAT
- #define BIT\_APEX\_CONFIG6\_R2W\_SLEEP\_GEST\_DELAY\_POS 0
- #define BIT\_APEX\_CONFIG6\_R2W\_SLEEP\_GEST\_DELAY\_MASK (0x07 << BIT\_APEX\_CONFIG6\_R2W\_SLEEP\_GEST\_I
- #define BIT APEX CONFIG7 TAP MIN JERK THR POS 2
- #define BIT\_APEX\_CONFIG7\_TAP\_MIN\_JERK\_THR\_MASK (0x3F << BIT\_APEX\_CONFIG7\_TAP\_MIN\_JERK\_THR\_POS)
- #define ICM426XX APEX CONFIG7 TAP MIN JERK THR 281MG DEFAULT 0x11
- #define BIT APEX CONFIG7 TAP MAX PEAK TOL POS 0
- #define BIT\_APEX\_CONFIG7\_TAP\_MAX\_PEAK\_TOL\_MASK 0x3
- #define BIT\_APEX\_CONFIG8\_TAP\_TMAX\_POS 5
- #define BIT\_APEX\_CONFIG8\_TAP\_TMAX\_MASK (0x03 << BIT\_APEX\_CONFIG8\_TAP\_TMAX\_POS)</li>
- #define BIT\_APEX\_CONFIG8\_TAP\_TAVG\_POS 3
- #define BIT\_APEX\_CONFIG8\_TAP\_TAVG\_MASK (0x03 << BIT\_APEX\_CONFIG8\_TAP\_TAVG\_POS)</li>
- #define BIT APEX CONFIG8 TAP TMIN POS 0
- #define BIT\_APEX\_CONFIG8\_TAP\_TMIN\_MASK 0x07
- #define BIT\_APEX\_CONFIG9\_SENSITIVITY\_MODE\_POS 0
- #define BIT\_APEX\_CONFIG9\_SENSITIVITY\_MODE\_MASK 0x01
- #define BIT\_INT\_STEP\_DET\_INT\_EN\_POS 5
- #define BIT\_INT\_STEP\_CNT\_OVFL\_INT\_EN\_POS 4
- #define BIT\_INT\_TILT\_DET\_INT\_EN\_POS 3
- #define BIT\_INT\_WAKE\_DET\_INT\_EN\_POS 2
- #define BIT\_INT\_SLEEP\_DET\_INT\_EN\_POS 1
- #define BIT INT TAP DET INT EN POS 0
- #define BIT\_INT\_SOURCE6\_STEP\_DET\_INT1\_EN 0x20
- #define BIT INT SOURCE6 STEP CNT OVFL INT1 EN 0x10
- #define BIT INT SOURCE6 TILT DET INT1 EN 0x8
- #define BIT INT SOURCE6 WAKE DET INT1 EN 0x4
- #define BIT\_INT\_SOURCE6\_SLEEP\_DET\_INT1\_EN 0x2
- #define BIT\_INT\_SOURCE6\_TAP\_DET\_INT1\_EN 0x1
- #define BIT\_INT\_SOURCE7\_STEP\_DET\_INT2\_EN 0x20
- #define BIT\_INT\_SOURCE7\_STEP\_CNT\_OVFL\_INT2\_EN 0x10
- #define BIT INT SOURCE7 TILT DET INT2 EN 0x8
- #define BIT\_INT\_SOURCE7\_WAKE\_DET\_INT2\_EN 0x4
- #define BIT\_INT\_SOURCE7\_SLEEP\_DET\_INT2\_EN 0x2
- #define BIT\_INT\_SOURCE7\_TAP\_DET\_INT2\_EN 0x1
- #define BIT\_INT\_OIS1\_DRDY\_IBI\_EN\_POS 6
- #define BIT\_INT\_UI\_FSYNC\_IBI\_EN\_POS 5
- #define BIT\_INT\_PLL\_RDY\_IBI\_EN\_POS 4
- #define BIT\_INT\_UI\_DRDY\_IBI\_EN\_POS 3
- #define BIT\_INT\_FIFO\_THS\_IBI\_EN\_POS 2
- #define BIT\_INT\_FIFO\_FULL\_IBI\_EN\_POS 1
- #define BIT INT UI AGC RDY IBI EN POS 0
- #define BIT\_INT\_SOURCE8\_OIS1\_DRDY\_IBI\_EN 0x40
- #define BIT INT SOURCE8 UI FSYNC IBI EN 0x20
- #define BIT\_INT\_SOURCE8\_PLL\_RDY\_IBI\_EN 0x10
- #define BIT\_INT\_SOURCE8\_UI\_DRDY\_IBI\_EN 0x08

- #define BIT INT SOURCE8 FIFO THS IBI EN 0x04
- #define BIT\_INT\_SOURCE8\_FIFO\_FULL\_IBI\_EN 0x02
- #define BIT INT SOURCE8 UI AGC RDY IBI EN 0x01
- #define BIT INT SMD IBI EN POS 4
- #define BIT\_INT\_WOM\_Z\_IBI\_EN\_POS 3
- #define BIT\_INT\_WOM\_Y\_IBI\_EN\_POS 2
- #define BIT INT WOM X IBI EN POS 1
- #define BIT INT SOURCE9 SMD IBI EN 0x10
- #define BIT INT SOURCE9 WOM Z IBI EN 0x08
- #define BIT INT SOURCE9 WOM Y IBI EN 0x04
- #define BIT INT SOURCE9 WOM X IBI EN 0x02
- #define BIT\_INT\_STEP\_DET\_IBI\_EN\_POS 5
- #define BIT INT STEP CNT OVFL IBI EN POS 4
- #define BIT\_INT\_TILT\_DET\_IBI\_EN\_POS 3
- #define BIT INT WAKE DET IBI EN POS 2
- #define BIT INT SLEEP DET IBI EN POS 1
- #define BIT\_INT\_TAP\_DET\_IBI\_EN\_POS 0
- #define BIT\_INT\_SOURCE10\_STEP\_DET\_IBI\_EN 0x20
- #define BIT\_INT\_SOURCE10\_STEP\_CNT\_OVFL\_IBI\_EN 0x10
- #define BIT\_INT\_SOURCE10\_TILT\_DET\_IBI\_EN 0x08
- #define BIT INT SOURCE10 WAKE DET IBI EN 0x04
- #define BIT INT SOURCE10 SLEEP DET IBI EN 0x02
- #define BIT\_INT\_SOURCE10\_TAP\_DET\_IBI\_EN 0x01
- #define BIT\_GYRO\_X\_OFFUSER\_POS\_LO 0
- #define BIT\_GYRO\_X\_OFFUSER\_MASK\_LO (0xFF << BIT\_GYRO\_X\_OFFUSER\_POS\_LO)
- #define BIT GYRO X OFFUSER POS HI 0
- #define BIT\_GYRO\_X\_OFFUSER\_MASK\_HI (0x0F << BIT\_GYRO\_X\_OFFUSER\_POS\_HI)</li>
- #define BIT GYRO Y OFFUSER POS HI 4
- #define BIT\_GYRO\_Y\_OFFUSER\_MASK\_HI (0x0F << BIT\_GYRO\_Y\_OFFUSER\_POS\_HI)</li>
- #define BIT\_GYRO\_Y\_OFFUSER\_POS\_LO 0
- #define BIT\_GYRO\_Y\_OFFUSER\_MASK\_LO (0xFF << BIT\_GYRO\_Y\_OFFUSER\_POS\_LO)</li>
- #define BIT\_GYRO\_Z\_OFFUSER\_POS\_LO 0
- #define BIT\_GYRO\_Z\_OFFUSER\_MASK\_LO (0xFF << BIT\_GYRO\_Z\_OFFUSER\_POS\_LO)</li>
- #define BIT\_GYRO\_Z\_OFFUSER\_POS\_HI 0
- #define BIT\_GYRO\_Z\_OFFUSER\_MASK\_HI (0x0F << BIT\_GYRO\_Z\_OFFUSER\_POS\_HI)</li>
- #define BIT ACCEL X OFFUSER POS HI 4
- #define BIT ACCEL X OFFUSER MASK HI (0x0F << BIT ACCEL X OFFUSER POS HI)</li>
- #define BIT\_ACCEL\_X\_OFFUSER\_POS\_LO 0
- #define BIT\_ACCEL\_X\_OFFUSER\_MASK\_LO (0xFF << BIT\_ACCEL\_X\_OFFUSER\_POS\_LO)
- #define BIT\_ACCEL\_Y\_OFFUSER\_POS\_LO 0
- #define BIT\_ACCEL\_Y\_OFFUSER\_MASK\_LO (0xFF << BIT\_ACCEL\_Y\_OFFUSER\_POS\_LO)</li>
- #define BIT ACCEL Y OFFUSER POS HI 0
- #define BIT ACCEL Y OFFUSER MASK HI (0x0F << BIT ACCEL Y OFFUSER POS HI)</li>
- #define BIT\_ACCEL\_Z\_OFFUSER\_POS\_HI 4
- #define BIT\_ACCEL\_Z\_OFFUSER\_MASK\_HI (0x0F << BIT\_ACCEL\_Z\_OFFUSER\_POS\_HI)</li>
- #define BIT\_ACCEL\_Z\_OFFUSER\_POS\_LO 0
- #define BIT\_ACCEL\_Z\_OFFUSER\_MASK\_LO (0xFF << BIT\_ACCEL\_Z\_OFFUSER\_POS\_LO)</li>

#### **Enumerations**

- enum ICM426XX\_DEVICE\_CONFIG\_SPI\_MODE\_t { ICM426XX\_DEVICE\_CONFIG\_SPI\_MODE\_1\_2 = (0x1 << BIT\_DEVICE\_CONFIG\_SPI\_MODE\_POS) , ICM426XX\_DEVICE\_CONFIG\_SPI\_MODE\_0\_3 = (0x0 << BIT\_DEVICE\_CONFIG\_SPI\_MODE\_POS) }</li>
- enum ICM426XX\_CHIP\_CONFIG\_SPI\_MODE\_t { ICM426XX\_CHIP\_CONFIG\_SPI\_MODE\_1\_2 = (0x1 << BIT\_CHIP\_CONFIG\_SPI\_MODE\_POS) , ICM426XX\_CHIP\_CONFIG\_SPI\_MODE\_0\_3 = (0x0 << BIT\_← CHIP\_CONFIG\_SPI\_MODE\_POS) }</li>
- enum ICM426XX\_DEVICE\_CONFIG\_RESET\_t { ICM426XX\_DEVICE\_CONFIG\_RESET\_EN = 0x01 , ICM426XX DEVICE CONFIG RESET NONE = 0x00 }
- enum ICM426XX\_CHIP\_CONFIG\_RESET\_t { ICM426XX\_CHIP\_CONFIG\_RESET\_EN = 0x01 , ICM426XX\_CHIP\_CONFIG\_F = 0x00 }
- enum ICM426XX\_INT\_CONFIG\_INT2\_DRIVE\_CIRCUIT\_t{ICM426XX\_INT\_CONFIG\_INT2\_DRIVE\_CIRCUIT\_PP = (0x01 << BIT\_INT\_CONFIG\_INT2\_DRIVE\_CIRCUIT\_POS), ICM426XX\_INT\_CONFIG\_INT2\_DRIVE\_CIRCUIT\_OD = (0x00 << BIT\_INT\_CONFIG\_INT2\_DRIVE\_CIRCUIT\_POS)}</li>
- enum ICM426XX\_INT\_CONFIG\_INT2\_POLARITY\_t { ICM426XX\_INT\_CONFIG\_INT2\_POLARITY\_HIGH = (0x01 << BIT\_INT\_CONFIG\_INT2\_POLARITY\_POS) , ICM426XX\_INT\_CONFIG\_INT2\_POLARITY\_LOW = (0x00 << BIT\_INT\_CONFIG\_INT2\_POLARITY\_POS) }</li>
- enum ICM426XX\_INT\_CONFIG\_INT1\_DRIVE\_CIRCUIT\_t{ICM426XX\_INT\_CONFIG\_INT1\_DRIVE\_CIRCUIT\_PP = (0x01 << BIT\_INT\_CONFIG\_INT1\_DRIVE\_CIRCUIT\_POS), ICM426XX\_INT\_CONFIG\_INT1\_DRIVE\_CIRCUIT\_OD = (0x00 << BIT\_INT\_CONFIG\_INT1\_DRIVE\_CIRCUIT\_POS)}</li>
- enum ICM426XX\_INT\_CONFIG\_INT1\_POLARITY\_t { ICM426XX\_INT\_CONFIG\_INT1\_POLARITY\_HIGH = 0x01, ICM426XX\_INT\_CONFIG\_INT1\_POLARITY\_LOW = 0x00 }
- enum ICM426XX\_APEX\_DATA3\_ACTIVITY\_CLASS\_t { ICM426XX\_APEX\_DATA3\_ACTIVITY\_CLASS\_OTHER
   = 0x0 , ICM426XX\_APEX\_DATA3\_ACTIVITY\_CLASS\_WALK = 0x1 , ICM426XX\_APEX\_DATA3\_ACTIVITY\_CLASS\_RUN
   = 0x2 }
- enum ICM426XX\_APEX\_DATA3\_DMP\_IDLE\_OFF\_t { ICM426XX\_APEX\_DATA3\_DMP\_IDLE\_ON = (0x01 << BIT\_APEX\_DATA3\_DMP\_IDLE\_POS) , ICM426XX\_APEX\_DATA3\_DMP\_IDLE\_OFF = (0x00 << BIT ← APEX\_DATA3\_DMP\_IDLE\_POS) }</li>
- enum ICM426XX\_APEX\_DATA4\_TAP\_NUM\_t { ICM426XX\_APEX\_DATA4\_TAP\_NUM\_DOUBLE = (0x02 << BIT\_APEX\_DATA4\_TAP\_NUM\_POS) , ICM426XX\_APEX\_DATA4\_TAP\_NUM\_SINGLE = (0x01 << BIT\_APEX\_DATA4\_TAP\_NUM\_POS) }</li>
- enum ICM426XX\_APEX\_DATA4\_TAP\_AXIS\_t { ICM426XX\_APEX\_DATA4\_TAP\_AXIS\_Z =  $(0x02 << BIT \hookrightarrow APEX_DATA4_TAP_AXIS_POS)$ , ICM426XX\_APEX\_DATA4\_TAP\_AXIS\_Y =  $(0x01 << BIT_APEX_ \hookrightarrow DATA4_TAP_AXIS_POS)$ , ICM426XX\_APEX\_DATA4\_TAP\_AXIS\_X =  $(0x00 << BIT_APEX_DATA4_TAP \hookrightarrow AXIS_POS)$ }
- enum ICM426XX\_APEX\_DATA4\_TAP\_DIR\_t { ICM426XX\_APEX\_DATA4\_TAP\_DIR\_POSITIVE =  $(0x01 < < BIT_APEX_DATA4_TAP_DIR_POS)$ , ICM426XX\_APEX\_DATA4\_TAP\_DIR\_NEGATIVE =  $(0x00 < < BIT_{\leftarrow} APEX_DATA4_TAP_DIR_POS)$ }
- enum ICM426XX\_SIGNAL\_PATH\_RESET\_DMP\_INIT\_t{ICM426XX\_SIGNAL\_PATH\_RESET\_DMP\_INIT\_EN
   = (0x01 << BIT\_SIGNAL\_PATH\_RESET\_DMP\_INIT\_POS), ICM426XX\_SIGNAL\_PATH\_RESET\_DMP\_INIT\_DIS</li>
   = (0x00 << BIT\_SIGNAL\_PATH\_RESET\_DMP\_INIT\_POS)}</li>
- enum ICM426XX\_SIGNAL\_PATH\_RESET\_DMP\_MEM\_RESET\_t { ICM426XX\_SIGNAL\_PATH\_RESET\_DMP\_MEM\_RESET\_E (0x01 << BIT\_SIGNAL\_PATH\_RESET\_DMP\_MEM\_RESET\_POS), ICM426XX\_SIGNAL\_PATH\_RESET\_DMP\_MEM\_RESET\_F</li>
   }
- enum ICM426XX\_SIGNAL\_PATH\_RESET\_TMST\_STROBE\_t { ICM426XX\_SIGNAL\_PATH\_RESET\_TMST\_STROBE\_EN = (0x01 << BIT\_SIGNAL\_PATH\_RESET\_TMST\_STROBE\_POS), ICM426XX\_SIGNAL\_PATH\_RESET\_TMST\_STROBE\_DIS = (0x00 << BIT\_SIGNAL\_PATH\_RESET\_TMST\_STROBE\_POS) }</li>
- enum ICM426XX\_SIGNAL\_PATH\_RESET\_FIFO\_FLUSH\_t{ICM426XX\_SIGNAL\_PATH\_RESET\_FIFO\_FLUSH\_EN
   = (0x01 << BIT\_SIGNAL\_PATH\_RESET\_FIFO\_FLUSH\_POS), ICM426XX\_SIGNAL\_PATH\_RESET\_FIFO\_FLUSH\_DIS</li>
   = (0x00 << BIT\_SIGNAL\_PATH\_RESET\_FIFO\_FLUSH\_POS)}</li>
- enum ICM426XX\_INTF\_CONFIG0\_FIFO\_SREG\_INVALID\_IND\_t{ ICM426XX\_INTF\_CONFIG0\_FIFO\_SREG\_INVALID\_IND\_
   = (0x01 << BIT\_FIFO\_SREG\_INVALID\_IND\_POS), ICM426XX\_INTF\_CONFIG0\_FIFO\_SREG\_INVALID\_IND\_EN</li>
   = (0x00 << BIT\_FIFO\_SREG\_INVALID\_IND\_POS) }</li>

```
    enum ICM426XX_INTF_CONFIG0_FIFO_COUNT_REC_t{ICM426XX_INTF_CONFIG0_FIFO_COUNT_REC_RECORD = (0x01 << BIT_FIFO_COUNT_REC_POS) , ICM426XX_INTF_CONFIG0_FIFO_COUNT_REC_BYTE = (0x00 << BIT_FIFO_COUNT_REC_POS)}</li>
```

- enum ICM426XX\_INTF\_CONFIGO\_FIFO\_COUNT\_ENDIAN\_t { ICM426XX\_INTF\_CONFIGO\_FIFO\_COUNT\_BIG\_ENDIAN = (0x01 << BIT\_FIFO\_COUNT\_ENDIAN\_POS) , ICM426XX\_INTF\_CONFIGO\_FIFO\_COUNT\_LITTLE\_ENDIAN = (0x00 << BIT\_FIFO\_COUNT\_ENDIAN\_POS) }</li>
- enum ICM426XX\_INTF\_CONFIG0\_DATA\_ENDIAN\_t { ICM426XX\_INTF\_CONFIG0\_DATA\_BIG\_ENDIAN = (0x01 << BIT\_DATA\_ENDIAN\_POS) , ICM426XX\_INTF\_CONFIG0\_DATA\_LITTLE\_ENDIAN = (0x00 << BIT\_DATA\_ENDIAN\_POS) }</li>
- enum ICM426XX\_INTF\_CONFIG0\_SPI\_MODE\_OIS2\_t{ICM426XX\_INTF\_CONFIG0\_SPI\_MODE\_OIS2\_1\_2 = (0x01 << BIT\_SPI\_MODE\_OIS2\_POS) , ICM426XX\_INTF\_CONFIG0\_SPI\_MODE\_OIS2\_0\_3 = (0x00 << BIT\_SPI\_MODE\_OIS2\_POS)}</li>
- enum ICM426XX\_INTF\_CONFIGO\_SPI\_MODE\_OIS1\_t{ICM426XX\_INTF\_CONFIGO\_SPI\_MODE\_OIS1\_1\_2 = (0x01 << BIT\_SPI\_MODE\_OIS1\_POS) , ICM426XX\_INTF\_CONFIGO\_SPI\_MODE\_OIS1\_0\_3 = (0x00 << BIT\_SPI\_MODE\_OIS1\_POS) }</li>
- enum ICM426XX\_INTF\_CONFIG1\_ACCEL\_LP\_CLK\_t{ICM426XX\_INTF\_CONFIG1\_ACCEL\_LP\_CLK\_WUOSC = (0x00 << BIT\_ACCEL\_LP\_CLK\_SEL\_POS) , ICM426XX\_INTF\_CONFIG1\_ACCEL\_LP\_CLK\_RCOSC = (0x01 << BIT\_ACCEL\_LP\_CLK\_SEL\_POS)}</li>
- enum ICM426XX\_INTF\_CONFIG1\_RTC\_MODE\_t { ICM426XX\_INTF\_CONFIG1\_RTC\_MODE\_DIS = (0x00 << BIT\_RTC\_MODE\_POS) , ICM426XX\_INTF\_CONFIG1\_RTC\_MODE\_EN = (0x01 << BIT\_RTC\_← MODE\_POS) }</li>
- enum ICM426XX\_PWR\_MGMT\_0\_IDLE\_t { ICM426XX\_PWR\_MGMT\_0\_IDLE\_DIS = (0x01 << BIT\_
   PWR\_MGMT\_0\_IDLE\_POS) , ICM426XX\_PWR\_MGMT\_0\_IDLE\_EN = (0x00 << BIT\_PWR\_MGMT\_0
   IDLE POS) }</li>
- enum ICM426XX\_PWR\_MGMT\_0\_GYRO\_MODE\_t { ICM426XX\_PWR\_MGMT\_0\_GYRO\_MODE\_LN = (0x03 << BIT\_PWR\_MGMT\_0\_GYRO\_MODE\_POS), ICM426XX\_PWR\_MGMT\_0\_GYRO\_MODE\_STANDBY = (0x01 << BIT\_PWR\_MGMT\_0\_GYRO\_MODE\_POS), ICM426XX\_PWR\_MGMT\_0\_GYRO\_MODE\_OFF = (0x00 << BIT\_PWR\_MGMT\_0\_GYRO\_MODE\_POS) }</li>
- enum ICM426XX\_PWR\_MGMT\_0\_ACCEL\_MODE\_t { ICM426XX\_PWR\_MGMT\_0\_ACCEL\_MODE\_LN = 0x03, ICM426XX\_PWR\_MGMT\_0\_ACCEL\_MODE\_LP = 0x02, ICM426XX\_PWR\_MGMT\_0\_ACCEL\_MODE\_OFF = 0x00 }
- enum ICM426XX\_GYRO\_CONFIGO\_FS\_SEL\_t {
   ICM426XX\_GYRO\_CONFIGO\_FS\_SEL\_16dps = (7 << BIT\_GYRO\_CONFIGO\_FS\_SEL\_POS) ,
   ICM426XX\_GYRO\_CONFIGO\_FS\_SEL\_31dps = (6 << BIT\_GYRO\_CONFIGO\_FS\_SEL\_POS) ,
   ICM426XX\_GYRO\_CONFIGO\_FS\_SEL\_62dps = (5 << BIT\_GYRO\_CONFIGO\_FS\_SEL\_POS) ,
   ICM426XX\_GYRO\_CONFIGO\_FS\_SEL\_125dps = (4 << BIT\_GYRO\_CONFIGO\_FS\_SEL\_POS) ,
   ICM426XX\_GYRO\_CONFIGO\_FS\_SEL\_250dps = (3 << BIT\_GYRO\_CONFIGO\_FS\_SEL\_POS) ,
   ICM426XX\_GYRO\_CONFIGO\_FS\_SEL\_500dps = (2 << BIT\_GYRO\_CONFIGO\_FS\_SEL\_POS) ,
   ICM426XX\_GYRO\_CONFIGO\_FS\_SEL\_1000dps = (1 << BIT\_GYRO\_CONFIGO\_FS\_SEL\_POS) ,
   ICM426XX\_GYRO\_CONFIGO\_FS\_SEL\_2000dps = (0 << BIT\_GYRO\_CONFIGO\_FS\_SEL\_POS) }</li>

Gyroscope FSR selection.

enum ICM426XX\_GYRO\_CONFIG0\_ODR\_t {
 ICM426XX\_GYRO\_CONFIG0\_ODR\_500\_HZ = 0x0F , ICM426XX\_GYRO\_CONFIG0\_ODR\_12\_5\_HZ = 0x0B , ICM426XX\_GYRO\_CONFIG0\_ODR\_25\_HZ = 0x0A , ICM426XX\_GYRO\_CONFIG0\_ODR\_50\_HZ = 0x09 .

 $\label{lower_lower_lower} $\sf ICM426XX\_GYRO\_CONFIG0\_ODR\_4\_KHZ = 0x04\ , \ ICM426XX\_GYRO\_CONFIG0\_ODR\_8\_KHZ = 0x03\ , \ ICM426XX\_GYRO\_CONFIG0\_ODR\_16\_KHZ = 0x02\ , \ ICM426XX\_GYRO\_CONFIG0\_ODR\_32\_KHZ = 0x01\ \}$ 

Gyroscope ODR selection.

```
enum ICM426XX_ACCEL_CONFIG0_FS_SEL_t {
 ICM426XX_ACCEL_CONFIGO_FS_SEL_RESERVED = (0x4 << BIT_ACCEL_CONFIGO_FS_SEL_↔
 POS), ICM426XX_ACCEL_CONFIG0_FS_SEL_4g = (0x2 << BIT_ACCEL_CONFIG0_FS_SEL_POS)
 , ICM426XX_ACCEL_CONFIG0_FS_SEL_8g = (0x1 << BIT_ACCEL_CONFIG0_FS_SEL_POS) ,
 ICM426XX ACCEL CONFIGO FS SEL 16g = (0x0 << BIT ACCEL CONFIGO FS SEL POS) }
    Accelerometer FSR selection.

    enum ICM426XX ACCEL CONFIG0 ODR t {

 ICM426XX ACCEL CONFIGO ODR 500 HZ = 0xF, ICM426XX ACCEL CONFIGO ODR 1 5625 HZ =
 0xE, ICM426XX_ACCEL_CONFIG0_ODR_3_125_HZ = 0xD, ICM426XX_ACCEL_CONFIG0_ODR_6_25_HZ
 ICM426XX ACCEL CONFIGO ODR 12 5 HZ = 0xB, ICM426XX ACCEL CONFIGO ODR 25 HZ = 0xA
 , ICM426XX ACCEL CONFIG0 ODR 50 HZ = 0x9 , ICM426XX ACCEL CONFIG0 ODR 100 HZ = 0x8
 ICM426XX ACCEL CONFIGO ODR 200 HZ = 0x7, ICM426XX ACCEL CONFIGO ODR 1 KHZ = 0x6,
 ICM426XX ACCEL CONFIGO ODR 2 KHZ = 0x5, ICM426XX ACCEL CONFIGO ODR 4 KHZ = 0x4,
 ICM426XX ACCEL CONFIGO ODR 8 KHZ = 0x3, ICM426XX ACCEL CONFIGO ODR 16 KHZ = 0x2,
 ICM426XX_ACCEL_CONFIG0_ODR_32_KHZ = 0x1 }
    Accelerometer ODR selection.
• enum ICM426XX GYRO CONFIG GYRO UI FILT ORD t{ICM426XX GYRO CONFIG GYRO UI FILT ORD 1ST ORD
 , ICM426XX GYRO CONFIG GYRO UI FILT ORD 2ND ORDER, ICM426XX GYRO CONFIG GYRO UI FILT ORD 3F

    enum ICM426XX GYRO ACCEL CONFIG0 ACCEL FILT BW t {

 ICM426XX GYRO ACCEL CONFIG0 ACCEL FILT BW 40 = (0x7 << BIT GYRO ACCEL CONFIG0 ↔
 ACCEL FILT POS), ICM426XX GYRO ACCEL CONFIGO ACCEL FILT BW 20 = (0x6 << BIT ↔
 GYRO_ACCEL_CONFIG0_ACCEL_FILT_POS), ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BW_16
 = (0x5 << BIT_GYRO_ACCEL_CONFIG0_ACCEL_FILT_POS), ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BW_1
 = (0x4 << BIT GYRO ACCEL CONFIGO ACCEL FILT POS),
 ICM426XX GYRO ACCEL CONFIG0 ACCEL FILT BW 8 = (0x3 << BIT GYRO ACCEL CONFIG0 ←
 ACCEL_FILT_POS), ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BW_5 = (0x2 << BIT_GYRO↔
 _ACCEL_CONFIG0_ACCEL_FILT_POS) , ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT BW 4 =
 (0x1 << BIT GYRO ACCEL CONFIG0 ACCEL FILT POS), ICM426XX GYRO ACCEL CONFIG0 ACCEL FILT BW 2
 = (0x0 << BIT_GYRO_ACCEL_CONFIG0_ACCEL_FILT_POS) }

    enum ICM426XX GYRO ACCEL CONFIG0 ACCEL FILT AVG t{ICM426XX GYRO ACCEL CONFIG0 ACCEL FILT AV

 = (0x6 << BIT_GYRO_ACCEL_CONFIG0_ACCEL_FILT_POS), ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_AVG_
 = (0x1 << BIT_GYRO_ACCEL_CONFIG0_ACCEL_FILT_POS) }

    enum ICM426XX GYRO ACCEL CONFIG0 GYRO FILT BW t {

 ICM426XX GYRO ACCEL CONFIG0 GYRO_FILT_BW_40 = 0x07, ICM426XX_GYRO_ACCEL_CONFIG0_GYRO_FILT_BW
 = 0x06, ICM426XX GYRO ACCEL CONFIG0 GYRO FILT BW 16 = 0x05, ICM426XX GYRO ACCEL CONFIG0 GYRO
 ICM426XX GYRO ACCEL CONFIGO GYRO FILT BW 8 = 0x03, ICM426XX GYRO ACCEL CONFIGO GYRO FILT BW
 = 0x02, ICM426XX GYRO ACCEL CONFIGO GYRO FILT BW 4 = 0x01, ICM426XX GYRO ACCEL CONFIGO GYRO F
 = 0x00 }

    enum ICM426XX ACCEL CONFIG ACCEL UI FILT ORD t{ICM426XX ACCEL CONFIG ACCEL UI FILT ORD 1ST O

 , ICM426XX_ACCEL_CONFIG_ACCEL_UI_FILT_ORD_2ND_ORDER , ICM426XX_ACCEL_CONFIG_ACCEL_UI_FILT_ORD
• enum ICM426XX TMST CONFIG TMST TO REGS EN t{ICM426XX TMST CONFIG TMST TO REGS EN
 = (0x1 << BIT TMST CONFIG TMST TO REGS EN POS), ICM426XX TMST CONFIG TMST TO REGS DIS
 = (0x0 << BIT TMST CONFIG TMST TO REGS EN POS) }
enum ICM426XX_TMST_CONFIG_RESOL_t { ICM426XX_TMST_CONFIG_RESOL_16us = (0x01 <<</li>
 BIT_TMST_CONFIG_RESOL_POS) , ICM426XX_TMST_CONFIG_RESOL_1us = (0x00 << BIT_TMST↔
 _CONFIG_RESOL_POS) }
enum ICM426XX_TMST_CONFIG_TMST_FSYNC_EN_t { ICM426XX_TMST_CONFIG_TMST_FSYNC_EN
 = (0x01 << BIT_TMST_CONFIG_TMST_FSYNC_POS), ICM426XX_TMST_CONFIG_TMST_FSYNC_DIS
 = (0x00 << BIT_TMST_CONFIG_TMST_FSYNC_POS) }
• enum ICM426XX TMST CONFIG TMST EN t { ICM426XX TMST CONFIG TMST EN = 0x01 ,
 ICM426XX TMST CONFIG TMST DIS = 0x00 }
```

enum ICM426XX\_APEX\_CONFIG0\_DMP\_POWER\_SAVE\_t { ICM426XX\_APEX\_CONFIG0\_DMP\_POWER\_SAVE\_EN = (0x1 << BIT\_APEX\_CONFIG0\_DMP\_POWER\_SAVE\_POS) , ICM426XX\_APEX\_CONFIG0\_DMP\_POWER\_SAVE\_DIS = (0x0 << BIT\_APEX\_CONFIG0\_DMP\_POWER\_SAVE\_POS) }</li>

- enum ICM426XX\_APEX\_CONFIG0\_TAP\_ENABLE\_t { ICM426XX\_APEX\_CONFIG0\_TAP\_ENABLE\_EN = (0x1 << BIT\_APEX\_CONFIG0\_TAP\_ENABLE\_POS) , ICM426XX\_APEX\_CONFIG0\_TAP\_ENABLE\_DIS = (0x0 << BIT\_APEX\_CONFIG0\_TAP\_ENABLE\_POS) }</li>
- enum ICM426XX\_APEX\_CONFIGO\_PEDO\_EN\_t { ICM426XX\_APEX\_CONFIGO\_PEDO\_EN\_EN = (0x1 << BIT\_APEX\_CONFIGO\_PEDO\_EN\_POS) , ICM426XX\_APEX\_CONFIGO\_PEDO\_EN\_DIS = (0x0 << BIT\_APEX\_CONFIGO\_PEDO\_EN\_POS) }</li>
- enum ICM426XX\_APEX\_CONFIGO\_TILT\_EN\_t { ICM426XX\_APEX\_CONFIGO\_TILT\_EN\_EN = (0x1 << BIT\_APEX\_CONFIGO\_TILT\_EN\_POS) , ICM426XX\_APEX\_CONFIGO\_TILT\_EN\_DIS = (0x0 << BIT\_← APEX\_CONFIGO\_TILT\_EN\_POS) }</li>
- enum ICM426XX\_APEX\_CONFIG0\_DMP\_ODR\_t { ICM426XX\_APEX\_CONFIG0\_DMP\_ODR\_25Hz =  $(0x0 << BIT\_APEX\_CONFIG0\_DMP\_ODR\_POS)$ , ICM426XX\_APEX\_CONFIG0\_DMP\_ODR\_50Hz =  $(0x2 << BIT\_APEX\_CONFIG0\_DMP\_ODR\_POS)$ , ICM426XX\_APEX\_CONFIG0\_DMP\_ODR\_100Hz, ICM426XX\_APEX\_CONFIG0\_DMP\_ODR\_500Hz}

#### DMP ODR selection.

- enum ICM426XX\_SMD\_CONFIG\_WOM\_INT\_MODE\_t{ICM426XX\_SMD\_CONFIG\_WOM\_INT\_MODE\_ANDED
   = (0x01 << BIT\_SMD\_CONFIG\_WOM\_INT\_MODE\_POS), ICM426XX\_SMD\_CONFIG\_WOM\_INT\_MODE\_ORED</li>
   = (0x00 << BIT\_SMD\_CONFIG\_WOM\_INT\_MODE\_POS)}</li>
- enum ICM426XX\_SMD\_CONFIG\_WOM\_MODE\_t { ICM426XX\_SMD\_CONFIG\_WOM\_MODE\_CMP\_PREV = (0x01 << BIT\_SMD\_CONFIG\_WOM\_MODE\_POS), ICM426XX\_SMD\_CONFIG\_WOM\_MODE\_CMP\_INIT = (0x00 << BIT\_SMD\_CONFIG\_WOM\_MODE\_POS) }</li>
- enum ICM426XX\_SMD\_CONFIG\_SMD\_MODE\_t { ICM426XX\_SMD\_CONFIG\_SMD\_MODE\_LONG = 0x03 , ICM426XX\_SMD\_CONFIG\_SMD\_MODE\_SHORT = 0x02 , ICM426XX\_SMD\_CONFIG\_SMD\_MODE\_WOM = 0x01 , ICM426XX\_SMD\_CONFIG\_SMD\_MODE\_DISABLED = 0x00 }
- enum ICM426XX\_FIFO\_CONFIG1\_WM\_GT\_t { ICM426XX\_FIFO\_CONFIG1\_WM\_GT\_TH\_EN =  $(0x1 << BIT_FIFO_CONFIG1_WM_GT_TH_POS)$  } ICM426XX\_FIFO\_CONFIG1\_WM\_GT\_TH\_DIS =  $(0x0 << BIT_FIFO_CONFIG1_WM_GT_TH_POS)$  }
- enum ICM426XX\_FIFO\_CONFIG1\_HIRES\_t { ICM426XX\_FIFO\_CONFIG1\_HIRES\_EN = (0x1 << BIT
   \_ FIFO\_CONFIG1\_HIRES\_POS) , ICM426XX\_FIFO\_CONFIG1\_HIRES\_DIS = (0x0 << BIT\_FIFO\_
   CONFIG1 HIRES POS) }</li>
- enum ICM426XX\_FIFO\_CONFIG1\_TMST\_FSYNC\_t { ICM426XX\_FIFO\_CONFIG1\_TMST\_FSYNC\_EN = (0x1 << BIT\_FIFO\_CONFIG1\_TMST\_FSYNC\_POS) , ICM426XX\_FIFO\_CONFIG1\_TMST\_FSYNC\_DIS = (0x0 << BIT\_FIFO\_CONFIG1\_TMST\_FSYNC\_POS) }</li>
- enum ICM426XX\_FIFO\_CONFIG1\_TEMP\_t { ICM426XX\_FIFO\_CONFIG1\_TEMP\_EN =  $(0x1 << BIT \leftarrow FIFO_CONFIG1_TEMP_POS)$  , ICM426XX\_FIFO\_CONFIG1\_TEMP\_DIS =  $(0x0 << BIT_FIFO_CONFIG1_TEMP_POS)$  }
- enum ICM426XX\_FIFO\_CONFIG1\_GYRO\_t { ICM426XX\_FIFO\_CONFIG1\_GYRO\_EN =  $(0x1 << BIT \leftarrow FIFO_CONFIG1_GYRO_POS)$  , ICM426XX\_FIFO\_CONFIG1\_GYRO\_DIS =  $(0x0 << BIT_FIFO_CONFIG1_GYRO_POS)$  }
- enum ICM426XX\_FIFO\_CONFIG1\_ACCEL\_t { ICM426XX\_FIFO\_CONFIG1\_ACCEL\_EN = 0x01 , ICM426XX\_FIFO\_CONFIG1\_ACCEL\_DIS = 0x00 }
- enum ICM426XX\_FSYNC\_CONFIG\_UI\_SEL\_t {
   ICM426XX\_FSYNC\_CONFIG\_UI\_SEL\_NO = (0x0 << BIT\_FSYNC\_CONFIG\_UI\_SEL\_POS), ICM426XX\_FSYNC\_CONFIG\_UI\_SEL\_GYRO\_X = (0x1 << BIT\_FSYNC\_CONFIG\_UI\_SEL\_POS), ICM426XX\_FSYNC\_CONFIG\_UI\_SEL\_GYRO\_X = (0x2 << BIT\_FSYNC\_CONFIG\_UI\_SEL\_POS), ICM426XX\_FSYNC\_CONFIG\_UI\_SEL\_GYRO\_Y = (0x3 << BIT\_FSYNC\_CONFIG\_UI\_SEL\_POS),</li>
   ICM426XX\_FSYNC\_CONFIG\_UI\_SEL\_GYRO\_Z = (0x4 << BIT\_FSYNC\_CONFIG\_UI\_SEL\_POS),</li>
  - ICM426XX\_FSYNC\_CONFIG\_UI\_SEL\_ACCEL\_X = (0x4 << BIT\_FSYNC\_CONFIG\_UI\_SEL\_POS) ,
    ICM426XX\_FSYNC\_CONFIG\_UI\_SEL\_ACCEL\_Y = (0x6 << BIT\_FSYNC\_CONFIG\_UI\_SEL\_POS) ,
    ICM426XX\_FSYNC\_CONFIG\_UI\_SEL\_ACCEL\_Z = (0x7 << BIT\_FSYNC\_CONFIG\_UI\_SEL\_POS) }
- enum ICM426XX\_INT\_TPULSE\_DURATION\_t { ICM426XX\_INT\_TPULSE\_DURATION\_8\_US =  $(0x1 << BIT_INT_TPULSE_DURATION_POS)$ , ICM426XX\_INT\_TPULSE\_DURATION\_100\_US =  $(0x0 << BIT_{\leftarrow} INT_TPULSE_DURATION_POS)$ }

```
    enum ICM426XX_INT_TDEASSERT_t { ICM426XX_INT_TDEASSERT_DISABLED = (0x1 << BIT_INT←</li>

 _TDEASSERT_POS), ICM426XX_INT_TDEASSERT_ENABLED = (0x0 << BIT_INT_TDEASSERT_POS)
 }
enum ICM426XX_INT_CONFIG1_ASY_RST_t { ICM426XX_INT_CONFIG1_ASY_RST_DISABLED = (0x1
 SIT INT CONFIG1 ASY RST POS), ICM426XX INT CONFIG1 ASY RST ENABLED = (0x0 <</p>
 BIT INT CONFIG1 ASY RST POS) }

    enum ICM426XX SENSOR CONFIG2 OIS MODE t{ICM426XX SENSOR CONFIG2 OIS MODE 32KHZ

 = (0x2 << BIT SENSOR CONFIG2 OIS MODE POS), ICM426XX SENSOR CONFIG2 OIS MODE 8KHZ
 = (0x1 << BIT_SENSOR_CONFIG2_OIS_MODE_POS), ICM426XX_SENSOR_CONFIG2_OIS_MODE_DIS
 = (0x0 << BIT_SENSOR_CONFIG2_OIS_MODE_POS) }

    enum ICM426XX_GYRO_AAF_DIS_t { ICM426XX_GYRO_AAF_EN = (0x0 << BIT_GYRO_AAF_DIS_←</li>

 POS) \ , \ ICM426XX\_GYRO\_AAF\_DIS = (0x1 << BIT\_GYRO\_AAF\_DIS\_POS) \ \}

    enum ICM426XX GYRO NF DIS t { ICM426XX GYRO NF EN = (0x0 << BIT GYRO NF DIS POS) ,</li>

 ICM426XX GYRO NF DIS = (0x1 << BIT GYRO NF DIS POS) }

    enum ICM426XX INTF CONFIG4 AP SPI t { ICM426XX INTF CONFIG4 AP SPI4W = (0x1 << BIT←</li>

 INTF CONFIG4 AP SPI POS) , ICM426XX INTF CONFIG4 AP SPI3W = (0x0 << BIT INTF ↔
 CONFIG4 AP SPI POS) }
enum ICM426XX_INTF_CONFIG4_AUX1_SPI_t { ICM426XX_INTF_CONFIG4_AUX1_SPI4W = (0x1 <<</li>
 BIT_INTF_CONFIG4_AUX1_SPI_POS) , ICM426XX_INTF_CONFIG4_AUX1_SPI3W = (0x0 << BIT_←
 INTF_CONFIG4_AUX1_SPI_POS) }

    enum ICM426XX ACCEL AAF DIS t { ICM426XX ACCEL AAF EN = (0x0 << BIT ACCEL AAF DIS ←</li>

 POS), ICM426XX_ACCEL_AAF_DIS = (0x1 << BIT_ACCEL_AAF_DIS_POS)}

    enum ICM426XX OIS1 CONFIG1 ACCEL LP CLK SEL t{ICM426XX OIS1 CONFIG1 ACCEL LP CLK SEL WUOSC

 = (0x0 << BIT_OIS1_CONFIG1_ACCEL_LP_CLK_SEL_POS), ICM426XX_OIS1_CONFIG1_ACCEL_LP_CLK_SEL_RCOS(
 = (0x1 << BIT_OIS1_CONFIG1_ACCEL_LP_CLK_SEL_POS) }

    enum ICM426XX OIS1 CONFIG1 DEC t {

 ICM426XX\_OIS1\_CONFIG1\_DEC\_1 = (0x0 << BIT\_OIS1\_CONFIG1\_DEC\_POS), ICM426XX\_OIS1\_CONFIG1\_DEC\_2
 = (0x1 << BIT OIS1 CONFIG1 DEC POS), ICM426XX OIS1 CONFIG1 DEC 4 = (0x2 << BIT OIS1\leftarrow
  CONFIG1 DEC POS), ICM426XX OIS1 CONFIG1 DEC 8 = (0x3 << BIT OIS1 CONFIG1 DEC ↔
 POS),
 ICM426XX OIS1 CONFIG1 DEC 16 = (0x4 << BIT OIS1 CONFIG1 DEC POS), ICM426XX OIS1 CONFIG1 DEC 32
 = (0x5 << BIT OIS1 CONFIG1 DEC POS) }
    OIS1 rate selection (base clock fixed by OTP divided by decimator value)
• enum ICM426XX OIS1 CONFIG1 GYRO EN t { ICM426XX OIS1 CONFIG1 GYRO EN = (0x1 <<
 BIT OIS1 CONFIG1 GYRO EN POS), ICM426XX OIS1 CONFIG1 GYRO DIS = (0x0 << BIT OIS1 ↔
 _CONFIG1_GYRO_EN_POS) }

    enum ICM426XX OIS1 CONFIG1 ACCEL EN t { ICM426XX OIS1 CONFIG1 ACCEL EN = (0x1 <<</li>

 BIT OIS1 CONFIG1 ACCEL EN POS) , ICM426XX OIS1 CONFIG1 ACCEL DIS = (0x0 << BIT \leftrightarrow
 OIS1 CONFIG1 ACCEL EN POS) }

    enum ICM426XX OIS1 CONFIG2 GYRO FS SEL t{

 ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_16dps, ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_31dps
 , ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_62dps , ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_125dps
 ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_250dps, ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_500dps
 , ICM426XX OIS1 CONFIG2 GYRO FS SEL 1000dps, ICM426XX OIS1 CONFIG2 GYRO FS SEL 2000dps
 }
    OIS1 gyroscope FSR selection.

    enum ICM426XX OIS1 CONFIG2 ACCEL FS SEL t{

 ICM426XX OIS1 CONFIG2 ACCEL FS SEL RESERVED = (0x4 << BIT OIS1 CONFIG2 ACCEL ↔
 _FS_SEL_POS),ICM426XX_OIS1_CONFIG2_ACCEL_FS_SEL_2g = (0x3 << BIT_OIS1_CONFIG2↔
  CONFIG2 ACCEL FS SEL POS), ICM426XX OIS1 CONFIG2 ACCEL FS SEL 8g = (0x1 << BIT ←
 OIS1 CONFIG2 ACCEL FS SEL POS),
 ICM426XX OIS1 CONFIG2 ACCEL FS SEL 16g = (0x0 << BIT OIS1 CONFIG2 ACCEL FS SEL ↔
 POS) }
```

OIS1 accelerometer FSR selection.

```
enum ICM426XX_OIS2_CONFIG1_ACCEL_LP_CLK_SEL_t { ICM426XX_OIS2_CONFIG1_ACCEL_LP_CLK_SEL_WUOSC
 = (0x0 << BIT OIS2 CONFIG1 ACCEL LP CLK SEL POS), ICM426XX OIS2 CONFIG1 ACCEL LP CLK SEL RCOS(
 = (0x1 << BIT_OIS2_CONFIG1_ACCEL_LP_CLK_SEL_POS) }
enum ICM426XX_OIS2_CONFIG1_DEC_t {
 ICM426XX OIS2 CONFIG1 DEC 1 = (0x0 << BIT OIS2 CONFIG1 DEC POS), ICM426XX OIS2 CONFIG1 DEC 2
 = (0x1 << BIT\ OIS2\ CONFIG1\ DEC\ POS), ICM426XX\ OIS2\ CONFIG1\ DEC\ 4 = <math>(0x2 << BIT\ OIS2 \leftarrow
 CONFIG1 DEC_POS) , ICM426XX\_OIS2\_CONFIG1\_DEC\_8 = (0x3 << BIT\_OIS2\_CONFIG1\_DEC\_\leftrightarrow (0x3)
 POS),
 ICM426XX OIS2 CONFIG1 DEC 16 = (0x4 << BIT OIS2 CONFIG1 DEC POS), ICM426XX OIS2 CONFIG1 DEC 32
 = (0x5 << BIT OIS2 CONFIG1 DEC POS) }
    OIS2 rate selection (base clock fixed by OTP divided by decimator value)
• enum ICM426XX OIS2 CONFIG1 GYRO EN t { ICM426XX OIS2 CONFIG1 GYRO EN = (0x1 <<
 BIT OIS2 CONFIG1 GYRO EN POS), ICM426XX OIS2 CONFIG1 GYRO DIS = (0x0 << BIT OIS2↔
 CONFIG1 GYRO EN POS) }
enum ICM426XX_OIS2_CONFIG1_ACCEL_EN_t { ICM426XX_OIS2_CONFIG1_ACCEL_EN = (0x1 <<</li>
 BIT OIS2 CONFIG1 ACCEL EN POS) , ICM426XX OIS2 CONFIG1 ACCEL DIS = (0x0 << BIT \leftrightarrow
 OIS2 CONFIG1_ACCEL_EN_POS) }
enum ICM426XX_OIS2_CONFIG2_GYRO_FS_SEL_t {
 ICM426XX_OIS2_CONFIG2_GYRO_FS_SEL_16dps, ICM426XX_OIS2_CONFIG2_GYRO_FS_SEL_31dps
 , ICM426XX_OIS2_CONFIG2_GYRO_FS_SEL_62dps, ICM426XX_OIS2_CONFIG2_GYRO_FS_SEL_125dps
 ICM426XX OIS2 CONFIG2 GYRO FS SEL 250dps, ICM426XX OIS2 CONFIG2 GYRO FS SEL 500dps
 , ICM426XX_OIS2_CONFIG2_GYRO_FS_SEL_1000dps, ICM426XX_OIS2_CONFIG2_GYRO_FS_SEL_2000dps
 }
    OIS2 gyroscope FSR selection.

    enum ICM426XX OIS2 CONFIG2 ACCEL FS SEL t{

 ICM426XX_OIS2_CONFIG2_ACCEL_FS_SEL_RESERVED = (0x4 << BIT_OIS2_CONFIG2_ACCEL↔
 FS SEL POS), ICM426XX OIS2 CONFIG2 ACCEL FS SEL 2g = (0x3 << BIT OIS2 CONFIG2↔
 ACCEL FS SEL POS), ICM426XX OIS2 CONFIG2 ACCEL FS SEL 4g = (0x2 << BIT OIS2 ↔
 CONFIG2 ACCEL FS SEL POS), ICM426XX OIS2 CONFIG2 ACCEL FS SEL 8g = (0x1 << BIT ↔
 OIS2_CONFIG2_ACCEL_FS_SEL_POS),
 ICM426XX_OIS2_CONFIG2_ACCEL_FS_SEL_16g = (0x0 << BIT_OIS2_CONFIG2_ACCEL_FS_SEL_↔
 POS) }
    OIS2 accelerometer FSR selection.

    enum ICM426XX APEX CONFIG1 DMP POWER SAVE TIME t {

 ICM426XX APEX CONFIG1 DMP POWER SAVE TIME SEL 0S = 0x0, ICM426XX APEX CONFIG1 DMP POWER SA
 = 0x1, ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_8S = 0x2, ICM426XX_APEX_CONFIG1_DMP_POW
 ICM426XX APEX CONFIG1 DMP POWER SAVE TIME SEL 16S = 0x4, ICM426XX APEX CONFIG1 DMP POWER S
 = 0x5, ICM426XX APEX CONFIG1 DMP POWER SAVE TIME SEL 24S = 0x6, ICM426XX APEX CONFIG1 DMP POV
 ICM426XX APEX CONFIG1 DMP POWER SAVE TIME SEL 32S = 0x8, ICM426XX APEX CONFIG1 DMP POWER S
 = 0x9, ICM426XX APEX CONFIG1 DMP POWER SAVE TIME SEL 40S = 0xA, ICM426XX APEX CONFIG1 DMP POV
 ICM426XX APEX CONFIG1 DMP POWER SAVE TIME SEL 48S = 0xC, ICM426XX APEX CONFIG1 DMP POWER S
 = 0xD, ICM426XX APEX CONFIG1 DMP POWER SAVE TIME SEL 56S = 0xE, ICM426XX APEX CONFIG1 DMP PO

    enum ICM426XX APEX CONFIG1 LOW ENERGY AMP TH t {

 ICM426XX APEX CONFIG1 LOW ENERGY AMP TH SEL 30MG, ICM426XX APEX CONFIG1 LOW ENERGY AMP
 , ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_40MG , ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_
 ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_50MG, ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_
 , ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_60MG , ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP
 ICM426XX APEX CONFIG1 LOW ENERGY AMP TH SEL 70MG, ICM426XX APEX CONFIG1 LOW ENERGY AMP
 , ICM426XX APEX CONFIG1 LOW ENERGY AMP TH SEL 80MG, ICM426XX APEX CONFIG1 LOW ENERGY AMP
```

```
ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_90MG, ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_
 , ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_100MG , ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMI
enum ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_t {
 ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_30MG = (0 << BIT_APEX_CONFIG2_PEDO_AMP_TH ←
 _POS) , ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_34MG = (1 << BIT_APEX_CONFIG2\_PEDO\_ <math>\hookleftarrow
 AMP TH POS), ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_38MG = (2 << BIT_APEX_CONFIG2
 PEDO AMP TH POS), ICM426XX APEX CONFIG2 PEDO AMP TH 42MG = (3 << BIT APEX ↔
 CONFIG2_PEDO_AMP_TH_POS),
 ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_46MG = (4 << BIT_APEX_CONFIG2_PEDO_AMP_TH ↔
 POS), ICM426XX APEX CONFIG2 PEDO AMP TH 50MG = (5 << BIT APEX CONFIG2 PEDO ↔
 AMP TH POS), ICM426XX APEX CONFIG2 PEDO AMP TH 54MG = (6 << BIT APEX CONFIG2 ←
 _PEDO_AMP_TH_POS) , ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_58MG = (7 << BIT\_APEX\_{\leftarrow}
 CONFIG2_PEDO_AMP_TH_POS),
 ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_62MG = (8 << BIT_APEX_CONFIG2_PEDO_AMP_TH↔
 POS), ICM426XX APEX CONFIG2 PEDO AMP TH 66MG = (9 << BIT APEX CONFIG2 PEDO ↔
 AMP TH POS), ICM426XX APEX CONFIG2 PEDO AMP TH 70MG = (10 << BIT APEX CONFIG2 ↔
 _PEDO_AMP_TH_POS) , ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_74MG = (11 << BIT_APEX_<math>\leftrightarrow
 CONFIG2 PEDO AMP TH POS),
 ICM426XX APEX CONFIG2 PEDO AMP TH 78MG = (12 << BIT APEX CONFIG2 PEDO AMP TH →
 _POS) , ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_82MG = (13 << BIT_APEX_CONFIG2_PEDO\_ \leftrightarrow
 AMP_TH_POS), ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_86MG = (14 << BIT_APEX_CONFIG2 ↔
 _PEDO_AMP_TH_POS) , ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_90MG = (15 <math><< BIT_APEX_\leftrightarrow
 CONFIG2_PEDO_AMP_TH_POS) }
enum ICM426XX_APEX_CONFIG3_PEDO_SB_TIMER_TH_t {
 ICM426XX APEX CONFIG3 PEDO SB TIMER TH 50 SAMPLES, ICM426XX APEX CONFIG3 PEDO SB TIMER TH
 , ICM426XX APEX CONFIG3 PEDO SB TIMER TH 100 SAMPLES, ICM426XX APEX CONFIG3 PEDO SB TIMER T
 ICM426XX APEX CONFIG3 PEDO SB TIMER TH 150 SAMPLES, ICM426XX APEX CONFIG3 PEDO SB TIMER TH
 , ICM426XX_APEX_CONFIG3_PEDO_SB_TIMER_TH_200_SAMPLES, ICM426XX_APEX_CONFIG3_PEDO_SB_TIMER_T
enum ICM426XX_APEX_CONFIG3_PEDO_HI_ENRGY_TH_t{ICM426XX_APEX_CONFIG3_PEDO_HI_ENRGY_TH_90
 = 0x0, ICM426XX APEX CONFIG3 PEDO HI ENRGY TH 107 = 0x1, ICM426XX APEX CONFIG3 PEDO HI ENRGY T
 = 0x2, ICM426XX_APEX_CONFIG3_PEDO_HI_ENRGY_TH_159 = 0x3}
• enum ICM426XX APEX CONFIG4 TILT WAIT TIME t { ICM426XX APEX CONFIG4 TILT WAIT TIME 0S
 = (0 << BIT_APEX_CONFIG4_TILT_WAIT_TIME_POS), ICM426XX_APEX_CONFIG4_TILT_WAIT_TIME_2S
 = (1 << BIT_APEX_CONFIG4_TILT_WAIT_TIME_POS), ICM426XX_APEX_CONFIG4_TILT_WAIT_TIME_4S
 = (2 << BIT_APEX_CONFIG4_TILT_WAIT_TIME_POS), ICM426XX_APEX_CONFIG4_TILT_WAIT_TIME_6S
 = (3 << BIT_APEX_CONFIG4_TILT_WAIT_TIME_POS) }
enum ICM426XX_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_t {
 ICM426XX_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_1_28S = (0 << BIT_APEX_CONFIG4_R2↔
 W SLEEP TIME OUT POS), ICM426XX_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_2_56S = (1 <<
 BIT_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_POS), ICM426XX_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_3_84S
 = (2 << BIT_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_POS), ICM426XX_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_5
 = (3 << BIT APEX CONFIG4 R2W SLEEP TIME OUT POS),
 ICM426XX APEX CONFIG4 R2W SLEEP TIME OUT 6 4S = (4 << BIT APEX CONFIG4 R2W ↔
 _SLEEP_TIME_OUT_POS) , ICM426XX_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_7_68S = (5 <<
 BIT_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_POS), ICM426XX_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_8_96S
 = (6 << BIT_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_POS), ICM426XX_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_1
 = (7 << BIT_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_POS) }
enum ICM426XX_APEX_CONFIG5_R2W_MOUNTING_MATRIX_t {
 ICM426XX APEX CONFIG5_R2W_MOUNTING_MATRIX_0 = (0 << BIT_APEX_CONFIG5_R2W_\Leftarrow
 MOUNTING_MATRIX_POS), ICM426XX_APEX_CONFIG5_R2W_MOUNTING_MATRIX_1 = (1 << BIT_←
 APEX_CONFIG5_R2W_MOUNTING_MATRIX_POS), ICM426XX_APEX_CONFIG5_R2W_MOUNTING_MATRIX_2
 = (2 << BIT APEX CONFIG5 R2W MOUNTING MATRIX POS), ICM426XX APEX CONFIG5 R2W MOUNTING MATRI
 = (3 << BIT APEX CONFIG5 R2W MOUNTING MATRIX POS),
 ICM426XX_APEX_CONFIG5_R2W_MOUNTING_MATRIX_4 = (4 << BIT_APEX_CONFIG5_R2W_</pre>
 MOUNTING_MATRIX_POS), ICM426XX_APEX_CONFIG5_R2W_MOUNTING_MATRIX_5 = (5 << BIT_←
```

```
APEX_CONFIG5_R2W_MOUNTING_MATRIX_POS), ICM426XX_APEX_CONFIG5_R2W_MOUNTING_MATRIX_6
 = (6 << BIT APEX CONFIG5 R2W MOUNTING MATRIX POS), ICM426XX APEX CONFIG5 R2W MOUNTING MATRI
 = (7 << BIT_APEX_CONFIG5_R2W_MOUNTING_MATRIX_POS) }

    enum ICM426XX APEX CONFIG6 R2W SLEEP GEST DELAY t {

 ICM426XX APEX CONFIG6 R2W SLEEP GEST DELAY 0 32S, ICM426XX APEX CONFIG6 R2W SLEEP GEST DE
 , ICM426XX APEX CONFIG6 R2W SLEEP GEST DELAY 0 96S, ICM426XX APEX CONFIG6 R2W SLEEP GEST DI
 ICM426XX APEX CONFIG6 R2W SLEEP GEST DELAY 1 6S, ICM426XX APEX CONFIG6 R2W SLEEP GEST DEL
 , ICM426XX_APEX_CONFIG6_R2W_SLEEP_GEST_DELAY_2_24S, ICM426XX APEX CONFIG6 R2W SLEEP GEST DI
 }
enum ICM426XX_APEX_CONFIG7_TAP_MAX_PEAK_TOL_t { ICM426XX_APEX_CONFIG7_TAP_MAX_PEAK_TOL_12
 = 0x0, ICM426XX APEX CONFIG7 TAP MAX PEAK TOL 25 = 0x1, ICM426XX APEX CONFIG7 TAP MAX PEAK TOL
 = 0x2, ICM426XX_APEX_CONFIG7_TAP_MAX_PEAK_TOL_50 = 0x3}
• enum ICM426XX_APEX_CONFIG8_TAP_TMAX_t { ICM426XX_APEX_CONFIG8_TAP_TMAX_250MS =
 (0 << BIT\_APEX\_CONFIG8\_TAP\_TMAX\_POS), ICM426XX\_APEX\_CONFIG8\_TAP\_TMAX\_375MS =
 (1 << BIT_APEX_CONFIG8_TAP_TMAX_POS), ICM426XX_APEX_CONFIG8_TAP_TMAX_500MS = (2
 SIT APEX CONFIG8 TAP TMAX POS), ICM426XX APEX CONFIG8 TAP TMAX 625MS = (3 <</p>
 BIT APEX CONFIG8 TAP TMAX POS) }
enum ICM426XX_APEX_CONFIG8_TAP_TAVG_t { ICM426XX_APEX_CONFIG8_TAP_TAVG_1SAMPLE =
 (0 << BIT\_APEX\_CONFIG8\_TAP\_TAVG\_POS), ICM426XX\_APEX\_CONFIG8\_TAP\_TAVG\_2SAMPLE = 
 (1 << BIT APEX CONFIG8 TAP TAVG POS), ICM426XX APEX CONFIG8 TAP TAVG 4SAMPLE =
 (2 << BIT_APEX_CONFIG8_TAP_TAVG_POS), ICM426XX_APEX_CONFIG8_TAP_TAVG_8SAMPLE = (3
 << BIT_APEX_CONFIG8_TAP_TAVG_POS) }

    enum ICM426XX APEX CONFIG8 TAP TMIN t {

 ICM426XX APEX CONFIG8 TAP TMIN 125MS = 0x0, ICM426XX APEX CONFIG8 TAP TMIN 140MS
 = 0x1, ICM426XX_APEX_CONFIG8_TAP_TMIN_156MS = 0x2, ICM426XX_APEX_CONFIG8_TAP_TMIN_171MS
 = 0x3.
 ICM426XX APEX CONFIG8 TAP TMIN 187MS = 0x4, ICM426XX APEX CONFIG8 TAP TMIN 203MS
 = 0x5, ICM426XX APEX CONFIG8 TAP TMIN 218MS = 0x6, ICM426XX APEX CONFIG8 TAP TMIN 234MS
 = 0x7

    enum ICM426XX APEX CONFIG9 SENSITIVITY MODE t{ICM426XX APEX CONFIG9 SENSITIVITY MODE NORMAL

 = 0x00, ICM426XX_APEX_CONFIG9_SENSITIVITY_MODE_RESERVED = 0x01}
```

### 7.1.1 Detailed Description

File exposing the device register map.

#### 7.1.2 Macro Definition Documentation

## 7.1.2.1 ACCEL\_DATA\_SIZE

#define ACCEL\_DATA\_SIZE 6

## 7.1.2.2 BIT\_ACCEL\_AAF\_BITSHIFT\_MASK

#define BIT\_ACCEL\_AAF\_BITSHIFT\_MASK (0x0F << BIT\_ACCEL\_AAF\_BITSHIFT\_POS)

## 7.1.2.3 BIT\_ACCEL\_AAF\_BITSHIFT\_POS

#define BIT\_ACCEL\_AAF\_BITSHIFT\_POS 4

#### 7.1.2.4 BIT\_ACCEL\_AAF\_DELT\_MASK

#define BIT\_ACCEL\_AAF\_DELT\_MASK (0x3F << BIT\_ACCEL\_AAF\_DELT\_POS)</pre>

## 7.1.2.5 BIT\_ACCEL\_AAF\_DELT\_POS

#define BIT\_ACCEL\_AAF\_DELT\_POS 1

#### 7.1.2.6 BIT\_ACCEL\_AAF\_DELTSQR\_MASK\_HI

#define BIT\_ACCEL\_AAF\_DELTSQR\_MASK\_HI (0x0F << BIT\_ACCEL\_AAF\_DELTSQR\_POS\_HI)

## 7.1.2.7 BIT\_ACCEL\_AAF\_DELTSQR\_MASK\_LO

 $\texttt{\#define BIT\_ACCEL\_AAF\_DELTSQR\_MASK\_LO (0xFF << BIT\_ACCEL\_AAF\_DELTSQR\_POS\_LO) }$ 

# 7.1.2.8 BIT\_ACCEL\_AAF\_DELTSQR\_POS\_HI

 ${\tt \#define\ BIT\_ACCEL\_AAF\_DELTSQR\_POS\_HI\ 0}$ 

## 7.1.2.9 BIT\_ACCEL\_AAF\_DELTSQR\_POS\_LO

#define BIT\_ACCEL\_AAF\_DELTSQR\_POS\_LO 0

### 7.1.2.10 BIT\_ACCEL\_AAF\_DIS\_MASK

## 7.1.2.11 BIT\_ACCEL\_AAF\_DIS\_POS

#define BIT\_ACCEL\_AAF\_DIS\_POS 0

## 7.1.2.12 BIT\_ACCEL\_CONFIG0\_FS\_SEL\_MASK

#define BIT\_ACCEL\_CONFIGO\_FS\_SEL\_MASK (0x7 << BIT\_ACCEL\_CONFIGO\_FS\_SEL\_POS)

## 7.1.2.13 BIT\_ACCEL\_CONFIG0\_FS\_SEL\_POS

#define BIT\_ACCEL\_CONFIGO\_FS\_SEL\_POS 5

#### 7.1.2.14 BIT\_ACCEL\_CONFIG0\_ODR\_MASK

#define BIT\_ACCEL\_CONFIG0\_ODR\_MASK 0x0F

## 7.1.2.15 BIT\_ACCEL\_CONFIG0\_ODR\_POS

#define BIT\_ACCEL\_CONFIG0\_ODR\_POS 0

#### 7.1.2.16 BIT ACCEL CONFIG1 ACCEL DEC2 M2 ORD MASK

#define BIT\_ACCEL\_CONFIG1\_ACCEL\_DEC2\_M2\_ORD\_MASK (0x3 << BIT\_ACCEL\_CONFIG1\_ACCEL\_DEC2\_M2\_ORD\_POS)

## 7.1.2.17 BIT\_ACCEL\_CONFIG1\_ACCEL\_DEC2\_M2\_ORD\_POS

#define BIT\_ACCEL\_CONFIG1\_ACCEL\_DEC2\_M2\_ORD\_POS 1

### 7.1.2.18 BIT\_ACCEL\_CONFIG1\_ACCEL\_UI\_FILT\_ORD\_MASK

#define BIT\_ACCEL\_CONFIG1\_ACCEL\_UI\_FILT\_ORD\_MASK (0x3 << BIT\_ACCEL\_CONFIG1\_ACCEL\_UI\_FILT\_ORD\_POS)

## 7.1.2.19 BIT\_ACCEL\_CONFIG1\_ACCEL\_UI\_FILT\_ORD\_POS

#define BIT\_ACCEL\_CONFIG1\_ACCEL\_UI\_FILT\_ORD\_POS 3

## 7.1.2.20 BIT\_ACCEL\_LP\_CLK\_SEL\_MASK

#define BIT\_ACCEL\_LP\_CLK\_SEL\_MASK (0x01 << BIT\_ACCEL\_LP\_CLK\_SEL\_POS)</pre>

## 7.1.2.21 BIT\_ACCEL\_LP\_CLK\_SEL\_POS

#define BIT\_ACCEL\_LP\_CLK\_SEL\_POS 3

#### 7.1.2.22 BIT\_ACCEL\_X\_OFFUSER\_MASK\_HI

#define BIT\_ACCEL\_X\_OFFUSER\_MASK\_HI (0x0F << BIT\_ACCEL\_X\_OFFUSER\_POS\_HI)

## 7.1.2.23 BIT\_ACCEL\_X\_OFFUSER\_MASK\_LO

 $\texttt{\#define BIT\_ACCEL\_X\_OFFUSER\_MASK\_LO (0xFF} << \texttt{BIT\_ACCEL\_X\_OFFUSER\_POS\_LO)}$ 

### 7.1.2.24 BIT ACCEL X OFFUSER POS HI

 $\verb|#define BIT_ACCEL_X_OFFUSER_POS_HI 4|\\$ 

## 7.1.2.25 BIT\_ACCEL\_X\_OFFUSER\_POS\_LO

#define BIT\_ACCEL\_X\_OFFUSER\_POS\_LO 0

### 7.1.2.26 BIT\_ACCEL\_X\_ST\_EN

#define BIT\_ACCEL\_X\_ST\_EN 0x08

## 7.1.2.27 BIT\_ACCEL\_Y\_OFFUSER\_MASK\_HI

## 7.1.2.28 BIT\_ACCEL\_Y\_OFFUSER\_MASK\_LO

#define BIT\_ACCEL\_Y\_OFFUSER\_MASK\_LO (0xFF << BIT\_ACCEL\_Y\_OFFUSER\_POS\_LO)</pre>

## 7.1.2.29 BIT\_ACCEL\_Y\_OFFUSER\_POS\_HI

#define BIT\_ACCEL\_Y\_OFFUSER\_POS\_HI 0

#### 7.1.2.30 BIT\_ACCEL\_Y\_OFFUSER\_POS\_LO

#define BIT\_ACCEL\_Y\_OFFUSER\_POS\_LO 0

## 7.1.2.31 BIT\_ACCEL\_Y\_ST\_EN

 $\#define\ BIT\_ACCEL\_Y\_ST\_EN\ 0x10$ 

### 7.1.2.32 BIT ACCEL Z OFFUSER MASK HI

## 7.1.2.33 BIT\_ACCEL\_Z\_OFFUSER\_MASK\_LO

#define BIT\_ACCEL\_Z\_OFFUSER\_MASK\_LO (0xFF << BIT\_ACCEL\_Z\_OFFUSER\_POS\_LO)</pre>

### 7.1.2.34 BIT\_ACCEL\_Z\_OFFUSER\_POS\_HI

 $\#define\ BIT\_ACCEL\_Z\_OFFUSER\_POS\_HI\ 4$ 

## 7.1.2.35 BIT\_ACCEL\_Z\_OFFUSER\_POS\_LO

#define BIT\_ACCEL\_Z\_OFFUSER\_POS\_LO 0

### 7.1.2.36 BIT\_ACCEL\_Z\_ST\_EN

#define BIT\_ACCEL\_Z\_ST\_EN 0x20

## 7.1.2.37 BIT\_APEX\_CONFIG0\_DMP\_ODR\_MASK

#define BIT\_APEX\_CONFIGO\_DMP\_ODR\_MASK (0x3 << BIT\_APEX\_CONFIGO\_DMP\_ODR\_POS)

## 7.1.2.38 BIT\_APEX\_CONFIG0\_DMP\_ODR\_POS

#define BIT\_APEX\_CONFIG0\_DMP\_ODR\_POS 0

### 7.1.2.39 BIT\_APEX\_CONFIG0\_DMP\_POWER\_SAVE\_MASK

#define BIT\_APEX\_CONFIGO\_DMP\_POWER\_SAVE\_MASK (0x1 << BIT\_APEX\_CONFIGO\_DMP\_POWER\_SAVE\_POS)

### 7.1.2.40 BIT APEX CONFIGO DMP POWER SAVE POS

#define BIT\_APEX\_CONFIG0\_DMP\_POWER\_SAVE\_POS 7

## 7.1.2.41 BIT\_APEX\_CONFIG0\_PEDO\_EN\_MASK

 $\texttt{\#define BIT\_APEX\_CONFIGO\_PEDO\_EN\_MASK (0x1 << BIT\_APEX\_CONFIGO\_PEDO\_EN\_POS)}$ 

### 7.1.2.42 BIT\_APEX\_CONFIG0\_PEDO\_EN\_POS

#define BIT\_APEX\_CONFIG0\_PEDO\_EN\_POS 5

## 7.1.2.43 BIT\_APEX\_CONFIG0\_R2W\_EN\_MASK

 $\texttt{\#define BIT\_APEX\_CONFIGO\_R2W\_EN\_MASK (0x1 << BIT\_APEX\_CONFIGO\_R2W\_EN\_POS)}$ 

#### 7.1.2.44 BIT\_APEX\_CONFIG0\_R2W\_EN\_POS

#define BIT\_APEX\_CONFIG0\_R2W\_EN\_POS 3

## 7.1.2.45 BIT\_APEX\_CONFIG0\_TAP\_ENABLE\_MASK

#define BIT\_APEX\_CONFIGO\_TAP\_ENABLE\_MASK (0x1 << BIT\_APEX\_CONFIGO\_TAP\_ENABLE\_POS)

#### 7.1.2.46 BIT\_APEX\_CONFIG0\_TAP\_ENABLE\_POS

#define BIT\_APEX\_CONFIG0\_TAP\_ENABLE\_POS 6

## 7.1.2.47 BIT\_APEX\_CONFIG0\_TILT\_EN\_MASK

 $\texttt{\#define BIT\_APEX\_CONFIG0\_TILT\_EN\_MASK (0x1 << BIT\_APEX\_CONFIG0\_TILT\_EN\_POS) }$ 

### 7.1.2.48 BIT APEX CONFIGO TILT EN POS

#define BIT\_APEX\_CONFIG0\_TILT\_EN\_POS 4

## 7.1.2.49 BIT\_APEX\_CONFIG1\_DMP\_POWER\_SAVE\_TIME\_SEL\_MASK

#define BIT\_APEX\_CONFIG1\_DMP\_POWER\_SAVE\_TIME\_SEL\_MASK 0x0F

### 7.1.2.50 BIT\_APEX\_CONFIG1\_DMP\_POWER\_SAVE\_TIME\_SEL\_POS

#define BIT\_APEX\_CONFIG1\_DMP\_POWER\_SAVE\_TIME\_SEL\_POS 0

#### 7.1.2.51 BIT\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_MASK

#define BIT\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_MASK (0x0F << BIT\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_POS)

#### 7.1.2.52 BIT\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_POS

#define BIT\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_POS 4

## 7.1.2.53 BIT\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_MASK

#define BIT\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_MASK (0x0F << BIT\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_POS)

#### 7.1.2.54 BIT\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_POS

#define BIT\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_POS 4

### 7.1.2.55 BIT\_APEX\_CONFIG2\_PEDO\_STEP\_CNT\_TH\_MASK

#define BIT\_APEX\_CONFIG2\_PEDO\_STEP\_CNT\_TH\_MASK 0x0F

#### 7.1.2.56 BIT APEX CONFIG2 PEDO STEP CNT TH POS

#define BIT\_APEX\_CONFIG2\_PEDO\_STEP\_CNT\_TH\_POS 0

## 7.1.2.57 BIT\_APEX\_CONFIG3\_PEDO\_HI\_ENRGY\_TH\_MASK

#define BIT\_APEX\_CONFIG3\_PEDO\_HI\_ENRGY\_TH\_MASK 0x03

# 7.1.2.58 BIT\_APEX\_CONFIG3\_PEDO\_HI\_ENRGY\_TH\_POS

#define BIT\_APEX\_CONFIG3\_PEDO\_HI\_ENRGY\_TH\_POS 0

## 7.1.2.59 BIT\_APEX\_CONFIG3\_PEDO\_SB\_TIMER\_TH\_MASK

#define BIT\_APEX\_CONFIG3\_PEDO\_SB\_TIMER\_TH\_MASK (0x07 << BIT\_APEX\_CONFIG3\_PEDO\_SB\_TIMER\_TH\_POS)

#### 7.1.2.60 BIT\_APEX\_CONFIG3\_PEDO\_SB\_TIMER\_TH\_POS

#define BIT\_APEX\_CONFIG3\_PEDO\_SB\_TIMER\_TH\_POS 2

## 7.1.2.61 BIT\_APEX\_CONFIG3\_PEDO\_STEP\_DET\_TH\_MASK

#### 7.1.2.62 BIT APEX CONFIG3 PEDO STEP DET TH POS

#define BIT\_APEX\_CONFIG3\_PEDO\_STEP\_DET\_TH\_POS 5

### 7.1.2.63 BIT\_APEX\_CONFIG4\_R2W\_SLEEP\_TIME\_OUT\_MASK

#define BIT\_APEX\_CONFIG4\_R2W\_SLEEP\_TIME\_OUT\_MASK (0x07 << BIT\_APEX\_CONFIG4\_R2W\_SLEEP\_TIME\_OUT\_POS)

## 7.1.2.64 BIT\_APEX\_CONFIG4\_R2W\_SLEEP\_TIME\_OUT\_POS

#define BIT\_APEX\_CONFIG4\_R2W\_SLEEP\_TIME\_OUT\_POS 3

## 7.1.2.65 BIT\_APEX\_CONFIG4\_TILT\_WAIT\_TIME\_MASK

#define BIT\_APEX\_CONFIG4\_TILT\_WAIT\_TIME\_MASK (0x03 << BIT\_APEX\_CONFIG4\_TILT\_WAIT\_TIME\_POS)

### 7.1.2.66 BIT\_APEX\_CONFIG4\_TILT\_WAIT\_TIME\_POS

#define BIT\_APEX\_CONFIG4\_TILT\_WAIT\_TIME\_POS 6

#### 7.1.2.67 BIT\_APEX\_CONFIG5\_R2W\_MOUNTING\_MATRIX\_MASK

#define BIT\_APEX\_CONFIG5\_R2W\_MOUNTING\_MATRIX\_MASK (0x07 << BIT\_APEX\_CONFIG5\_R2W\_MOUNTING\_MATRIX\_POS)

#### 7.1.2.68 BIT\_APEX\_CONFIG5\_R2W\_MOUNTING\_MATRIX\_POS

#define BIT\_APEX\_CONFIG5\_R2W\_MOUNTING\_MATRIX\_POS 0

#### 7.1.2.69 BIT APEX CONFIG6 R2W SLEEP GEST DELAY MASK

#define BIT\_APEX\_CONFIG6\_R2W\_SLEEP\_GEST\_DELAY\_MASK (0x07 << BIT\_APEX\_CONFIG6\_R2W\_SLEEP\_GEST\_DELAY\_POS)

#### 7.1.2.70 BIT APEX CONFIG6 R2W SLEEP GEST DELAY POS

#define BIT\_APEX\_CONFIG6\_R2W\_SLEEP\_GEST\_DELAY\_POS 0

### 7.1.2.71 BIT\_APEX\_CONFIG7\_TAP\_MAX\_PEAK\_TOL\_MASK

#define BIT\_APEX\_CONFIG7\_TAP\_MAX\_PEAK\_TOL\_MASK 0x3

#### 7.1.2.72 BIT APEX CONFIG7 TAP MAX PEAK TOL POS

#define BIT\_APEX\_CONFIG7\_TAP\_MAX\_PEAK\_TOL\_POS 0

## 7.1.2.73 BIT\_APEX\_CONFIG7\_TAP\_MIN\_JERK\_THR\_MASK

#define BIT\_APEX\_CONFIG7\_TAP\_MIN\_JERK\_THR\_MASK (0x3F << BIT\_APEX\_CONFIG7\_TAP\_MIN\_JERK\_THR\_POS)

# 7.1.2.74 BIT\_APEX\_CONFIG7\_TAP\_MIN\_JERK\_THR\_POS

#define BIT\_APEX\_CONFIG7\_TAP\_MIN\_JERK\_THR\_POS 2

## 7.1.2.75 BIT\_APEX\_CONFIG8\_TAP\_TAVG\_MASK

 $\texttt{\#define BIT\_APEX\_CONFIG8\_TAP\_TAVG\_MASK (0x03 << BIT\_APEX\_CONFIG8\_TAP\_TAVG\_POS)}$ 

#### 7.1.2.76 BIT\_APEX\_CONFIG8\_TAP\_TAVG\_POS

#define BIT\_APEX\_CONFIG8\_TAP\_TAVG\_POS 3

## 7.1.2.77 BIT\_APEX\_CONFIG8\_TAP\_TMAX\_MASK

#define BIT\_APEX\_CONFIG8\_TAP\_TMAX\_MASK (0x03 << BIT\_APEX\_CONFIG8\_TAP\_TMAX\_POS)

#### 7.1.2.78 BIT\_APEX\_CONFIG8\_TAP\_TMAX\_POS

#define BIT\_APEX\_CONFIG8\_TAP\_TMAX\_POS 5

### 7.1.2.79 BIT\_APEX\_CONFIG8\_TAP\_TMIN\_MASK

 $\verb|#define BIT_APEX_CONFIG8_TAP_TMIN_MASK 0x07|\\$ 

### 7.1.2.80 BIT APEX CONFIG8 TAP TMIN POS

#define BIT\_APEX\_CONFIG8\_TAP\_TMIN\_POS 0

## 7.1.2.81 BIT\_APEX\_CONFIG9\_SENSITIVITY\_MODE\_MASK

#define BIT\_APEX\_CONFIG9\_SENSITIVITY\_MODE\_MASK 0x01

# 7.1.2.82 BIT\_APEX\_CONFIG9\_SENSITIVITY\_MODE\_POS

#define BIT\_APEX\_CONFIG9\_SENSITIVITY\_MODE\_POS 0

#### 7.1.2.83 BIT\_APEX\_DATA3\_ACTIVITY\_CLASS\_MASK

#define BIT\_APEX\_DATA3\_ACTIVITY\_CLASS\_MASK 0x03

#### 7.1.2.84 BIT\_APEX\_DATA3\_ACTIVITY\_CLASS\_POS

#define BIT\_APEX\_DATA3\_ACTIVITY\_CLASS\_POS 0

## 7.1.2.85 BIT\_APEX\_DATA3\_DMP\_IDLE\_MASK

#define BIT\_APEX\_DATA3\_DMP\_IDLE\_MASK (0x01 << BIT\_APEX\_DATA3\_DMP\_IDLE\_POS)</pre>

#### 7.1.2.86 BIT\_APEX\_DATA3\_DMP\_IDLE\_POS

#define BIT\_APEX\_DATA3\_DMP\_IDLE\_POS 2

### 7.1.2.87 BIT\_APEX\_DATA4\_TAP\_AXIS\_MASK

#### 7.1.2.88 BIT APEX DATA4 TAP AXIS POS

#define BIT\_APEX\_DATA4\_TAP\_AXIS\_POS 1

## 7.1.2.89 BIT\_APEX\_DATA4\_TAP\_DIR\_MASK

#define BIT\_APEX\_DATA4\_TAP\_DIR\_MASK 0x01

### 7.1.2.90 BIT\_APEX\_DATA4\_TAP\_DIR\_POS

#define BIT\_APEX\_DATA4\_TAP\_DIR\_POS 0

### 7.1.2.91 BIT\_APEX\_DATA4\_TAP\_NUM\_MASK

#define BIT\_APEX\_DATA4\_TAP\_NUM\_MASK (0x03 << BIT\_APEX\_DATA4\_TAP\_NUM\_POS)</pre>

#### 7.1.2.92 BIT\_APEX\_DATA4\_TAP\_NUM\_POS

#define BIT\_APEX\_DATA4\_TAP\_NUM\_POS 3

TAP status flags: non-zero value - tap detected bit0 - positive or negative edge bit1 and 2 - axis detected: 0-X; 1-Y; 2-Z bit3 and 4 - tap type: 1-single; 2 -double.

#### 7.1.2.93 BIT\_APEX\_DATA5\_DOUBLE\_TAP\_TIMING\_MASK

#define BIT\_APEX\_DATA5\_DOUBLE\_TAP\_TIMING\_MASK (0x3F << BIT\_APEX\_DATA5\_DOUBLE\_TAP\_TIMING\_POS)

#### 7.1.2.94 BIT\_APEX\_DATA5\_DOUBLE\_TAP\_TIMING\_POS

#define BIT\_APEX\_DATA5\_DOUBLE\_TAP\_TIMING\_POS 0

## 7.1.2.95 BIT\_CHIP\_CONFIG\_RESET\_MASK

#define BIT\_CHIP\_CONFIG\_RESET\_MASK BIT\_DEVICE\_CONFIG\_RESET\_MASK

## 7.1.2.96 BIT\_CHIP\_CONFIG\_RESET\_POS

#define BIT\_CHIP\_CONFIG\_RESET\_POS BIT\_DEVICE\_CONFIG\_RESET\_POS

## 7.1.2.97 BIT\_CHIP\_CONFIG\_SPI\_MODE\_MASK

#define BIT\_CHIP\_CONFIG\_SPI\_MODE\_MASK BIT\_DEVICE\_CONFIG\_SPI\_MODE\_MASK

## 7.1.2.98 BIT\_CHIP\_CONFIG\_SPI\_MODE\_POS

#define BIT\_CHIP\_CONFIG\_SPI\_MODE\_POS BIT\_DEVICE\_CONFIG\_SPI\_MODE\_POS

#### 7.1.2.99 BIT\_DATA\_ENDIAN\_MASK

#define BIT\_DATA\_ENDIAN\_MASK (0x01 << BIT\_DATA\_ENDIAN\_POS)</pre>

## 7.1.2.100 BIT\_DATA\_ENDIAN\_POS

#define BIT\_DATA\_ENDIAN\_POS 4

#### 7.1.2.101 BIT\_DEVICE\_CONFIG\_RESET\_MASK

#define BIT\_DEVICE\_CONFIG\_RESET\_MASK 0x01

## 7.1.2.102 BIT\_DEVICE\_CONFIG\_RESET\_POS

#define BIT\_DEVICE\_CONFIG\_RESET\_POS 0

### 7.1.2.103 BIT DEVICE CONFIG SPI MODE MASK

#define BIT\_DEVICE\_CONFIG\_SPI\_MODE\_MASK (0x1 << BIT\_DEVICE\_CONFIG\_SPI\_MODE\_POS)

## 7.1.2.104 BIT\_DEVICE\_CONFIG\_SPI\_MODE\_POS

#define BIT\_DEVICE\_CONFIG\_SPI\_MODE\_POS 4

### 7.1.2.105 BIT\_DMP\_MEM\_ACCESS\_EN

 $\#define BIT_DMP\_MEM\_ACCESS\_EN 0x08$ 

## 7.1.2.106 BIT\_FDR\_CONFIG\_FDR\_SEL\_MASK

#define BIT\_FDR\_CONFIG\_FDR\_SEL\_MASK 0x7F

#### 7.1.2.107 BIT\_FDR\_CONFIG\_FDR\_SEL\_POS

#define BIT\_FDR\_CONFIG\_FDR\_SEL\_POS 0

## 7.1.2.108 BIT\_FIFO\_CONFIG1\_ACCEL\_MASK

#define BIT\_FIFO\_CONFIG1\_ACCEL\_MASK 0x1

#### 7.1.2.109 BIT\_FIFO\_CONFIG1\_ACCEL\_POS

#define BIT\_FIFO\_CONFIG1\_ACCEL\_POS 0

## 7.1.2.110 BIT\_FIFO\_CONFIG1\_GYRO\_MASK

#define BIT\_FIFO\_CONFIG1\_GYRO\_MASK (0x1 << BIT\_FIFO\_CONFIG1\_GYRO\_POS)

### 7.1.2.111 BIT FIFO CONFIG1 GYRO POS

#define BIT\_FIFO\_CONFIG1\_GYRO\_POS 1

## 7.1.2.112 BIT\_FIFO\_CONFIG1\_HIRES\_MASK

#define BIT\_FIFO\_CONFIG1\_HIRES\_MASK (0x1 << BIT\_FIFO\_CONFIG1\_HIRES\_POS)</pre>

### 7.1.2.113 BIT\_FIFO\_CONFIG1\_HIRES\_POS

#define BIT\_FIFO\_CONFIG1\_HIRES\_POS 4

### 7.1.2.114 BIT\_FIFO\_CONFIG1\_RESUME\_PARTIAL\_RD\_MASK

#define BIT\_FIFO\_CONFIG1\_RESUME\_PARTIAL\_RD\_MASK (0x1 << BIT\_FIFO\_CONFIG1\_RESUME\_PARTIAL\_RD\_POS)

#### 7.1.2.115 BIT\_FIFO\_CONFIG1\_RESUME\_PARTIAL\_RD\_POS

#define BIT\_FIFO\_CONFIG1\_RESUME\_PARTIAL\_RD\_POS 6

## 7.1.2.116 BIT\_FIFO\_CONFIG1\_TEMP\_MASK

#define BIT\_FIFO\_CONFIG1\_TEMP\_MASK (0x1 << BIT\_FIFO\_CONFIG1\_TEMP\_POS)</pre>

#### 7.1.2.117 BIT\_FIFO\_CONFIG1\_TEMP\_POS

#define BIT\_FIFO\_CONFIG1\_TEMP\_POS 2

### 7.1.2.118 BIT\_FIFO\_CONFIG1\_TMST\_FSYNC\_MASK

### 7.1.2.119 BIT FIFO CONFIG1 TMST FSYNC POS

#define BIT\_FIFO\_CONFIG1\_TMST\_FSYNC\_POS 3

## 7.1.2.120 BIT\_FIFO\_CONFIG1\_WM\_GT\_TH\_MASK

#define BIT\_FIFO\_CONFIG1\_WM\_GT\_TH\_MASK (0x1 << BIT\_FIFO\_CONFIG1\_WM\_GT\_TH\_POS)

### 7.1.2.121 BIT\_FIFO\_CONFIG1\_WM\_GT\_TH\_POS

#define BIT\_FIFO\_CONFIG1\_WM\_GT\_TH\_POS 5

## 7.1.2.122 BIT\_FIFO\_CONFIG\_MODE\_MASK

#define BIT\_FIFO\_CONFIG\_MODE\_MASK (0x03 << BIT\_FIFO\_CONFIG\_MODE\_POS)

#### 7.1.2.123 BIT\_FIFO\_CONFIG\_MODE\_POS

#define BIT\_FIFO\_CONFIG\_MODE\_POS 6

## 7.1.2.124 BIT\_FIFO\_COUNT\_ENDIAN\_MASK

#define BIT\_FIFO\_COUNT\_ENDIAN\_MASK (0x01 << BIT\_FIFO\_COUNT\_ENDIAN\_POS)</pre>

## 7.1.2.125 BIT\_FIFO\_COUNT\_ENDIAN\_POS

#define BIT\_FIFO\_COUNT\_ENDIAN\_POS 5

## 7.1.2.126 BIT\_FIFO\_COUNT\_REC\_MASK

 $\texttt{\#define BIT\_FIFO\_COUNT\_REC\_MASK (0x01 << BIT\_FIFO\_COUNT\_REC\_POS)}$ 

## 7.1.2.127 BIT FIFO COUNT REC POS

#define BIT\_FIFO\_COUNT\_REC\_POS 6

## 7.1.2.128 BIT\_FIFO\_MEM\_RD\_SYS

#define BIT\_FIFO\_MEM\_RD\_SYS 0x02

### 7.1.2.129 BIT\_FIFO\_MEM\_WR\_SER

#define BIT\_FIFO\_MEM\_WR\_SER 0x01

#### 7.1.2.130 BIT\_FIFO\_SREG\_INVALID\_IND\_MASK

 $\texttt{\#define BIT\_FIFO\_SREG\_INVALID\_IND\_MASK (0x01 << BIT\_FIFO\_SREG\_INVALID\_IND\_POS)}$ 

#### 7.1.2.131 BIT\_FIFO\_SREG\_INVALID\_IND\_POS

#define BIT\_FIFO\_SREG\_INVALID\_IND\_POS 7

## 7.1.2.132 BIT\_FSYNC\_CONFIG\_UI\_SEL\_MASK

#define BIT\_FSYNC\_CONFIG\_UI\_SEL\_MASK (0x7 << BIT\_FSYNC\_CONFIG\_UI\_SEL\_POS)</pre>

#### 7.1.2.133 BIT\_FSYNC\_CONFIG\_UI\_SEL\_POS

#define BIT\_FSYNC\_CONFIG\_UI\_SEL\_POS 4

### 7.1.2.134 BIT\_GYRO\_AAF\_BITSHIFT\_MASK

### 7.1.2.135 BIT GYRO AAF BITSHIFT POS

#define BIT\_GYRO\_AAF\_BITSHIFT\_POS 4

## 7.1.2.136 BIT\_GYRO\_AAF\_DELT\_MASK

#define BIT\_GYRO\_AAF\_DELT\_MASK (0x3F << BIT\_GYRO\_AAF\_DELT\_POS)</pre>

### 7.1.2.137 BIT\_GYRO\_AAF\_DELT\_POS

#define BIT\_GYRO\_AAF\_DELT\_POS 0

## 7.1.2.138 BIT\_GYRO\_AAF\_DELTSQR\_MASK\_HI

#### 7.1.2.139 BIT\_GYRO\_AAF\_DELTSQR\_MASK\_LO

#define BIT\_GYRO\_AAF\_DELTSQR\_MASK\_LO (0xFF << BIT\_GYRO\_AAF\_DELTSQR\_POS\_LO)

## 7.1.2.140 BIT\_GYRO\_AAF\_DELTSQR\_POS\_HI

#define BIT\_GYRO\_AAF\_DELTSQR\_POS\_HI 0

#### 7.1.2.141 BIT\_GYRO\_AAF\_DELTSQR\_POS\_LO

#define BIT\_GYRO\_AAF\_DELTSQR\_POS\_LO 0

## 7.1.2.142 BIT\_GYRO\_AAF\_DIS\_MASK

#define BIT\_GYRO\_AAF\_DIS\_MASK (0x01 << BIT\_GYRO\_AAF\_DIS\_POS)

### 7.1.2.143 BIT GYRO AAF DIS POS

#define BIT\_GYRO\_AAF\_DIS\_POS 1

## 7.1.2.144 BIT\_GYRO\_ACCEL\_CONFIG0\_ACCEL\_FILT\_MASK

#define BIT\_GYRO\_ACCEL\_CONFIGO\_ACCEL\_FILT\_MASK (0xF << BIT\_GYRO\_ACCEL\_CONFIGO\_ACCEL\_FILT\_POS)

### 7.1.2.145 BIT\_GYRO\_ACCEL\_CONFIG0\_ACCEL\_FILT\_POS

#define BIT\_GYRO\_ACCEL\_CONFIGO\_ACCEL\_FILT\_POS 4

#### 7.1.2.146 BIT\_GYRO\_ACCEL\_CONFIG0\_GYRO\_FILT\_MASK

#define BIT\_GYRO\_ACCEL\_CONFIGO\_GYRO\_FILT\_MASK 0x0F

# 7.1.2.147 BIT\_GYRO\_ACCEL\_CONFIG0\_GYRO\_FILT\_POS

#define BIT\_GYRO\_ACCEL\_CONFIGO\_GYRO\_FILT\_POS 0

## 7.1.2.148 BIT\_GYRO\_CONFIG0\_FS\_SEL\_MASK

#define BIT\_GYRO\_CONFIGO\_FS\_SEL\_MASK (7 << BIT\_GYRO\_CONFIGO\_FS\_SEL\_POS)</pre>

#### 7.1.2.149 BIT\_GYRO\_CONFIGO\_FS\_SEL\_POS

#define BIT\_GYRO\_CONFIGO\_FS\_SEL\_POS 5

### 7.1.2.150 BIT\_GYRO\_CONFIG0\_ODR\_MASK

#define BIT\_GYRO\_CONFIGO\_ODR\_MASK 0x0F

#### 7.1.2.151 BIT GYRO CONFIGO ODR POS

#define BIT\_GYRO\_CONFIG0\_ODR\_POS 0

## 7.1.2.152 BIT\_GYRO\_CONFIG1\_GYRO\_DEC2\_M2\_ORD\_MASK

#define BIT\_GYRO\_CONFIG1\_GYRO\_DEC2\_M2\_ORD\_MASK 0x3

# 7.1.2.153 BIT\_GYRO\_CONFIG1\_GYRO\_DEC2\_M2\_ORD\_POS

#define BIT\_GYRO\_CONFIG1\_GYRO\_DEC2\_M2\_ORD\_POS 0

## 7.1.2.154 BIT\_GYRO\_CONFIG1\_GYRO\_UI\_FILT\_ORD\_MASK

#define BIT\_GYRO\_CONFIG1\_GYRO\_UI\_FILT\_ORD\_MASK (0x3 << BIT\_GYRO\_CONFIG1\_GYRO\_UI\_FILT\_ORD\_POS)

#### 7.1.2.155 BIT\_GYRO\_CONFIG1\_GYRO\_UI\_FILT\_ORD\_POS

#define BIT\_GYRO\_CONFIG1\_GYRO\_UI\_FILT\_ORD\_POS 2

## 7.1.2.156 BIT\_GYRO\_CONFIG1\_TEMP\_FILT\_BW\_MASK

#define BIT\_GYRO\_CONFIG1\_TEMP\_FILT\_BW\_MASK (0x7 << BIT\_GYRO\_CONFIG1\_TEMP\_FILT\_BW\_POS)

#### 7.1.2.157 BIT\_GYRO\_CONFIG1\_TEMP\_FILT\_BW\_POS

#define BIT\_GYRO\_CONFIG1\_TEMP\_FILT\_BW\_POS 5

## 7.1.2.158 BIT\_GYRO\_NF\_DIS\_MASK

 $\texttt{\#define BIT\_GYRO\_NF\_DIS\_MASK (0x01 << BIT\_GYRO\_NF\_DIS\_POS)}$ 

### 7.1.2.159 BIT GYRO NF DIS POS

#define BIT\_GYRO\_NF\_DIS\_POS 0

## 7.1.2.160 BIT\_GYRO\_X\_OFFUSER\_MASK\_HI

#define BIT\_GYRO\_X\_OFFUSER\_MASK\_HI (0x0F << BIT\_GYRO\_X\_OFFUSER\_POS\_HI)</pre>

# 7.1.2.161 BIT\_GYRO\_X\_OFFUSER\_MASK\_LO

#define BIT\_GYRO\_X\_OFFUSER\_MASK\_LO (0xFF << BIT\_GYRO\_X\_OFFUSER\_POS\_LO)

## 7.1.2.162 BIT\_GYRO\_X\_OFFUSER\_POS\_HI

#define BIT\_GYRO\_X\_OFFUSER\_POS\_HI 0

## 7.1.2.163 BIT\_GYRO\_X\_OFFUSER\_POS\_LO

#define BIT\_GYRO\_X\_OFFUSER\_POS\_LO 0

## 7.1.2.164 BIT\_GYRO\_X\_ST\_EN

#define BIT\_GYRO\_X\_ST\_EN 0x01

### 7.1.2.165 BIT\_GYRO\_Y\_OFFUSER\_MASK\_HI

#define BIT\_GYRO\_Y\_OFFUSER\_MASK\_HI (0x0F << BIT\_GYRO\_Y\_OFFUSER\_POS\_HI)

## 7.1.2.166 BIT\_GYRO\_Y\_OFFUSER\_MASK\_LO

 $\verb|#define BIT_GYRO_Y_OFFUSER_MASK_LO (0xff << BIT_GYRO_Y_OFFUSER_POS_LO)|$ 

## 7.1.2.167 BIT\_GYRO\_Y\_OFFUSER\_POS\_HI

#define BIT\_GYRO\_Y\_OFFUSER\_POS\_HI 4

## 7.1.2.168 BIT\_GYRO\_Y\_OFFUSER\_POS\_LO

#define BIT\_GYRO\_Y\_OFFUSER\_POS\_LO 0

## 7.1.2.169 BIT\_GYRO\_Y\_ST\_EN

#define BIT\_GYRO\_Y\_ST\_EN 0x02

## 7.1.2.170 BIT\_GYRO\_Z\_OFFUSER\_MASK\_HI

#define BIT\_GYRO\_Z\_OFFUSER\_MASK\_HI (0x0F << BIT\_GYRO\_Z\_OFFUSER\_POS\_HI)

### 7.1.2.171 BIT\_GYRO\_Z\_OFFUSER\_MASK\_LO

#define BIT\_GYRO\_Z\_OFFUSER\_MASK\_LO (0xFF << BIT\_GYRO\_Z\_OFFUSER\_POS\_LO)</pre>

## 7.1.2.172 BIT\_GYRO\_Z\_OFFUSER\_POS\_HI

#define BIT\_GYRO\_Z\_OFFUSER\_POS\_HI 0

### 7.1.2.173 BIT\_GYRO\_Z\_OFFUSER\_POS\_LO

#define BIT\_GYRO\_Z\_OFFUSER\_POS\_LO 0

## 7.1.2.174 BIT\_GYRO\_Z\_ST\_EN

#define BIT\_GYRO\_Z\_ST\_EN 0x04

### 7.1.2.175 BIT INT CONFIG1 ASY RST MASK

#define BIT\_INT\_CONFIG1\_ASY\_RST\_MASK (0x1 << BIT\_INT\_CONFIG1\_ASY\_RST\_POS)

## 7.1.2.176 BIT\_INT\_CONFIG1\_ASY\_RST\_POS

#define BIT\_INT\_CONFIG1\_ASY\_RST\_POS 4

### 7.1.2.177 BIT\_INT\_CONFIG\_INT1\_DRIVE\_CIRCUIT\_MASK

#define BIT\_INT\_CONFIG\_INT1\_DRIVE\_CIRCUIT\_MASK (0x01 << BIT\_INT\_CONFIG\_INT1\_DRIVE\_CIRCUIT\_POS)

## 7.1.2.178 BIT\_INT\_CONFIG\_INT1\_DRIVE\_CIRCUIT\_POS

#define BIT\_INT\_CONFIG\_INT1\_DRIVE\_CIRCUIT\_POS 1

### 7.1.2.179 BIT\_INT\_CONFIG\_INT1\_POLARITY\_MASK

#define BIT\_INT\_CONFIG\_INT1\_POLARITY\_MASK 0x01

## 7.1.2.180 BIT\_INT\_CONFIG\_INT1\_POLARITY\_POS

#define BIT\_INT\_CONFIG\_INT1\_POLARITY\_POS 0

### 7.1.2.181 BIT\_INT\_CONFIG\_INT2\_DRIVE\_CIRCUIT\_MASK

#define BIT\_INT\_CONFIG\_INT2\_DRIVE\_CIRCUIT\_MASK (0x01 << BIT\_INT\_CONFIG\_INT2\_DRIVE\_CIRCUIT\_POS)

## 7.1.2.182 BIT\_INT\_CONFIG\_INT2\_DRIVE\_CIRCUIT\_POS

#define BIT\_INT\_CONFIG\_INT2\_DRIVE\_CIRCUIT\_POS 4

#### 7.1.2.183 BIT INT CONFIG INT2 POLARITY MASK

#define BIT\_INT\_CONFIG\_INT2\_POLARITY\_MASK (0x01 << BIT\_INT\_CONFIG\_INT2\_POLARITY\_POS)

## 7.1.2.184 BIT\_INT\_CONFIG\_INT2\_POLARITY\_POS

#define BIT\_INT\_CONFIG\_INT2\_POLARITY\_POS 3

## 7.1.2.185 BIT\_INT\_FIFO\_FULL\_IBI\_EN\_POS

#define BIT\_INT\_FIFO\_FULL\_IBI\_EN\_POS 1

## 7.1.2.186 BIT\_INT\_FIFO\_FULL\_INT\_EN\_POS

#define BIT\_INT\_FIFO\_FULL\_INT\_EN\_POS 1

### 7.1.2.187 BIT\_INT\_FIFO\_THS\_IBI\_EN\_POS

#define BIT\_INT\_FIFO\_THS\_IBI\_EN\_POS 2

## 7.1.2.188 BIT\_INT\_FIFO\_THS\_INT\_EN\_POS

#define BIT\_INT\_FIFO\_THS\_INT\_EN\_POS 2

## 7.1.2.189 BIT\_INT\_OIS1\_DRDY\_IBI\_EN\_POS

#define BIT\_INT\_OIS1\_DRDY\_IBI\_EN\_POS 6

## 7.1.2.190 BIT\_INT\_PLL\_RDY\_IBI\_EN\_POS

#define BIT\_INT\_PLL\_RDY\_IBI\_EN\_POS 4

### 7.1.2.191 BIT INT PLL RDY INT EN POS

#define BIT\_INT\_PLL\_RDY\_INT\_EN\_POS 5

## 7.1.2.192 BIT\_INT\_RESET\_DONE\_INT\_EN\_POS

#define BIT\_INT\_RESET\_DONE\_INT\_EN\_POS 4

### 7.1.2.193 BIT\_INT\_SLEEP\_DET\_IBI\_EN\_POS

#define BIT\_INT\_SLEEP\_DET\_IBI\_EN\_POS 1

## 7.1.2.194 BIT\_INT\_SLEEP\_DET\_INT\_EN\_POS

#define BIT\_INT\_SLEEP\_DET\_INT\_EN\_POS 1

## 7.1.2.195 BIT\_INT\_SMD\_IBI\_EN\_POS

#define BIT\_INT\_SMD\_IBI\_EN\_POS 4

## 7.1.2.196 BIT\_INT\_SMD\_INT\_EN\_POS

#define BIT\_INT\_SMD\_INT\_EN\_POS 3

### 7.1.2.197 BIT\_INT\_SOURCE0\_FIFO\_FULL\_INT1\_EN

#define BIT\_INT\_SOURCEO\_FIFO\_FULL\_INT1\_EN 0x02

### 7.1.2.198 BIT\_INT\_SOURCE0\_FIFO\_THS\_INT1\_EN

#define BIT\_INT\_SOURCEO\_FIFO\_THS\_INT1\_EN 0x04

## 7.1.2.199 BIT\_INT\_SOURCE0\_PLL\_RDY\_INT1\_EN

#define BIT\_INT\_SOURCEO\_PLL\_RDY\_INT1\_EN 0x20

## 7.1.2.200 BIT\_INT\_SOURCEO\_RESET\_DONE\_INT1\_EN

#define BIT\_INT\_SOURCEO\_RESET\_DONE\_INT1\_EN 0x10

### 7.1.2.201 BIT\_INT\_SOURCEO\_UI\_AGC\_RDY\_INT1\_EN

#define BIT\_INT\_SOURCEO\_UI\_AGC\_RDY\_INT1\_EN 0x01

## 7.1.2.202 BIT\_INT\_SOURCEO\_UI\_DRDY\_INT1\_EN

#define BIT\_INT\_SOURCEO\_UI\_DRDY\_INT1\_EN 0x08

### 7.1.2.203 BIT\_INT\_SOURCE0\_UI\_FSYNC\_INT1\_EN

#define BIT\_INT\_SOURCE0\_UI\_FSYNC\_INT1\_EN 0x40

## 7.1.2.204 BIT\_INT\_SOURCE10\_SLEEP\_DET\_IBI\_EN

#define BIT\_INT\_SOURCE10\_SLEEP\_DET\_IBI\_EN 0x02

### 7.1.2.205 BIT\_INT\_SOURCE10\_STEP\_CNT\_OVFL\_IBI\_EN

#define BIT\_INT\_SOURCE10\_STEP\_CNT\_OVFL\_IBI\_EN 0x10

## 7.1.2.206 BIT\_INT\_SOURCE10\_STEP\_DET\_IBI\_EN

#define BIT\_INT\_SOURCE10\_STEP\_DET\_IBI\_EN 0x20

### 7.1.2.207 BIT INT SOURCE10 TAP DET IBI EN

#define BIT\_INT\_SOURCE10\_TAP\_DET\_IBI\_EN 0x01

## 7.1.2.208 BIT\_INT\_SOURCE10\_TILT\_DET\_IBI\_EN

#define BIT\_INT\_SOURCE10\_TILT\_DET\_IBI\_EN 0x08

## 7.1.2.209 BIT\_INT\_SOURCE10\_WAKE\_DET\_IBI\_EN

#define BIT\_INT\_SOURCE10\_WAKE\_DET\_IBI\_EN 0x04

## 7.1.2.210 BIT\_INT\_SOURCE1\_SMD\_INT1\_EN

#define BIT\_INT\_SOURCE1\_SMD\_INT1\_EN 0x08

## 7.1.2.211 BIT\_INT\_SOURCE1\_WOM\_X\_INT1\_EN

#define BIT\_INT\_SOURCE1\_WOM\_X\_INT1\_EN 0x01

## 7.1.2.212 BIT\_INT\_SOURCE1\_WOM\_Y\_INT1\_EN

#define BIT\_INT\_SOURCE1\_WOM\_Y\_INT1\_EN 0x02

### 7.1.2.213 BIT\_INT\_SOURCE1\_WOM\_Z\_INT1\_EN

#define BIT\_INT\_SOURCE1\_WOM\_Z\_INT1\_EN 0x04

### 7.1.2.214 BIT\_INT\_SOURCE2\_OIS1\_AGC\_RDY\_INT1\_EN

#define BIT\_INT\_SOURCE2\_OIS1\_AGC\_RDY\_INT1\_EN 0x04

#### 7.1.2.215 BIT INT SOURCE2 OIS1 DRDY INT1 EN

#define BIT\_INT\_SOURCE2\_OIS1\_DRDY\_INT1\_EN 0x01

## 7.1.2.216 BIT\_INT\_SOURCE2\_OIS1\_FSYNC\_INT1\_EN

#define BIT\_INT\_SOURCE2\_OIS1\_FSYNC\_INT1\_EN 0x02

## 7.1.2.217 BIT\_INT\_SOURCE2\_OIS2\_AGC\_RDY\_INT1\_EN

#define BIT\_INT\_SOURCE2\_OIS2\_AGC\_RDY\_INT1\_EN 0x20

## 7.1.2.218 BIT\_INT\_SOURCE2\_OIS2\_DRDY\_INT1\_EN

#define BIT\_INT\_SOURCE2\_OIS2\_DRDY\_INT1\_EN 0x08

### 7.1.2.219 BIT\_INT\_SOURCE2\_OIS2\_FSYNC\_INT1\_EN

#define BIT\_INT\_SOURCE2\_OIS2\_FSYNC\_INT1\_EN 0x10

## 7.1.2.220 BIT\_INT\_SOURCE3\_FIFO\_FULL\_INT2\_EN

#define BIT\_INT\_SOURCE3\_FIFO\_FULL\_INT2\_EN 0x02

### 7.1.2.221 BIT\_INT\_SOURCE3\_FIFO\_THS\_INT2\_EN

#define BIT\_INT\_SOURCE3\_FIFO\_THS\_INT2\_EN 0x04

## 7.1.2.222 BIT\_INT\_SOURCE3\_PLL\_RDY\_INT2\_EN

#define BIT\_INT\_SOURCE3\_PLL\_RDY\_INT2\_EN 0x20

### 7.1.2.223 BIT INT SOURCE3 RESET DONE INT2 EN

#define BIT\_INT\_SOURCE3\_RESET\_DONE\_INT2\_EN 0x10

## 7.1.2.224 BIT\_INT\_SOURCE3\_UI\_AGC\_RDY\_INT2\_EN

#define BIT\_INT\_SOURCE3\_UI\_AGC\_RDY\_INT2\_EN 0x01

### 7.1.2.225 BIT\_INT\_SOURCE3\_UI\_DRDY\_INT2\_EN

#define BIT\_INT\_SOURCE3\_UI\_DRDY\_INT2\_EN 0x08

## 7.1.2.226 BIT\_INT\_SOURCE3\_UI\_FSYNC\_INT2\_EN

#define BIT\_INT\_SOURCE3\_UI\_FSYNC\_INT2\_EN 0x40

### 7.1.2.227 BIT\_INT\_SOURCE4\_SMD\_INT2\_EN

#define BIT\_INT\_SOURCE4\_SMD\_INT2\_EN 0x08

## 7.1.2.228 BIT\_INT\_SOURCE4\_WOM\_X\_INT2\_EN

#define BIT\_INT\_SOURCE4\_WOM\_X\_INT2\_EN 0x01

### 7.1.2.229 BIT\_INT\_SOURCE4\_WOM\_Y\_INT2\_EN

#define BIT\_INT\_SOURCE4\_WOM\_Y\_INT2\_EN 0x02

## 7.1.2.230 BIT\_INT\_SOURCE4\_WOM\_Z\_INT2\_EN

#define BIT\_INT\_SOURCE4\_WOM\_Z\_INT2\_EN 0x04

#### 7.1.2.231 BIT INT SOURCE5 OIS1 AGC RDY INT2 EN

#define BIT\_INT\_SOURCE5\_OIS1\_AGC\_RDY\_INT2\_EN 0x04

## 7.1.2.232 BIT\_INT\_SOURCE5\_OIS1\_DRDY\_INT2\_EN

#define BIT\_INT\_SOURCE5\_OIS1\_DRDY\_INT2\_EN 0x01

## 7.1.2.233 BIT\_INT\_SOURCE5\_OIS1\_FSYNC\_INT2\_EN

#define BIT\_INT\_SOURCE5\_OIS1\_FSYNC\_INT2\_EN 0x02

## 7.1.2.234 BIT\_INT\_SOURCE5\_OIS2\_AGC\_RDY\_INT2\_EN

#define BIT\_INT\_SOURCE5\_OIS2\_AGC\_RDY\_INT2\_EN 0x20

### 7.1.2.235 BIT\_INT\_SOURCE5\_OIS2\_DRDY\_INT2\_EN

#define BIT\_INT\_SOURCE5\_OIS2\_DRDY\_INT2\_EN 0x08

## 7.1.2.236 BIT\_INT\_SOURCE5\_OIS2\_FSYNC\_INT2\_EN

#define BIT\_INT\_SOURCE5\_OIS2\_FSYNC\_INT2\_EN 0x10

### 7.1.2.237 BIT\_INT\_SOURCE6\_SLEEP\_DET\_INT1\_EN

#define BIT\_INT\_SOURCE6\_SLEEP\_DET\_INT1\_EN 0x2

## 7.1.2.238 BIT\_INT\_SOURCE6\_STEP\_CNT\_OVFL\_INT1\_EN

 $\verb|#define BIT_INT_SOURCE6_STEP_CNT_OVFL_INT1_EN 0x10|$ 

### 7.1.2.239 BIT INT SOURCE6 STEP DET INT1 EN

#define BIT\_INT\_SOURCE6\_STEP\_DET\_INT1\_EN 0x20

## 7.1.2.240 BIT\_INT\_SOURCE6\_TAP\_DET\_INT1\_EN

#define BIT\_INT\_SOURCE6\_TAP\_DET\_INT1\_EN 0x1

### 7.1.2.241 BIT\_INT\_SOURCE6\_TILT\_DET\_INT1\_EN

#define BIT\_INT\_SOURCE6\_TILT\_DET\_INT1\_EN 0x8

## 7.1.2.242 BIT\_INT\_SOURCE6\_WAKE\_DET\_INT1\_EN

#define BIT\_INT\_SOURCE6\_WAKE\_DET\_INT1\_EN 0x4

### 7.1.2.243 BIT\_INT\_SOURCE7\_SLEEP\_DET\_INT2\_EN

#define BIT\_INT\_SOURCE7\_SLEEP\_DET\_INT2\_EN 0x2

## 7.1.2.244 BIT\_INT\_SOURCE7\_STEP\_CNT\_OVFL\_INT2\_EN

#define BIT\_INT\_SOURCE7\_STEP\_CNT\_OVFL\_INT2\_EN 0x10

### 7.1.2.245 BIT\_INT\_SOURCE7\_STEP\_DET\_INT2\_EN

#define BIT\_INT\_SOURCE7\_STEP\_DET\_INT2\_EN 0x20

## 7.1.2.246 BIT\_INT\_SOURCE7\_TAP\_DET\_INT2\_EN

 $\verb|#define BIT_INT_SOURCE7_TAP_DET_INT2_EN 0x1|\\$ 

## 7.1.2.247 BIT\_INT\_SOURCE7\_TILT\_DET\_INT2\_EN

#define BIT\_INT\_SOURCE7\_TILT\_DET\_INT2\_EN 0x8

## 7.1.2.248 BIT\_INT\_SOURCE7\_WAKE\_DET\_INT2\_EN

#define BIT\_INT\_SOURCE7\_WAKE\_DET\_INT2\_EN 0x4

## 7.1.2.249 BIT\_INT\_SOURCE8\_FIFO\_FULL\_IBI\_EN

#define BIT\_INT\_SOURCE8\_FIFO\_FULL\_IBI\_EN 0x02

## 7.1.2.250 BIT\_INT\_SOURCE8\_FIFO\_THS\_IBI\_EN

#define BIT\_INT\_SOURCE8\_FIFO\_THS\_IBI\_EN 0x04

### 7.1.2.251 BIT\_INT\_SOURCE8\_OIS1\_DRDY\_IBI\_EN

#define BIT\_INT\_SOURCE8\_OIS1\_DRDY\_IBI\_EN 0x40

## 7.1.2.252 BIT\_INT\_SOURCE8\_PLL\_RDY\_IBI\_EN

#define BIT\_INT\_SOURCE8\_PLL\_RDY\_IBI\_EN 0x10

### 7.1.2.253 BIT\_INT\_SOURCE8\_UI\_AGC\_RDY\_IBI\_EN

#define BIT\_INT\_SOURCE8\_UI\_AGC\_RDY\_IBI\_EN 0x01

## 7.1.2.254 BIT\_INT\_SOURCE8\_UI\_DRDY\_IBI\_EN

#define BIT\_INT\_SOURCE8\_UI\_DRDY\_IBI\_EN 0x08

### 7.1.2.255 BIT INT SOURCE8 UI FSYNC IBI EN

#define BIT\_INT\_SOURCE8\_UI\_FSYNC\_IBI\_EN 0x20

## 7.1.2.256 BIT\_INT\_SOURCE9\_SMD\_IBI\_EN

#define BIT\_INT\_SOURCE9\_SMD\_IBI\_EN 0x10

## 7.1.2.257 BIT\_INT\_SOURCE9\_WOM\_X\_IBI\_EN

#define BIT\_INT\_SOURCE9\_WOM\_X\_IBI\_EN 0x02

# 7.1.2.258 BIT\_INT\_SOURCE9\_WOM\_Y\_IBI\_EN

#define BIT\_INT\_SOURCE9\_WOM\_Y\_IBI\_EN 0x04

## 7.1.2.259 BIT\_INT\_SOURCE9\_WOM\_Z\_IBI\_EN

#define BIT\_INT\_SOURCE9\_WOM\_Z\_IBI\_EN 0x08

## 7.1.2.260 BIT\_INT\_STATUS2\_SMD\_INT

#define BIT\_INT\_STATUS2\_SMD\_INT 0x08

### 7.1.2.261 BIT\_INT\_STATUS2\_WOM\_X\_INT

#define BIT\_INT\_STATUS2\_WOM\_X\_INT 0x01

## 7.1.2.262 BIT\_INT\_STATUS2\_WOM\_Y\_INT

#define BIT\_INT\_STATUS2\_WOM\_Y\_INT 0x02

## 7.1.2.263 BIT\_INT\_STATUS2\_WOM\_Z\_INT

#define BIT\_INT\_STATUS2\_WOM\_Z\_INT 0x04

## 7.1.2.264 BIT\_INT\_STATUS3\_SLEEP\_DET

#define BIT\_INT\_STATUS3\_SLEEP\_DET 0x02

### 7.1.2.265 BIT\_INT\_STATUS3\_STEP\_CNT\_OVFL

#define BIT\_INT\_STATUS3\_STEP\_CNT\_OVFL 0x10

## 7.1.2.266 BIT\_INT\_STATUS3\_STEP\_DET

#define BIT\_INT\_STATUS3\_STEP\_DET 0x20

## 7.1.2.267 BIT\_INT\_STATUS3\_TAP\_DET

#define BIT\_INT\_STATUS3\_TAP\_DET 0x01

## 7.1.2.268 BIT\_INT\_STATUS3\_TILT\_DET

#define BIT\_INT\_STATUS3\_TILT\_DET 0x08

### 7.1.2.269 BIT\_INT\_STATUS3\_WAKE\_DET

#define BIT\_INT\_STATUS3\_WAKE\_DET 0x04

## 7.1.2.270 BIT\_INT\_STATUS\_AGC\_RDY

#define BIT\_INT\_STATUS\_AGC\_RDY 0x01

## 7.1.2.271 BIT\_INT\_STATUS\_DRDY

#define BIT\_INT\_STATUS\_DRDY 0x08

## 7.1.2.272 BIT\_INT\_STATUS\_FIFO\_FULL

#define BIT\_INT\_STATUS\_FIFO\_FULL 0x02

## 7.1.2.273 BIT\_INT\_STATUS\_FIFO\_THS

#define BIT\_INT\_STATUS\_FIFO\_THS 0x04

## 7.1.2.274 BIT\_INT\_STATUS\_OIS1\_AGC\_RDY

#define BIT\_INT\_STATUS\_OIS1\_AGC\_RDY 0x01

## 7.1.2.275 BIT\_INT\_STATUS\_OIS1\_DRDY

#define BIT\_INT\_STATUS\_OIS1\_DRDY 0x02

## 7.1.2.276 BIT\_INT\_STATUS\_OIS1\_FSYNC

#define BIT\_INT\_STATUS\_OIS1\_FSYNC 0x04

### 7.1.2.277 BIT\_INT\_STATUS\_OIS2\_AGC\_RDY

#define BIT\_INT\_STATUS\_OIS2\_AGC\_RDY 0x01

## 7.1.2.278 BIT\_INT\_STATUS\_OIS2\_DRDY

#define BIT\_INT\_STATUS\_OIS2\_DRDY 0x02

## 7.1.2.279 BIT\_INT\_STATUS\_OIS2\_FSYNC

#define BIT\_INT\_STATUS\_OIS2\_FSYNC 0x04

## 7.1.2.280 BIT\_INT\_STATUS\_PLL\_RDY

#define BIT\_INT\_STATUS\_PLL\_RDY 0x20

## 7.1.2.281 BIT\_INT\_STATUS\_RESET\_DONE

#define BIT\_INT\_STATUS\_RESET\_DONE 0x10

## 7.1.2.282 BIT\_INT\_STATUS\_UI\_FSYNC

#define BIT\_INT\_STATUS\_UI\_FSYNC 0x40

## 7.1.2.283 BIT\_INT\_STEP\_CNT\_OVFL\_IBI\_EN\_POS

#define BIT\_INT\_STEP\_CNT\_OVFL\_IBI\_EN\_POS 4

## 7.1.2.284 BIT\_INT\_STEP\_CNT\_OVFL\_INT\_EN\_POS

#define BIT\_INT\_STEP\_CNT\_OVFL\_INT\_EN\_POS 4

## 7.1.2.285 BIT\_INT\_STEP\_DET\_IBI\_EN\_POS

#define BIT\_INT\_STEP\_DET\_IBI\_EN\_POS 5

## 7.1.2.286 BIT\_INT\_STEP\_DET\_INT\_EN\_POS

#define BIT\_INT\_STEP\_DET\_INT\_EN\_POS 5

## 7.1.2.287 BIT\_INT\_TAP\_DET\_IBI\_EN\_POS

#define BIT\_INT\_TAP\_DET\_IBI\_EN\_POS 0

## 7.1.2.288 BIT\_INT\_TAP\_DET\_INT\_EN\_POS

#define BIT\_INT\_TAP\_DET\_INT\_EN\_POS 0

## 7.1.2.289 BIT\_INT\_TDEASSERT\_MASK

 $\texttt{\#define BIT\_INT\_TDEASSERT\_MASK (0x1 << BIT\_INT\_TDEASSERT\_POS)}$ 

## 7.1.2.290 BIT\_INT\_TDEASSERT\_POS

#define BIT\_INT\_TDEASSERT\_POS 5

## 7.1.2.291 BIT\_INT\_TILT\_DET\_IBI\_EN\_POS

#define BIT\_INT\_TILT\_DET\_IBI\_EN\_POS 3

## 7.1.2.292 BIT\_INT\_TILT\_DET\_INT\_EN\_POS

#define BIT\_INT\_TILT\_DET\_INT\_EN\_POS 3

### 7.1.2.293 BIT\_INT\_TPULSE\_DURATION\_MASK

#define BIT\_INT\_TPULSE\_DURATION\_MASK (0x1 << BIT\_INT\_TPULSE\_DURATION\_POS)</pre>

## 7.1.2.294 BIT\_INT\_TPULSE\_DURATION\_POS

#define BIT\_INT\_TPULSE\_DURATION\_POS 6

## 7.1.2.295 BIT\_INT\_UI\_AGC\_RDY\_IBI\_EN\_POS

#define BIT\_INT\_UI\_AGC\_RDY\_IBI\_EN\_POS 0

## 7.1.2.296 BIT\_INT\_UI\_AGC\_RDY\_INT\_EN\_POS

#define BIT\_INT\_UI\_AGC\_RDY\_INT\_EN\_POS 0

### 7.1.2.297 BIT\_INT\_UI\_DRDY\_IBI\_EN\_POS

#define BIT\_INT\_UI\_DRDY\_IBI\_EN\_POS 3

## 7.1.2.298 BIT\_INT\_UI\_DRDY\_INT\_EN\_POS

#define BIT\_INT\_UI\_DRDY\_INT\_EN\_POS 3

### 7.1.2.299 BIT\_INT\_UI\_FSYNC\_IBI\_EN\_POS

#define BIT\_INT\_UI\_FSYNC\_IBI\_EN\_POS 5

## 7.1.2.300 BIT\_INT\_UI\_FSYNC\_INT\_EN\_POS

#define BIT\_INT\_UI\_FSYNC\_INT\_EN\_POS 6

### 7.1.2.301 BIT\_INT\_WAKE\_DET\_IBI\_EN\_POS

#define BIT\_INT\_WAKE\_DET\_IBI\_EN\_POS 2

## 7.1.2.302 BIT\_INT\_WAKE\_DET\_INT\_EN\_POS

#define BIT\_INT\_WAKE\_DET\_INT\_EN\_POS 2

## 7.1.2.303 BIT\_INT\_WOM\_X\_IBI\_EN\_POS

#define BIT\_INT\_WOM\_X\_IBI\_EN\_POS 1

## 7.1.2.304 BIT\_INT\_WOM\_X\_INT\_EN\_POS

#define BIT\_INT\_WOM\_X\_INT\_EN\_POS 0

## 7.1.2.305 BIT\_INT\_WOM\_Y\_IBI\_EN\_POS

#define BIT\_INT\_WOM\_Y\_IBI\_EN\_POS 2

## 7.1.2.306 BIT\_INT\_WOM\_Y\_INT\_EN\_POS

#define BIT\_INT\_WOM\_Y\_INT\_EN\_POS 1

## 7.1.2.307 BIT\_INT\_WOM\_Z\_IBI\_EN\_POS

#define BIT\_INT\_WOM\_Z\_IBI\_EN\_POS 3

## 7.1.2.308 BIT\_INT\_WOM\_Z\_INT\_EN\_POS

#define BIT\_INT\_WOM\_Z\_INT\_EN\_POS 2

### 7.1.2.309 BIT\_INTF\_CONFIG4\_AP\_SPI\_MASK

#define BIT\_INTF\_CONFIG4\_AP\_SPI\_MASK (0x1 << BIT\_INTF\_CONFIG4\_AP\_SPI\_POS)</pre>

## 7.1.2.310 BIT\_INTF\_CONFIG4\_AP\_SPI\_POS

#define BIT\_INTF\_CONFIG4\_AP\_SPI\_POS 1

### 7.1.2.311 BIT INTF CONFIG4 AUX1 SPI MASK

#define BIT\_INTF\_CONFIG4\_AUX1\_SPI\_MASK (0x1 << BIT\_INTF\_CONFIG4\_AUX1\_SPI\_POS)

## 7.1.2.312 BIT\_INTF\_CONFIG4\_AUX1\_SPI\_POS

#define BIT\_INTF\_CONFIG4\_AUX1\_SPI\_POS 2

### 7.1.2.313 BIT\_INTF\_CONFIG5\_GPIO\_PAD\_SEL\_MASK

#define BIT\_INTF\_CONFIG5\_GPIO\_PAD\_SEL\_MASK (0x3 << BIT\_INTF\_CONFIG5\_GPIO\_PAD\_SEL\_POS)

## 7.1.2.314 BIT\_INTF\_CONFIG5\_GPIO\_PAD\_SEL\_POS

#define BIT\_INTF\_CONFIG5\_GPIO\_PAD\_SEL\_POS 1

### 7.1.2.315 BIT\_INTF\_CONFIG6\_I3C\_DDR\_EN\_MASK

#define BIT\_INTF\_CONFIG6\_I3C\_DDR\_EN\_MASK (0x1 << BIT\_INTF\_CONFIG6\_I3C\_DDR\_EN\_POS)

## 7.1.2.316 BIT\_INTF\_CONFIG6\_I3C\_DDR\_EN\_POS

#define BIT\_INTF\_CONFIG6\_I3C\_DDR\_EN\_POS 1

### 7.1.2.317 BIT\_INTF\_CONFIG6\_I3C\_IBI\_BYTE\_EN\_MASK

#define BIT\_INTF\_CONFIG6\_I3C\_IBI\_BYTE\_EN\_MASK (0x1 << BIT\_INTF\_CONFIG6\_I3C\_IBI\_BYTE\_EN\_POS)

## 7.1.2.318 BIT\_INTF\_CONFIG6\_I3C\_IBI\_BYTE\_EN\_POS

#define BIT\_INTF\_CONFIG6\_I3C\_IBI\_BYTE\_EN\_POS 3

### 7.1.2.319 BIT INTF CONFIG6 I3C IBI EN MASK

#define BIT\_INTF\_CONFIG6\_I3C\_IBI\_EN\_MASK (0x1 << BIT\_INTF\_CONFIG6\_I3C\_IBI\_EN\_POS)

## 7.1.2.320 BIT\_INTF\_CONFIG6\_I3C\_IBI\_EN\_POS

#define BIT\_INTF\_CONFIG6\_I3C\_IBI\_EN\_POS 2

### 7.1.2.321 BIT\_INTF\_CONFIG6\_I3C\_SDR\_EN\_MASK

#define BIT\_INTF\_CONFIG6\_I3C\_SDR\_EN\_MASK (0x1 << BIT\_INTF\_CONFIG6\_I3C\_SDR\_EN\_POS)

### 7.1.2.322 BIT\_INTF\_CONFIG6\_I3C\_SDR\_EN\_POS

#define BIT\_INTF\_CONFIG6\_I3C\_SDR\_EN\_POS 0

### 7.1.2.323 BIT\_MEM\_OTP\_ACCESS\_EN

#define BIT\_MEM\_OTP\_ACCESS\_EN 0x04

## 7.1.2.324 BIT\_OIS1\_CONFIG1\_ACCEL\_EN\_MASK

#define BIT\_OIS1\_CONFIG1\_ACCEL\_EN\_MASK (0x1 << BIT\_OIS1\_CONFIG1\_ACCEL\_EN\_POS)

### 7.1.2.325 BIT\_OIS1\_CONFIG1\_ACCEL\_EN\_POS

#define BIT\_OIS1\_CONFIG1\_ACCEL\_EN\_POS 0

## 7.1.2.326 BIT\_OIS1\_CONFIG1\_ACCEL\_LP\_CLK\_SEL\_MASK

 $\# define \ BIT\_OIS1\_CONFIG1\_ACCEL\_LP\_CLK\_SEL\_MASK \ (0x1 << BIT\_OIS1\_CONFIG1\_ACCEL\_LP\_CLK\_SEL\_POS)$ 

### 7.1.2.327 BIT OIS1 CONFIG1 ACCEL LP CLK SEL POS

#define BIT\_OIS1\_CONFIG1\_ACCEL\_LP\_CLK\_SEL\_POS 5

## 7.1.2.328 BIT\_OIS1\_CONFIG1\_DEC\_MASK

#define BIT\_OIS1\_CONFIG1\_DEC\_MASK (0x7 << BIT\_OIS1\_CONFIG1\_DEC\_POS)</pre>

### 7.1.2.329 BIT\_OIS1\_CONFIG1\_DEC\_POS

#define BIT\_OIS1\_CONFIG1\_DEC\_POS 2

## 7.1.2.330 BIT\_OIS1\_CONFIG1\_GYRO\_EN\_MASK

#define BIT\_OIS1\_CONFIG1\_GYRO\_EN\_MASK (0x1 << BIT\_OIS1\_CONFIG1\_GYRO\_EN\_POS)

### 7.1.2.331 BIT\_OIS1\_CONFIG1\_GYRO\_EN\_POS

#define BIT\_OIS1\_CONFIG1\_GYRO\_EN\_POS 1

## 7.1.2.332 BIT\_OIS1\_CONFIG2\_ACCEL\_FS\_SEL\_MASK

#define BIT\_OIS1\_CONFIG2\_ACCEL\_FS\_SEL\_MASK (0x7 << BIT\_OIS1\_CONFIG2\_ACCEL\_FS\_SEL\_POS)

### 7.1.2.333 BIT\_OIS1\_CONFIG2\_ACCEL\_FS\_SEL\_POS

#define BIT\_OIS1\_CONFIG2\_ACCEL\_FS\_SEL\_POS 0

## 7.1.2.334 BIT\_OIS1\_CONFIG2\_GYRO\_FS\_SEL\_MASK

### 7.1.2.335 BIT OIS1 CONFIG2 GYRO FS SEL POS

#define BIT\_OIS1\_CONFIG2\_GYRO\_FS\_SEL\_POS 3

## 7.1.2.336 BIT\_OIS2\_CONFIG1\_ACCEL\_EN\_MASK

#define BIT\_OIS2\_CONFIG1\_ACCEL\_EN\_MASK (0x1 << BIT\_OIS2\_CONFIG1\_ACCEL\_EN\_POS)

### 7.1.2.337 BIT\_OIS2\_CONFIG1\_ACCEL\_EN\_POS

#define BIT\_OIS2\_CONFIG1\_ACCEL\_EN\_POS 0

### 7.1.2.338 BIT\_OIS2\_CONFIG1\_ACCEL\_LP\_CLK\_SEL\_MASK

#define BIT\_OIS2\_CONFIG1\_ACCEL\_LP\_CLK\_SEL\_MASK (0x1 << BIT\_OIS2\_CONFIG1\_ACCEL\_LP\_CLK\_SEL\_POS)

### 7.1.2.339 BIT\_OIS2\_CONFIG1\_ACCEL\_LP\_CLK\_SEL\_POS

#define BIT\_OIS2\_CONFIG1\_ACCEL\_LP\_CLK\_SEL\_POS 5

## 7.1.2.340 BIT\_OIS2\_CONFIG1\_DEC\_MASK

#define BIT\_OIS2\_CONFIG1\_DEC\_MASK (0x7 << BIT\_OIS2\_CONFIG1\_DEC\_POS)</pre>

### 7.1.2.341 BIT\_OIS2\_CONFIG1\_DEC\_POS

#define BIT\_OIS2\_CONFIG1\_DEC\_POS 2

### 7.1.2.342 BIT\_OIS2\_CONFIG1\_GYRO\_EN\_MASK

#### 7.1.2.343 BIT OIS2 CONFIG1 GYRO EN POS

#define BIT\_OIS2\_CONFIG1\_GYRO\_EN\_POS 1

## 7.1.2.344 BIT\_OIS2\_CONFIG2\_ACCEL\_FS\_SEL\_MASK

#define BIT\_OIS2\_CONFIG2\_ACCEL\_FS\_SEL\_MASK (0x7 << BIT\_OIS2\_CONFIG2\_ACCEL\_FS\_SEL\_POS)

### 7.1.2.345 BIT\_OIS2\_CONFIG2\_ACCEL\_FS\_SEL\_POS

#define BIT\_OIS2\_CONFIG2\_ACCEL\_FS\_SEL\_POS 0

## 7.1.2.346 BIT\_OIS2\_CONFIG2\_GYRO\_FS\_SEL\_MASK

#define BIT\_OIS2\_CONFIG2\_GYRO\_FS\_SEL\_MASK (0x7 << BIT\_OIS2\_CONFIG2\_GYRO\_FS\_SEL\_POS)

### 7.1.2.347 BIT\_OIS2\_CONFIG2\_GYRO\_FS\_SEL\_POS

#define BIT\_OIS2\_CONFIG2\_GYRO\_FS\_SEL\_POS 3

## 7.1.2.348 BIT\_PWR\_MGMT\_0\_ACCEL\_MODE\_MASK

#define BIT\_PWR\_MGMT\_0\_ACCEL\_MODE\_MASK 0x03

### 7.1.2.349 BIT\_PWR\_MGMT\_0\_ACCEL\_MODE\_POS

#define BIT\_PWR\_MGMT\_0\_ACCEL\_MODE\_POS 0

## 7.1.2.350 BIT\_PWR\_MGMT\_0\_GYRO\_MODE\_MASK

#define BIT\_PWR\_MGMT\_0\_GYRO\_MODE\_MASK (0x03 << BIT\_PWR\_MGMT\_0\_GYRO\_MODE\_POS)

### 7.1.2.351 BIT PWR MGMT 0 GYRO MODE POS

#define BIT\_PWR\_MGMT\_0\_GYRO\_MODE\_POS 2

## 7.1.2.352 BIT\_PWR\_MGMT\_0\_IDLE\_MASK

 $\texttt{\#define BIT\_PWR\_MGMT\_0\_IDLE\_MASK (0x01 << BIT\_PWR\_MGMT\_0\_IDLE\_POS)}$ 

### 7.1.2.353 BIT\_PWR\_MGMT\_0\_IDLE\_POS

#define BIT\_PWR\_MGMT\_0\_IDLE\_POS 4

### 7.1.2.354 BIT\_PWR\_MGMT\_0\_TEMP\_MASK

 $\texttt{\#define BIT\_PWR\_MGMT\_0\_TEMP\_MASK (0x01 << BIT\_PWR\_MGMT\_0\_TEMP\_POS)}$ 

### 7.1.2.355 BIT\_PWR\_MGMT\_0\_TEMP\_POS

#define BIT\_PWR\_MGMT\_0\_TEMP\_POS 5

## 7.1.2.356 BIT\_RTC\_MODE\_MASK

#define BIT\_RTC\_MODE\_MASK (0x01 << BIT\_RTC\_MODE\_POS)</pre>

### 7.1.2.357 BIT\_RTC\_MODE\_POS

#define BIT\_RTC\_MODE\_POS 2

### 7.1.2.358 BIT\_SENSOR\_CONFIG2\_OIS\_MODE\_MASK

 $\texttt{\#define BIT\_SENSOR\_CONFIG2\_OIS\_MODE\_MASK (0x03 << BIT\_SENSOR\_CONFIG2\_OIS\_MODE\_POS)}$ 

#### 7.1.2.359 BIT SENSOR CONFIG2 OIS MODE POS

#define BIT\_SENSOR\_CONFIG2\_OIS\_MODE\_POS 4

## 7.1.2.360 BIT\_SIGNAL\_PATH\_RESET\_DMP\_INIT\_MASK

#define BIT\_SIGNAL\_PATH\_RESET\_DMP\_INIT\_MASK (0x01 << BIT\_SIGNAL\_PATH\_RESET\_DMP\_INIT\_POS)

### 7.1.2.361 BIT\_SIGNAL\_PATH\_RESET\_DMP\_INIT\_POS

#define BIT\_SIGNAL\_PATH\_RESET\_DMP\_INIT\_POS 6

## 7.1.2.362 BIT\_SIGNAL\_PATH\_RESET\_DMP\_MEM\_RESET\_MASK

#define BIT\_SIGNAL\_PATH\_RESET\_DMP\_MEM\_RESET\_MASK (0x01 << BIT\_SIGNAL\_PATH\_RESET\_DMP\_MEM\_RESET\_POS)

### 7.1.2.363 BIT\_SIGNAL\_PATH\_RESET\_DMP\_MEM\_RESET\_POS

#define BIT\_SIGNAL\_PATH\_RESET\_DMP\_MEM\_RESET\_POS 5

## 7.1.2.364 BIT SIGNAL PATH RESET FIFO FLUSH MASK

#define BIT\_SIGNAL\_PATH\_RESET\_FIFO\_FLUSH\_MASK (0x01 << BIT\_SIGNAL\_PATH\_RESET\_FIFO\_FLUSH\_POS)

### 7.1.2.365 BIT SIGNAL PATH RESET FIFO FLUSH POS

#define BIT\_SIGNAL\_PATH\_RESET\_FIFO\_FLUSH\_POS 1

## 7.1.2.366 BIT\_SIGNAL\_PATH\_RESET\_TMST\_STROBE\_MASK

### 7.1.2.367 BIT SIGNAL PATH RESET TMST STROBE POS

#define BIT\_SIGNAL\_PATH\_RESET\_TMST\_STROBE\_POS 2

## 7.1.2.368 BIT\_SMD\_CONFIG\_SMD\_MODE\_MASK

#define BIT\_SMD\_CONFIG\_SMD\_MODE\_MASK 0x3

### 7.1.2.369 BIT\_SMD\_CONFIG\_SMD\_MODE\_POS

#define BIT\_SMD\_CONFIG\_SMD\_MODE\_POS 0

## 7.1.2.370 BIT\_SMD\_CONFIG\_WOM\_INT\_MODE\_MASK

 $\texttt{\#define BIT\_SMD\_CONFIG\_WOM\_INT\_MODE\_MASK (0x1 << BIT\_SMD\_CONFIG\_WOM\_INT\_MODE\_POS)}$ 

### 7.1.2.371 BIT\_SMD\_CONFIG\_WOM\_INT\_MODE\_POS

#define BIT\_SMD\_CONFIG\_WOM\_INT\_MODE\_POS 3

## 7.1.2.372 BIT\_SMD\_CONFIG\_WOM\_MODE\_MASK

#define BIT\_SMD\_CONFIG\_WOM\_MODE\_MASK (0x1 << BIT\_SMD\_CONFIG\_WOM\_MODE\_POS)</pre>

### 7.1.2.373 BIT\_SMD\_CONFIG\_WOM\_MODE\_POS

#define BIT\_SMD\_CONFIG\_WOM\_MODE\_POS 2

### 7.1.2.374 BIT\_SPI\_MODE\_OIS1\_MASK

 $\texttt{\#define BIT\_SPI\_MODE\_OIS1\_MASK (0x01 << BIT\_SPI\_MODE\_OIS1\_POS)}$ 

### 7.1.2.375 BIT SPI MODE OIS1 POS

#define BIT\_SPI\_MODE\_OIS1\_POS 2

## 7.1.2.376 BIT\_SPI\_MODE\_OIS2\_MASK

#define BIT\_SPI\_MODE\_OIS2\_MASK (0x01 << BIT\_SPI\_MODE\_OIS2\_POS)</pre>

### 7.1.2.377 BIT\_SPI\_MODE\_OIS2\_POS

#define BIT\_SPI\_MODE\_OIS2\_POS 3

## 7.1.2.378 BIT\_ST\_REGULATOR\_EN

#define BIT\_ST\_REGULATOR\_EN 0x40

### 7.1.2.379 BIT\_TMST\_CONFIG\_RESOL\_MASK

#define BIT\_TMST\_CONFIG\_RESOL\_MASK (0x1 << BIT\_TMST\_CONFIG\_RESOL\_POS)</pre>

## 7.1.2.380 BIT\_TMST\_CONFIG\_RESOL\_POS

#define BIT\_TMST\_CONFIG\_RESOL\_POS 3

### 7.1.2.381 BIT\_TMST\_CONFIG\_TMST\_EN\_MASK

#define BIT\_TMST\_CONFIG\_TMST\_EN\_MASK 0x1

## 7.1.2.382 BIT\_TMST\_CONFIG\_TMST\_EN\_POS

#define BIT\_TMST\_CONFIG\_TMST\_EN\_POS 0

### 7.1.2.383 BIT\_TMST\_CONFIG\_TMST\_FSYNC\_MASK

#define BIT\_TMST\_CONFIG\_TMST\_FSYNC\_MASK (0x1 << BIT\_TMST\_CONFIG\_TMST\_FSYNC\_POS)

## 7.1.2.384 BIT\_TMST\_CONFIG\_TMST\_FSYNC\_POS

#define BIT\_TMST\_CONFIG\_TMST\_FSYNC\_POS 1

### 7.1.2.385 BIT\_TMST\_CONFIG\_TMST\_TO\_REGS\_EN\_MASK

#define BIT\_TMST\_CONFIG\_TMST\_TO\_REGS\_EN\_MASK (0x1 << BIT\_TMST\_CONFIG\_TMST\_TO\_REGS\_EN\_POS)

# 7.1.2.386 BIT\_TMST\_CONFIG\_TMST\_TO\_REGS\_EN\_POS

#define BIT\_TMST\_CONFIG\_TMST\_TO\_REGS\_EN\_POS 4

### 7.1.2.387 FIFO 16BYTES PACKET SIZE

#define FIFO\_16BYTES\_PACKET\_SIZE

#### Value:

(FIFO\_HEADER\_SIZE + FIFO\_ACCEL\_DATA\_SIZE + FIFO\_GYRO\_DATA\_SIZE + FIFO\_TEMP\_DATA\_SIZE + FIFO\_TS\_FSYNC\_SIZE)

#### 7.1.2.388 FIFO 20BYTES PACKET SIZE

#define FIFO\_20BYTES\_PACKET\_SIZE

### Value:

(FIFO\_HEADER\_SIZE + FIFO\_ACCEL\_DATA\_SIZE + FIFO\_GYRO\_DATA\_SIZE + FIFO\_TEMP\_DATA\_SIZE + FIFO\_TS\_FSYNC\_SIZE + FIFO\_TEMP\_HIGH\_RES\_SIZE + FIFO\_ACCEL\_GYRO\_HIGH\_RES\_SIZE)

#### 7.1.2.389 FIFO ACCEL DATA SIZE

#define FIFO\_ACCEL\_DATA\_SIZE ACCEL\_DATA\_SIZE

## 7.1.2.390 FIFO\_ACCEL\_GYRO\_HIGH\_RES\_SIZE

#define FIFO\_ACCEL\_GYRO\_HIGH\_RES\_SIZE 3

## 7.1.2.391 FIFO\_GYRO\_DATA\_SIZE

#define FIFO\_GYRO\_DATA\_SIZE GYRO\_DATA\_SIZE

### 7.1.2.392 FIFO\_HEADER\_ACC

#define FIFO\_HEADER\_ACC 0x40

## 7.1.2.393 FIFO\_HEADER\_FSYNC

#define FIFO\_HEADER\_FSYNC 0x04

## 7.1.2.394 FIFO\_HEADER\_GYRO

#define FIFO\_HEADER\_GYRO 0x20

## 7.1.2.395 FIFO\_HEADER\_HEADER\_20

#define FIFO\_HEADER\_HEADER\_20 0x10

### 7.1.2.396 FIFO\_HEADER\_MSG

#define FIFO\_HEADER\_MSG 0x80

## 7.1.2.397 FIFO\_HEADER\_ODR\_ACCEL

#define FIFO\_HEADER\_ODR\_ACCEL 0x01

## 7.1.2.398 FIFO\_HEADER\_ODR\_GYRO

#define FIFO\_HEADER\_ODR\_GYRO 0x02

## 7.1.2.399 FIFO\_HEADER\_SIZE

#define FIFO\_HEADER\_SIZE 1

### 7.1.2.400 FIFO\_HEADER\_TMST

#define FIFO\_HEADER\_TMST 0x08

## 7.1.2.401 FIFO\_TEMP\_DATA\_SIZE

#define FIFO\_TEMP\_DATA\_SIZE 1

# 7.1.2.402 FIFO\_TEMP\_HIGH\_RES\_SIZE

#define FIFO\_TEMP\_HIGH\_RES\_SIZE 1

## 7.1.2.403 FIFO\_TS\_FSYNC\_SIZE

#define FIFO\_TS\_FSYNC\_SIZE 2

### 7.1.2.404 GYRO\_DATA\_SIZE

#define GYRO\_DATA\_SIZE 6

# 7.1.2.405 I3C\_IBI\_PAYLOAD\_ALL

#define I3C\_IBI\_PAYLOAD\_ALL 0xFF

### 7.1.2.406 I3C\_IBI\_PAYLOAD\_CAT\_APEX1

#define I3C\_IBI\_PAYLOAD\_CAT\_APEX1 0x08

## 7.1.2.407 I3C\_IBI\_PAYLOAD\_CAT\_APEX2

#define I3C\_IBI\_PAYLOAD\_CAT\_APEX2 0x10

## 7.1.2.408 I3C\_IBI\_PAYLOAD\_CAT\_ERROR

#define I3C\_IBI\_PAYLOAD\_CAT\_ERROR 0x20

## 7.1.2.409 I3C\_IBI\_PAYLOAD\_CAT\_FIFO

#define I3C\_IBI\_PAYLOAD\_CAT\_FIFO 0x02

## 7.1.2.410 I3C\_IBI\_PAYLOAD\_CAT\_MISC

#define I3C\_IBI\_PAYLOAD\_CAT\_MISC 0x40

## 7.1.2.411 I3C\_IBI\_PAYLOAD\_CAT\_OIS1\_DRDY

#define I3C\_IBI\_PAYLOAD\_CAT\_OIS1\_DRDY 0x04

### 7.1.2.412 I3C\_IBI\_PAYLOAD\_CAT\_UI\_DRDY

#define I3C\_IBI\_PAYLOAD\_CAT\_UI\_DRDY 0x01

## 7.1.2.413 I3C\_IBI\_PAYLOAD\_TIMEC

#define I3C\_IBI\_PAYLOAD\_TIMEC 0x80

## 7.1.2.414 ICM40608\_WHOAMI

#define ICM40608\_WHOAMI 0x39

## 7.1.2.415 ICM42600\_WHOAMI

#define ICM42600\_WHOAMI 0x40

### 7.1.2.416 ICM42602\_WHOAMI

#define ICM42602\_WHOAMI 0x41

## 7.1.2.417 ICM42605\_WHOAMI

#define ICM42605\_WHOAMI 0x42

# 7.1.2.418 ICM42608\_WHOAMI

#define ICM42608\_WHOAMI 0x48

## 7.1.2.419 ICM42622\_WHOAMI

#define ICM42622\_WHOAMI 0x46

### 7.1.2.420 ICM42631\_WHOAMI

#define ICM42631\_WHOAMI 0x5C

## 7.1.2.421 ICM42633\_WHOAMI

#define ICM42633\_WHOAMI 0x5B

## 7.1.2.422 ICM42686P\_WHOAMI

#define ICM42686P\_WHOAMI 0x44

# 7.1.2.423 ICM42686V\_WHOAMI

#define ICM42686V\_WHOAMI 0xDA

## 7.1.2.424 ICM42688P\_WHOAMI

#define ICM42688P\_WHOAMI 0x47

### 7.1.2.425 ICM42688V\_WHOAMI

#define ICM42688V\_WHOAMI 0xDB

### 7.1.2.426 ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_1006632MG

## 7.1.2.427 ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_1174405MG

#define ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_1174405MG ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_35M

## 7.1.2.428 ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_1342177MG

### 7.1.2.429 ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_1509949MG

#define ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_1509949MG ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_45N

#### 7.1.2.430 ICM426XX APEX CONFIG1 LOW ENERGY AMP TH SEL 1677721MG

### 7.1.2.431 ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_1845493MG

## 7.1.2.432 ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_2013265MG

#define ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_2013265MG ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_60M

### 7.1.2.433 ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_2181038MG

#define ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_2181038MG ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_65N

### 7.1.2.434 ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_2348810MG

#define ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_2348810MG ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_70N

### 7.1.2.435 ICM426XX APEX CONFIG1 LOW ENERGY AMP TH SEL 2516582MG

#### 7.1.2.436 ICM426XX APEX CONFIG1 LOW ENERGY AMP TH SEL 2684354MG

### 7.1.2.437 ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_2852126MG

#### 7.1.2.438 ICM426XX APEX CONFIG1 LOW ENERGY AMP TH SEL 3019898MG

### 7.1.2.439 ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_3187671MG

### 7.1.2.440 ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_3355443MG

### 7.1.2.441 ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_3523215MG

#define ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_3523215MG ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_SEL\_105

### 7.1.2.442 ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_1006632\_MG

#define ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_1006632\_MG ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_30MG

### 7.1.2.443 ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_1140850\_MG

#define ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_1140850\_MG ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_34MG

#### 7.1.2.444 ICM426XX APEX CONFIG2 PEDO AMP TH 1275068 MG

#define ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_1275068\_MG ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_38MG

### 7.1.2.445 ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_1409286\_MG

#define ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_1409286\_MG ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_42MG

#### 7.1.2.446 ICM426XX APEX CONFIG2 PEDO AMP TH 1543503 MG

#define ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_1543503\_MG ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_46MG

## 7.1.2.447 ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_1677721\_MG

#define ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_1677721\_MG ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_50MG

### 7.1.2.448 ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_1811939\_MG

#define ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_1811939\_MG ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_54MG

#### 7.1.2.449 ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_1946157\_MG

#define ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_1946157\_MG ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_58MG

#### 7.1.2.450 ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_2080374\_MG

#define ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_2080374\_MG ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_62MG

### 7.1.2.451 ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_2214592\_MG

#define ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_2214592\_MG ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_66MG

#### 7.1.2.452 ICM426XX APEX CONFIG2 PEDO AMP TH 2348810 MG

#define ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_2348810\_MG ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_70MG

#### 7.1.2.453 ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_2483027\_MG

#define ICM426XX\_APEX\_CONFIG2\_PED0\_AMP\_TH\_2483027\_MG ICM426XX\_APEX\_CONFIG2\_PED0\_AMP\_TH\_74MG

#### 7.1.2.454 ICM426XX APEX CONFIG2 PEDO AMP TH 2617245 MG

#define ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_2617245\_MG ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_78MG

## 7.1.2.455 ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_2751463\_MG

#define ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_2751463\_MG ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_82MG

#### 7.1.2.456 ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_2885681\_MG

#define ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_2885681\_MG ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_86MG

## 7.1.2.457 ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_3019898\_MG

#define ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_3019898\_MG ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_90MG

#### 7.1.2.458 ICM426XX\_APEX\_CONFIG7\_TAP\_MIN\_JERK\_THR\_281MG\_DEFAULT

#define ICM426XX\_APEX\_CONFIG7\_TAP\_MIN\_JERK\_THR\_281MG\_DEFAULT 0x11

## 7.1.2.459 ICM426XX\_FIFO\_CONFIG\_MODE\_SNAPSHOT

#define ICM426XX\_FIFO\_CONFIG\_MODE\_SNAPSHOT = ICM426XX\_FIFO\_CONFIG\_MODE\_STOP\_ON\_FULL;

#### 7.1.2.460 ICM FAMILY BPLUS

#define ICM\_FAMILY\_BPLUS

ICM family definition Possible values are ICM\_FAMILY\_CPLUS or ICM\_FAMILY\_BPLUS.

## 7.1.2.461 INVALID\_VALUE\_FIFO

#define INVALID\_VALUE\_FIFO ((int16\_t)0x8000)

#### 7.1.2.462 INVALID\_VALUE\_FIFO\_1B

#define INVALID\_VALUE\_FIFO\_1B ((int8\_t)0x80)

# 7.1.2.463 MPUREG\_ACCEL\_CONFIG0

#define MPUREG\_ACCEL\_CONFIG0 0x50

#### 7.1.2.464 MPUREG\_ACCEL\_CONFIG1

#define MPUREG\_ACCEL\_CONFIG1 0x53

## 7.1.2.465 MPUREG\_ACCEL\_CONFIG\_STATIC0\_B2

#define MPUREG\_ACCEL\_CONFIG\_STATICO\_B2 0x39

## 7.1.2.466 MPUREG\_ACCEL\_CONFIG\_STATIC2\_B2

#define MPUREG\_ACCEL\_CONFIG\_STATIC2\_B2 0x03

#### 7.1.2.467 MPUREG\_ACCEL\_CONFIG\_STATIC3\_B2

#define MPUREG\_ACCEL\_CONFIG\_STATIC3\_B2 0x04

## 7.1.2.468 MPUREG\_ACCEL\_CONFIG\_STATIC4\_B2

 $\verb|#define MPUREG_ACCEL_CONFIG_STATIC4_B2 0x05|\\$ 

#### 7.1.2.469 MPUREG\_ACCEL\_DATA\_X0\_OIS1\_B2

#define MPUREG\_ACCEL\_DATA\_X0\_OIS1\_B2 0x49

## 7.1.2.470 MPUREG\_ACCEL\_DATA\_X0\_OIS2\_B2

#define MPUREG\_ACCEL\_DATA\_X0\_OIS2\_B2 0x5E

# 7.1.2.471 MPUREG\_ACCEL\_DATA\_X0\_UI

#define MPUREG\_ACCEL\_DATA\_X0\_UI 0x1F

## 7.1.2.472 MPUREG\_ACCEL\_GYRO\_CONFIG0

#define MPUREG\_ACCEL\_GYRO\_CONFIG0 0x52

# 7.1.2.473 MPUREG\_ACCEL\_WOM\_X\_THR\_B4

#define MPUREG\_ACCEL\_WOM\_X\_THR\_B4 0x4A

## 7.1.2.474 MPUREG\_ACCEL\_WOM\_Y\_THR\_B4

#define MPUREG\_ACCEL\_WOM\_Y\_THR\_B4 0x4B

#### 7.1.2.475 MPUREG\_ACCEL\_WOM\_Z\_THR\_B4

#define MPUREG\_ACCEL\_WOM\_Z\_THR\_B4 0x4C

# 7.1.2.476 MPUREG\_APEX\_CONFIG0

#define MPUREG\_APEX\_CONFIG0 0x56

### 7.1.2.477 MPUREG APEX CONFIG10 B4

#define MPUREG\_APEX\_CONFIG10\_B4 0x49

## 7.1.2.478 MPUREG\_APEX\_CONFIG1\_B4

#define MPUREG\_APEX\_CONFIG1\_B4 0x40

### 7.1.2.479 MPUREG\_APEX\_CONFIG2\_B4

#define MPUREG\_APEX\_CONFIG2\_B4 0x41

## 7.1.2.480 MPUREG\_APEX\_CONFIG3\_B4

#define MPUREG\_APEX\_CONFIG3\_B4 0x42

## 7.1.2.481 MPUREG\_APEX\_CONFIG4\_B4

#define MPUREG\_APEX\_CONFIG4\_B4 0x43

## 7.1.2.482 MPUREG\_APEX\_CONFIG5\_B4

#define MPUREG\_APEX\_CONFIG5\_B4 0x44

#### 7.1.2.483 MPUREG\_APEX\_CONFIG6\_B4

#define MPUREG\_APEX\_CONFIG6\_B4 0x45

## 7.1.2.484 MPUREG\_APEX\_CONFIG7\_B4

 $\verb|#define MPUREG_APEX_CONFIG7_B4 0x46|\\$ 

#### 7.1.2.485 MPUREG\_APEX\_CONFIG8\_B4

#define MPUREG\_APEX\_CONFIG8\_B4 0x47

# 7.1.2.486 MPUREG\_APEX\_CONFIG9\_B4

#define MPUREG\_APEX\_CONFIG9\_B4 0x48

#### 7.1.2.487 MPUREG\_APEX\_DATA0

#define MPUREG\_APEX\_DATA0 0x31

## 7.1.2.488 MPUREG\_APEX\_DATA1

#define MPUREG\_APEX\_DATA1 0x32

## 7.1.2.489 MPUREG\_APEX\_DATA2

#define MPUREG\_APEX\_DATA2 0x33

## 7.1.2.490 MPUREG\_APEX\_DATA3

#define MPUREG\_APEX\_DATA3 0x34

#### 7.1.2.491 MPUREG\_APEX\_DATA4

#define MPUREG\_APEX\_DATA4 0x35

# 7.1.2.492 MPUREG\_APEX\_DATA5

#define MPUREG\_APEX\_DATA5 0x36

## 7.1.2.493 MPUREG\_CHIP\_CONFIG

#define MPUREG\_CHIP\_CONFIG MPUREG\_DEVICE\_CONFIG

# 7.1.2.494 MPUREG\_DEVICE\_CONFIG

#define MPUREG\_DEVICE\_CONFIG 0x11

#### 7.1.2.495 MPUREG\_DRIVE\_CONFIG

#define MPUREG\_DRIVE\_CONFIG 0x13

# 7.1.2.496 MPUREG\_FDR\_CONFIG\_B4

#define MPUREG\_FDR\_CONFIG\_B4 0x09

# 7.1.2.497 MPUREG\_FIFO\_BYTE\_COUNT1

#define MPUREG\_FIFO\_BYTE\_COUNT1 MPUREG\_FIFO\_COUNTH

## 7.1.2.498 MPUREG\_FIFO\_BYTE\_COUNT2

#define MPUREG\_FIFO\_BYTE\_COUNT2 MPUREG\_FIFO\_COUNTL

#### 7.1.2.499 MPUREG\_FIFO\_CONFIG

#define MPUREG\_FIFO\_CONFIG 0x16

## 7.1.2.500 MPUREG\_FIFO\_CONFIG1

 $\verb|#define MPUREG_FIFO_CONFIG1 0x5F|\\$ 

#### 7.1.2.501 MPUREG FIFO CONFIG2

#define MPUREG\_FIFO\_CONFIG2 0x60

# 7.1.2.502 MPUREG\_FIFO\_COUNTH

#define MPUREG\_FIFO\_COUNTH 0x2E

#### 7.1.2.503 MPUREG\_FIFO\_COUNTL

#define MPUREG\_FIFO\_COUNTL 0x2F

## 7.1.2.504 MPUREG\_FIFO\_DATA

#define MPUREG\_FIFO\_DATA 0x30

## 7.1.2.505 MPUREG\_FIFO\_LOST\_PKT0

#define MPUREG\_FIFO\_LOST\_PKT0 0x6C

## 7.1.2.506 MPUREG\_FSYNC\_CONFIG

#define MPUREG\_FSYNC\_CONFIG 0x62

#### 7.1.2.507 MPUREG\_GYRO\_CONFIG0

#define MPUREG\_GYRO\_CONFIG0 0x4F

# 7.1.2.508 MPUREG\_GYRO\_CONFIG1

#define MPUREG\_GYRO\_CONFIG1 0x51

## 7.1.2.509 MPUREG\_GYRO\_CONFIG\_STATIC2\_B1

#define MPUREG\_GYRO\_CONFIG\_STATIC2\_B1 0x0B

# 7.1.2.510 MPUREG\_GYRO\_CONFIG\_STATIC3\_B1

#define MPUREG\_GYRO\_CONFIG\_STATIC3\_B1 0x0C

## 7.1.2.511 MPUREG\_GYRO\_CONFIG\_STATIC4\_B1

#define MPUREG\_GYRO\_CONFIG\_STATIC4\_B1 0x0D

## 7.1.2.512 MPUREG\_GYRO\_CONFIG\_STATIC5\_B1

#define MPUREG\_GYRO\_CONFIG\_STATIC5\_B1 0x0E

## 7.1.2.513 MPUREG\_GYRO\_DATA\_X0\_OIS1\_B2

#define MPUREG\_GYRO\_DATA\_X0\_OIS1\_B2 0x4F

## 7.1.2.514 MPUREG\_GYRO\_DATA\_X0\_OIS2\_B2

#define MPUREG\_GYRO\_DATA\_X0\_OIS2\_B2 0x64

## 7.1.2.515 MPUREG\_GYRO\_DATA\_X0\_UI

#define MPUREG\_GYRO\_DATA\_X0\_UI 0x25

## 7.1.2.516 MPUREG\_INT\_CONFIG

 $\#define MPUREG_INT_CONFIG 0x14$ 

# 7.1.2.517 MPUREG\_INT\_CONFIG0

#define MPUREG\_INT\_CONFIG0 0x63

# 7.1.2.518 MPUREG\_INT\_CONFIG1

#define MPUREG\_INT\_CONFIG1 0x64

## 7.1.2.519 MPUREG\_INT\_SOURCE0

#define MPUREG\_INT\_SOURCE0 0x65

## 7.1.2.520 MPUREG\_INT\_SOURCE1

#define MPUREG\_INT\_SOURCE1 0x66

## 7.1.2.521 MPUREG\_INT\_SOURCE10\_B4

#define MPUREG\_INT\_SOURCE10\_B4 0x51

# 7.1.2.522 MPUREG\_INT\_SOURCE2

#define MPUREG\_INT\_SOURCE2 0x67

#### 7.1.2.523 MPUREG\_INT\_SOURCE3

#define MPUREG\_INT\_SOURCE3 0x68

# 7.1.2.524 MPUREG\_INT\_SOURCE4

#define MPUREG\_INT\_SOURCE4 0x69

## 7.1.2.525 MPUREG\_INT\_SOURCE5

#define MPUREG\_INT\_SOURCE5 0x6A

# 7.1.2.526 MPUREG\_INT\_SOURCE6\_B4

#define MPUREG\_INT\_SOURCE6\_B4 0x4D

## 7.1.2.527 MPUREG\_INT\_SOURCE7\_B4

#define MPUREG\_INT\_SOURCE7\_B4 0x4E

## 7.1.2.528 MPUREG\_INT\_SOURCE8\_B4

#define MPUREG\_INT\_SOURCE8\_B4 0x4F

## 7.1.2.529 MPUREG\_INT\_SOURCE9\_B4

#define MPUREG\_INT\_SOURCE9\_B4 0x50

## 7.1.2.530 MPUREG\_INT\_STATUS

#define MPUREG\_INT\_STATUS 0x2D

#### 7.1.2.531 MPUREG\_INT\_STATUS2

#define MPUREG\_INT\_STATUS2 0x37

## 7.1.2.532 MPUREG\_INT\_STATUS3

#define MPUREG\_INT\_STATUS3 0x38

#### 7.1.2.533 MPUREG\_INT\_STATUS\_OIS1\_B2

#define MPUREG\_INT\_STATUS\_OIS1\_B2 0x57

# 7.1.2.534 MPUREG\_INT\_STATUS\_OIS2\_B2

#define MPUREG\_INT\_STATUS\_OIS2\_B2 0x6C

# 7.1.2.535 MPUREG\_INTF\_CONFIG0

#define MPUREG\_INTF\_CONFIG0 0x4C

## 7.1.2.536 MPUREG\_INTF\_CONFIG1

#define MPUREG\_INTF\_CONFIG1 0x4D

## 7.1.2.537 MPUREG\_INTF\_CONFIG3\_B1

#define MPUREG\_INTF\_CONFIG3\_B1 0x79

# 7.1.2.538 MPUREG\_INTF\_CONFIG4\_B1

#define MPUREG\_INTF\_CONFIG4\_B1 0x7A

#### 7.1.2.539 MPUREG\_INTF\_CONFIG5\_B1

#define MPUREG\_INTF\_CONFIG5\_B1 0x7B

# 7.1.2.540 MPUREG\_INTF\_CONFIG6\_B1

#define MPUREG\_INTF\_CONFIG6\_B1 0x7C

## 7.1.2.541 MPUREG\_MEM\_BANK\_SEL

#define MPUREG\_MEM\_BANK\_SEL 0x72

# 7.1.2.542 MPUREG\_MEM\_R\_W

#define MPUREG\_MEM\_R\_W 0x74

### 7.1.2.543 MPUREG\_MEM\_START\_ADDR

#define MPUREG\_MEM\_START\_ADDR 0x73

### 7.1.2.544 MPUREG\_OFFSET\_USER\_0\_B4

#define MPUREG\_OFFSET\_USER\_0\_B4 0x77

## 7.1.2.545 MPUREG\_OFFSET\_USER\_1\_B4

#define MPUREG\_OFFSET\_USER\_1\_B4 0x78

## 7.1.2.546 MPUREG\_OFFSET\_USER\_2\_B4

#define MPUREG\_OFFSET\_USER\_2\_B4 0x79

## 7.1.2.547 MPUREG\_OFFSET\_USER\_3\_B4

#define MPUREG\_OFFSET\_USER\_3\_B4 0x7A

## 7.1.2.548 MPUREG\_OFFSET\_USER\_4\_B4

#define MPUREG\_OFFSET\_USER\_4\_B4 0x7B

#### 7.1.2.549 MPUREG\_OFFSET\_USER\_5\_B4

#define MPUREG\_OFFSET\_USER\_5\_B4 0x7C

## 7.1.2.550 MPUREG\_OFFSET\_USER\_6\_B4

#define MPUREG\_OFFSET\_USER\_6\_B4 0x7D

## 7.1.2.551 MPUREG\_OFFSET\_USER\_7\_B4

#define MPUREG\_OFFSET\_USER\_7\_B4 0x7E

## 7.1.2.552 MPUREG\_OFFSET\_USER\_8\_B4

#define MPUREG\_OFFSET\_USER\_8\_B4 0x7F

# 7.1.2.553 MPUREG\_OIS1\_CONFIG1\_B2

#define MPUREG\_OIS1\_CONFIG1\_B2 0x44

# 7.1.2.554 MPUREG\_OIS1\_CONFIG2\_B2

#define MPUREG\_OIS1\_CONFIG2\_B2 0x45

#### 7.1.2.555 MPUREG\_OIS1\_CONFIG3\_B2

#define MPUREG\_OIS1\_CONFIG3\_B2 0x46

## 7.1.2.556 MPUREG\_OIS2\_CONFIG1\_B2

#define MPUREG\_OIS2\_CONFIG1\_B2 0x59

# 7.1.2.557 MPUREG\_OIS2\_CONFIG2\_B2

#define MPUREG\_OIS2\_CONFIG2\_B2 0x5A

# 7.1.2.558 MPUREG\_OIS2\_CONFIG3\_B2

#define MPUREG\_OIS2\_CONFIG3\_B2 0x5B

### 7.1.2.559 MPUREG\_PU\_PD\_CONFIG1\_B3

#define MPUREG\_PU\_PD\_CONFIG1\_B3 0x06

## 7.1.2.560 MPUREG\_PU\_PD\_CONFIG2\_B3

#define MPUREG\_PU\_PD\_CONFIG2\_B3 0x0E

# 7.1.2.561 MPUREG\_PWR\_MGMT\_0

#define MPUREG\_PWR\_MGMT\_0 0x4E

## 7.1.2.562 MPUREG\_REG\_BANK\_SEL

#define MPUREG\_REG\_BANK\_SEL 0x76

#### 7.1.2.563 MPUREG\_SCAN0

#define MPUREG\_SCAN0 0x71

# 7.1.2.564 MPUREG\_SELF\_TEST\_CONFIG

#define MPUREG\_SELF\_TEST\_CONFIG 0x70

#### 7.1.2.565 MPUREG\_SENSOR\_CONFIG1\_B1

#define MPUREG\_SENSOR\_CONFIG1\_B1 0x04

## 7.1.2.566 MPUREG\_SIGNAL\_PATH\_RESET

#define MPUREG\_SIGNAL\_PATH\_RESET 0x4B

# 7.1.2.567 MPUREG\_SMD\_CONFIG

#define MPUREG\_SMD\_CONFIG 0x57

# 7.1.2.568 MPUREG\_TEMP\_DATA0\_UI

#define MPUREG\_TEMP\_DATA0\_UI 0x1D

## 7.1.2.569 MPUREG\_TMD4\_B2

#define MPUREG\_TMD4\_B2 0x70

# 7.1.2.570 MPUREG\_TMD5\_B2

#define MPUREG\_TMD5\_B2 0x71

#### 7.1.2.571 MPUREG\_TMD6\_B2

#define MPUREG\_TMD6\_B2 0x72

# 7.1.2.572 MPUREG\_TMD7\_B2

#define MPUREG\_TMD7\_B2 0x73

# 7.1.2.573 MPUREG\_TMST\_CONFIG

#define MPUREG\_TMST\_CONFIG 0x54

# 7.1.2.574 MPUREG\_TMST\_FSYNC1

#define MPUREG\_TMST\_FSYNC1 MPUREG\_TMST\_FSYNCH

## 7.1.2.575 MPUREG\_TMST\_FSYNCH

#define MPUREG\_TMST\_FSYNCH 0x2B

## 7.1.2.576 MPUREG\_TMST\_VAL0\_B1

#define MPUREG\_TMST\_VAL0\_B1 0x62

## 7.1.2.577 MPUREG\_WHO\_AM\_I

#define MPUREG\_WHO\_AM\_I 0x75

## 7.1.2.578 MPUREG\_XA\_ST\_DATA\_B2

#define MPUREG\_XA\_ST\_DATA\_B2 0x3B

# 7.1.2.579 MPUREG\_XG\_ST\_DATA\_B1

#define MPUREG\_XG\_ST\_DATA\_B1 0x5F

## 7.1.2.580 MPUREG\_YA\_ST\_DATA\_B2

#define MPUREG\_YA\_ST\_DATA\_B2 0x3C

# 7.1.2.581 MPUREG\_YG\_ST\_DATA\_B1

#define MPUREG\_YG\_ST\_DATA\_B1 0x60

# 7.1.2.582 MPUREG\_ZA\_ST\_DATA\_B2

#define MPUREG\_ZA\_ST\_DATA\_B2 0x3D

## 7.1.2.583 MPUREG\_ZG\_ST\_DATA\_B1

#define MPUREG\_ZG\_ST\_DATA\_B1 0x61

# 7.1.2.584 **TEMP\_DATA\_SIZE**

#define TEMP\_DATA\_SIZE 2

# 7.1.3 Enumeration Type Documentation

## 7.1.3.1 ICM426XX\_ACCEL\_AAF\_DIS\_t

enum ICM426XX\_ACCEL\_AAF\_DIS\_t

#### Enumerator

| ICM426XX_ACCEL_AAF_EN  |  |
|------------------------|--|
| ICM426XX_ACCEL_AAF_DIS |  |

# $7.1.3.2 \quad ICM426XX\_ACCEL\_CONFIG0\_FS\_SEL\_t$

enum ICM426XX\_ACCEL\_CONFIG0\_FS\_SEL\_t

Accelerometer FSR selection.

#### Enumerator

| ICM426XX_ACCEL_CONFIG0_FS_SEL_RESERVED |     |
|----------------------------------------|-----|
| ICM426XX_ACCEL_CONFIG0_FS_SEL_2g       | 2g  |
| ICM426XX_ACCEL_CONFIG0_FS_SEL_4g       | 4g  |
| ICM426XX_ACCEL_CONFIG0_FS_SEL_8g       | 8g  |
| ICM426XX_ACCEL_CONFIG0_FS_SEL_16g      | 16g |

# 7.1.3.3 ICM426XX\_ACCEL\_CONFIG0\_ODR\_t

enum ICM426XX\_ACCEL\_CONFIG0\_ODR\_t

Accelerometer ODR selection.

| ICM426XX_ACCEL_CONFIG0_ODR_500_HZ    | 500 Hz (2 ms)      |
|--------------------------------------|--------------------|
| ICM426XX_ACCEL_CONFIG0_ODR_1_5625_HZ | 1.5625 Hz (640 ms) |
| ICM426XX_ACCEL_CONFIG0_ODR_3_125_HZ  | 3.125 Hz (320 ms)  |

#### Enumerator

| ICM426XX_ACCEL_CONFIG0_ODR_6_25_HZ | 6.25 Hz (160 ms)  |
|------------------------------------|-------------------|
| ICM426XX_ACCEL_CONFIG0_ODR_12_5_HZ | 12.5 Hz (80 ms)   |
| ICM426XX_ACCEL_CONFIG0_ODR_25_HZ   | 25 Hz (40 ms)     |
| ICM426XX_ACCEL_CONFIG0_ODR_50_HZ   | 50 Hz (20 ms)     |
| ICM426XX_ACCEL_CONFIG0_ODR_100_HZ  | 100 Hz (10 ms)    |
| ICM426XX_ACCEL_CONFIG0_ODR_200_HZ  | 200 Hz (5 ms)     |
| ICM426XX_ACCEL_CONFIG0_ODR_1_KHZ   | 1 KHz (1 ms)      |
| ICM426XX_ACCEL_CONFIG0_ODR_2_KHZ   | 2 KHz (500 us)    |
| ICM426XX_ACCEL_CONFIG0_ODR_4_KHZ   | 4 KHz (250 us)    |
| ICM426XX_ACCEL_CONFIG0_ODR_8_KHZ   | 8 KHz (125 us)    |
| ICM426XX_ACCEL_CONFIG0_ODR_16_KHZ  | 16 KHz (62.5 us)  |
| ICM426XX_ACCEL_CONFIG0_ODR_32_KHZ  | 32 KHz (31.25 us) |

# $7.1.3.4 \quad ICM426XX\_ACCEL\_CONFIG\_ACCEL\_UI\_FILT\_ORD\_t$

enum ICM426XX\_ACCEL\_CONFIG\_ACCEL\_UI\_FILT\_ORD\_t

#### Enumerator

| ICM426XX_ACCEL_CONFIG_ACCEL_UI_FILT_ORD_1ST_ORDER |
|---------------------------------------------------|
| ICM426XX_ACCEL_CONFIG_ACCEL_UI_FILT_ORD_2ND_ORDER |
| ICM426XX_ACCEL_CONFIG_ACCEL_UI_FILT_ORD_3RD_ORDER |

## 7.1.3.5 ICM426XX\_APEX\_CONFIG0\_DMP\_ODR\_t

enum ICM426XX\_APEX\_CONFIG0\_DMP\_ODR\_t

DMP ODR selection.

## Enumerator

| ICM426XX_APEX_CONFIG0_DMP_ODR_25Hz  | 25Hz (40ms)  |
|-------------------------------------|--------------|
| ICM426XX_APEX_CONFIG0_DMP_ODR_50Hz  | 50Hz (20ms)  |
| ICM426XX_APEX_CONFIG0_DMP_ODR_100Hz | 100Hz (10ms) |
| ICM426XX_APEX_CONFIG0_DMP_ODR_500Hz | 500Hz (40ms) |

# $7.1.3.6 \quad ICM426XX\_APEX\_CONFIG0\_DMP\_POWER\_SAVE\_t$

enum ICM426XX\_APEX\_CONFIG0\_DMP\_POWER\_SAVE\_t

#### Enumerator

| ICM426XX_APEX_CONFIG0_DMP_POWER_SAVE_EN  |  |
|------------------------------------------|--|
| ICM426XX_APEX_CONFIG0_DMP_POWER_SAVE_DIS |  |

## 7.1.3.7 ICM426XX\_APEX\_CONFIG0\_PEDO\_EN\_t

enum ICM426XX\_APEX\_CONFIG0\_PEDO\_EN\_t

#### Enumerator

| ICM426XX_APEX_CONFIG0_PEDO_EN_EN  |  |
|-----------------------------------|--|
| ICM426XX_APEX_CONFIG0_PEDO_EN_DIS |  |

# 7.1.3.8 ICM426XX\_APEX\_CONFIG0\_R2W\_EN\_t

enum ICM426XX\_APEX\_CONFIG0\_R2W\_EN\_t

### Enumerator

| ICM426XX_APEX_CONFIG0_R2W_EN_EN  |  |
|----------------------------------|--|
| ICM426XX_APEX_CONFIG0_R2W_EN_DIS |  |

# 7.1.3.9 ICM426XX\_APEX\_CONFIG0\_TAP\_ENABLE\_t

enum ICM426XX\_APEX\_CONFIG0\_TAP\_ENABLE\_t

#### Enumerator

| ICM426XX_APEX_CONFIG0_TAP_ENABLE_EN  |  |
|--------------------------------------|--|
| ICM426XX_APEX_CONFIG0_TAP_ENABLE_DIS |  |

## 7.1.3.10 ICM426XX\_APEX\_CONFIG0\_TILT\_EN\_t

enum ICM426XX\_APEX\_CONFIG0\_TILT\_EN\_t

## Enumerator

| ICM426XX_APEX_CONFIG0_TILT_EN_EN  |  |
|-----------------------------------|--|
| ICM426XX_APEX_CONFIG0_TILT_EN_DIS |  |

# $7.1.3.11 \quad ICM426XX\_APEX\_CONFIG1\_DMP\_POWER\_SAVE\_TIME\_t$

enum ICM426XX\_APEX\_CONFIG1\_DMP\_POWER\_SAVE\_TIME\_t

#### Enumerator

| ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_0S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_4S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_8S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_12S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_16S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_20S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_24S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_24S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_28S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_36S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_36S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_40S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_44S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_44S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_48S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_52S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_56S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_56S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_56S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_56S |                                                   |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--|
| ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_8S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_12S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_16S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_20S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_24S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_28S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_32S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_36S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_40S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_44S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_44S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_48S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_52S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_56S                                                                                                                                                                                                                                                                                                           | ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_0S  |  |
| ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_12S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_16S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_20S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_24S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_28S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_32S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_36S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_40S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_44S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_44S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_48S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_52S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_56S                                                                                                                                                                                                                                                                                                                                                            | ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_4S  |  |
| ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_16S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_20S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_24S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_28S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_32S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_36S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_40S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_44S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_48S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_48S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_52S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_56S                                                                                                                                                                                                                                                                                                                                                                                                              | ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_8S  |  |
| ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_20S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_24S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_28S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_32S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_36S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_40S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_44S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_48S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_52S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_56S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_12S |  |
| ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_24S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_28S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_32S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_36S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_40S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_44S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_48S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_52S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_56S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_16S |  |
| ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_28S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_32S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_36S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_40S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_44S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_48S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_52S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_56S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_20S |  |
| ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_32S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_36S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_40S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_44S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_48S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_52S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_56S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_24S |  |
| ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_36S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_40S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_44S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_48S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_52S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_56S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_28S |  |
| ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_40S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_44S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_48S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_52S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_56S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_32S |  |
| ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_44S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_48S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_52S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_56S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_36S |  |
| ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_48S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_52S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_56S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_40S |  |
| ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_52S ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_56S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_44S |  |
| ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_56S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_48S |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_52S |  |
| ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_60S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_56S |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_60S |  |

# $7.1.3.12 \quad ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_t$

enum ICM426XX\_APEX\_CONFIG1\_LOW\_ENERGY\_AMP\_TH\_t

| ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_30MG |
|--------------------------------------------------|
| ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_35MG |
| ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_40MG |
| ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_45MG |
| ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_50MG |
| ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_55MG |
| ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_60MG |
| ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_65MG |
| ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_70MG |
| ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_75MG |

## Enumerator

| ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_80MG  |  |
|---------------------------------------------------|--|
| ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_85MG  |  |
| ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_90MG  |  |
| ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_95MG  |  |
| ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_100MG |  |
| ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_105MG |  |

# 7.1.3.13 ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_t

enum ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_t

## Enumerator

| ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_30MG |  |
|----------------------------------------|--|
| ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_34MG |  |
| ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_38MG |  |
| ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_42MG |  |
| ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_46MG |  |
| ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_50MG |  |
| ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_54MG |  |
| ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_58MG |  |
| ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_62MG |  |
| ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_66MG |  |
| ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_70MG |  |
| ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_74MG |  |
| ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_78MG |  |
| ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_82MG |  |
| ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_86MG |  |
| ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_90MG |  |

# $7.1.3.14 \quad ICM426XX\_APEX\_CONFIG3\_PEDO\_HI\_ENRGY\_TH\_t$

enum ICM426XX\_APEX\_CONFIG3\_PEDO\_HI\_ENRGY\_TH\_t

| ICM426XX_APEX_CONFIG3_PEDO_HI_ENRGY_TH_90  |  |
|--------------------------------------------|--|
| ICM426XX_APEX_CONFIG3_PEDO_HI_ENRGY_TH_107 |  |
| ICM426XX_APEX_CONFIG3_PEDO_HI_ENRGY_TH_136 |  |
| ICM426XX_APEX_CONFIG3_PEDO_HI_ENRGY_TH_159 |  |

# 7.1.3.15 ICM426XX\_APEX\_CONFIG3\_PEDO\_SB\_TIMER\_TH\_t

enum ICM426XX\_APEX\_CONFIG3\_PEDO\_SB\_TIMER\_TH\_t

#### Enumerator

|   | ICM426XX_APEX_CONFIG3_PEDO_SB_TIMER_TH_50_SAMPLES  |
|---|----------------------------------------------------|
| ſ | ICM426XX_APEX_CONFIG3_PEDO_SB_TIMER_TH_75_SAMPLES  |
| Ī | ICM426XX_APEX_CONFIG3_PEDO_SB_TIMER_TH_100_SAMPLES |
| ſ | ICM426XX_APEX_CONFIG3_PEDO_SB_TIMER_TH_125_SAMPLES |
| ſ | ICM426XX_APEX_CONFIG3_PEDO_SB_TIMER_TH_150_SAMPLES |
| Ī | ICM426XX_APEX_CONFIG3_PEDO_SB_TIMER_TH_175_SAMPLES |
|   | ICM426XX_APEX_CONFIG3_PEDO_SB_TIMER_TH_200_SAMPLES |
|   | ICM426XX_APEX_CONFIG3_PEDO_SB_TIMER_TH_225_SAMPLES |
|   |                                                    |

# $7.1.3.16 \quad ICM426XX\_APEX\_CONFIG4\_R2W\_SLEEP\_TIME\_OUT\_t$

enum ICM426XX\_APEX\_CONFIG4\_R2W\_SLEEP\_TIME\_OUT\_t

#### Enumerator

| ICM426XX_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_1_28S  |  |
|-------------------------------------------------|--|
| ICM426XX_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_2_56S  |  |
| ICM426XX_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_3_84S  |  |
| ICM426XX_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_5_12S  |  |
| ICM426XX_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_6_4S   |  |
| ICM426XX_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_7_68S  |  |
| ICM426XX_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_8_96S  |  |
| ICM426XX_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_10_24S |  |

# 7.1.3.17 ICM426XX\_APEX\_CONFIG4\_TILT\_WAIT\_TIME\_t

enum ICM426XX\_APEX\_CONFIG4\_TILT\_WAIT\_TIME\_t

| ICM426XX_APEX_CONFIG4_TILT_WAIT_TIME_0S |  |
|-----------------------------------------|--|
| ICM426XX_APEX_CONFIG4_TILT_WAIT_TIME_2S |  |
| ICM426XX_APEX_CONFIG4_TILT_WAIT_TIME_4S |  |
| ICM426XX_APEX_CONFIG4_TILT_WAIT_TIME_6S |  |

# 7.1.3.18 ICM426XX\_APEX\_CONFIG5\_R2W\_MOUNTING\_MATRIX\_t

enum ICM426XX\_APEX\_CONFIG5\_R2W\_MOUNTING\_MATRIX\_t

#### Enumerator

| ICM426XX_APEX_CONFIG5_R2W_MOUNTING_MATRIX↔ |
|--------------------------------------------|
| _0                                         |
| ICM426XX_APEX_CONFIG5_R2W_MOUNTING_MATRIX↔ |
| _1                                         |
| ICM426XX_APEX_CONFIG5_R2W_MOUNTING_MATRIX↔ |
| _2                                         |
| ICM426XX_APEX_CONFIG5_R2W_MOUNTING_MATRIX↔ |
| _3                                         |
| ICM426XX_APEX_CONFIG5_R2W_MOUNTING_MATRIX↔ |
| _4                                         |
| ICM426XX_APEX_CONFIG5_R2W_MOUNTING_MATRIX↔ |
| _5                                         |
| ICM426XX_APEX_CONFIG5_R2W_MOUNTING_MATRIX↔ |
| _6                                         |
| ICM426XX_APEX_CONFIG5_R2W_MOUNTING_MATRIX↔ |
| _7                                         |

# 7.1.3.19 ICM426XX\_APEX\_CONFIG6\_R2W\_SLEEP\_GEST\_DELAY\_t

enum ICM426XX\_APEX\_CONFIG6\_R2W\_SLEEP\_GEST\_DELAY\_t

## Enumerator

| ICM426XX_APEX_CONFIG6_R2W_SLEEP_GEST_DELAY_0_32S |  |
|--------------------------------------------------|--|
| ICM426XX_APEX_CONFIG6_R2W_SLEEP_GEST_DELAY_0_64S |  |
| ICM426XX_APEX_CONFIG6_R2W_SLEEP_GEST_DELAY_0_96S |  |
| ICM426XX_APEX_CONFIG6_R2W_SLEEP_GEST_DELAY_1_28S |  |
| ICM426XX_APEX_CONFIG6_R2W_SLEEP_GEST_DELAY_1_6S  |  |
| ICM426XX_APEX_CONFIG6_R2W_SLEEP_GEST_DELAY_1_92S |  |
| ICM426XX_APEX_CONFIG6_R2W_SLEEP_GEST_DELAY_2_24S |  |
| ICM426XX_APEX_CONFIG6_R2W_SLEEP_GEST_DELAY_2_56S |  |

## 7.1.3.20 ICM426XX\_APEX\_CONFIG7\_TAP\_MAX\_PEAK\_TOL\_t

enum ICM426XX\_APEX\_CONFIG7\_TAP\_MAX\_PEAK\_TOL\_t

| ICM426XX_APEX_CONFIG7_TAP_MAX_PEAK_TOL_12 |
|-------------------------------------------|
| ICM426XX_APEX_CONFIG7_TAP_MAX_PEAK_TOL_25 |
| ICM426XX_APEX_CONFIG7_TAP_MAX_PEAK_TOL_37 |
| ICM426XX APEX CONFIG7 TAP MAX PEAK TOL 50 |

# 7.1.3.21 ICM426XX\_APEX\_CONFIG8\_TAP\_TAVG\_t

enum ICM426XX\_APEX\_CONFIG8\_TAP\_TAVG\_t

#### Enumerator

| ICM426XX_APEX_CONFIG8_TAP_TAVG_1SAMPLE |  |
|----------------------------------------|--|
| ICM426XX_APEX_CONFIG8_TAP_TAVG_2SAMPLE |  |
| ICM426XX_APEX_CONFIG8_TAP_TAVG_4SAMPLE |  |
| ICM426XX_APEX_CONFIG8_TAP_TAVG_8SAMPLE |  |

# 7.1.3.22 ICM426XX\_APEX\_CONFIG8\_TAP\_TMAX\_t

enum ICM426XX\_APEX\_CONFIG8\_TAP\_TMAX\_t

#### Enumerator

| ICM426XX_APEX_CONFIG8_TAP_TMAX_250MS |  |
|--------------------------------------|--|
| ICM426XX_APEX_CONFIG8_TAP_TMAX_375MS |  |
| ICM426XX_APEX_CONFIG8_TAP_TMAX_500MS |  |
| ICM426XX_APEX_CONFIG8_TAP_TMAX_625MS |  |

## 7.1.3.23 ICM426XX\_APEX\_CONFIG8\_TAP\_TMIN\_t

enum ICM426XX\_APEX\_CONFIG8\_TAP\_TMIN\_t

|   | ICM426XX_APEX_CONFIG8_TAP_TMIN_125MS |  |
|---|--------------------------------------|--|
|   | ICM426XX_APEX_CONFIG8_TAP_TMIN_140MS |  |
|   | ICM426XX_APEX_CONFIG8_TAP_TMIN_156MS |  |
| ĺ | ICM426XX_APEX_CONFIG8_TAP_TMIN_171MS |  |
|   | ICM426XX_APEX_CONFIG8_TAP_TMIN_187MS |  |
|   | ICM426XX_APEX_CONFIG8_TAP_TMIN_203MS |  |
| ĺ | ICM426XX_APEX_CONFIG8_TAP_TMIN_218MS |  |
|   | ICM426XX_APEX_CONFIG8_TAP_TMIN_234MS |  |

# 7.1.3.24 ICM426XX\_APEX\_CONFIG9\_SENSITIVITY\_MODE\_t

enum ICM426XX\_APEX\_CONFIG9\_SENSITIVITY\_MODE\_t

#### Enumerator

ICM426XX\_APEX\_CONFIG9\_SENSITIVITY\_MODE\_NORMAL
ICM426XX\_APEX\_CONFIG9\_SENSITIVITY\_MODE\_RESERVED

# 7.1.3.25 ICM426XX\_APEX\_DATA3\_ACTIVITY\_CLASS\_t

enum ICM426XX\_APEX\_DATA3\_ACTIVITY\_CLASS\_t

#### Enumerator

| ICM426XX_APEX_DATA3_ACTIVITY_CLASS_OTHER |  |
|------------------------------------------|--|
| ICM426XX_APEX_DATA3_ACTIVITY_CLASS_WALK  |  |
| ICM426XX_APEX_DATA3_ACTIVITY_CLASS_RUN   |  |

#### 7.1.3.26 ICM426XX\_APEX\_DATA3\_DMP\_IDLE\_OFF\_t

enum ICM426XX\_APEX\_DATA3\_DMP\_IDLE\_OFF\_t

#### Enumerator

| ICM426XX_APEX_DATA3_DMP_IDLE_ON  |  |
|----------------------------------|--|
| ICM426XX_APEX_DATA3_DMP_IDLE_OFF |  |

## 7.1.3.27 ICM426XX\_APEX\_DATA4\_TAP\_AXIS\_t

enum ICM426XX\_APEX\_DATA4\_TAP\_AXIS\_t

| ICM426XX_APEX_DATA4_TAP_AXIS↔ |  |
|-------------------------------|--|
| _Z                            |  |
| ICM426XX_APEX_DATA4_TAP_AXIS↔ |  |
| _Y                            |  |
| ICM426XX_APEX_DATA4_TAP_AXIS↔ |  |
| _X                            |  |

# 7.1.3.28 ICM426XX\_APEX\_DATA4\_TAP\_DIR\_t

enum ICM426XX\_APEX\_DATA4\_TAP\_DIR\_t

#### Enumerator

| ICM426XX_APEX_DATA4_TAP_DIR_POSITIVE |  |
|--------------------------------------|--|
| ICM426XX_APEX_DATA4_TAP_DIR_NEGATIVE |  |

# 7.1.3.29 ICM426XX\_APEX\_DATA4\_TAP\_NUM\_t

enum ICM426XX\_APEX\_DATA4\_TAP\_NUM\_t

#### Enumerator

| ICM426XX_APEX_DATA4_TAP_NUM_DOUBLE |  |
|------------------------------------|--|
| ICM426XX_APEX_DATA4_TAP_NUM_SINGLE |  |

# 7.1.3.30 ICM426XX\_CHIP\_CONFIG\_RESET\_t

enum ICM426XX\_CHIP\_CONFIG\_RESET\_t

#### Enumerator

| ICM426XX_CHIP_CONFIG_RESET_EN   |  |
|---------------------------------|--|
| ICM426XX_CHIP_CONFIG_RESET_NONE |  |

## 7.1.3.31 ICM426XX\_CHIP\_CONFIG\_SPI\_MODE\_t

enum ICM426XX\_CHIP\_CONFIG\_SPI\_MODE\_t

| ICM426XX_CHIP_CONFIG_SPI_MODE_1 ↔ |  |
|-----------------------------------|--|
| _2                                |  |
| ICM426XX_CHIP_CONFIG_SPI_MODE_0↔  |  |
| _3                                |  |

# 7.1.3.32 ICM426XX\_DEVICE\_CONFIG\_RESET\_t

enum ICM426XX\_DEVICE\_CONFIG\_RESET\_t

#### Enumerator

| ICM426XX_DEVICE_CONFIG_RESET_EN   |  |
|-----------------------------------|--|
| ICM426XX_DEVICE_CONFIG_RESET_NONE |  |

# 7.1.3.33 ICM426XX\_DEVICE\_CONFIG\_SPI\_MODE\_t

enum ICM426XX\_DEVICE\_CONFIG\_SPI\_MODE\_t

#### Enumerator

| ICM426XX_DEVICE_CONFIG_SPI_MODE_1↔ |  |
|------------------------------------|--|
| _2                                 |  |
| ICM426XX_DEVICE_CONFIG_SPI_MODE_0↔ |  |
| _3                                 |  |

## 7.1.3.34 ICM426XX\_FIFO\_CONFIG1\_ACCEL\_t

enum ICM426XX\_FIFO\_CONFIG1\_ACCEL\_t

### Enumerator

| ICM426XX_FIFO_CONFIG1_ACCEL_EN  |  |
|---------------------------------|--|
| ICM426XX_FIFO_CONFIG1_ACCEL_DIS |  |

# 7.1.3.35 ICM426XX\_FIFO\_CONFIG1\_GYRO\_t

enum ICM426XX\_FIFO\_CONFIG1\_GYRO\_t

| ICM426XX_FIFO_CONFIG1_GYRO_EN  |  |
|--------------------------------|--|
| ICM426XX_FIFO_CONFIG1_GYRO_DIS |  |

# 7.1.3.36 ICM426XX\_FIFO\_CONFIG1\_HIRES\_t

enum ICM426XX\_FIFO\_CONFIG1\_HIRES\_t

#### Enumerator

| ICM426XX_FIFO_CONFIG1_HIRES_EN  |  |
|---------------------------------|--|
| ICM426XX_FIFO_CONFIG1_HIRES_DIS |  |

# 7.1.3.37 ICM426XX\_FIFO\_CONFIG1\_TEMP\_t

enum ICM426XX\_FIFO\_CONFIG1\_TEMP\_t

#### Enumerator

| ICM426XX_FIFO_CONFIG1_TEMP_EN  |  |
|--------------------------------|--|
| ICM426XX_FIFO_CONFIG1_TEMP_DIS |  |

# 7.1.3.38 ICM426XX\_FIFO\_CONFIG1\_TMST\_FSYNC\_t

enum ICM426XX\_FIFO\_CONFIG1\_TMST\_FSYNC\_t

#### Enumerator

| ICM426XX_FIFO_CONFIG1_TMST_FSYNC_EN  |  |
|--------------------------------------|--|
| ICM426XX_FIFO_CONFIG1_TMST_FSYNC_DIS |  |

# 7.1.3.39 ICM426XX\_FIFO\_CONFIG1\_WM\_GT\_t

enum ICM426XX\_FIFO\_CONFIG1\_WM\_GT\_t

| ICM426XX_FIFO_CONFIG1_WM_GT_TH_EN  |  |
|------------------------------------|--|
| ICM426XX FIFO CONFIG1 WM GT TH DIS |  |

# 7.1.3.40 ICM426XX\_FIFO\_CONFIG\_MODE\_t

enum ICM426XX\_FIFO\_CONFIG\_MODE\_t

#### Enumerator

| ICM426XX_FIFO_CONFIG_MODE_STOP_ON_FULL |  |  |  |
|----------------------------------------|--|--|--|
| ICM426XX_FIFO_CONFIG_MODE_STREAM       |  |  |  |
| ICM426XX_FIFO_CONFIG_MODE_BYPASS       |  |  |  |

# 7.1.3.41 ICM426XX\_FSYNC\_CONFIG\_UI\_SEL\_t

 $\verb"enum ICM426XX_FSYNC_CONFIG_UI_SEL_t"$ 

#### Enumerator

| ICM426XX_FSYNC_CONFIG_UI_SEL_NO     |  |
|-------------------------------------|--|
| ICM426XX_FSYNC_CONFIG_UI_SEL_TEMP   |  |
| ICM426XX_FSYNC_CONFIG_UI_SEL_GYRO_X |  |
| ICM426XX_FSYNC_CONFIG_UI_SEL_GYRO_Y |  |
| ICM426XX_FSYNC_CONFIG_UI_SEL_GYRO_Z |  |
| ICM426XX_FSYNC_CONFIG_UI_SEL_ACCEL↔ |  |
| _X                                  |  |
| ICM426XX_FSYNC_CONFIG_UI_SEL_ACCEL↔ |  |
| _Y                                  |  |
| ICM426XX_FSYNC_CONFIG_UI_SEL_ACCEL↔ |  |
| _Z                                  |  |

# 7.1.3.42 ICM426XX\_GYRO\_AAF\_DIS\_t

enum ICM426XX\_GYRO\_AAF\_DIS\_t

#### Enumerator

| ICM426XX_GYRO_AAF_EN  |  |
|-----------------------|--|
| ICM426XX_GYRO_AAF_DIS |  |

# 7.1.3.43 ICM426XX\_GYRO\_ACCEL\_CONFIG0\_ACCEL\_FILT\_AVG\_t

enum ICM426XX\_GYRO\_ACCEL\_CONFIG0\_ACCEL\_FILT\_AVG\_t

#### Enumerator

| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_AVG_16 |  |
|-----------------------------------------------|--|
| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_AVG_1  |  |

# 7.1.3.44 ICM426XX\_GYRO\_ACCEL\_CONFIG0\_ACCEL\_FILT\_BW\_t

enum ICM426XX\_GYRO\_ACCEL\_CONFIG0\_ACCEL\_FILT\_BW\_t

#### Enumerator

| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BW_40 |  |
|----------------------------------------------|--|
| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BW_20 |  |
| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BW_16 |  |
| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BW_10 |  |
| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BW_8  |  |
| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BW_5  |  |
| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BW_4  |  |
| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BW_2  |  |

## 7.1.3.45 ICM426XX\_GYRO\_ACCEL\_CONFIG0\_GYRO\_FILT\_BW\_t

enum ICM426XX\_GYRO\_ACCEL\_CONFIG0\_GYRO\_FILT\_BW\_t

### Enumerator

|   | ICM426XX_GYRO_ACCEL_CONFIG0_GYRO_FILT_BW_40 |  |
|---|---------------------------------------------|--|
|   | ICM426XX_GYRO_ACCEL_CONFIG0_GYRO_FILT_BW_20 |  |
|   | ICM426XX_GYRO_ACCEL_CONFIG0_GYRO_FILT_BW_16 |  |
| Г | ICM426XX_GYRO_ACCEL_CONFIG0_GYRO_FILT_BW_10 |  |
|   | ICM426XX_GYRO_ACCEL_CONFIG0_GYRO_FILT_BW_8  |  |
|   | ICM426XX_GYRO_ACCEL_CONFIG0_GYRO_FILT_BW_5  |  |
|   | ICM426XX_GYRO_ACCEL_CONFIG0_GYRO_FILT_BW_4  |  |
|   | ICM426XX_GYRO_ACCEL_CONFIG0_GYRO_FILT_BW_2  |  |

# $7.1.3.46 \quad ICM426XX\_GYRO\_CONFIG0\_FS\_SEL\_t$

enum ICM426XX\_GYRO\_CONFIG0\_FS\_SEL\_t

Gyroscope FSR selection.

## Enumerator

| ICM426XX_GYRO_CONFIG0_FS_SEL_16dps   | 16dps   |
|--------------------------------------|---------|
| ICM426XX_GYRO_CONFIG0_FS_SEL_31dps   | 31dps   |
| ICM426XX_GYRO_CONFIG0_FS_SEL_62dps   | 62dps   |
| ICM426XX_GYRO_CONFIG0_FS_SEL_125dps  | 125dps  |
| ICM426XX_GYRO_CONFIG0_FS_SEL_250dps  | 250dps  |
| ICM426XX_GYRO_CONFIG0_FS_SEL_500dps  | 500dps  |
| ICM426XX_GYRO_CONFIG0_FS_SEL_1000dps | 1000dps |
| ICM426XX_GYRO_CONFIG0_FS_SEL_2000dps | 2000dps |

# 7.1.3.47 ICM426XX\_GYRO\_CONFIG0\_ODR\_t

enum ICM426XX\_GYRO\_CONFIG0\_ODR\_t

Gyroscope ODR selection.

#### Enumerator

| ICM426XX_GYRO_CONFIG0_ODR_500_HZ  | 500 Hz (2 ms)     |
|-----------------------------------|-------------------|
| ICM426XX_GYRO_CONFIG0_ODR_12_5_HZ | 12.5 Hz (80 ms)   |
| ICM426XX_GYRO_CONFIG0_ODR_25_HZ   | 25 Hz (40 ms)     |
| ICM426XX_GYRO_CONFIG0_ODR_50_HZ   | 50 Hz (20 ms)     |
| ICM426XX_GYRO_CONFIG0_ODR_100_HZ  | 100 Hz (10 ms)    |
| ICM426XX_GYRO_CONFIG0_ODR_200_HZ  | 200 Hz (5 ms)     |
| ICM426XX_GYRO_CONFIG0_ODR_1_KHZ   | 1 KHz (1 ms)      |
| ICM426XX_GYRO_CONFIG0_ODR_2_KHZ   | 2 KHz (500 us)    |
| ICM426XX_GYRO_CONFIG0_ODR_4_KHZ   | 4 KHz (250 us)    |
| ICM426XX_GYRO_CONFIG0_ODR_8_KHZ   | 8 KHz (125 us)    |
| ICM426XX_GYRO_CONFIG0_ODR_16_KHZ  | 16 KHz (62.5 us)  |
| ICM426XX_GYRO_CONFIG0_ODR_32_KHZ  | 32 KHz (31.25 us) |

# 7.1.3.48 ICM426XX\_GYRO\_CONFIG\_GYRO\_UI\_FILT\_ORD\_t

enum ICM426XX\_GYRO\_CONFIG\_GYRO\_UI\_FILT\_ORD\_t

| ICM426XX_GYRO_CONFIG_GYRO_UI_FILT_ORD_1ST_ORDER |  |
|-------------------------------------------------|--|
| ICM426XX_GYRO_CONFIG_GYRO_UI_FILT_ORD_2ND_ORDER |  |
| ICM426XX_GYRO_CONFIG_GYRO_UI_FILT_ORD_3RD_ORDER |  |

# 7.1.3.49 ICM426XX\_GYRO\_NF\_DIS\_t

enum ICM426XX\_GYRO\_NF\_DIS\_t

#### Enumerator

| ICM426XX_GYRO_NF_EN  |  |
|----------------------|--|
| ICM426XX_GYRO_NF_DIS |  |

# $7.1.3.50 \quad ICM426XX\_INT\_CONFIG1\_ASY\_RST\_t$

enum ICM426XX\_INT\_CONFIG1\_ASY\_RST\_t

#### Enumerator

| ICM426XX_INT_CONFIG1_ASY_RST_DISABLED |  |
|---------------------------------------|--|
| ICM426XX_INT_CONFIG1_ASY_RST_ENABLED  |  |

# 7.1.3.51 ICM426XX\_INT\_CONFIG\_INT1\_DRIVE\_CIRCUIT\_t

enum ICM426XX\_INT\_CONFIG\_INT1\_DRIVE\_CIRCUIT\_t

#### Enumerator

| ICM426XX_INT_CONFIG_INT1_DRIVE_CIRCUIT_PP |  |
|-------------------------------------------|--|
| ICM426XX_INT_CONFIG_INT1_DRIVE_CIRCUIT_OD |  |

# 7.1.3.52 ICM426XX\_INT\_CONFIG\_INT1\_POLARITY\_t

enum ICM426XX\_INT\_CONFIG\_INT1\_POLARITY\_t

| ICM426XX_INT_CONFIG_INT1_POLARITY_HIGH |  |
|----------------------------------------|--|
| ICM426XX_INT_CONFIG_INT1_POLARITY_LOW  |  |

# 7.1.3.53 ICM426XX\_INT\_CONFIG\_INT2\_DRIVE\_CIRCUIT\_t

enum ICM426XX\_INT\_CONFIG\_INT2\_DRIVE\_CIRCUIT\_t

#### Enumerator

| ICM426XX_INT_CONFIG_INT2_DRIVE_CIRCUIT_PP |  |
|-------------------------------------------|--|
| ICM426XX_INT_CONFIG_INT2_DRIVE_CIRCUIT_OD |  |

# 7.1.3.54 ICM426XX\_INT\_CONFIG\_INT2\_POLARITY\_t

enum ICM426XX\_INT\_CONFIG\_INT2\_POLARITY\_t

#### Enumerator

| ICM426XX_INT_CONFIG_INT2_POLARITY_HIGH |  |
|----------------------------------------|--|
| ICM426XX_INT_CONFIG_INT2_POLARITY_LOW  |  |

## 7.1.3.55 ICM426XX\_INT\_TDEASSERT\_t

enum ICM426XX\_INT\_TDEASSERT\_t

#### Enumerator

ICM426XX\_INT\_TDEASSERT\_DISABLED
ICM426XX\_INT\_TDEASSERT\_ENABLED

## 7.1.3.56 ICM426XX\_INT\_TPULSE\_DURATION\_t

enum ICM426XX\_INT\_TPULSE\_DURATION\_t

| ICM426XX_INT_TPULSE_DURATION_8_US   |  |
|-------------------------------------|--|
| ICM426XX INT TPULSE DURATION 100 US |  |

#### 7.1.3.57 ICM426XX\_INTF\_CONFIG0\_DATA\_ENDIAN\_t

enum ICM426XX\_INTF\_CONFIG0\_DATA\_ENDIAN\_t

#### Enumerator

ICM426XX\_INTF\_CONFIG0\_DATA\_BIG\_ENDIAN
ICM426XX\_INTF\_CONFIG0\_DATA\_LITTLE\_ENDIAN

#### 7.1.3.58 ICM426XX\_INTF\_CONFIG0\_FIFO\_COUNT\_ENDIAN\_t

enum ICM426XX\_INTF\_CONFIG0\_FIF0\_COUNT\_ENDIAN\_t

#### Enumerator

ICM426XX\_INTF\_CONFIG0\_FIFO\_COUNT\_BIG\_ENDIAN
ICM426XX\_INTF\_CONFIG0\_FIFO\_COUNT\_LITTLE\_ENDIAN

#### 7.1.3.59 ICM426XX\_INTF\_CONFIG0\_FIFO\_COUNT\_REC\_t

enum ICM426XX\_INTF\_CONFIG0\_FIF0\_COUNT\_REC\_t

#### Enumerator

ICM426XX\_INTF\_CONFIG0\_FIFO\_COUNT\_REC\_RECORD
ICM426XX\_INTF\_CONFIG0\_FIFO\_COUNT\_REC\_BYTE

#### 7.1.3.60 ICM426XX\_INTF\_CONFIG0\_FIFO\_SREG\_INVALID\_IND\_t

enum ICM426XX\_INTF\_CONFIGO\_FIFO\_SREG\_INVALID\_IND\_t

#### **Enumerator**

ICM426XX\_INTF\_CONFIG0\_FIFO\_SREG\_INVALID\_IND\_DIS ICM426XX\_INTF\_CONFIG0\_FIFO\_SREG\_INVALID\_IND\_EN

# 7.1.3.61 ICM426XX\_INTF\_CONFIG0\_SPI\_MODE\_OIS1\_t

enum ICM426XX\_INTF\_CONFIG0\_SPI\_MODE\_OIS1\_t

#### Enumerator

| ICM426XX_INTF_CONFIG0_SPI_MODE_OIS1_1← |  |
|----------------------------------------|--|
| _2                                     |  |
| ICM426XX_INTF_CONFIG0_SPI_MODE_OIS1_0← |  |
| _3                                     |  |

## 7.1.3.62 ICM426XX\_INTF\_CONFIG0\_SPI\_MODE\_OIS2\_t

enum ICM426XX\_INTF\_CONFIG0\_SPI\_MODE\_OIS2\_t

#### Enumerator

| ICM426XX_INTF_CONFIG0_SPI_MODE_OIS2_1← |  |
|----------------------------------------|--|
| _2                                     |  |
| ICM426XX_INTF_CONFIG0_SPI_MODE_OIS2_0← |  |
| _3                                     |  |

## 7.1.3.63 ICM426XX\_INTF\_CONFIG1\_ACCEL\_LP\_CLK\_t

enum ICM426XX\_INTF\_CONFIG1\_ACCEL\_LP\_CLK\_t

### Enumerator

| ICM426XX_INTF_CONFIG1_ACCEL_LP_CLK_WUOSC |  |
|------------------------------------------|--|
| ICM426XX_INTF_CONFIG1_ACCEL_LP_CLK_RCOSC |  |

# 7.1.3.64 ICM426XX\_INTF\_CONFIG1\_RTC\_MODE\_t

enum ICM426XX\_INTF\_CONFIG1\_RTC\_MODE\_t

| ICM426XX_INTF_CONFIG1_RTC_MODE_DIS |  |
|------------------------------------|--|
| ICM426XX_INTF_CONFIG1_RTC_MODE_EN  |  |

## 7.1.3.65 ICM426XX\_INTF\_CONFIG4\_AP\_SPI\_t

enum ICM426XX\_INTF\_CONFIG4\_AP\_SPI\_t

#### Enumerator

| ICM426XX_INTF_CONFIG4_AP_SPI4W |  |
|--------------------------------|--|
| ICM426XX_INTF_CONFIG4_AP_SPI3W |  |

## 7.1.3.66 ICM426XX\_INTF\_CONFIG4\_AUX1\_SPI\_t

enum ICM426XX\_INTF\_CONFIG4\_AUX1\_SPI\_t

#### Enumerator

| ICM426XX_INTF_CONFIG4_AUX1_SPI4W |  |
|----------------------------------|--|
| ICM426XX_INTF_CONFIG4_AUX1_SPI3W |  |

## 7.1.3.67 ICM426XX\_OIS1\_CONFIG1\_ACCEL\_EN\_t

enum ICM426XX\_OIS1\_CONFIG1\_ACCEL\_EN\_t

#### Enumerator

| ICM426XX_OIS1_CONFIG1_ACCEL_EN  |  |
|---------------------------------|--|
| ICM426XX_OIS1_CONFIG1_ACCEL_DIS |  |

## 7.1.3.68 ICM426XX\_OIS1\_CONFIG1\_ACCEL\_LP\_CLK\_SEL\_t

enum ICM426XX\_OIS1\_CONFIG1\_ACCEL\_LP\_CLK\_SEL\_t

| ICM426XX_OIS1_CONFIG1_ACCEL_LP_CLK_SEL_WUOSC |  |
|----------------------------------------------|--|
| ICM426XX_OIS1_CONFIG1_ACCEL_LP_CLK_SEL_RCOSC |  |

## 7.1.3.69 ICM426XX\_OIS1\_CONFIG1\_DEC\_t

enum ICM426XX\_OIS1\_CONFIG1\_DEC\_t

OIS1 rate selection (base clock fixed by OTP divided by decimator value)

#### Enumerator

| ICM426XX_OIS1_CONFIG1_DEC_1  | OTP_OIS_clock / 1.  |
|------------------------------|---------------------|
| ICM426XX_OIS1_CONFIG1_DEC_2  | OTP_OIS_clock / 2.  |
| ICM426XX_OIS1_CONFIG1_DEC_4  | OTP_OIS_clock / 4.  |
| ICM426XX_OIS1_CONFIG1_DEC_8  | OTP_OIS_clock / 8.  |
| ICM426XX_OIS1_CONFIG1_DEC_16 | OTP_OIS_clock / 16. |
| ICM426XX_OIS1_CONFIG1_DEC_32 | OTP_OIS_clock / 32. |

## 7.1.3.70 ICM426XX\_OIS1\_CONFIG1\_GYRO\_EN\_t

enum ICM426XX\_OIS1\_CONFIG1\_GYRO\_EN\_t

#### Enumerator

| ICM426XX_OIS1_CONFIG1_GYRO_EN  |  |
|--------------------------------|--|
| ICM426XX_OIS1_CONFIG1_GYRO_DIS |  |

## $7.1.3.71 \quad ICM426XX\_OIS1\_CONFIG2\_ACCEL\_FS\_SEL\_t$

enum ICM426XX\_OIS1\_CONFIG2\_ACCEL\_FS\_SEL\_t

OIS1 accelerometer FSR selection.

#### Enumerator

| ICM426XX_OIS1_CONFIG2_ACCEL_FS_SEL_RESERVED |     |
|---------------------------------------------|-----|
| ICM426XX_OIS1_CONFIG2_ACCEL_FS_SEL_2g       | 2g  |
| ICM426XX_OIS1_CONFIG2_ACCEL_FS_SEL_4g       | 4g  |
| ICM426XX_OIS1_CONFIG2_ACCEL_FS_SEL_8g       | 8g  |
| ICM426XX_OIS1_CONFIG2_ACCEL_FS_SEL_16g      | 16g |

## 7.1.3.72 ICM426XX\_OIS1\_CONFIG2\_GYRO\_FS\_SEL\_t

 $\verb"enum ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_t"$ 

OIS1 gyroscope FSR selection.

#### Enumerator

| ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_16dps   | 15.625 dps |
|-------------------------------------------|------------|
| ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_31dps   | 31.25 dps  |
| ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_62dps   | 62.5 dps   |
| ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_125dps  | 125 dps    |
| ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_250dps  | 250 dps    |
| ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_500dps  | 500 dps    |
| ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_1000dps | 1000 dps   |
| ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_2000dps | 2000 dps   |

## 7.1.3.73 ICM426XX\_OIS2\_CONFIG1\_ACCEL\_EN\_t

enum ICM426XX\_OIS2\_CONFIG1\_ACCEL\_EN\_t

## Enumerator

| ICM426XX_OIS2_CONFIG1_ACCEL_EN  |  |
|---------------------------------|--|
| ICM426XX_OIS2_CONFIG1_ACCEL_DIS |  |

## 7.1.3.74 ICM426XX\_OIS2\_CONFIG1\_ACCEL\_LP\_CLK\_SEL\_t

enum ICM426XX\_OIS2\_CONFIG1\_ACCEL\_LP\_CLK\_SEL\_t

#### Enumerator

| ICM426XX_OIS2_CONFIG1_ACCEL_LP_CLK_SEL_WUOSC |  |
|----------------------------------------------|--|
| ICM426XX_OIS2_CONFIG1_ACCEL_LP_CLK_SEL_RCOSC |  |

## 7.1.3.75 ICM426XX\_OIS2\_CONFIG1\_DEC\_t

enum ICM426XX\_OIS2\_CONFIG1\_DEC\_t

OIS2 rate selection (base clock fixed by OTP divided by decimator value)

| ICM426XX_OIS2_CONFIG1_DEC_1  | OTP_OIS_clock / 1.  |
|------------------------------|---------------------|
| ICM426XX_OIS2_CONFIG1_DEC_2  | OTP_OIS_clock / 2.  |
| ICM426XX_OIS2_CONFIG1_DEC_4  | OTP_OIS_clock / 4.  |
| ICM426XX_OIS2_CONFIG1_DEC_8  | OTP_OIS_clock / 8.  |
| ICM426XX_OIS2_CONFIG1_DEC_16 | OTP_OIS_clock / 16. |
| ICM426XX_OIS2_CONFIG1_DEC_32 | OTP_OIS_clock / 32. |

## 7.1.3.76 ICM426XX\_OIS2\_CONFIG1\_GYRO\_EN\_t

enum ICM426XX\_OIS2\_CONFIG1\_GYRO\_EN\_t

#### Enumerator

| ICM426XX_OIS2_CONFIG1_GYRO_EN  |  |
|--------------------------------|--|
| ICM426XX_OIS2_CONFIG1_GYRO_DIS |  |

## 7.1.3.77 ICM426XX\_OIS2\_CONFIG2\_ACCEL\_FS\_SEL\_t

enum ICM426XX\_OIS2\_CONFIG2\_ACCEL\_FS\_SEL\_t

OIS2 accelerometer FSR selection.

#### Enumerator

| ICM426XX_OIS2_CONFIG2_ACCEL_FS_SEL_RESERVED |     |
|---------------------------------------------|-----|
| ICM426XX_OIS2_CONFIG2_ACCEL_FS_SEL_2g       | 2g  |
| ICM426XX_OIS2_CONFIG2_ACCEL_FS_SEL_4g       | 4g  |
| ICM426XX_OIS2_CONFIG2_ACCEL_FS_SEL_8g       | 8g  |
| ICM426XX_OIS2_CONFIG2_ACCEL_FS_SEL_16g      | 16g |

## 7.1.3.78 ICM426XX\_OIS2\_CONFIG2\_GYRO\_FS\_SEL\_t

enum ICM426XX\_OIS2\_CONFIG2\_GYRO\_FS\_SEL\_t

OIS2 gyroscope FSR selection.

| ICM426XX_OIS2_CONFIG2_GYRO_FS_SEL_16dps   | 15.625 dps |
|-------------------------------------------|------------|
| ICM426XX_OIS2_CONFIG2_GYRO_FS_SEL_31dps   | 31.25 dps  |
| ICM426XX_OIS2_CONFIG2_GYRO_FS_SEL_62dps   | 62.5 dps   |
| ICM426XX_OIS2_CONFIG2_GYRO_FS_SEL_125dps  | 125 dps    |
| ICM426XX_OIS2_CONFIG2_GYRO_FS_SEL_250dps  | 250 dps    |
| ICM426XX_OIS2_CONFIG2_GYRO_FS_SEL_500dps  | 500 dps    |
| ICM426XX_OIS2_CONFIG2_GYRO_FS_SEL_1000dps | 1000 dps   |
| ICM426XX_OIS2_CONFIG2_GYRO_FS_SEL_2000dps | 2000 dps   |

## 7.1.3.79 ICM426XX\_PWR\_MGMT\_0\_ACCEL\_MODE\_t

 $\verb"enum ICM426XX_PWR_MGMT_0_ACCEL_MODE_t"$ 

#### Enumerator

| ICM426XX_PWR_MGMT_0_ACCEL_MODE_LN  |  |
|------------------------------------|--|
| ICM426XX_PWR_MGMT_0_ACCEL_MODE_LP  |  |
| ICM426XX_PWR_MGMT_0_ACCEL_MODE_OFF |  |

## 7.1.3.80 ICM426XX\_PWR\_MGMT\_0\_GYRO\_MODE\_t

enum ICM426XX\_PWR\_MGMT\_0\_GYRO\_MODE\_t

#### Enumerator

| ICM426XX_PWR_MGMT_0_GYRO_MODE_LN      |  |
|---------------------------------------|--|
| ICM426XX_PWR_MGMT_0_GYRO_MODE_STANDBY |  |
| ICM426XX_PWR_MGMT_0_GYRO_MODE_OFF     |  |

## 7.1.3.81 ICM426XX\_PWR\_MGMT\_0\_IDLE\_t

enum ICM426XX\_PWR\_MGMT\_0\_IDLE\_t

## Enumerator

| ICM426XX_PWR_MGMT_0_IDLE_DIS |  |
|------------------------------|--|
| ICM426XX_PWR_MGMT_0_IDLE_EN  |  |

## 7.1.3.82 ICM426XX\_PWR\_MGMT\_0\_TEMP\_t

enum ICM426XX\_PWR\_MGMT\_0\_TEMP\_t

| ICM426XX_PWR_MGMT_0_TEMP_DIS |  |
|------------------------------|--|
| ICM426XX_PWR_MGMT_0_TEMP_EN  |  |

## 7.1.3.83 ICM426XX\_SENSOR\_CONFIG2\_OIS\_MODE\_t

enum ICM426XX\_SENSOR\_CONFIG2\_OIS\_MODE\_t

#### Enumerator

| ICM426XX_SENSOR_CONFIG2_OIS_MODE_32KHZ |  |
|----------------------------------------|--|
| ICM426XX_SENSOR_CONFIG2_OIS_MODE_8KHZ  |  |
| ICM426XX_SENSOR_CONFIG2_OIS_MODE_DIS   |  |

## 7.1.3.84 ICM426XX\_SIGNAL\_PATH\_RESET\_DMP\_INIT\_t

enum ICM426XX\_SIGNAL\_PATH\_RESET\_DMP\_INIT\_t

#### Enumerator

| ICM426XX_SIGNAL_PATH_RESET_DMP_INIT_EN  |  |
|-----------------------------------------|--|
| ICM426XX_SIGNAL_PATH_RESET_DMP_INIT_DIS |  |

#### 7.1.3.85 ICM426XX\_SIGNAL\_PATH\_RESET\_DMP\_MEM\_RESET\_t

enum ICM426XX\_SIGNAL\_PATH\_RESET\_DMP\_MEM\_RESET\_t

#### Enumerator

| ICM426XX_SIGNAL_PATH_RESET_DMP_MEM_RESET_EN  |  |
|----------------------------------------------|--|
| ICM426XX_SIGNAL_PATH_RESET_DMP_MEM_RESET_DIS |  |

## 7.1.3.86 ICM426XX\_SIGNAL\_PATH\_RESET\_FIFO\_FLUSH\_t

enum ICM426XX\_SIGNAL\_PATH\_RESET\_FIFO\_FLUSH\_t

#### Enumerator

ICM426XX\_SIGNAL\_PATH\_RESET\_FIFO\_FLUSH\_EN
ICM426XX\_SIGNAL\_PATH\_RESET\_FIFO\_FLUSH\_DIS

## 7.1.3.87 ICM426XX\_SIGNAL\_PATH\_RESET\_TMST\_STROBE\_t

enum ICM426XX\_SIGNAL\_PATH\_RESET\_TMST\_STROBE\_t

#### Enumerator

| ICM426XX_SIGNAL_PATH_RESET_TMST_STROBE_EN  |  |
|--------------------------------------------|--|
| ICM426XX_SIGNAL_PATH_RESET_TMST_STROBE_DIS |  |

## 7.1.3.88 ICM426XX\_SMD\_CONFIG\_SMD\_MODE\_t

enum ICM426XX\_SMD\_CONFIG\_SMD\_MODE\_t

#### Enumerator

| ICM426XX_SMD_CONFIG_SMD_MODE_LONG     |  |
|---------------------------------------|--|
| ICM426XX_SMD_CONFIG_SMD_MODE_SHORT    |  |
| ICM426XX_SMD_CONFIG_SMD_MODE_WOM      |  |
| ICM426XX_SMD_CONFIG_SMD_MODE_DISABLED |  |

## 7.1.3.89 ICM426XX\_SMD\_CONFIG\_WOM\_INT\_MODE\_t

enum ICM426XX\_SMD\_CONFIG\_WOM\_INT\_MODE\_t

## Enumerator

| ICM426XX_SMD_CONFIG_WOM_INT_MODE_ANDED |  |
|----------------------------------------|--|
| ICM426XX_SMD_CONFIG_WOM_INT_MODE_ORED  |  |

## 7.1.3.90 ICM426XX\_SMD\_CONFIG\_WOM\_MODE\_t

enum ICM426XX\_SMD\_CONFIG\_WOM\_MODE\_t

| ICM426XX_SMD_CONFIG_WOM_MODE_CMP_PREV |  |
|---------------------------------------|--|
| ICM426XX_SMD_CONFIG_WOM_MODE_CMP_INIT |  |

## 7.1.3.91 ICM426XX\_TMST\_CONFIG\_RESOL\_t

enum ICM426XX\_TMST\_CONFIG\_RESOL\_t

#### Enumerator

| ICM426XX_TMST_CONFIG_RESOL_16us |  |
|---------------------------------|--|
| ICM426XX_TMST_CONFIG_RESOL_1us  |  |

## 7.1.3.92 ICM426XX\_TMST\_CONFIG\_TMST\_EN\_t

enum ICM426XX\_TMST\_CONFIG\_TMST\_EN\_t

#### Enumerator

| ICM426XX_TMST_CONFIG_TMST_EN  |  |
|-------------------------------|--|
| ICM426XX_TMST_CONFIG_TMST_DIS |  |

#### 7.1.3.93 ICM426XX\_TMST\_CONFIG\_TMST\_FSYNC\_EN\_t

 $\verb"enum" ICM426XX\_TMST\_CONFIG\_TMST\_FSYNC\_EN\_t"$ 

#### Enumerator

| ICM426XX_TMST_CONFIG_TMST_FSYNC_EN  |  |
|-------------------------------------|--|
| ICM426XX_TMST_CONFIG_TMST_FSYNC_DIS |  |

## 7.1.3.94 ICM426XX\_TMST\_CONFIG\_TMST\_TO\_REGS\_EN\_t

enum ICM426XX\_TMST\_CONFIG\_TMST\_TO\_REGS\_EN\_t

#### Enumerator

| ICM426XX_TMST_CONFIG_TMST_TO_REGS_EN  |  |
|---------------------------------------|--|
| ICM426XX TMST CONFIG TMST TO REGS DIS |  |

## 7.2 Icm426xxDriver\_HL.h File Reference

#include "Invn/Drivers/Icm426xx/Icm426xxDefs.h"

```
#include "Invn/Drivers/Icm426xx/Icm426xxTransport.h"
#include "Invn/InvError.h"
#include <stdint.h>
#include <string.h>
Include dependency graph for Icm426xxDriver_HL.h:
```



#### **Classes**

- struct inv\_icm426xx\_sensor\_event\_t
  - Sensor event structure definition.
- struct inv icm426xx

Icm426xx driver states definition.

struct inv\_icm426xx\_interrupt\_parameter\_t

Icm426xx set of interrupt enable flag.

#### **Macros**

- #define INV ICM426XX LIGHTWEIGHT DRIVER 0
  - Lighten driver logic by stripping out procedures on transitions.
- #define PLL\_SCALE\_FACTOR\_Q24 (1UL << 24)</li>

Scale factor and max ODR Dependant of chip.

- #define ICM\_PART\_DEFAULT\_OIS\_MODE ICM426XX\_SENSOR\_CONFIG2\_OIS\_MODE\_8KHZ
- #define ACCEL CONFIG0 FS SEL MAX ICM426XX ACCEL CONFIG0 FS SEL 16g

Max FSR values for accel and gyro Dependant of chip.

- #define GYRO\_CONFIG0\_FS\_SEL\_MAX ICM426XX\_GYRO\_CONFIG0\_FS\_SEL\_2000dps
- #define ACCEL\_OFFUSER\_MAX\_MG 1000
- #define GYRO OFFUSER MAX DPS 64
- #define RTC SUPPORTED 0

RTC Support flag Define whether the RTC mode is supported Dependant of chip.

- #define ICM426XX\_FIFO\_MIRRORING\_SIZE 16 \* 129
  - Icm426xx maximum buffer size mirrored from FIFO at polling time.
- #define ICM426XX\_DEFAULT\_WOM\_THS\_MG 52 >> 2 /\* = 52mg/4 \*/

Default value for the WOM threshold Resolution of the threshold is  $\sim$ = 4mg.

#define ICM426XX\_ACC\_STARTUP\_TIME\_US 20000U

Icm426xx Accelerometer start-up time before having correct data.

#define ICM426XX\_GYR\_STARTUP\_TIME\_US 60000U

Icm426xx Gyroscope start-up time before having correct data.

#### **Enumerations**

```
enum inv_icm426xx_sensor {
     INV_ICM426XX_SENSOR_ACCEL, INV_ICM426XX_SENSOR_GYRO, INV_ICM426XX_SENSOR_FSYNC_EVENT
      , INV_ICM426XX_SENSOR OIS,
     INV ICM426XX SENSOR TEMPERATURE, INV ICM426XX SENSOR TAP, INV ICM426XX SENSOR DMP PEDOMET
      , INV ICM426XX SENSOR DMP PEDOMETER COUNT,
     INV ICM426XX SENSOR DMP TILT, INV ICM426XX SENSOR MAX }
         Sensor identifier for UI control and OIS function.
   enum INV_ICM426XX_FIFO_CONFIG_t { INV_ICM426XX_FIFO_DISABLED = 0 , INV_ICM426XX_FIFO_ENABLED
     = 1  }
         Configure Fifo usage.

    enum inv_icm426xx_interrupt_value { INV_ICM426XX_DISABLE = 0 , INV_ICM426XX_ENABLE }

Functions

    int inv_icm426xx_set_reg_bank (struct inv_icm426xx *s, uint8_t bank)

         Set register bank index.

    int inv icm426xx init (struct inv icm426xx *s, struct inv icm426xx serif *serif, void(*sensor event ←

     cb)(inv icm426xx sensor event t *event))
         Initializes device.

    int inv icm426xx device reset (struct inv icm426xx *s)

         Perform a soft reset of the device.
   • int inv icm426xx get who am i (struct inv icm426xx *s, uint8 t *who am i)
         return WHOAMI value

    int inv_icm426xx_force_clock_source (struct inv_icm426xx *s, ICM426XX_INTF_CONFIG1_ACCEL_LP_CLK_t

     clk src)
         Configure Accel clock source.
   int inv_icm426xx_enable_accel_low_power_mode (struct inv_icm426xx *s)
         Enable accel in low power mode.
   • int inv icm426xx enable accel low noise mode (struct inv icm426xx *s)
         Enable accel in low noise mode.

    int inv icm426xx disable accel (struct inv icm426xx *s)

         Disable accel.

    int inv icm426xx enable gyro low noise mode (struct inv icm426xx *s)

         Enable gyro in low noise mode.
```

int inv\_icm426xx\_disable\_gyro (struct inv\_icm426xx \*s)

Disable avro.

int inv\_icm426xx\_enable\_fsync (struct inv\_icm426xx \*s)

Enable fsync tagging functionality.

int inv\_icm426xx\_disable\_fsync (struct inv\_icm426xx \*s)

Disable fsync tagging functionality.

 int inv icm426xx configure timestamp resolution (struct inv icm426xx \*s, ICM426XX TMST CONFIG RESOL t resol)

Configure timestamp resolution from FIFO.

 int inv icm426xx set config ibi (struct inv icm426xx \*s, inv icm426xx interrupt parameter t \*interrupt ← to configure)

Configure which interrupt source can trigger IBI interruptions.

 int inv\_icm426xx\_get\_config\_ibi (struct inv\_icm426xx \*s, inv\_icm426xx\_interrupt\_parameter\_t \*interrupt\_← to\_configure)

Retrieve interrupts configuration.

int inv\_icm426xx\_set\_config\_int1 (struct inv\_icm426xx \*s, inv\_icm426xx\_interrupt\_parameter\_t \*interrupt
 \_to\_configure)

Configure which interrupt source can trigger INT1.

int inv\_icm426xx\_get\_config\_int1 (struct inv\_icm426xx \*s, inv\_icm426xx\_interrupt\_parameter\_t \*interrupt
 \_to\_configure)

Retrieve interrupts configuration.

int inv\_icm426xx\_set\_config\_int2 (struct inv\_icm426xx \*s, inv\_icm426xx\_interrupt\_parameter\_t \*interrupt
 \_to\_configure)

Configure which interrupt source can trigger INT2.

int inv\_icm426xx\_get\_config\_int2 (struct inv\_icm426xx \*s, inv\_icm426xx\_interrupt\_parameter\_t \*interrupt
 \_to\_configure)

Retrieve interrupts configuration.

• int inv icm426xx get data from registers (struct inv icm426xx \*s)

Read all registers containing data (temperature, accelerometer and gyroscope).

int inv icm426xx get data from fifo (struct inv icm426xx \*s)

Read all available packets from the FIFO.

uint32 t inv icm426xx convert odr bitfield to us (uint32 t odr bitfield)

 ${\it Converts} \ {\it ICM426XX\_ACCEL\_CONFIG0\_ODR\_t} \ {\it or} \ {\it ICM426XX\_GYRO\_CONFIG0\_ODR\_t} \ {\it enums} \ {\it to} \ {\it period} \ {\it expressed} \ {\it in} \ {\it us}.$ 

int inv\_icm426xx\_set\_accel\_frequency (struct inv\_icm426xx \*s, const ICM426XX\_ACCEL\_CONFIG0\_ODR\_t frequency)

Configure accel Output Data Rate.

int inv\_icm426xx\_set\_gyro\_frequency (struct inv\_icm426xx \*s, const ICM426XX\_GYRO\_CONFIG0\_ODR\_t frequency)

Configure gyro Output Data Rate.

int inv\_icm426xx\_set\_accel\_fsr (struct inv\_icm426xx \*s, ICM426XX\_ACCEL\_CONFIG0\_FS\_SEL\_t accel
 \_fsr\_g)

Set accel full scale range.

int inv\_icm426xx\_get\_accel\_fsr (struct inv\_icm426xx \*s, ICM426XX\_ACCEL\_CONFIG0\_FS\_SEL\_t \*accel ← \_fsr\_g)

Access accel full scale range.

int inv\_icm426xx\_set\_gyro\_fsr (struct inv\_icm426xx \*s, ICM426XX\_GYRO\_CONFIG0\_FS\_SEL\_t gyro\_fsr
 — dps)

Set gyro full scale range.

int inv\_icm426xx\_get\_gyro\_fsr (struct inv\_icm426xx \*s, ICM426XX\_GYRO\_CONFIG0\_FS\_SEL\_t \*gyro\_
 fsr\_dps)

Access gyro full scale range.

int inv\_icm426xx\_set\_accel\_lp\_avg (struct inv\_icm426xx \*s, ICM426XX\_GYRO\_ACCEL\_CONFIG0\_ACCEL\_FILT\_AVG\_t acc\_avg)

Set accel Low-Power averaging value.

int inv\_icm426xx\_set\_accel\_In\_bw (struct inv\_icm426xx \*s, ICM426XX\_GYRO\_ACCEL\_CONFIG0\_ACCEL\_FILT\_BW\_t acc\_bw)

Set accel Low-Noise bandwidth value.

int inv\_icm426xx\_set\_gyro\_ln\_bw (struct inv\_icm426xx \*s, ICM426XX\_GYRO\_ACCEL\_CONFIG0\_GYRO\_FILT\_BW\_t gyr\_bw)

Set gyro Low-Noise bandwidth value.

• int inv\_icm426xx\_reset\_fifo (struct inv\_icm426xx \*s)

reset ICM426XX fifo

• int inv\_icm426xx\_enable\_timestamp\_to\_register (struct inv\_icm426xx \*s)

Enable the 20bits-timestamp register access to read in a reliable way the strobed timestamp.

int inv icm426xx disable timestamp to register (struct inv icm426xx \*s)

Disable the 20bits-timestamp register access.

• int inv\_icm426xx\_get\_current\_timestamp (struct inv\_icm426xx \*s, uint32\_t \*icm\_time)

Get the timestamp value of icm426xx from register.

• int inv\_icm426xx\_enable\_clkin\_rtc (struct inv\_icm426xx \*s, uint8\_t enable)

Enable or disable CLKIN/RTC capability.

• int inv\_icm426xx\_get\_clkin\_rtc\_status (struct inv\_icm426xx \*s)

Get CLKIN/RTC feature status.

• int inv\_icm426xx\_enable\_high\_resolution\_fifo (struct inv\_icm426xx \*s)

Enable 20 bits raw acc and raw gyr data in fifo.

• int inv icm426xx disable high resolution fifo (struct inv icm426xx \*s)

Disable 20 bits raw acc and raw gyr data in fifo.

int inv\_icm426xx\_configure\_fifo (struct inv\_icm426xx \*s, INV\_ICM426XX\_FIFO\_CONFIG\_t fifo\_config)

Configure Fifo to select the way data are gathered.

• int inv\_icm426xx\_configure\_fifo\_wm (struct inv\_icm426xx \*s, uint16\_t wm)

Configure Fifo watermark (also referred to as fifo threshold).

uint32 t inv icm426xx get fifo timestamp resolution us q24 (struct inv icm426xx \*s)

Get FIFO timestamp resolution.

uint32 t inv icm426xx get reg timestamp resolution us q24 (struct inv icm426xx \*s)

Get register timestamp resolution.

const char \* inv icm426xx get version (void)

Return driver version x.y.z-suffix as a char array.

## 7.3 Icm426xxDriver HL apex.h File Reference

```
#include "Invn/Drivers/Icm426xx/Icm426xxDefs.h"
#include "Invn/InvError.h"
#include <stdint.h>
#include <string.h>
```

Include dependency graph for Icm426xxDriver\_HL\_apex.h:



#### **Classes**

struct inv\_icm426xx\_tap\_parameters\_t

Icm426xx TAP inputs parameters definition.

struct inv\_icm426xx\_apex\_parameters

Icm426xx APEX inputs parameters definition.

struct inv\_icm426xx\_apex\_step\_activity

APEX pedometer outputs.

struct inv\_icm426xx\_tap\_data

TAP outputs.

## **Typedefs**

typedef struct inv\_icm426xx\_apex\_parameters inv\_icm426xx\_apex\_parameters\_t

Icm426xx APEX inputs parameters definition.

typedef struct inv\_icm426xx\_apex\_step\_activity inv\_icm426xx\_apex\_step\_activity\_t

APEX pedometer outputs.

typedef struct inv\_icm426xx\_tap\_data inv\_icm426xx\_tap\_data\_t

TAP outputs.

#### **Functions**

int inv\_icm426xx\_configure\_smd\_wom (struct inv\_icm426xx \*s, const uint8\_t x\_th, const uint8\_t y\_th, const uint8\_t z\_th, ICM426XX\_SMD\_CONFIG\_WOM\_INT\_MODE\_t wom\_int, ICM426XX\_SMD\_CONFIG\_WOM\_MODE\_t wom\_mode)

Configure Wake On Motion and SMD thresholds.

int inv\_icm426xx\_enable\_wom (struct inv\_icm426xx \*s)

Enable Wake On Motion.

• int inv\_icm426xx\_disable\_wom (struct inv\_icm426xx \*s)

Disable Wake On Motion.

int inv\_icm426xx\_enable\_smd (struct inv\_icm426xx \*s)

Enable Significant Motion Detection.

int inv\_icm426xx\_disable\_smd (struct inv\_icm426xx \*s)

Disable Significant Motion Detection.

• int inv\_icm426xx\_init\_tap\_parameters\_struct (struct inv\_icm426xx \*s, inv\_icm426xx\_tap\_parameters\_t \*tap\_inputs)

Fill the TAP parameters structure with all the default parameters for TAP algorithm.

 int inv\_icm426xx\_configure\_tap\_parameters (struct inv\_icm426xx \*s, const inv\_icm426xx\_tap\_parameters\_t \*tap\_inputs)

Configure TAP.

int inv\_icm426xx\_get\_tap\_parameters (struct inv\_icm426xx \*s, inv\_icm426xx\_tap\_parameters\_t \*tap\_
 params)

Returns current TAP parameters.

int inv\_icm426xx\_enable\_tap (struct inv\_icm426xx \*s)

Enable TAP.

• int inv\_icm426xx\_disable\_tap (struct inv\_icm426xx \*s)

Disable TAP.

• int inv\_icm426xx\_init\_apex\_parameters\_struct (struct inv\_icm426xx \*s, inv\_icm426xx\_apex\_parameters\_t \*apex\_inputs)

Fill the APEX parameters structure with all the default parameters for APEX algorithms (pedometer, tilt)

int inv\_icm426xx\_configure\_apex\_parameters (struct inv\_icm426xx \*s, const inv\_icm426xx\_apex\_parameters\_t \*apex\_inputs)

Configures DMP parameters for APEX algorithms (pedometer, tilt).

int inv\_icm426xx\_get\_apex\_parameters (struct inv\_icm426xx \*s, inv\_icm426xx\_apex\_parameters\_t \*apex
 —params)

Returns current DMP parameters for APEX algorithms (pedometer, tilt).

int inv\_icm426xx\_set\_apex\_frequency (struct inv\_icm426xx \*s, const ICM426XX\_APEX\_CONFIG0\_DMP\_ODR\_t frequency)

Configure DMP Output Data Rate for APEX algorithms (pedometer, tilt)

int inv\_icm426xx\_start\_dmp (struct inv\_icm426xx \*s)

Start DMP for APEX algorithms.

• int inv\_icm426xx\_reset\_dmp (struct inv\_icm426xx \*s)

Reset DMP memory.

int inv\_icm426xx\_enable\_apex\_pedometer (struct inv\_icm426xx \*s)

Enable APEX algorithm Pedometer.

int inv\_icm426xx\_disable\_apex\_pedometer (struct inv\_icm426xx \*s)

Disable APEX algorithm Pedometer.

int inv\_icm426xx\_enable\_apex\_tilt (struct inv\_icm426xx \*s)

Enable APEX algorithm Tilt.

• int inv icm426xx disable apex tilt (struct inv icm426xx \*s)

Disable APEX algorithm Tilt.

int inv\_icm426xx\_get\_apex\_data\_activity (struct inv\_icm426xx \*s, inv\_icm426xx\_apex\_step\_activity\_t \*apex\_activity)

Retrieve APEX pedometer outputs and format them.

int inv\_icm426xx\_get\_tap\_data (struct inv\_icm426xx \*s, inv\_icm426xx\_tap\_data\_t \*tap\_data)

Retrieve tap outputs.

• int inv\_icm426xx\_load\_dmp\_sram\_code (struct inv\_icm426xx \*s, const uint8\_t \*dmp\_prog, const uint32\_t start\_offset, const uint32\_t size)

Load custom DMP image into SRAM.

#### 7.4 Icm426xxExtFunc.h File Reference

#include <stdint.h>

Include dependency graph for Icm426xxExtFunc.h:



#### **Functions**

• void inv\_icm426xx\_sleep\_us (uint32\_t us)

Hook for low-level high res system sleep() function to be implemented by upper layer  $\sim$  100 $\mu$  resolution is sufficient.

uint64\_t inv\_icm426xx\_get\_time\_us (void)

Hook for low-level high res system get\_time() function to be implemented by upper layer Timer should be on 64bit with a 1 us resolution.

## 7.5 Icm426xxSelfTest.h File Reference

#include "Invn/InvExport.h"
Include dependency graph for lcm426xxSelfTest.h:



## **Functions**

• int inv\_icm426xx\_run\_selftest (struct inv\_icm426xx \*s, int \*result)

Perform hardware self-test for Accel and Gyro.

• int inv\_icm426xx\_get\_st\_bias (struct inv\_icm426xx \*s, int st\_bias[6])

Retrieve bias collected by self-test.

int inv\_icm426xx\_set\_st\_bias (struct inv\_icm426xx \*s, const int st\_bias[6])
 Apply bias.

## 7.6 Icm426xxTransport.h File Reference

#include <stdint.h>

Include dependency graph for Icm426xxTransport.h:



This graph shows which files directly or indirectly include this file:



## **Classes**

- struct inv\_icm426xx\_serif
  - base sensor serial interface
- struct inv\_icm426xx\_transport
  - transport interface
- struct inv\_icm426xx\_transport::register\_cache

Contains mirrored values of some IP registers.

#### **Macros**

- #define ICM426XX\_UI\_I2C 0
  - identifies I2C interface.
- #define ICM426XX\_UI\_SPI4 1
  - identifies 4-wire SPI interface.
- #define ICM426XX\_UI\_I3C 2
  - identifies I3C interface.
- #define ICM426XX\_AUX1\_SPI3 3

identifies 3-wire SPI interface for AUX1.

• #define ICM426XX\_AUX2\_SPI3 4

identifies 3-wire SPI interface for AUX2.

• #define ICM426XX\_AUX1\_SPI4 5

identifies 4-wire SPI interface for AUX1.

## **Typedefs**

 typedef uint32\_t ICM426XX\_SERIAL\_IF\_TYPE\_t Serif type definition.

## **Functions**

- int inv\_icm426xx\_init\_transport (struct inv\_icm426xx \*s)
   Init cache variable.
- int inv\_icm426xx\_read\_reg (struct inv\_icm426xx \*s, uint8\_t reg, uint32\_t len, uint8\_t \*buf)

  Reads data from a register on lcm426xx.
- int inv\_icm426xx\_write\_reg (struct inv\_icm426xx \*s, uint8\_t reg, uint32\_t len, const uint8\_t \*buf)

  Writes data to a register on lcm426xx.

# Index

| acc_ln_bw                                    | inv_icm426xx_reset_dmp, 45                       |
|----------------------------------------------|--------------------------------------------------|
| inv_icm426xx, 58                             | inv_icm426xx_set_apex_frequency, 46              |
| acc_lp_avg                                   | inv_icm426xx_start_dmp, 46                       |
| inv_icm426xx, 59                             | inv_icm426xx_tap_data_t, 37                      |
| accel                                        | avg_bw_setting                                   |
| inv_icm426xx_sensor_event_t, 69              | inv_icm426xx, 59                                 |
| accel_bit                                    |                                                  |
| fifo_header_t, 55                            | bank_sel_reg                                     |
| accel_cfg_0_reg                              | inv_icm426xx_transport::register_cache, 76       |
| inv_icm426xx_transport::register_cache, 76   | BIT_ACCEL_AAF_BITSHIFT_MASK                      |
| ACCEL_CONFIG0_FS_SEL_MAX                     | Icm426xxDefs.h, 98                               |
| Driver, 12                                   | BIT_ACCEL_AAF_BITSHIFT_POS                       |
| ACCEL_DATA_SIZE                              | lcm426xxDefs.h, 98                               |
| Icm426xxDefs.h, 98                           | BIT_ACCEL_AAF_DELT_MASK                          |
| accel_high_res                               | lcm426xxDefs.h, 99                               |
| inv_icm426xx_sensor_event_t, 69              | BIT_ACCEL_AAF_DELT_POS                           |
| accel_odr_different                          | lcm426xxDefs.h, 99                               |
| fifo_header_t, 55                            | BIT_ACCEL_AAF_DELTSQR_MASK_HI                    |
| ACCEL_OFFUSER_MAX_MG                         | Icm426xxDefs.h, 99                               |
| Driver, 12                                   | BIT_ACCEL_AAF_DELTSQR_MASK_LO                    |
| accel_st_bias                                | Icm426xxDefs.h, 99                               |
| inv_icm426xx, 59                             | BIT_ACCEL_AAF_DELTSQR_POS_HI                     |
| accel_start_time_us                          | Icm426xxDefs.h, 99                               |
| inv_icm426xx, 59                             | BIT_ACCEL_AAF_DELTSQR_POS_LO                     |
| activity_class                               | Icm426xxDefs.h, 99                               |
| inv_icm426xx_apex_step_activity, 66          | BIT_ACCEL_AAF_DIS_MASK                           |
| APEX driver, 34                              | Icm426xxDefs.h, 99                               |
| inv_icm426xx_apex_parameters_t, 36           | BIT_ACCEL_AAF_DIS_POS                            |
| inv_icm426xx_apex_step_activity_t, 36        | Icm426xxDefs.h, 99                               |
| inv_icm426xx_configure_apex_parameters, 37   | BIT_ACCEL_CONFIGO_FS_SEL_MASK                    |
| inv_icm426xx_configure_smd_wom, 37           | Icm426xxDefs.h, 100                              |
| inv_icm426xx_configure_tap_parameters, 38    | BIT_ACCEL_CONFIGO_FS_SEL_POS                     |
| inv_icm426xx_disable_apex_pedometer, 38      | Icm426xxDefs.h, 100                              |
| inv_icm426xx_disable_apex_tilt, 39           | BIT_ACCEL_CONFIG0_ODR_MASK                       |
| inv_icm426xx_disable_smd, 39                 | Icm426xxDefs.h, 100                              |
| inv_icm426xx_disable_tap, 39                 | BIT_ACCEL_CONFIG0_ODR_POS                        |
| inv_icm426xx_disable_wom, 40                 | Icm426xxDefs.h, 100                              |
| inv_icm426xx_enable_apex_pedometer, 40       | BIT_ACCEL_CONFIG1_ACCEL_DEC2_M2_ORD_MASk         |
| inv_icm426xx_enable_apex_tilt, 41            | Icm426xxDefs.h, 100                              |
| inv_icm426xx_enable_smd, 41                  | BIT_ACCEL_CONFIG1_ACCEL_DEC2_M2_ORD_POS          |
| inv_icm426xx_enable_tap, 41                  | Icm426xxDefs.h, 100                              |
| inv_icm426xx_enable_wom, 42                  | BIT_ACCEL_CONFIG1_ACCEL_UI_FILT_ORD_MASK         |
| inv_icm426xx_get_apex_data_activity, 42      | Icm426xxDefs.h, 100                              |
| inv_icm426xx_get_apex_parameters, 43         | BIT_ACCEL_CONFIG1_ACCEL_UI_FILT_ORD_POS          |
| inv_icm426xx_get_tap_data, 43                | Icm426xxDefs.h, 100                              |
| inv_icm426xx_get_tap_parameters, 44          | BIT_ACCEL_LP_CLK_SEL_MASK<br>lcm426xxDefs.h, 101 |
| inv_icm426xx_init_apex_parameters_struct, 44 | BIT_ACCEL_LP_CLK_SEL_POS                         |
| inv_icm426xx_init_tap_parameters_struct, 44  | lcm426xxDefs.h, 101                              |
| inv_icm426xx_load_dmp_sram_code, 45          | BIT ACCEL X OFFUSER MASK HI                      |
|                                              | DIT AGOLL A OFFICIAL MACK III                    |

| Icm#28xxDefs.h, 101 Icm#28xxDefs.h, 101 IIT ACCEL X. OFFUSER POS HI Icm#28xxDefs.h, 101 IIT ACCEL X. OFFUSER POS LO Icm#28xxDefs.h, 101 IIT ACCEL X. ST EN Icm#28xxDefs.h, 101 IIT ACCEL X. ST EN Icm#28xxDefs.h, 101 IIT ACCEL Y. OFFUSER MASK LI Icm#28xxDefs.h, 101 IIT ACCEL Y. OFFUSER MASK LI Icm#28xxDefs.h, 101 IIT ACCEL Y. OFFUSER MASK LI Icm#28xxDefs.h, 102 IIT ACCEL Y. OFFUSER POS LI Icm#28xxDefs.h, 103 IIT ACCEL Y. OFFUSER POS LI Icm#28xxDefs.h, 103 IIT ACCEL Y. OFFUSER POS LI Icm#28xxDefs.h, 103 IIT ACCEL Y. OFFUSER MASK LI Icm#28xxDefs.h, 102 IIT ACCEL Y. OFFUSER MASK LI Icm#28xxDefs.h, 102 IIT ACCEL Z. OFFUSER MASK LI Icm#28xxDefs.h, 103 IIT ACCEL Z. OFFUSER POS LI Icm#28xxDefs.h, 103 IIT ACCEL Z. OFFUSER MASK LI Icm#28xxDefs.h, 103 IIT ACCEL Z. OFFUSER MA |                                          |                                       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|---------------------------------------|
| Icm#26xxDefsh, 105                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Icm426xxDefs.h, 101                      |                                       |
| BIT_ACCEL_X_OFFUSER_POS_HI         BIT_APEX_CONFIG2_PEDO_AMP_TH_MASK           Icm426xxDefs.h, 101         Icm426xxDefs.h, 105           BIT_ACCEL_X_ST_EN         BIT_APEX_CONFIG2_PEDO_AMP_TH_POS           Icm426xxDefs.h, 101         Icm426xxDefs.h, 105           BIT_ACCEL_Y_OFFUSER_MASK_HI         Icm426xxDefs.h, 101           IST_ACCEL_Y_OFFUSER_POS_HI         IST_ACCEL_Y_OFFUSER_POS_HI           Icm426xxDefs.h, 102         IST_ACCEL_Y_OFFUSER_POS_HI           BIT_ACCEL_Y_OFFUSER_POS_LO         IST_ACCEL_Y_OFFUSER_POS_HI           Icm426xxDefs.h, 102         IST_ACCEL_Y_OFFUSER_POS_HI           BIT_ACCEL_Y_OFFUSER_POS_HI         IST_ACCEL_Z_OFFUSER_POS_HI           Icm426xxDefs.h, 102         IST_ACCEL_Z_OFFUSER_POS_HI           BIT_ACCEL_Z_OFFUSER_POS_HI         ICm426xxDefs.h, 105           BIT_ACCEL_Z_OFFUSER_POS_HI         ICm426xxDefs.h, 106           BIT_ACCEL_Z_OFFUSER_POS_HI         ICm426xxDefs.h, 107           <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                          |                                       |
| Icm#26xxDefs.h. 105                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                          |                                       |
| BIT_ACCEL_X_OFFUSER_POS_LO         BIT_APEX_CONFIG2_PEDO_AMP_TH_POS           ICM426xx0els.h, 101         ICM426xx0els.h, 105           BIT_ACCEL_Y_OFFUSER_MASK_HI         ICM426xx0els.h, 105           BIT_ACCEL_Y_OFFUSER_MASK_LO         ICM426xx0els.h, 105           BIT_ACCEL_Y_OFFUSER_POS_HI         ICM426xx0els.h, 102           BIT_ACCEL_Y_OFFUSER_POS_HI         ICM426xx0els.h, 102           BIT_ACCEL_Y_OFFUSER_POS_LOI         ICM426xx0els.h, 105           ICM426xx0els.h, 102         ICM426xx0els.h, 105           BIT_ACCEL_Y_OFFUSER_POS_LOI         ICM426xx0els.h, 105           ICM426xx0els.h, 102         ICM426xx0els.h, 105           BIT_ACCEL_Z_OFFUSER_MASK_HI         ICM426xx0els.h, 106           ICM426xx0els.h, 102         ICM426xx0els.h, 106           BIT_ACCEL_Z_OFFUSER_POS_HI         ICM426xx0els.h, 106           ICM426xx0els.h, 102         ICM426xx0els.h, 106           BIT_ACCEL_Z_OFFUSER_POS_HI         ICM426xx0els.h, 106           ICM426xx0els.h, 102         ICM426xx0els.h, 106           BIT_ACCEL_Z_OFFUSER_POS_HI         ICM426xx0els.h, 106           ICM426xx0els.h, 103         ICM426xx0els.h, 106           BIT_ACCEL_Z_OFFUSER_POS_HI         ICM426xx0els.h, 106           ICM426xx0els.h, 103         ICM426xx0els.h, 107           BIT_ACCEL_Z_OFFUSER_POS_HI         ICM426xx0els.h, 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                          |                                       |
| Icim426xxDefs.h, 101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                          | ,                                     |
| BIT_APEX_CONFIG2_PED_STEP_CNT_TH_MASK   Icm426xxDefs.h, 101   Icm426xxDefs.h, 105   Icm426xxDefs.h, 105   Icm426xxDefs.h, 102   Icm426xxDefs.h, 105   Icm426xxDefs.h, 105   Icm426xxDefs.h, 105   Icm426xxDefs.h, 105   Icm426xxDefs.h, 105   Icm426xxDefs.h, 106   Icm426xxDefs.h, 107   Icm426xxDefs.h, 108   Icm426xxDefs.h, 108   Icm426xxDefs.h, 108   Icm426xxDefs.h, 109   Icm426xxDefs.h, 109   Icm426xxDefs.h, 109   Icm426xxDefs.h, 109   Icm426xxDefs.h, 109   Icm426xxDefs.h, 100   Ic   |                                          |                                       |
| Icm426xxDefsh, 101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                          |                                       |
| BIT_APEX_CONFIG2_PED_STEP_CNT_TH_POS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                          |                                       |
| Icm426xxDefs.h, 105   BIT_ACCEL_Y_OFFUSER_MASK_LO   Icm426xxDefs.h, 105   BIT_ACCEL_Y_OFFUSER_POS_HI   Icm426xxDefs.h, 102   BIT_ACCEL_Y_OFFUSER_POS_LO   Icm426xxDefs.h, 102   BIT_ACCEL_Y_OFFUSER_POS_LO   Icm426xxDefs.h, 102   BIT_ACCEL_Y_ST_EN   Icm426xxDefs.h, 102   BIT_ACCEL_Y_ST_EN   Icm426xxDefs.h, 102   BIT_ACCEL_Y_ST_EN   Icm426xxDefs.h, 106   BIT_ACCEL_Y_ST_EN   Icm426xxDefs.h, 106   BIT_ACCEL_Y_OFFUSER_POS_HI   Icm426xxDefs.h, 103   BIT_ACCEL_Y_OFFUSER_POS_HI   Icm426xxDefs.h, 103   BIT_ACCEL_Y_OFFUSER_POS_HO   Icm426xxDefs.h, 103   BIT_ACCEL_Y_OFFUS   |                                          |                                       |
| BIT_ACCEL_Y_OFFUSER_POS_HI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                          |                                       |
| Icm426xxDefsh, 102                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | •                                        |                                       |
| BIT_ACCEL_Y_OFFUSER_POS_HI ICM426xxDefs.h, 102 BIT_ACCEL_Y_OFFUSER_POS_LO Icm426xxDefs.h, 102 BIT_ACCEL_Y_ST_EN ICM426xxDefs.h, 102 BIT_ACCEL_Z_OFFUSER_MASK_HI ICM426xxDefs.h, 102 BIT_ACCEL_Z_OFFUSER_MASK_LO ICM426xxDefs.h, 102 BIT_ACCEL_Z_OFFUSER_POS_HI ICM426xxDefs.h, 102 BIT_ACCEL_Z_OFFUSER_POS_HI ICM426xxDefs.h, 102 BIT_ACCEL_Z_OFFUSER_POS_HI ICM426xxDefs.h, 103 BIT_ACCEL_Z_OFFUSER_POS_LO ICM426xxDefs.h, 104 BIT_ACCEL_Z_OFFUSER_POS_LO ICM426xxDefs.h, 106 BIT_ACCEL_Z_OFFUSER_DASK ICM426xxDefs.h, 106 BIT_ACCEL_Z_ONFIGO_TAP_ENABLE_MASK ICM426xxDefs.h, 107 BIT_ACCEL_Z_ONFIGO_TAP_ENABLE_MASK ICM426xxDefs.h, 107 BIT_ACCEL_Z_ONFIGO_TAP_ENABLE_POS_ICM426xxDefs.h, 107 BIT_ACCEL_Z_ONFIGO_TAP_ENABLE_POS_ICM426xxDefs.h, 107 BIT_ACC_CONFIGO_TAP_ENABLE_POS_ICM426xxDefs.h, 107 BIT_ACC_CONFIGO_TAP_ENABLE_POS_ICM426xxDefs.h, 107 BIT_ACC_CONFIGO_TAP_ENABLE_POS_ICM426xxDefs.h, 107 BIT_ACC_CONFIGO_TAP_ENABLE_POS_ICM426xxDefs.h, 107 BIT_ACC_CONFIGO_TAP_ENABLE_POS_ICM426xxDefs.h, 107 BIT_ACC_CONFIGO_TAP_ENABLE_POS_ |                                          |                                       |
| Icm#26xxDefs.h, 102                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                          |                                       |
| BIT_APEX_CONFIGA_DMP_POWER_SAVE_MSK   Iom426xxDefs.h, 102   Iom426xxDefs.h, 102   Iom426xxDefs.h, 102   Iom426xxDefs.h, 103   Iom426xxDefs.h, 106   Iom426xxDefs.h, 103   Iom426xxDefs.h, 104   Iom426xxDefs.h, 107   Iom4   |                                          |                                       |
| Icm#26xxDefs.h, 102                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                          |                                       |
| BIT_ACCEL_Y_ST_EN         BIT_APEX_CONFIG3_PEDO_SB_TIMER_TH_POS iom426xxDefs.h, 102           BIT_ACCEL_Z_OFFUSER_MASK_HI iom426xxDefs.h, 102         BIT_APEX_CONFIG3_PEDO_STEP_DET_TH_MASK iom426xxDefs.h, 106           BIT_ACCEL_Z_OFFUSER_MASK_LO iom426xxDefs.h, 102         BIT_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_MASK iom426xxDefs.h, 102           BIT_ACCEL_Z_OFFUSER_POS_HI iom426xxDefs.h, 102         BIT_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_MASK iom426xxDefs.h, 103           BIT_APEX_CONFIG0_DMP_OS iom426xxDefs.h, 103         BIT_APEX_CONFIG4_TILT_WAIT_TIME_MASK iom426xxDefs.h, 103           BIT_APEX_CONFIG0_DMP_ODR_POS iom426xxDefs.h, 103         BIT_APEX_CONFIG0_DMP_OWER_SAVE_MASK iom426xxDefs.h, 103           BIT_APEX_CONFIG0_DMP_POWER_SAVE_MASK iom426xxDefs.h, 103         BIT_APEX_CONFIG0_DMP_POWER_SAVE_MASK iom426xxDefs.h, 103           BIT_APEX_CONFIG0_PEDO_EN_MASK iom426xxDefs.h, 103         BIT_APEX_CONFIG6_R2W_MOUNTING_MATRIX_POS iom426xxDefs.h, 103           BIT_APEX_CONFIG0_PEDO_EN_MASK iom426xxDefs.h, 103         BIT_APEX_CONFIG6_R2W_SLEEP_GEST_DELAY_MASK iom426xxDefs.h, 107           BIT_APEX_CONFIG0_PEDO_EN_POS iom426xxDefs.h, 103         BIT_APEX_CONFIG6_R2W_SLEEP_GEST_DELAY_POS iom426xxDefs.h, 107           BIT_APEX_CONFIG6_R2W_EN_MASK iom426xxDefs.h, 103         BIT_APEX_CONFIG6_R2W_SLEEP_GEST_DELAY_POS iom426xxDefs.h, 107           BIT_APEX_CONFIG6_R2W_EN_MASK iom426xxDefs.h, 103         BIT_APEX_CONFIG6_R2W_SLEEP_GEST_DELAY_POS iom426xxDefs.h, 107           BIT_APEX_CONFIG6_R2W_EN_MASK iom426xxDefs.h, 104         BIT_APEX_CONFIG6_R2W_EN_MASK iom426xxDefs.h,                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                          |                                       |
| Icm#26xxDefs.h, 102                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                          | · · · · · · · · · · · · · · · · · · · |
| BIT_ACCEL_Z_OFFUSER_MASK_LO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                          |                                       |
| Icm426xxDefs.h, 102                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                          | ,                                     |
| BIT_ACCEL_Z_OFFUSER_MASK_LO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                          |                                       |
| Icm426xxDefs.h, 102                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                          |                                       |
| BIT_ACCEL_Z_OFFUSER_POS_HI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                          |                                       |
| Icm426xxDefs.h, 102                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                          |                                       |
| BIT_ACCEL_Z_OFFUSER_POS_LO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                          |                                       |
| Icm426xxDefs.h, 102                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                          |                                       |
| BIT_ACCEL_Z_ST_EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                          |                                       |
| Icm426xxDefs.h, 103                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                          |                                       |
| BIT_APEX_CONFIG0_DMP_ODR_MASK lcm426xxDefs.h, 103 lcm426xxDefs.h, 106  BIT_APEX_CONFIG0_DMP_ODR_POS lcm426xxDefs.h, 106  BIT_APEX_CONFIG0_DMP_POWER_SAVE_MASK lcm426xxDefs.h, 106  BIT_APEX_CONFIG0_DMP_POWER_SAVE_MASK lcm426xxDefs.h, 107  BIT_APEX_CONFIG0_DMP_POWER_SAVE_POS lcm426xxDefs.h, 107  BIT_APEX_CONFIG0_PEDO_EN_MASK lcm426xxDefs.h, 107  BIT_APEX_CONFIG0_PEDO_EN_MASK lcm426xxDefs.h, 107  BIT_APEX_CONFIG0_PEDO_EN_POS lcm426xxDefs.h, 103  BIT_APEX_CONFIG0_PEDO_EN_POS lcm426xxDefs.h, 107  BIT_APEX_CONFIG0_R2W_EN_MASK lcm426xxDefs.h, 107  BIT_APEX_CONFIG0_R2W_EN_MASK lcm426xxDefs.h, 107  BIT_APEX_CONFIG0_R2W_EN_MASK lcm426xxDefs.h, 107  BIT_APEX_CONFIG0_R2W_EN_MASK lcm426xxDefs.h, 107  BIT_APEX_CONFIG0_TAP_ENABLE_MASK lcm426xxDefs.h, 107  BIT_APEX_CONFIG0_TAP_ENABLE_MASK lcm426xxDefs.h, 107  BIT_APEX_CONFIG0_TAP_ENABLE_POS lcm426xxDefs.h, 104  BIT_APEX_CONFIG0_TAP_ENABLE_POS lcm426xxDefs.h, 107  BIT_APEX_CONFIG0_TILT_EN_MASK lcm426xxDefs.h, 107  BIT_APEX_CONFIG0_TILT_EN_BASK lcm426xxDefs.h, 107  BIT_APEX_CONFIG0_TILT_EN_POS lcm426xxDefs.h, 108  BIT_APEX_CONFIG0_TILT_EN_FOS lcm426xxDefs.h, 108  BIT_APEX_CONF |                                          |                                       |
| Icm426xxDefs.h, 103                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                          |                                       |
| BIT_APEX_CONFIG0_DMP_ODR_POS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                          |                                       |
| Icm426xxDefs.h, 103                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                          |                                       |
| BIT_APEX_CONFIG0_DMP_POWER_SAVE_MASK Icm426xxDefs.h, 103 Icm426xxDefs.h, 107  BIT_APEX_CONFIG0_DMP_POWER_SAVE_POS Icm426xxDefs.h, 103 Icm426xxDefs.h, 104 Icm426xxDefs.h, 107  BIT_APEX_CONFIG0_PEDO_EN_MASK Icm426xxDefs.h, 107  BIT_APEX_CONFIG0_R2W_EN_MASK Icm426xxDefs.h, 107  BIT_APEX_CONFIG0_R2W_EN_MASK Icm426xxDefs.h, 107  BIT_APEX_CONFIG0_R2W_EN_POS Icm426xxDefs.h, 107  BIT_APEX_CONFIG0_TAP_ENABLE_MASK Icm426xxDefs.h, 107  BIT_APEX_CONFIG0_TAP_ENABLE_MASK Icm426xxDefs.h, 104 Icm426xxDefs.h, 107  BIT_APEX_CONFIG0_TAP_ENABLE_POS Icm426xxDefs.h, 107  BIT_APEX_CONFIG0_TAP_ENABLE_POS Icm426xxDefs.h, 107  BIT_APEX_CONFIG0_TILT_EN_MASK Icm426xxDefs.h, 108  BIT_APEX_CONFIG0_TILT_EN_POS Icm426xxDefs.h, 108  BIT_APEX_CONFIG0_TILT_EN_POS Icm426xxDefs.h, 108  BIT_APEX_CONFIG0_DMP_POWER_SAVE_TIME_SEL_BMS_SMPEX_CONFIGB_TAP_TMAX_POS Icm426xxDefs.h, 108  BIT_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_BMS_SMPEX_CONFIGB_TAP_TMIN_MASK Icm426xxDefs.h, 108  BIT_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_BMS_SMPEX_CONFIGB_TAP_TMIN_MASK Icm426xxDefs.h, 108  BIT_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_BMS_SMPEX_CONFIGB_TAP_TMIN_MASK Icm426xxDefs.h, 108                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                          |                                       |
| Icm426xxDefs.h, 103                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                          |                                       |
| BIT_APEX_CONFIGO_DMP_POWER_SAVE_POS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                          |                                       |
| Icm426xxDefs.h, 103                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                          |                                       |
| BIT_APEX_CONFIG0_PEDO_EN_MASK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                          |                                       |
| Icm426xxDefs.h, 103                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                          |                                       |
| BIT_APEX_CONFIG0_PEDO_EN_POS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                          |                                       |
| Icm426xxDefs.h, 103  BIT_APEX_CONFIGO_R2W_EN_MASK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                          |                                       |
| BIT_APEX_CONFIGO_R2W_EN_MASK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                          |                                       |
| Icm426xxDefs.h, 103                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                          |                                       |
| BIT_APEX_CONFIG0_R2W_EN_POS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                          |                                       |
| Icm426xxDefs.h, 104  BIT_APEX_CONFIGO_TAP_ENABLE_MASK  Icm426xxDefs.h, 104  BIT_APEX_CONFIGO_TAP_ENABLE_POS  Icm426xxDefs.h, 107  BIT_APEX_CONFIGO_TAP_ENABLE_POS  Icm426xxDefs.h, 107  BIT_APEX_CONFIGO_TIP_ENABLE_POS  Icm426xxDefs.h, 107  BIT_APEX_CONFIGO_TILT_EN_MASK  Icm426xxDefs.h, 107  BIT_APEX_CONFIGO_TILT_EN_MASK  Icm426xxDefs.h, 108  BIT_APEX_CONFIGO_TILT_EN_POS  Icm426xxDefs.h, 108  BIT_APEX_CONFIGO_TILT_EN_POS  Icm426xxDefs.h, 108  BIT_APEX_CONFIGI_DMP_POWER_SAVE_TIME_SEL_MASKPEX_CONFIG8_TAP_TMAX_POS  Icm426xxDefs.h, 108  BIT_APEX_CONFIGI_DMP_POWER_SAVE_TIME_SEL_BMASKPEX_CONFIG8_TAP_TMIN_MASK  Icm426xxDefs.h, 108  BIT_APEX_CONFIGI_DMP_POWER_SAVE_TIME_SEL_BMASKPEX_CONFIG8_TAP_TMIN_MASK  Icm426xxDefs.h, 108                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                          |                                       |
| BIT_APEX_CONFIG0_TAP_ENABLE_MASK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                          |                                       |
| Icm426xxDefs.h, 104                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                          |                                       |
| BIT_APEX_CONFIG0_TAP_ENABLE_POS  lcm426xxDefs.h, 104  BIT_APEX_CONFIG0_TILT_EN_MASK  lcm426xxDefs.h, 104  BIT_APEX_CONFIG8_TAP_TAVG_POS  lcm426xxDefs.h, 104  BIT_APEX_CONFIG8_TAP_TAVG_POS  lcm426xxDefs.h, 108  BIT_APEX_CONFIG0_TILT_EN_POS  lcm426xxDefs.h, 104  BIT_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_BMASAPEX_CONFIG8_TAP_TMAX_POS  lcm426xxDefs.h, 104  BIT_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_BMASAPEX_CONFIG8_TAP_TMAX_POS  lcm426xxDefs.h, 108  BIT_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_BMASAPEX_CONFIG8_TAP_TMIN_MASK  lcm426xxDefs.h, 104  lcm426xxDefs.h, 108                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                          |                                       |
| Icm426xxDefs.h, 104  BIT_APEX_CONFIGO_TILT_EN_MASK  Icm426xxDefs.h, 104  BIT_APEX_CONFIG8_TAP_TAVG_POS  Icm426xxDefs.h, 104  BIT_APEX_CONFIG8_TAP_TMAX_MASK  Icm426xxDefs.h, 104  BIT_APEX_CONFIG8_TAP_TMAX_MASK  Icm426xxDefs.h, 104  BIT_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_BMASAPEX_CONFIG8_TAP_TMAX_POS  Icm426xxDefs.h, 104  BIT_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_BMASAPEX_CONFIG8_TAP_TMIN_MASK  Icm426xxDefs.h, 104  BIT_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_BMOSAPEX_CONFIG8_TAP_TMIN_MASK  Icm426xxDefs.h, 104  Icm426xxDefs.h, 108                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                          |                                       |
| BIT_APEX_CONFIG0_TILT_EN_MASK  Icm426xxDefs.h, 104  BIT_APEX_CONFIG0_TILT_EN_POS  Icm426xxDefs.h, 108  BIT_APEX_CONFIG0_TILT_EN_POS  Icm426xxDefs.h, 104  BIT_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_BMASAPEX_CONFIG8_TAP_TMAX_POS  Icm426xxDefs.h, 104  Icm426xxDefs.h, 108  BIT_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_BMOSAPEX_CONFIG8_TAP_TMIN_MASK  Icm426xxDefs.h, 104  Icm426xxDefs.h, 108                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                          |                                       |
| Icm426xxDefs.h, 104  BIT_APEX_CONFIG0_TILT_EN_POS  BIT_APEX_CONFIG8_TAP_TMAX_MASK  Icm426xxDefs.h, 104  BIT_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_BMASAPEX_CONFIG8_TAP_TMAX_POS  Icm426xxDefs.h, 104  BIT_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_BMOSAPEX_CONFIG8_TAP_TMIN_MASK  Icm426xxDefs.h, 104  BIT_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_BMOSAPEX_CONFIG8_TAP_TMIN_MASK  Icm426xxDefs.h, 104  Icm426xxDefs.h, 108                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                          |                                       |
| BIT_APEX_CONFIG0_TILT_EN_POS  lcm426xxDefs.h, 104  BIT_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_BMASAPEX_CONFIG8_TAP_TMAX_POS  lcm426xxDefs.h, 104  BIT_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_BMASAPEX_CONFIG8_TAP_TMAX_POS  lcm426xxDefs.h, 104  BIT_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_BMOSAPEX_CONFIG8_TAP_TMIN_MASK  lcm426xxDefs.h, 104  lcm426xxDefs.h, 108                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                          |                                       |
| Icm426xxDefs.h, 104  BIT_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_BMASAPEX_CONFIG8_TAP_TMAX_POS Icm426xxDefs.h, 104  BIT_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_BMOSAPEX_CONFIG8_TAP_TMIN_MASK Icm426xxDefs.h, 104  Icm426xxDefs.h, 108                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                          |                                       |
| BIT_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_BMASAPEX_CONFIG8_TAP_TMAX_POS  lcm426xxDefs.h, 104  BIT_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_BMOSAPEX_CONFIG8_TAP_TMIN_MASK  lcm426xxDefs.h, 104  lcm426xxDefs.h, 108                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                          |                                       |
| Icm426xxDefs.h, 104 Icm426xxDefs.h, 108 BIT_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_POSAPEX_CONFIG8_TAP_TMIN_MASK Icm426xxDefs.h, 104 Icm426xxDefs.h, 108                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                          |                                       |
| BIT_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_ <b>B</b> OSAPEX_CONFIG8_TAP_TMIN_MASK Icm426xxDefs.h, 104 Icm426xxDefs.h, 108                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                          |                                       |
| Icm426xxDefs.h, 104 Icm426xxDefs.h, 108                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                          |                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                          |                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | BIT_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_N | MBNEK_APEX_CONFIG8_TAP_TMIN_POS       |

| Icm426xxDefs.h, 108                    | Icm426xxDefs.h, 112                     |
|----------------------------------------|-----------------------------------------|
| BIT_APEX_CONFIG9_SENSITIVITY_MODE_MASK | BIT_FIFO_CONFIG1_GYRO_MASK              |
| Icm426xxDefs.h, 108                    | Icm426xxDefs.h, 112                     |
| BIT_APEX_CONFIG9_SENSITIVITY_MODE_POS  | BIT_FIFO_CONFIG1_GYRO_POS               |
| Icm426xxDefs.h, 108                    | lcm426xxDefs.h, 112                     |
| BIT_APEX_DATA3_ACTIVITY_CLASS_MASK     | BIT_FIFO_CONFIG1_HIRES_MASK             |
|                                        |                                         |
| Icm426xxDefs.h, 108                    | Icm426xxDefs.h, 112                     |
| BIT_APEX_DATA3_ACTIVITY_CLASS_POS      | BIT_FIFO_CONFIG1_HIRES_POS              |
| Icm426xxDefs.h, 109                    | Icm426xxDefs.h, 112                     |
| BIT_APEX_DATA3_DMP_IDLE_MASK           | BIT_FIFO_CONFIG1_RESUME_PARTIAL_RD_MASK |
| Icm426xxDefs.h, 109                    | Icm426xxDefs.h, 112                     |
| BIT_APEX_DATA3_DMP_IDLE_POS            | BIT_FIFO_CONFIG1_RESUME_PARTIAL_RD_POS  |
| Icm426xxDefs.h, 109                    | lcm426xxDefs.h, 113                     |
| BIT_APEX_DATA4_TAP_AXIS_MASK           | BIT_FIFO_CONFIG1_TEMP_MASK              |
| Icm426xxDefs.h, 109                    | Icm426xxDefs.h, 113                     |
| BIT_APEX_DATA4_TAP_AXIS_POS            | BIT_FIFO_CONFIG1_TEMP_POS               |
| Icm426xxDefs.h, 109                    | Icm426xxDefs.h, 113                     |
| BIT_APEX_DATA4_TAP_DIR_MASK            | BIT_FIFO_CONFIG1_TMST_FSYNC_MASK        |
| Icm426xxDefs.h, 109                    | lcm426xxDefs.h, 113                     |
| BIT_APEX_DATA4_TAP_DIR_POS             |                                         |
|                                        | BIT_FIFO_CONFIG1_TMST_FSYNC_POS         |
| Icm426xxDefs.h, 109                    | Icm426xxDefs.h, 113                     |
| BIT_APEX_DATA4_TAP_NUM_MASK            | BIT_FIFO_CONFIG1_WM_GT_TH_MASK          |
| Icm426xxDefs.h, 109                    | Icm426xxDefs.h, 113                     |
| BIT_APEX_DATA4_TAP_NUM_POS             | BIT_FIFO_CONFIG1_WM_GT_TH_POS           |
| Icm426xxDefs.h, 110                    | lcm426xxDefs.h, 113                     |
| BIT_APEX_DATA5_DOUBLE_TAP_TIMING_MASK  | BIT_FIFO_CONFIG_MODE_MASK               |
| Icm426xxDefs.h, 110                    | lcm426xxDefs.h, 113                     |
| BIT_APEX_DATA5_DOUBLE_TAP_TIMING_POS   | BIT_FIFO_CONFIG_MODE_POS                |
| Icm426xxDefs.h, 110                    | Icm426xxDefs.h, 114                     |
| BIT_CHIP_CONFIG_RESET_MASK             | BIT_FIFO_COUNT_ENDIAN_MASK              |
| Icm426xxDefs.h, 110                    | Icm426xxDefs.h, 114                     |
| BIT_CHIP_CONFIG_RESET_POS              | BIT_FIFO_COUNT_ENDIAN_POS               |
| Icm426xxDefs.h, 110                    | lcm426xxDefs.h, 114                     |
| BIT_CHIP_CONFIG_SPI_MODE_MASK          | BIT_FIFO_COUNT_REC_MASK                 |
|                                        |                                         |
| Icm426xxDefs.h, 110                    | Icm426xxDefs.h, 114                     |
| BIT_CHIP_CONFIG_SPI_MODE_POS           | BIT_FIFO_COUNT_REC_POS                  |
| Icm426xxDefs.h, 110                    | Icm426xxDefs.h, 114                     |
| BIT_DATA_ENDIAN_MASK                   | BIT_FIFO_MEM_RD_SYS                     |
| Icm426xxDefs.h, 111                    | lcm426xxDefs.h, 114                     |
| BIT_DATA_ENDIAN_POS                    | BIT_FIFO_MEM_WR_SER                     |
| Icm426xxDefs.h, 111                    | lcm426xxDefs.h, 114                     |
| BIT_DEVICE_CONFIG_RESET_MASK           | BIT_FIFO_SREG_INVALID_IND_MASK          |
| lcm426xxDefs.h, 111                    | lcm426xxDefs.h, 114                     |
| BIT_DEVICE_CONFIG_RESET_POS            | BIT_FIFO_SREG_INVALID_IND_POS           |
| Icm426xxDefs.h, 111                    | Icm426xxDefs.h, 115                     |
| BIT_DEVICE_CONFIG_SPI_MODE_MASK        | BIT_FSYNC_CONFIG_UI_SEL_MASK            |
| Icm426xxDefs.h, 111                    | lcm426xxDefs.h, 115                     |
|                                        |                                         |
| BIT_DEVICE_CONFIG_SPI_MODE_POS         | BIT_FSYNC_CONFIG_UI_SEL_POS             |
| Icm426xxDefs.h, 111                    | Icm426xxDefs.h, 115                     |
| BIT_DMP_MEM_ACCESS_EN                  | BIT_GYRO_AAF_BITSHIFT_MASK              |
| Icm426xxDefs.h, 111                    | Icm426xxDefs.h, 115                     |
| BIT_FDR_CONFIG_FDR_SEL_MASK            | BIT_GYRO_AAF_BITSHIFT_POS               |
| Icm426xxDefs.h, 111                    | Icm426xxDefs.h, 115                     |
| BIT_FDR_CONFIG_FDR_SEL_POS             | BIT_GYRO_AAF_DELT_MASK                  |
| Icm426xxDefs.h, 112                    | Icm426xxDefs.h, 115                     |
| BIT_FIFO_CONFIG1_ACCEL_MASK            | BIT_GYRO_AAF_DELT_POS                   |
| Icm426xxDefs.h, 112                    | Icm426xxDefs.h, 115                     |
| BIT FIFO CONFIG1 ACCEL POS             | BIT GYRO AAF DELTSQR MASK HI            |

| Iom/26vyDofo b. 115                                                                                                                | lom426vyDofo b. 110                                                                         |
|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| Icm426xxDefs.h, 115                                                                                                                | lcm426xxDefs.h, 119                                                                         |
| BIT_GYRO_AAF_DELTSQR_MASK_LO                                                                                                       | BIT_GYRO_Y_OFFUSER_POS_LO                                                                   |
| Icm426xxDefs.h, 116                                                                                                                | Icm426xxDefs.h, 119                                                                         |
| BIT_GYRO_AAF_DELTSQR_POS_HI                                                                                                        | BIT_GYRO_Y_ST_EN                                                                            |
| Icm426xxDefs.h, 116                                                                                                                | Icm426xxDefs.h, 119                                                                         |
| BIT_GYRO_AAF_DELTSQR_POS_LO                                                                                                        | BIT_GYRO_Z_OFFUSER_MASK_HI                                                                  |
| Icm426xxDefs.h, 116                                                                                                                | Icm426xxDefs.h, 119                                                                         |
| BIT_GYRO_AAF_DIS_MASK                                                                                                              | BIT_GYRO_Z_OFFUSER_MASK_LO                                                                  |
| Icm426xxDefs.h, 116                                                                                                                | Icm426xxDefs.h, 120                                                                         |
| BIT_GYRO_AAF_DIS_POS                                                                                                               | BIT_GYRO_Z_OFFUSER_POS_HI                                                                   |
| Icm426xxDefs.h, 116                                                                                                                | Icm426xxDefs.h, 120                                                                         |
| BIT_GYRO_ACCEL_CONFIG0_ACCEL_FILT_MASK                                                                                             | BIT_GYRO_Z_OFFUSER_POS_LO                                                                   |
| Icm426xxDefs.h, 116                                                                                                                | Icm426xxDefs.h, 120                                                                         |
| BIT_GYRO_ACCEL_CONFIG0_ACCEL_FILT_POS                                                                                              | BIT_GYRO_Z_ST_EN                                                                            |
| Icm426xxDefs.h, 116                                                                                                                |                                                                                             |
| BIT_GYRO_ACCEL_CONFIG0_GYRO_FILT_MASK                                                                                              | BIT_INT_CONFIG1_ASY_RST_MASK                                                                |
| lcm426xxDefs.h, 116                                                                                                                | Icm426xxDefs.h, 120                                                                         |
| BIT_GYRO_ACCEL_CONFIG0_GYRO_FILT_POS                                                                                               | BIT INT CONFIG1 ASY RST POS                                                                 |
| Icm426xxDefs.h, 117                                                                                                                | lcm426xxDefs.h, 120                                                                         |
| BIT_GYRO_CONFIGO_FS_SEL_MASK                                                                                                       |                                                                                             |
|                                                                                                                                    | BIT_INT_CONFIG_INT1_DRIVE_CIRCUIT_MASK                                                      |
| Icm426xxDefs.h, 117                                                                                                                | Icm426xxDefs.h, 120                                                                         |
| BIT_GYRO_CONFIGO_FS_SEL_POS                                                                                                        | BIT_INT_CONFIG_INT1_DRIVE_CIRCUIT_POS                                                       |
| Icm426xxDefs.h, 117                                                                                                                | Icm426xxDefs.h, 120                                                                         |
| BIT_GYRO_CONFIG0_ODR_MASK                                                                                                          | BIT_INT_CONFIG_INT1_POLARITY_MASK                                                           |
| Icm426xxDefs.h, 117                                                                                                                | Icm426xxDefs.h, 121                                                                         |
| BIT_GYRO_CONFIG0_ODR_POS                                                                                                           | BIT_INT_CONFIG_INT1_POLARITY_POS                                                            |
| Icm426xxDefs.h, 117                                                                                                                | Icm426xxDefs.h, 121                                                                         |
| BIT_GYRO_CONFIG1_GYRO_DEC2_M2_ORD_MASK                                                                                             | BIT_INT_CONFIG_INT2_DRIVE_CIRCUIT_MASK                                                      |
| Icm426xxDefs.h, 117                                                                                                                | Icm426xxDefs.h, 121                                                                         |
| BIT_GYRO_CONFIG1_GYRO_DEC2_M2_ORD_POS                                                                                              | BIT_INT_CONFIG_INT2_DRIVE_CIRCUIT_POS                                                       |
| Icm426xxDefs.h, 117                                                                                                                | lcm426xxDefs.h, 121                                                                         |
| BIT_GYRO_CONFIG1_GYRO_UI_FILT_ORD_MASK                                                                                             | BIT_INT_CONFIG_INT2_POLARITY_MASK                                                           |
| Icm426xxDefs.h, 117                                                                                                                | Icm426xxDefs.h, 121                                                                         |
| BIT_GYRO_CONFIG1_GYRO_UI_FILT_ORD_POS                                                                                              | BIT_INT_CONFIG_INT2_POLARITY_POS                                                            |
| lcm426xxDefs.h, 118                                                                                                                | Icm426xxDefs.h, 121                                                                         |
| BIT_GYRO_CONFIG1_TEMP_FILT_BW_MASK                                                                                                 | BIT_INT_FIFO_FULL_IBI_EN_POS                                                                |
| Icm426xxDefs.h, 118                                                                                                                | Icm426xxDefs.h, 121                                                                         |
|                                                                                                                                    |                                                                                             |
| BIT_GYRO_CONFIG1_TEMP_FILT_BW_POS                                                                                                  | BIT_INT_FIFO_FULL_INT_EN_POS                                                                |
| Icm426xxDefs.h, 118                                                                                                                | Icm426xxDefs.h, 121                                                                         |
| BIT_GYRO_NF_DIS_MASK                                                                                                               | BIT_INT_FIFO_THS_IBI_EN_POS                                                                 |
| Icm426xxDefs.h, 118                                                                                                                | Icm426xxDefs.h, 122                                                                         |
| BIT_GYRO_NF_DIS_POS                                                                                                                | BIT_INT_FIFO_THS_INT_EN_POS                                                                 |
| Icm426xxDefs.h, 118                                                                                                                | lcm426xxDefs.h, 122                                                                         |
| BIT_GYRO_X_OFFUSER_MASK_HI                                                                                                         | BIT_INT_OIS1_DRDY_IBI_EN_POS                                                                |
| Icm426xxDefs.h, 118                                                                                                                | Icm426xxDefs.h, 122                                                                         |
| BIT_GYRO_X_OFFUSER_MASK_LO                                                                                                         | BIT_INT_PLL_RDY_IBI_EN_POS                                                                  |
| Icm426xxDefs.h, 118                                                                                                                | Icm426xxDefs.h, 122                                                                         |
| BIT_GYRO_X_OFFUSER_POS_HI                                                                                                          | BIT_INT_PLL_RDY_INT_EN_POS                                                                  |
| Icm426xxDefs.h, 118                                                                                                                | Icm426xxDefs.h, 122                                                                         |
| BIT_GYRO_X_OFFUSER_POS_LO                                                                                                          | BIT_INT_RESET_DONE_INT_EN_POS                                                               |
| BIT_GTHO_X_OFFOSER_FOS_EO                                                                                                          | Icm426xxDefs.h, 122                                                                         |
| Icm426xxDefs.h, 119                                                                                                                | BIT_INT_SLEEP_DET_IBI_EN_POS                                                                |
| lcm426xxDefs.h, 119                                                                                                                |                                                                                             |
| lcm426xxDefs.h, 119<br>BIT_GYRO_X_ST_EN                                                                                            |                                                                                             |
| Icm426xxDefs.h, 119 BIT_GYRO_X_ST_EN Icm426xxDefs.h, 119                                                                           | Icm426xxDefs.h, 122                                                                         |
| Icm426xxDefs.h, 119 BIT_GYRO_X_ST_EN Icm426xxDefs.h, 119 BIT_GYRO_Y_OFFUSER_MASK_HI                                                | Icm426xxDefs.h, 122 BIT_INT_SLEEP_DET_INT_EN_POS                                            |
| Icm426xxDefs.h, 119 BIT_GYRO_X_ST_EN Icm426xxDefs.h, 119 BIT_GYRO_Y_OFFUSER_MASK_HI Icm426xxDefs.h, 119                            | Icm426xxDefs.h, 122 BIT_INT_SLEEP_DET_INT_EN_POS Icm426xxDefs.h, 122                        |
| Icm426xxDefs.h, 119 BIT_GYRO_X_ST_EN Icm426xxDefs.h, 119 BIT_GYRO_Y_OFFUSER_MASK_HI Icm426xxDefs.h, 119 BIT_GYRO_Y_OFFUSER_MASK_LO | Icm426xxDefs.h, 122 BIT_INT_SLEEP_DET_INT_EN_POS Icm426xxDefs.h, 122 BIT_INT_SMD_IBI_EN_POS |
| Icm426xxDefs.h, 119 BIT_GYRO_X_ST_EN Icm426xxDefs.h, 119 BIT_GYRO_Y_OFFUSER_MASK_HI Icm426xxDefs.h, 119                            | Icm426xxDefs.h, 122 BIT_INT_SLEEP_DET_INT_EN_POS Icm426xxDefs.h, 122                        |

| lcm426xxDefs.h, 123                   | lcm426xxDefs.h, 126                   |
|---------------------------------------|---------------------------------------|
| BIT_INT_SOURCE0_FIFO_FULL_INT1_EN     | BIT_INT_SOURCE3_UI_FSYNC_INT2_EN      |
| Icm426xxDefs.h, 123                   | lcm426xxDefs.h, 126                   |
| BIT_INT_SOURCE0_FIFO_THS_INT1_EN      | BIT_INT_SOURCE4_SMD_INT2_EN           |
| Icm426xxDefs.h, 123                   | lcm426xxDefs.h, 127                   |
| BIT_INT_SOURCE0_PLL_RDY_INT1_EN       | BIT_INT_SOURCE4_WOM_X_INT2_EN         |
| Icm426xxDefs.h, 123                   | Icm426xxDefs.h, 127                   |
| BIT_INT_SOURCE0_RESET_DONE_INT1_EN    | BIT_INT_SOURCE4_WOM_Y_INT2_EN         |
| Icm426xxDefs.h, 123                   | Icm426xxDefs.h, 127                   |
| BIT_INT_SOURCE0_UI_AGC_RDY_INT1_EN    | BIT_INT_SOURCE4_WOM_Z_INT2_EN         |
| Icm426xxDefs.h, 123                   | Icm426xxDefs.h, 127                   |
| BIT_INT_SOURCE0_UI_DRDY_INT1_EN       | BIT_INT_SOURCE5_OIS1_AGC_RDY_INT2_EN  |
| Icm426xxDefs.h, 123                   | Icm426xxDefs.h, 127                   |
| BIT_INT_SOURCE0_UI_FSYNC_INT1_EN      | BIT_INT_SOURCE5_OIS1_DRDY_INT2_EN     |
| lcm426xxDefs.h, 124                   | Icm426xxDefs.h, 127                   |
| BIT_INT_SOURCE10_SLEEP_DET_IBI_EN     | BIT_INT_SOURCE5_OIS1_FSYNC_INT2_EN    |
| lcm426xxDefs.h, 124                   | Icm426xxDefs.h, 127                   |
| BIT_INT_SOURCE10_STEP_CNT_OVFL_IBI_EN | BIT_INT_SOURCE5_OIS2_AGC_RDY_INT2_EN  |
| lcm426xxDefs.h, 124                   | Icm426xxDefs.h, 127                   |
| BIT_INT_SOURCE10_STEP_DET_IBI_EN      | BIT_INT_SOURCE5_OIS2_DRDY_INT2_EN     |
| lcm426xxDefs.h, 124                   | lcm426xxDefs.h, 128                   |
| BIT_INT_SOURCE10_TAP_DET_IBI_EN       | BIT_INT_SOURCE5_OIS2_FSYNC_INT2_EN    |
| Icm426xxDefs.h, 124                   | lcm426xxDefs.h, 128                   |
| BIT_INT_SOURCE10_TILT_DET_IBI_EN      | BIT_INT_SOURCE6_SLEEP_DET_INT1_EN     |
| Icm426xxDefs.h, 124                   | Icm426xxDefs.h, 128                   |
| BIT_INT_SOURCE10_WAKE_DET_IBI_EN      | BIT_INT_SOURCE6_STEP_CNT_OVFL_INT1_EN |
| Icm426xxDefs.h, 124                   | lcm426xxDefs.h, 128                   |
| BIT_INT_SOURCE1_SMD_INT1_EN           | BIT_INT_SOURCE6_STEP_DET_INT1_EN      |
| Icm426xxDefs.h, 124                   | Icm426xxDefs.h, 128                   |
| BIT_INT_SOURCE1_WOM_X_INT1_EN         | BIT_INT_SOURCE6_TAP_DET_INT1_EN       |
| Icm426xxDefs.h, 125                   | Icm426xxDefs.h, 128                   |
| BIT_INT_SOURCE1_WOM_Y_INT1_EN         | BIT_INT_SOURCE6_TILT_DET_INT1_EN      |
| lcm426xxDefs.h, 125                   | Icm426xxDefs.h, 128                   |
| BIT_INT_SOURCE1_WOM_Z_INT1_EN         | BIT_INT_SOURCE6_WAKE_DET_INT1_EN      |
| lcm426xxDefs.h, 125                   | Icm426xxDefs.h, 128                   |
| BIT_INT_SOURCE2_OIS1_AGC_RDY_INT1_EN  | BIT_INT_SOURCE7_SLEEP_DET_INT2_EN     |
| lcm426xxDefs.h, 125                   | Icm426xxDefs.h, 129                   |
| BIT INT SOURCE2 OIS1 DRDY INT1 EN     | BIT_INT_SOURCE7_STEP_CNT_OVFL_INT2_EN |
| Icm426xxDefs.h, 125                   | lcm426xxDefs.h, 129                   |
| BIT_INT_SOURCE2_OIS1_FSYNC_INT1_EN    | BIT_INT_SOURCE7_STEP_DET_INT2_EN      |
| Icm426xxDefs.h, 125                   | Icm426xxDefs.h, 129                   |
| BIT_INT_SOURCE2_OIS2_AGC_RDY_INT1_EN  | BIT_INT_SOURCE7_TAP_DET_INT2_EN       |
| Icm426xxDefs.h, 125                   | lcm426xxDefs.h, 129                   |
| BIT_INT_SOURCE2_OIS2_DRDY_INT1_EN     | BIT INT SOURCET TILT DET INT2 EN      |
| Icm426xxDefs.h, 125                   | lcm426xxDefs.h, 129                   |
| BIT_INT_SOURCE2_OIS2_FSYNC_INT1_EN    | BIT_INT_SOURCE7_WAKE_DET_INT2_EN      |
| Icm426xxDefs.h, 126                   | lcm426xxDefs.h, 129                   |
| BIT_INT_SOURCE3_FIFO_FULL_INT2_EN     | BIT_INT_SOURCE8_FIFO_FULL_IBI_EN      |
| Icm426xxDefs.h, 126                   | Icm426xxDefs.h, 129                   |
| BIT_INT_SOURCE3_FIFO_THS_INT2_EN      | BIT_INT_SOURCE8_FIFO_THS_IBI_EN       |
| Icm426xxDefs.h, 126                   | lcm426xxDefs.h, 129                   |
| BIT_INT_SOURCE3_PLL_RDY_INT2_EN       | BIT_INT_SOURCE8_OIS1_DRDY_IBI_EN      |
| Icm426xxDefs.h, 126                   | lcm426xxDefs.h, 130                   |
| BIT_INT_SOURCE3_RESET_DONE_INT2_EN    | BIT_INT_SOURCE8_PLL_RDY_IBI_EN        |
| lcm426xxDefs.h, 126                   | Icm426xxDefs.h, 130                   |
| BIT_INT_SOURCE3_UI_AGC_RDY_INT2_EN    | BIT_INT_SOURCE8_UI_AGC_RDY_IBI_EN     |
| lcm426xxDefs.h, 126                   | Icm426xxDefs.h, 130                   |
| BIT_INT_SOURCE3_UI_DRDY_INT2_EN       | BIT_INT_SOURCE8_UI_DRDY_IBI_EN        |
|                                       |                                       |

| lcm426xxDefs.h, 130              | Icm426xxDefs.h, 134              |
|----------------------------------|----------------------------------|
| BIT_INT_SOURCE8_UI_FSYNC_IBI_EN  | BIT_INT_STEP_CNT_OVFL_INT_EN_POS |
| lcm426xxDefs.h, 130              | Icm426xxDefs.h, 134              |
| BIT_INT_SOURCE9_SMD_IBI_EN       | BIT_INT_STEP_DET_IBI_EN_POS      |
| lcm426xxDefs.h, 130              | lcm426xxDefs.h, 134              |
| BIT_INT_SOURCE9_WOM_X_IBI_EN     | BIT_INT_STEP_DET_INT_EN_POS      |
| lcm426xxDefs.h, 130              | Icm426xxDefs.h, 134              |
| BIT_INT_SOURCE9_WOM_Y_IBI_EN     | BIT_INT_TAP_DET_IBI_EN_POS       |
| lcm426xxDefs.h, 130              | Icm426xxDefs.h, 134              |
| BIT_INT_SOURCE9_WOM_Z_IBI_EN     | BIT INT TAP DET INT EN POS       |
| lcm426xxDefs.h, 131              | Icm426xxDefs.h, 134              |
| BIT_INT_STATUS2_SMD_INT          | BIT_INT_TDEASSERT_MASK           |
| lcm426xxDefs.h, 131              | Icm426xxDefs.h, 134              |
| BIT_INT_STATUS2_WOM_X_INT        | BIT_INT_TDEASSERT_POS            |
| Icm426xxDefs.h, 131              | Icm426xxDefs.h, 134              |
| BIT_INT_STATUS2_WOM_Y_INT        | BIT_INT_TILT_DET_IBI_EN_POS      |
| Icm426xxDefs.h, 131              | lcm426xxDefs.h, 135              |
| BIT_INT_STATUS2_WOM_Z_INT        | BIT INT TILT DET INT EN POS      |
| Icm426xxDefs.h, 131              | lcm426xxDefs.h, 135              |
|                                  |                                  |
| BIT_INT_STATUS3_SLEEP_DET        | BIT_INT_TPULSE_DURATION_MASK     |
| Icm426xxDefs.h, 131              | Icm426xxDefs.h, 135              |
| BIT_INT_STATUS3_STEP_CNT_OVFL    | BIT_INT_TPULSE_DURATION_POS      |
| Icm426xxDefs.h, 131              | Icm426xxDefs.h, 135              |
| BIT_INT_STATUS3_STEP_DET         | BIT_INT_UI_AGC_RDY_IBI_EN_POS    |
| Icm426xxDefs.h, 131              | Icm426xxDefs.h, 135              |
| BIT_INT_STATUS3_TAP_DET          | BIT_INT_UI_AGC_RDY_INT_EN_POS    |
| Icm426xxDefs.h, 132              | Icm426xxDefs.h, 135              |
| BIT_INT_STATUS3_TILT_DET         | BIT_INT_UI_DRDY_IBI_EN_POS       |
| Icm426xxDefs.h, 132              | Icm426xxDefs.h, 135              |
| BIT_INT_STATUS3_WAKE_DET         | BIT_INT_UI_DRDY_INT_EN_POS       |
| Icm426xxDefs.h, 132              | Icm426xxDefs.h, 135              |
| BIT_INT_STATUS_AGC_RDY           | BIT_INT_UI_FSYNC_IBI_EN_POS      |
| Icm426xxDefs.h, 132              | Icm426xxDefs.h, 136              |
| BIT_INT_STATUS_DRDY              | BIT_INT_UI_FSYNC_INT_EN_POS      |
| Icm426xxDefs.h, 132              | Icm426xxDefs.h, 136              |
| BIT_INT_STATUS_FIFO_FULL         | BIT_INT_WAKE_DET_IBI_EN_POS      |
| Icm426xxDefs.h, 132              | Icm426xxDefs.h, 136              |
| BIT_INT_STATUS_FIFO_THS          | BIT_INT_WAKE_DET_INT_EN_POS      |
| Icm426xxDefs.h, 132              | Icm426xxDefs.h, 136              |
| BIT_INT_STATUS_OIS1_AGC_RDY      | BIT_INT_WOM_X_IBI_EN_POS         |
| Icm426xxDefs.h, 132              | Icm426xxDefs.h, 136              |
| BIT_INT_STATUS_OIS1_DRDY         | BIT_INT_WOM_X_INT_EN_POS         |
| Icm426xxDefs.h, 133              | Icm426xxDefs.h, 136              |
| BIT_INT_STATUS_OIS1_FSYNC        | BIT_INT_WOM_Y_IBI_EN_POS         |
| Icm426xxDefs.h, 133              | Icm426xxDefs.h, 136              |
| BIT_INT_STATUS_OIS2_AGC_RDY      | BIT_INT_WOM_Y_INT_EN_POS         |
| Icm426xxDefs.h, 133              | Icm426xxDefs.h, 136              |
| BIT_INT_STATUS_OIS2_DRDY         | BIT_INT_WOM_Z_IBI_EN_POS         |
| Icm426xxDefs.h, 133              | lcm426xxDefs.h, 137              |
| BIT_INT_STATUS_OIS2_FSYNC        | BIT_INT_WOM_Z_INT_EN_POS         |
| Icm426xxDefs.h, 133              | lcm426xxDefs.h, 137              |
| BIT INT STATUS PLL RDY           | BIT_INTF_CONFIG4_AP_SPI_MASK     |
| lcm426xxDefs.h, 133              | Icm426xxDefs.h, 137              |
| BIT_INT_STATUS_RESET_DONE        | BIT_INTF_CONFIG4_AP_SPI_POS      |
| lcm426xxDefs.h, 133              | Icm426xxDefs.h, 137              |
| BIT_INT_STATUS_UI_FSYNC          | BIT_INTF_CONFIG4_AUX1_SPI_MASK   |
| lcm426xxDefs.h, 133              | Icm426xxDefs.h, 137              |
| BIT_INT_STEP_CNT_OVFL_IBI_EN_POS | BIT INTF CONFIG4 AUX1 SPI POS    |
|                                  |                                  |

| Icm426xxDefs.h, 137                    | Icm426xxDefs.h, 141                      |
|----------------------------------------|------------------------------------------|
| BIT_INTF_CONFIG5_GPIO_PAD_SEL_MASK     | BIT_OIS2_CONFIG1_GYRO_EN_MASK            |
| lcm426xxDefs.h, 137                    | Icm426xxDefs.h, 141                      |
| BIT_INTF_CONFIG5_GPIO_PAD_SEL_POS      | BIT_OIS2_CONFIG1_GYRO_EN_POS             |
| Icm426xxDefs.h, 137                    | Icm426xxDefs.h, 141                      |
| BIT_INTF_CONFIG6_I3C_DDR_EN_MASK       | BIT_OIS2_CONFIG2_ACCEL_FS_SEL_MASK       |
| Icm426xxDefs.h, 138                    | Icm426xxDefs.h, 141                      |
| BIT_INTF_CONFIG6_I3C_DDR_EN_POS        | BIT_OIS2_CONFIG2_ACCEL_FS_SEL_POS        |
| lcm426xxDefs.h, 138                    | Icm426xxDefs.h, 141                      |
| BIT_INTF_CONFIG6_I3C_IBI_BYTE_EN_MASK  | BIT_OIS2_CONFIG2_GYRO_FS_SEL_MASK        |
| lcm426xxDefs.h, 138                    | Icm426xxDefs.h, 141                      |
| BIT_INTF_CONFIG6_I3C_IBI_BYTE_EN_POS   | BIT_OIS2_CONFIG2_GYRO_FS_SEL_POS         |
| Icm426xxDefs.h, 138                    | Icm426xxDefs.h, 142                      |
| BIT_INTF_CONFIG6_I3C_IBI_EN_MASK       | BIT_PWR_MGMT_0_ACCEL_MODE_MASK           |
| Icm426xxDefs.h, 138                    | Icm426xxDefs.h, 142                      |
| BIT_INTF_CONFIG6_I3C_IBI_EN_POS        | BIT_PWR_MGMT_0_ACCEL_MODE_POS            |
| Icm426xxDefs.h, 138                    | Icm426xxDefs.h, 142                      |
| BIT_INTF_CONFIG6_I3C_SDR_EN_MASK       | BIT_PWR_MGMT_0_GYRO_MODE_MASK            |
| Icm426xxDefs.h, 138                    | Icm426xxDefs.h, 142                      |
| BIT_INTF_CONFIG6_I3C_SDR_EN_POS        | BIT_PWR_MGMT_0_GYRO_MODE_POS             |
| Icm426xxDefs.h, 138                    | Icm426xxDefs.h, 142                      |
| BIT_MEM_OTP_ACCESS_EN                  | BIT_PWR_MGMT_0_IDLE_MASK                 |
| lcm426xxDefs.h, 139                    | Icm426xxDefs.h, 142                      |
| BIT_OIS1_CONFIG1_ACCEL_EN_MASK         | BIT_PWR_MGMT_0_IDLE_POS                  |
| Icm426xxDefs.h, 139                    | Icm426xxDefs.h, 142                      |
| BIT_OIS1_CONFIG1_ACCEL_EN_POS          | BIT_PWR_MGMT_0_TEMP_MASK                 |
| lcm426xxDefs.h, 139                    | Icm426xxDefs.h, 142                      |
| BIT_OIS1_CONFIG1_ACCEL_LP_CLK_SEL_MASK | BIT_PWR_MGMT_0_TEMP_POS                  |
| Icm426xxDefs.h, 139                    | Icm426xxDefs.h, 143                      |
| BIT_OIS1_CONFIG1_ACCEL_LP_CLK_SEL_POS  | BIT_RTC_MODE_MASK                        |
| lcm426xxDefs.h, 139                    | Icm426xxDefs.h, 143                      |
| BIT_OIS1_CONFIG1_DEC_MASK              | BIT_RTC_MODE_POS                         |
| Icm426xxDefs.h, 139                    | Icm426xxDefs.h, 143                      |
| BIT_OIS1_CONFIG1_DEC_POS               | BIT_SENSOR_CONFIG2_OIS_MODE_MASK         |
| lcm426xxDefs.h, 139                    | Icm426xxDefs.h, 143                      |
| BIT_OIS1_CONFIG1_GYRO_EN_MASK          | BIT_SENSOR_CONFIG2_OIS_MODE_POS          |
| lcm426xxDefs.h, 139                    | lcm426xxDefs.h, 143                      |
| BIT_OIS1_CONFIG1_GYRO_EN_POS           | BIT_SIGNAL_PATH_RESET_DMP_INIT_MASK      |
| lcm426xxDefs.h, 140                    | lcm426xxDefs.h, 143                      |
| BIT OIS1 CONFIG2 ACCEL FS SEL MASK     | BIT_SIGNAL_PATH_RESET_DMP_INIT_POS       |
| lcm426xxDefs.h, 140                    | lcm426xxDefs.h, 143                      |
| BIT_OIS1_CONFIG2_ACCEL_FS_SEL_POS      | BIT_SIGNAL_PATH_RESET_DMP_MEM_RESET_MASK |
| lcm426xxDefs.h, 140                    | Icm426xxDefs.h, 143                      |
| BIT_OIS1_CONFIG2_GYRO_FS_SEL_MASK      | BIT_SIGNAL_PATH_RESET_DMP_MEM_RESET_POS  |
| lcm426xxDefs.h, 140                    | lcm426xxDefs.h, 144                      |
| BIT OIS1 CONFIG2 GYRO FS SEL POS       | BIT_SIGNAL_PATH_RESET_FIFO_FLUSH_MASK    |
| lcm426xxDefs.h, 140                    | lcm426xxDefs.h, 144                      |
| BIT OIS2 CONFIG1 ACCEL EN MASK         | BIT SIGNAL PATH RESET FIFO FLUSH POS     |
| lcm426xxDefs.h, 140                    | lcm426xxDefs.h, 144                      |
| BIT_OIS2_CONFIG1_ACCEL_EN_POS          | BIT_SIGNAL_PATH_RESET_TMST_STROBE_MASK   |
| lcm426xxDefs.h, 140                    | lcm426xxDefs.h, 144                      |
| BIT_OIS2_CONFIG1_ACCEL_LP_CLK_SEL_MASK | BIT_SIGNAL_PATH_RESET_TMST_STROBE_POS    |
| Icm426xxDefs.h, 140                    | lcm426xxDefs.h, 144                      |
| BIT_OIS2_CONFIG1_ACCEL_LP_CLK_SEL_POS  | BIT_SMD_CONFIG_SMD_MODE_MASK             |
| Icm426xxDefs.h, 141                    | Icm426xxDefs.h, 144                      |
| BIT_OIS2_CONFIG1_DEC_MASK              | BIT_SMD_CONFIG_SMD_MODE_POS              |
| Icm426xxDefs.h, 141                    | Icm426xxDefs.h, 144                      |
| BIT_OIS2_CONFIG1_DEC_POS               | BIT_SMD_CONFIG_WOM_INT_MODE_MASK         |
|                                        |                                          |

| Icm426xxDefs.h, 144                  | inv_icm426xx_configure_fifo, 15                    |
|--------------------------------------|----------------------------------------------------|
| BIT_SMD_CONFIG_WOM_INT_MODE_POS      | inv_icm426xx_configure_fifo_wm, 16                 |
| Icm426xxDefs.h, 145                  | inv_icm426xx_configure_timestamp_resolution, 16    |
| BIT_SMD_CONFIG_WOM_MODE_MASK         | inv_icm426xx_convert_odr_bitfield_to_us, 16        |
| Icm426xxDefs.h, 145                  | inv_icm426xx_device_reset, 17                      |
| BIT_SMD_CONFIG_WOM_MODE_POS          | INV_ICM426XX_DISABLE, 15                           |
| lcm426xxDefs.h, 145                  | inv_icm426xx_disable_accel, 17                     |
| BIT_SPI_MODE_OIS1_MASK               | inv_icm426xx_disable_fsync, 18                     |
| Icm426xxDefs.h, 145                  | inv_icm426xx_disable_gyro, 18                      |
| BIT_SPI_MODE_OIS1_POS                | inv_icm426xx_disable_high_resolution_fifo, 18      |
| Icm426xxDefs.h, 145                  | inv_icm426xx_disable_timestamp_to_register, 20     |
| BIT_SPI_MODE_OIS2_MASK               | INV_ICM426XX_ENABLE, 15                            |
| Icm426xxDefs.h, 145                  | inv_icm426xx_enable_accel_low_noise_mode, 20       |
| BIT_SPI_MODE_OIS2_POS                | inv_icm426xx_enable_accel_low_power_mode, 20       |
| Icm426xxDefs.h, 145                  | inv_icm426xx_enable_clkin_rtc, 21                  |
| BIT_ST_REGULATOR_EN                  | inv_icm426xx_enable_fsync, 21                      |
| Icm426xxDefs.h, 145                  | inv_icm426xx_enable_gyro_low_noise_mode, 22        |
| BIT_TMST_CONFIG_RESOL_MASK           | inv_icm426xx_enable_high_resolution_fifo, 22       |
| Icm426xxDefs.h, 146                  | inv_icm426xx_enable_timestamp_to_register, 22      |
| BIT_TMST_CONFIG_RESOL_POS            | INV ICM426XX FIFO CONFIG t, 14                     |
| Icm426xxDefs.h, 146                  | INV ICM426XX FIFO DISABLED, 14                     |
| BIT_TMST_CONFIG_TMST_EN_MASK         | INV_ICM426XX_FIFO_ENABLED, 14                      |
| Icm426xxDefs.h, 146                  | inv_icm426xx_force_clock_source, 24                |
| BIT_TMST_CONFIG_TMST_EN_POS          | inv_icm426xx_get_accel_fsr, 24                     |
| Icm426xxDefs.h, 146                  | inv_icm426xx_get_clkin_rtc_status, 25              |
| BIT_TMST_CONFIG_TMST_FSYNC_MASK      | inv_icm426xx_get_config_ibi, 25                    |
| Icm426xxDefs.h, 146                  | inv_icm426xx_get_config_int1, 25                   |
| BIT_TMST_CONFIG_TMST_FSYNC_POS       | inv_icm426xx_get_config_int2, 26                   |
| Icm426xxDefs.h, 146                  | inv_icm426xx_get_current_timestamp, 26             |
| BIT_TMST_CONFIG_TMST_TO_REGS_EN_MASK | inv_icm426xx_get_data_from_fifo, 27                |
| lcm426xxDefs.h, 146                  | inv_icm426xx_get_data_from_registers, 27           |
| BIT_TMST_CONFIG_TMST_TO_REGS_EN_POS  | inv_icm426xx_get_fifo_timestamp_resolution_us_q24, |
| lcm426xxDefs.h, 146                  | 27                                                 |
| bits                                 | inv icm426xx get gyro fsr, 28                      |
| fifo_header_t, 56                    | inv_icm426xx_get_reg_timestamp_resolution_us_q24,  |
| Byte                                 | 28                                                 |
| fifo_header_t, 56                    | inv icm426xx get version, 29                       |
| mo_neader_t, 50                      | inv_icm426xx_get_who_am_i, 29                      |
| configure                            | inv icm426xx init, 29                              |
| inv icm426xx serif, 70               | inv_icm426xx_init, 29                              |
| context                              | INV_ICM426XX_LIGHTWEIGHT_DRIVER, 13                |
| inv_icm426xx_serif, 70               | inv icm426xx reset fifo, 30                        |
|                                      | inv_icm426xx_sensor, 15                            |
| dmp from sram                        | INV_ICM426XX_SENSOR_ACCEL, 15                      |
| inv_icm426xx, 59                     | INV_ICM426XX_SENSOR_DMP_PEDOMETER_COUNT,           |
| dmp_is_on                            | 15                                                 |
| inv_icm426xx, 59                     | INV ICM426XX SENSOR DMP PEDOMETER EVENT,           |
| double_tap_timing                    | 15                                                 |
| inv_icm426xx_tap_data, 72            | INV ICM426XX SENSOR DMP TILT, 15                   |
| Driver, 9                            |                                                    |
| ACCEL_CONFIG0_FS_SEL_MAX, 12         | INV_ICM426XX_SENSOR_FSYNC_EVENT, 15                |
| ACCEL_OFFUSER_MAX_MG, 12             | INV_ICM426XX_SENSOR_GYRO, 15                       |
| GYRO_CONFIGO_FS_SEL_MAX, 12          | INV_ICM426XX_SENSOR_MAX, 15                        |
| GYRO_OFFUSER_MAX_DPS, 12             | INV_ICM426XX_SENSOR_OIS, 15                        |
| ICM426XX_ACC_STARTUP_TIME_US, 13     | INV_ICM426XX_SENSOR_TAP, 15                        |
| ICM426XX_DEFAULT_WOM_THS_MG, 13      | INV_ICM426XX_SENSOR_TEMPERATURE, 15                |
| ICM426XX_FIFO_MIRRORING_SIZE, 13     | inv_icm426xx_set_accel_frequency, 30               |
| ICM426XX_GYR_STARTUP_TIME_US, 13     | inv_icm426xx_set_accel_fsr, 30                     |
| ICM PART DEFAULT OIS MODE, 13        | inv_icm426xx_set_accel_ln_bw, 31                   |

| inv_icm426xx_set_accel_lp_avg, 31   | inv_icm426xx, 60                           |
|-------------------------------------|--------------------------------------------|
| inv_icm426xx_set_config_ibi, 32     | fifo_is_used                               |
| inv_icm426xx_set_config_int1, 32    | inv_icm426xx, 60                           |
| inv_icm426xx_set_config_int2, 32    | FIFO_TEMP_DATA_SIZE                        |
| inv_icm426xx_set_gyro_frequency, 33 | Icm426xxDefs.h, 148                        |
| inv_icm426xx_set_gyro_fsr, 33       | FIFO_TEMP_HIGH_RES_SIZE                    |
| inv_icm426xx_set_gyro_ln_bw, 33     | Icm426xxDefs.h, 149                        |
| inv_icm426xx_set_reg_bank, 34       | FIFO_TS_FSYNC_SIZE                         |
| PLL SCALE FACTOR Q24, 14            | lcm426xxDefs.h, 149                        |
| RTC SUPPORTED, 14                   | fsync bit                                  |
|                                     | fifo_header_t, 56                          |
| endianess_data                      | fsync_to_be_ignored                        |
| inv_icm426xx, 60                    | inv_icm426xx, 60                           |
| External functions, 47              |                                            |
| inv_icm426xx_get_time_us, 47        | gyr_ln_bw                                  |
| inv_icm426xx_sleep_us, 47           | inv_icm426xx, 60                           |
|                                     | gyro                                       |
| FIFO_16BYTES_PACKET_SIZE            | inv_icm426xx_sensor_event_t, 69            |
| Icm426xxDefs.h, 147                 | gyro_bit                                   |
| FIFO_20BYTES_PACKET_SIZE            | fifo_header_t, 56                          |
| Icm426xxDefs.h, 147                 | gyro_cfg_0_reg                             |
| FIFO_ACCEL_DATA_SIZE                | inv_icm426xx_transport::register_cache, 76 |
| Icm426xxDefs.h, 147                 | GYRO_CONFIGO_FS_SEL_MAX                    |
| FIFO_ACCEL_GYRO_HIGH_RES_SIZE       | Driver, 12                                 |
| Icm426xxDefs.h, 147                 | GYRO_DATA_SIZE                             |
| fifo_data                           | Icm426xxDefs.h, 149                        |
| inv_icm426xx, 60                    | gyro_high_res                              |
| FIFO_GYRO_DATA_SIZE                 | inv_icm426xx_sensor_event_t, 69            |
| Icm426xxDefs.h, 147                 | gyro_odr_different                         |
| FIFO_HEADER_ACC                     | fifo_header_t, 56                          |
| lcm426xxDefs.h, 147                 | GYRO_OFFUSER_MAX_DPS                       |
| FIFO_HEADER_FSYNC                   | Driver, 12                                 |
| lcm426xxDefs.h, 147                 | gyro_power_off_tmst                        |
| FIFO_HEADER_GYRO                    | inv icm426xx, 61                           |
| lcm426xxDefs.h, 148                 | gyro_st_bias                               |
| FIFO_HEADER_HEADER_20               | inv icm426xx, 61                           |
| Icm426xxDefs.h, 148                 | gyro_start_time_us                         |
| FIFO_HEADER_MSG                     | inv_icm426xx, 61                           |
| lcm426xxDefs.h, 148                 | _ ,                                        |
| FIFO_HEADER_ODR_ACCEL               | I3C_IBI_PAYLOAD_ALL                        |
| lcm426xxDefs.h, 148                 | Icm426xxDefs.h, 149                        |
| FIFO_HEADER_ODR_GYRO                | I3C_IBI_PAYLOAD_CAT_APEX1                  |
| lcm426xxDefs.h, 148                 | Icm426xxDefs.h, 149                        |
| FIFO_HEADER_SIZE                    | I3C_IBI_PAYLOAD_CAT_APEX2                  |
| Icm426xxDefs.h, 148                 | lcm426xxDefs.h, 149                        |
| fifo_header_t, 55                   | I3C_IBI_PAYLOAD_CAT_ERROR                  |
| accel_bit, 55                       | Icm426xxDefs.h, 149                        |
| accel_odr_different, 55             | I3C_IBI_PAYLOAD_CAT_FIFO                   |
| bits, 56                            | lcm426xxDefs.h, 149                        |
| Byte, 56                            | I3C IBI PAYLOAD CAT MISC                   |
| fsync_bit, 56                       | lcm426xxDefs.h, 150                        |
| gyro_bit, 56                        | I3C_IBI_PAYLOAD_CAT_OIS1_DRDY              |
| gyro_odr_different, 56              | Icm426xxDefs.h, 150                        |
| msg_bit, 56                         | I3C_IBI_PAYLOAD_CAT_UI_DRDY                |
| timestamp_bit, 56                   | lcm426xxDefs.h, 150                        |
| twentybits_bit, 56                  | I3C_IBI_PAYLOAD_TIMEC                      |
| FIFO_HEADER_TMST                    | lcm426xxDefs.h, 150                        |
| Icm426xxDefs.h, 148                 | ICM40608_WHOAMI                            |
| fifo_highres_enabled                | lcm426xxDefs.h, 150                        |
| _ <del>_</del> _                    | •                                          |

| ICM42600_WHOAMI                        | ICM426XX_ACCEL_CONFIG0_ODR_32_KHZ                 |
|----------------------------------------|---------------------------------------------------|
| Icm426xxDefs.h, 150                    | Icm426xxDefs.h, 173                               |
| ICM42602_WHOAMI                        | ICM426XX_ACCEL_CONFIG0_ODR_3_125_HZ               |
| Icm426xxDefs.h, 150                    | Icm426xxDefs.h, 172                               |
| ICM42605_WHOAMI                        | ICM426XX ACCEL CONFIG0 ODR 4 KHZ                  |
| Icm426xxDefs.h, 150                    | Icm426xxDefs.h, 173                               |
| ICM42608_WHOAMI                        | ICM426XX_ACCEL_CONFIG0_ODR_500_HZ                 |
| lcm426xxDefs.h, 151                    | Icm426xxDefs.h, 172                               |
| ICM42622_WHOAMI                        | ICM426XX_ACCEL_CONFIG0_ODR_50_HZ                  |
| lcm426xxDefs.h, 151                    | Icm426xxDefs.h, 173                               |
| ICM42631_WHOAMI                        | ICM426XX_ACCEL_CONFIG0_ODR_6_25_HZ                |
| Icm426xxDefs.h, 151                    | Icm426xxDefs.h, 173                               |
|                                        | ICM426XX_ACCEL_CONFIG0_ODR_8_KHZ                  |
| ICM42633_WHOAMI                        |                                                   |
| Icm426xxDefs.h, 151                    | Icm426xxDefs.h, 173                               |
| ICM42686P_WHOAMI                       | ICM426XX_ACCEL_CONFIG0_ODR_t                      |
| lcm426xxDefs.h, 151                    | Icm426xxDefs.h, 172                               |
| ICM42686V_WHOAMI                       | ICM426XX_ACCEL_CONFIG_ACCEL_UI_FILT_ORD_1ST_ORDER |
| Icm426xxDefs.h, 151                    | Icm426xxDefs.h, 173                               |
| ICM42688P_WHOAMI                       | ICM426XX_ACCEL_CONFIG_ACCEL_UI_FILT_ORD_2ND_ORDER |
| Icm426xxDefs.h, 151                    | Icm426xxDefs.h, 173                               |
| ICM42688V_WHOAMI                       | ICM426XX_ACCEL_CONFIG_ACCEL_UI_FILT_ORD_3RD_ORDER |
| Icm426xxDefs.h, 151                    | Icm426xxDefs.h, 173                               |
| ICM426XX_ACC_STARTUP_TIME_US           | ICM426XX_ACCEL_CONFIG_ACCEL_UI_FILT_ORD_t         |
| Driver, 13                             | lcm426xxDefs.h, 173                               |
| ICM426XX_ACCEL_AAF_DIS                 | ICM426XX_APEX_CONFIG0_DMP_ODR_100Hz               |
| Icm426xxDefs.h, 172                    | Icm426xxDefs.h, 173                               |
| ICM426XX_ACCEL_AAF_DIS_t               | ICM426XX_APEX_CONFIG0_DMP_ODR_25Hz                |
| Icm426xxDefs.h, 172                    | lcm426xxDefs.h, 173                               |
| ICM426XX ACCEL AAF EN                  | ICM426XX_APEX_CONFIG0_DMP_ODR_500Hz               |
| Icm426xxDefs.h, 172                    | Icm426xxDefs.h, 173                               |
| ICM426XX_ACCEL_CONFIG0_FS_SEL_16g      | ICM426XX_APEX_CONFIG0_DMP_ODR_50Hz                |
| Icm426xxDefs.h, 172                    | Icm426xxDefs.h, 173                               |
| ICM426XX_ACCEL_CONFIG0_FS_SEL_2g       | ICM426XX APEX CONFIG0 DMP ODR t                   |
| Icm426xxDefs.h, 172                    | Icm426xxDefs.h, 173                               |
| ICM426XX_ACCEL_CONFIG0_FS_SEL_4g       | ICM426XX_APEX_CONFIG0_DMP_POWER_SAVE_DIS          |
| lcm426xxDefs.h, 172                    | Icm426xxDefs.h, 174                               |
| ICM426XX_ACCEL_CONFIG0_FS_SEL_8g       | ICM426XX_APEX_CONFIG0_DMP_POWER_SAVE_EN           |
| lcm426xxDefs.h, 172                    | Icm426xxDefs.h, 174                               |
| ICM426XX_ACCEL_CONFIG0_FS_SEL_RESERVED | ICM426XX_APEX_CONFIG0_DMP_POWER_SAVE_t            |
| lcm426xxDefs.h, 172                    | Icm426xxDefs.h, 173                               |
| ICM426XX_ACCEL_CONFIG0_FS_SEL_t        | ICM426XX_APEX_CONFIG0_PEDO_EN_DIS                 |
| lcm426xxDefs.h, 172                    | Icm426xxDefs.h, 174                               |
| ICM426XX_ACCEL_CONFIG0_ODR_100_HZ      | ICM426XX_APEX_CONFIG0_PEDO_EN_EN                  |
| lcm426xxDefs.h, 173                    | Icm426xxDefs.h, 174                               |
| ICM426XX ACCEL CONFIG0 ODR 12 5 HZ     | ICM426XX_APEX_CONFIG0_PEDO_EN_t                   |
| lcm426xxDefs.h, 173                    | Icm426xxDefs.h, 174                               |
| ICM426XX_ACCEL_CONFIG0_ODR_16_KHZ      | ICM426XX_APEX_CONFIG0_R2W_EN_DIS                  |
| lcm426xxDefs.h, 173                    | Icm426xxDefs.h, 174                               |
| •                                      |                                                   |
| ICM426XX_ACCEL_CONFIG0_ODR_1_5625_HZ   | ICM426XX_APEX_CONFIG0_R2W_EN_EN                   |
| Icm426xxDefs.h, 172                    | Icm426xxDefs.h, 174                               |
| ICM426XX_ACCEL_CONFIG0_ODR_1_KHZ       | ICM426XX_APEX_CONFIG0_R2W_EN_t                    |
| Icm426xxDefs.h, 173                    | Icm426xxDefs.h, 174                               |
| ICM426XX_ACCEL_CONFIG0_ODR_200_HZ      | ICM426XX_APEX_CONFIGO_TAP_ENABLE_DIS              |
| lcm426xxDefs.h, 173                    | Icm426xxDefs.h, 174                               |
| ICM426XX_ACCEL_CONFIG0_ODR_25_HZ       | ICM426XX_APEX_CONFIGO_TAP_ENABLE_EN               |
| lcm426xxDefs.h, 173                    | Icm426xxDefs.h, 174                               |
| ICM426XX_ACCEL_CONFIG0_ODR_2_KHZ       | ICM426XX_APEX_CONFIGO_TAP_ENABLE_t                |
| Icm426xxDefs.h, 173                    | Icm426xxDefs.h, 174                               |

| ICM426XX_APEX_CONFIG0_TILT_EN_DIS     | ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_2181038N                             |
|---------------------------------------|----------------------------------------------------------------------------------|
| Icm426xxDefs.h, 175                   | lcm426xxDefs.h, 152                                                              |
| ICM426XX_APEX_CONFIG0_TILT_EN_EN      | ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_2348810N                             |
| Icm426xxDefs.h, 175                   | Icm426xxDefs.h, 153                                                              |
| ICM426XX_APEX_CONFIG0_TILT_EN_t       | ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_2516582N                             |
| Icm426xxDefs.h, 174                   | Icm426xxDefs.h, 153                                                              |
| ICM426XX_APEX_CONFIG1_DMP_POWER_SAV   | E_TIM <b>EC_87282_60\$</b> X_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_2684354N         |
| Icm426xxDefs.h, 175                   | Icm426xxDefs.h, 153                                                              |
|                                       | E_TIM <b>EC_872</b> 26 <b>1/2</b> 8_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_28521261  |
| Icm426xxDefs.h, 175                   | Icm426xxDefs.h, 153                                                              |
|                                       | E_TIM <b>EC_8726_26_X6S_</b> APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_3019898 <i>\</i> |
| Icm426xxDefs.h, 175                   | Icm426xxDefs.h, 153                                                              |
|                                       | E_TIMEC_892620S_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_30MG                          |
| Icm426xxDefs.h, 175                   | Icm426xxDefs.h, 175                                                              |
|                                       | E_TIME <u>C</u> \$P\$2624\$S_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_3187671\$        |
| Icm426xxDefs.h, 175                   | Icm426xxDefs.h, 153                                                              |
|                                       | E_TIM <u>EC<b>N</b>P26</u> 28S_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_3355443N       |
| Icm426xxDefs.h, 175                   | lcm426xxDefs.h, 153                                                              |
|                                       | E_TIMEC_8926_326_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_3523215N                     |
| Icm426xxDefs.h, 175                   | lcm426xxDefs.h, 153                                                              |
|                                       | E_TIMEC_8982636S_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_35MG                         |
| Icm426xxDefs.h, 175                   | lcm426xxDefs.h, 175                                                              |
|                                       | E_TIMEC_802640S_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_40MG                          |
| Icm426xxDefs.h, 175                   | Icm426xxDefs.h, 175                                                              |
|                                       | E_TIMEC_802646S_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_45MG                          |
| Icm426xxDefs.h, 175                   | Icm426xxDefs.h, 175                                                              |
|                                       | E_TIMEC_8/26/48S_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_50MG                         |
| Icm426xxDefs.h, 175                   | Icm426xxDefs.h, 175                                                              |
|                                       | E_TIMEC_8/4264/SX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_55MG                        |
| Icm426xxDefs.h, 175                   | Icm426xxDefs.h, 175                                                              |
|                                       | E_TIMEC_9626_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_60MG                             |
| Icm426xxDefs.h, 175                   | Icm426xxDefs.h, 175                                                              |
|                                       | E_TIMECSIE2656S_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_65MG<br>lcm426xxDefs.h, 175   |
| Icm426xxDefs.h, 175                   | •                                                                                |
| Icm426xxDefs.h, 175                   | E_TIMEC_892680S_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_70MG                          |
| · · · · · · · · · · · · · · · · · · · | E_TIMECSSEL688SX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_75MG                         |
| Icm426xxDefs.h, 175                   | lcm426xxDefs.h, 175                                                              |
|                                       | E TIMECM426XX APEX CONFIG1 LOW ENERGY AMP TH SEL 80MG                            |
| Icm426xxDefs.h, 175                   | lcm426xxDefs.h, 176                                                              |
|                                       | P_TH_ <b>8EN420006392REX</b> _CONFIG1_LOW_ENERGY_AMP_TH_SEL_85MG                 |
| lcm426xxDefs.h, 152                   | Icm426xxDefs.h, 176                                                              |
|                                       | P TH SEM42000MGAPEX CONFIG1 LOW ENERGY AMP TH SEL 90MG                           |
| lcm426xxDefs.h, 176                   | lcm426xxDefs.h, 176                                                              |
| ,                                     | P_TH_864M4268MGAPEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_95MG                           |
| lcm426xxDefs.h, 176                   | lcm426xxDefs.h, 176                                                              |
| · · · · · · · · · · · · · · · · · · · | P TH SCENU426XX40ARMEX CONFIG1 LOW ENERGY AMP TH t                               |
| lcm426xxDefs.h, 152                   | Icm426xxDefs.h, 175                                                              |
|                                       | P_TH_85M428X217AREX_CONFIG2_PEDO_AMP_TH_1006632_MG                               |
| lcm426xxDefs.h, 152                   | Icm426xxDefs.h, 154                                                              |
|                                       | P_TH_86111426839478183X_CONFIG2_PEDO_AMP_TH_1140850_MG                           |
| lcm426xxDefs.h, 152                   | Icm426xxDefs.h, 154                                                              |
|                                       | P_TH_ <b>85EN_426XX7_24REX_</b> CONFIG2_PEDO_AMP_TH_1275068_MG                   |
| Icm426xxDefs.h, 152                   | Icm426xxDefs.h, 154                                                              |
|                                       | P_TH_ <b>85N428X549AREX</b> _CONFIG2_PEDO_AMP_TH_1409286_MG                      |
| lcm426xxDefs.h, 152                   | Icm426xxDefs.h, 154                                                              |
|                                       | P_TH_ <b>85EM_426%3269FMEX</b> _CONFIG2_PEDO_AMP_TH_1543503_MG                   |
|                                       |                                                                                  |

Icm426xxDefs.h, 154

Icm426xxDefs.h, 152

ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_1677721 IMM426XX\_APEX\_CONFIG3\_PEDO\_HI\_ENRGY\_TH\_136 Icm426xxDefs.h, 154 Icm426xxDefs.h, 176 ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_1811939\_IMM2426XX\_APEX\_CONFIG3\_PEDO\_HI\_ENRGY\_TH\_159 Icm426xxDefs.h, 154 Icm426xxDefs.h, 176 ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_1946157\_IMM2426XX\_APEX\_CONFIG3\_PEDO\_HI\_ENRGY\_TH\_90 Icm426xxDefs.h, 154 Icm426xxDefs.h, 176 ICM426XX APEX CONFIG2 PEDO AMP TH 2080374 IMM2426XX APEX CONFIG3 PEDO HI ENRGY TH t Icm426xxDefs.h, 155 Icm426xxDefs.h, 176 ICM426XX APEX CONFIG2 PEDO AMP TH 2214592 IMM2426XX APEX CONFIG3 PEDO SB TIMER TH 100 SAMPLES Icm426xxDefs.h, 155 Icm426xxDefs.h, 177 ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_2348810\_IMM2426XX\_APEX\_CONFIG3\_PEDO\_SB\_TIMER\_TH\_125\_SAMPLES Icm426xxDefs.h, 155 Icm426xxDefs.h, 177 ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_2483027\_IMM2426XX\_APEX\_CONFIG3\_PEDO\_SB\_TIMER\_TH\_150\_SAMPLES Icm426xxDefs.h, 155 Icm426xxDefs.h, 177 ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_2617245\_IXXX\_APEX\_CONFIG3\_PEDO\_SB\_TIMER\_TH\_175\_SAMPLES Icm426xxDefs.h, 155 Icm426xxDefs.h, 177 ICM426XX APEX CONFIG2 PEDO AMP TH 2751463 IMM2426XX APEX CONFIG3 PEDO SB TIMER TH 200 SAMPLES Icm426xxDefs.h. 155 Icm426xxDefs.h. 177 ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_2885681\_IMM2426XX\_APEX\_CONFIG3\_PEDO\_SB\_TIMER\_TH\_225\_SAMPLES Icm426xxDefs.h, 155 Icm426xxDefs.h, 177 ICM426XX APEX CONFIG2 PEDO AMP TH 3019898 IMM426XX APEX CONFIG3 PEDO SB TIMER TH 50 SAMPLES Icm426xxDefs.h, 155 Icm426xxDefs.h, 177 ICM426XX APEX\_CONFIG2\_PEDO\_AMP\_TH\_30MG ICM426XX\_APEX\_CONFIG3\_PEDO\_SB\_TIMER\_TH\_75\_SAMPLES Icm426xxDefs.h, 176 Icm426xxDefs.h, 177 ICM426XX APEX CONFIG2 PEDO AMP TH 34MG ICM426XX APEX CONFIG3 PEDO SB TIMER TH t Icm426xxDefs.h, 176 Icm426xxDefs.h, 176 ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_38MG ICM426XX\_APEX\_CONFIG4\_R2W\_SLEEP\_TIME\_OUT\_10\_24S Icm426xxDefs.h, 176 Icm426xxDefs.h, 177 ICM426XX APEX CONFIG2 PEDO AMP TH 42MG ICM426XX APEX CONFIG4 R2W SLEEP TIME OUT 1 28S Icm426xxDefs.h, 176 Icm426xxDefs.h, 177 ICM426XX\_APEX\_CONFIG4\_R2W\_SLEEP\_TIME\_OUT\_2\_56S ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_46MG Icm426xxDefs.h, 176 Icm426xxDefs.h, 177 ICM426XX APEX CONFIG2 PEDO AMP TH 50MG ICM426XX APEX CONFIG4 R2W SLEEP TIME OUT 3 84S Icm426xxDefs.h, 176 Icm426xxDefs.h, 177 ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_54MG ICM426XX\_APEX\_CONFIG4\_R2W\_SLEEP\_TIME\_OUT\_5\_12S Icm426xxDefs.h, 176 Icm426xxDefs.h, 177 ICM426XX APEX\_CONFIG2\_PEDO\_AMP\_TH\_58MG ICM426XX\_APEX\_CONFIG4\_R2W\_SLEEP\_TIME\_OUT\_6\_4S Icm426xxDefs.h, 176 Icm426xxDefs.h, 177 ICM426XX APEX CONFIG2 PEDO AMP TH 62MG ICM426XX APEX CONFIG4 R2W SLEEP TIME OUT 7 68S Icm426xxDefs.h, 176 Icm426xxDefs.h, 177 ICM426XX APEX CONFIG2 PEDO AMP TH 66MG ICM426XX APEX CONFIG4 R2W SLEEP TIME OUT 8 96S Icm426xxDefs.h, 177 Icm426xxDefs.h, 176 ICM426XX APEX CONFIG2 PEDO AMP TH 70MG ICM426XX APEX CONFIG4 R2W SLEEP TIME OUT t Icm426xxDefs.h, 176 Icm426xxDefs.h, 177 ICM426XX APEX\_CONFIG2\_PEDO\_AMP\_TH\_74MG ICM426XX\_APEX\_CONFIG4\_TILT\_WAIT\_TIME\_0S Icm426xxDefs.h, 176 Icm426xxDefs.h, 177 ICM426XX\_APEX\_CONFIG4\_TILT\_WAIT\_TIME\_2S ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_78MG Icm426xxDefs.h, 176 Icm426xxDefs.h, 177 ICM426XX APEX CONFIG2\_PEDO\_AMP\_TH\_82MG ICM426XX APEX CONFIG4\_TILT\_WAIT\_TIME\_4S Icm426xxDefs.h, 176 Icm426xxDefs.h, 177 ICM426XX APEX CONFIG2 PEDO AMP TH 86MG ICM426XX APEX CONFIG4 TILT WAIT TIME 6S Icm426xxDefs.h, 176 Icm426xxDefs.h, 177 ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_90MG ICM426XX APEX CONFIG4 TILT WAIT TIME t Icm426xxDefs.h, 176 Icm426xxDefs.h, 177 ICM426XX\_APEX\_CONFIG5\_R2W\_MOUNTING\_MATRIX\_0 ICM426XX\_APEX\_CONFIG2\_PEDO\_AMP\_TH\_t

Icm426xxDefs.h, 178

Icm426xxDefs.h, 178

ICM426XX\_APEX\_CONFIG3\_PEDO\_HI\_ENRGY\_TH\_107CM426XX\_APEX\_CONFIG5\_R2W\_MOUNTING\_MATRIX\_1

Icm426xxDefs.h, 176

Icm426xxDefs.h, 176

| XCM426XX_APEX_CONFIG8_TAP_TMAX_500MS<br>lcm426xxDefs.h, 179                  |
|------------------------------------------------------------------------------|
| MCM426XX_APEX_CONFIG8_TAP_TMAX_625MS                                         |
| Icm426xxDefs.h, 179                                                          |
| XCM426XX_APEX_CONFIG8_TAP_TMAX_t                                             |
| Icm426xxDefs.h, 179                                                          |
| XQM426XX_APEX_CONFIG8_TAP_TMIN_125MS                                         |
| Icm426xxDefs.h, 179                                                          |
| XIQIM426XX_APEX_CONFIG8_TAP_TMIN_140MS                                       |
| Icm426xxDefs.h, 179                                                          |
| XCM426XX_APEX_CONFIG8_TAP_TMIN_156MS                                         |
| Icm426xxDefs.h, 179                                                          |
| MQM426XX_APEX_CONFIG8_TAP_TMIN_171MS                                         |
| Icm426xxDefs.h, 179                                                          |
| .AYC.M04.2028X_APEX_CONFIG8_TAP_TMIN_187MS                                   |
| Icm426xxDefs.h, 179                                                          |
| .AYC.M04.864.86X_APEX_CONFIG8_TAP_TMIN_203MS                                 |
| Icm426xxDefs.h, 179                                                          |
| .AYC.M94.9636X_APEX_CONFIG8_TAP_TMIN_218MS                                   |
| Icm426xxDefs.h, 179                                                          |
| .AYCM426%X_APEX_CONFIG8_TAP_TMIN_234MS                                       |
| Icm426xxDefs.h, 179                                                          |
| .AYCM4286XX_APEX_CONFIG8_TAP_TMIN_t                                          |
| Icm426xxDefs.h, 179                                                          |
| AYCM498XSX_APEX_CONFIG9_SENSITIVITY_MODE_NORMAL                              |
| Icm426xxDefs.h, 180                                                          |
| .AYC.M24.26%X_APEX_CONFIG9_SENSITIVITY_MODE_RESERVED                         |
| Icm426xxDefs.h, 180                                                          |
| .AYC.M24.8636X_APEX_CONFIG9_SENSITIVITY_MODE_t                               |
| Icm426xxDefs.h, 179                                                          |
| .AYC.M1426XX_APEX_DATA3_ACTIVITY_CLASS_OTHER                                 |
| Icm426xxDefs.h, 180                                                          |
| 2 ICM426XX_APEX_DATA3_ACTIVITY_CLASS_RUN                                     |
| Icm426xxDefs.h, 180                                                          |
| 5 ICM426XX_APEX_DATA3_ACTIVITY_CLASS_t                                       |
| Icm426xxDefs.h, 180                                                          |
| 7 ICM426XX_APEX_DATA3_ACTIVITY_CLASS_WALK                                    |
| Icm426xxDefs.h, 180                                                          |
| ) ICM426XX_APEX_DATA3_DMP_IDLE_OFF                                           |
| Icm426xxDefs.h, 180                                                          |
| ICM426XX_APEX_DATA3_DMP_IDLE_OFF_t                                           |
| Icm426xxDefs.h, 180                                                          |
| 1 MOON_4226FAN_LAPEX_DATA3_DMP_IDLE_ON                                       |
| Icm426xxDefs.h, 180                                                          |
| ICM426XX_APEX_DATA4_TAP_AXIS_t                                               |
| Icm426xxDefs.h, 180                                                          |
| ICM426XX_APEX_DATA4_TAP_AXIS_X                                               |
| Icm426xxDefs.h, 180                                                          |
| ICM426XX_APEX_DATA4_TAP_AXIS_Y                                               |
| Icm426xxDefs.h, 180                                                          |
| ICM426XX_APEX_DATA4_TAP_AXIS_Z                                               |
|                                                                              |
| Icm426xxDefs.h, 180                                                          |
|                                                                              |
| lcm426xxDefs.h, 180                                                          |
| Icm426xxDefs.h, 180 ICM426XX_APEX_DATA4_TAP_DIR_NEGATIVE                     |
| Icm426xxDefs.h, 180 ICM426XX_APEX_DATA4_TAP_DIR_NEGATIVE Icm426xxDefs.h, 181 |
| Icm426xxDefs.h, 180 ICM426XX_APEX_DATA4_TAP_DIR_NEGATIVE                     |
|                                                                              |

ICM426XX\_APEX\_DATA4\_TAP\_NUM\_DOUBLE ICM426XX FIFO CONFIG1 TEMP EN Icm426xxDefs.h, 183 Icm426xxDefs.h, 181 ICM426XX\_APEX\_DATA4\_TAP\_NUM\_SINGLE ICM426XX\_FIFO\_CONFIG1\_TEMP\_t Icm426xxDefs.h, 183 Icm426xxDefs.h, 181 ICM426XX\_FIFO\_CONFIG1\_TMST\_FSYNC\_DIS ICM426XX\_APEX\_DATA4\_TAP\_NUM\_t Icm426xxDefs.h, 183 Icm426xxDefs.h, 181 ICM426XX AUX1 SPI3 ICM426XX FIFO CONFIG1 TMST FSYNC EN Transport, 50 Icm426xxDefs.h, 183 ICM426XX AUX1 SPI4 ICM426XX FIFO CONFIG1 TMST FSYNC t Transport, 51 Icm426xxDefs.h, 183 ICM426XX\_FIFO\_CONFIG1\_WM\_GT\_t ICM426XX\_AUX2\_SPI3 Transport, 51 Icm426xxDefs.h, 183 ICM426XX\_CHIP\_CONFIG\_RESET\_EN ICM426XX\_FIFO\_CONFIG1\_WM\_GT\_TH\_DIS Icm426xxDefs.h, 181 Icm426xxDefs.h, 183 ICM426XX\_CHIP\_CONFIG\_RESET\_NONE ICM426XX\_FIFO\_CONFIG1\_WM\_GT\_TH\_EN Icm426xxDefs.h, 183 Icm426xxDefs.h, 181 ICM426XX CHIP CONFIG RESET t ICM426XX FIFO CONFIG MODE BYPASS Icm426xxDefs.h, 181 Icm426xxDefs.h. 184 ICM426XX\_FIFO\_CONFIG\_MODE\_SNAPSHOT ICM426XX\_CHIP\_CONFIG\_SPI\_MODE\_0\_3 Icm426xxDefs.h, 156 Icm426xxDefs.h, 181 ICM426XX CHIP CONFIG SPI MODE 1 2 ICM426XX FIFO CONFIG MODE STOP ON FULL Icm426xxDefs.h, 181 Icm426xxDefs.h, 184 ICM426XX\_CHIP\_CONFIG\_SPI\_MODE\_t ICM426XX\_FIFO\_CONFIG\_MODE\_STREAM Icm426xxDefs.h, 181 Icm426xxDefs.h, 184 ICM426XX\_DEFAULT\_WOM\_THS\_MG ICM426XX FIFO CONFIG MODE t Icm426xxDefs.h, 183 Driver, 13 ICM426XX\_DEVICE\_CONFIG\_RESET\_EN ICM426XX\_FIFO\_MIRRORING\_SIZE Icm426xxDefs.h, 182 Driver, 13 ICM426XX DEVICE CONFIG RESET NONE ICM426XX FSYNC\_CONFIG\_UI\_SEL\_ACCEL\_X Icm426xxDefs.h, 182 Icm426xxDefs.h, 184 ICM426XX\_DEVICE\_CONFIG\_RESET\_t ICM426XX\_FSYNC\_CONFIG\_UI\_SEL\_ACCEL\_Y Icm426xxDefs.h, 182 Icm426xxDefs.h, 184 ICM426XX DEVICE CONFIG SPI MODE 0 3 ICM426XX FSYNC CONFIG UI SEL ACCEL Z Icm426xxDefs.h, 182 Icm426xxDefs.h, 184 ICM426XX\_DEVICE\_CONFIG\_SPI\_MODE\_1\_2 ICM426XX\_FSYNC\_CONFIG\_UI\_SEL\_GYRO\_X Icm426xxDefs.h, 182 Icm426xxDefs.h, 184 ICM426XX\_FSYNC\_CONFIG\_UI\_SEL\_GYRO\_Y ICM426XX\_DEVICE\_CONFIG\_SPI\_MODE\_t Icm426xxDefs.h, 182 Icm426xxDefs.h, 184 ICM426XX\_FIFO\_CONFIG1\_ACCEL\_DIS ICM426XX\_FSYNC\_CONFIG\_UI\_SEL\_GYRO\_Z Icm426xxDefs.h, 182 Icm426xxDefs.h, 184 ICM426XX FIFO CONFIG1 ACCEL EN ICM426XX FSYNC CONFIG UI SEL NO Icm426xxDefs.h, 182 Icm426xxDefs.h, 184 ICM426XX FIFO CONFIG1 ACCEL t ICM426XX FSYNC CONFIG UI SEL t Icm426xxDefs.h, 182 Icm426xxDefs.h, 184 ICM426XX\_FIFO\_CONFIG1\_GYRO\_DIS ICM426XX\_FSYNC\_CONFIG\_UI\_SEL\_TEMP Icm426xxDefs.h, 182 Icm426xxDefs.h, 184 ICM426XX\_GYR\_STARTUP\_TIME\_US ICM426XX\_FIFO\_CONFIG1\_GYRO\_EN Icm426xxDefs.h, 182 Driver, 13 ICM426XX FIFO CONFIG1 GYRO t ICM426XX GYRO AAF DIS Icm426xxDefs.h, 182 Icm426xxDefs.h, 184 ICM426XX FIFO CONFIG1 HIRES DIS ICM426XX GYRO AAF DIS t Icm426xxDefs.h, 183 Icm426xxDefs.h, 184 ICM426XX\_FIFO\_CONFIG1\_HIRES\_EN ICM426XX GYRO AAF EN Icm426xxDefs.h, 183 Icm426xxDefs.h, 184 ICM426XX\_FIFO\_CONFIG1\_HIRES\_t ICM426XX\_GYRO\_ACCEL\_CONFIG0\_ACCEL\_FILT\_AVG\_1 Icm426xxDefs.h, 183 Icm426xxDefs.h, 185 ICM426XX\_FIFO\_CONFIG1\_TEMP\_DIS ICM426XX\_GYRO\_ACCEL\_CONFIG0\_ACCEL\_FILT\_AVG\_16 Icm426xxDefs.h, 183 Icm426xxDefs.h, 185

| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_AV                     | GIQM426XX_GYRO_CONFIG0_ODR_12_5_HZ               |
|---------------------------------------------------------------|--------------------------------------------------|
| Icm426xxDefs.h, 184                                           | Icm426xxDefs.h, 186                              |
| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BW                     | /ICM426XX GYRO CONFIGO ODR 16 KHZ                |
| Icm426xxDefs.h, 185                                           | Icm426xxDefs.h, 186                              |
| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BW                     |                                                  |
| lcm426xxDefs.h, 185                                           | Icm426xxDefs.h, 186                              |
| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BW                     |                                                  |
| Icm426xxDefs.h, 185                                           | Icm426xxDefs.h, 186                              |
| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BW                     |                                                  |
| lcm426xxDefs.h, 185                                           | Icm426xxDefs.h, 186                              |
| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BW                     |                                                  |
| lcm426xxDefs.h, 185                                           | Icm426xxDefs.h, 186                              |
| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BW                     |                                                  |
| lcm426xxDefs.h, 185                                           | Icm426xxDefs.h, 186                              |
| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BW                     |                                                  |
| lcm426xxDefs.h, 185                                           | Icm426xxDefs.h, 186                              |
| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BW                     |                                                  |
| Icm426xxDefs.h, 185                                           |                                                  |
|                                                               | Icm426xxDefs.h, 186                              |
| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BW Icm426xxDefs.h, 185 | lcm426xxDefs.h, 186                              |
|                                                               |                                                  |
| ICM426XX_GYRO_ACCEL_CONFIG0_GYRO_FILT_BW                      |                                                  |
| Icm426xxDefs.h, 185                                           | Icm426xxDefs.h, 186                              |
| ICM426XX_GYRO_ACCEL_CONFIG0_GYRO_FILT_BW                      |                                                  |
| lcm426xxDefs.h, 185                                           | Icm426xxDefs.h, 186                              |
|                                                               | _ICM426XX_GYRO_CONFIG_GYRO_UI_FILT_ORD_1ST_ORDER |
| Icm426xxDefs.h, 185                                           | Icm426xxDefs.h, 186                              |
|                                                               | _ECM426XX_GYRO_CONFIG_GYRO_UI_FILT_ORD_2ND_ORDER |
| Icm426xxDefs.h, 185                                           | Icm426xxDefs.h, 186                              |
|                                                               | _#CM426XX_GYRO_CONFIG_GYRO_UI_FILT_ORD_3RD_ORDER |
| Icm426xxDefs.h, 185                                           | Icm426xxDefs.h, 186                              |
| ICM426XX_GYRO_ACCEL_CONFIG0_GYRO_FILT_BW                      |                                                  |
| Icm426xxDefs.h, 185                                           | Icm426xxDefs.h, 186                              |
| ICM426XX_GYRO_ACCEL_CONFIG0_GYRO_FILT_BW                      |                                                  |
| Icm426xxDefs.h, 185                                           | Icm426xxDefs.h, 187                              |
| ICM426XX_GYRO_ACCEL_CONFIG0_GYRO_FILT_BW                      |                                                  |
| Icm426xxDefs.h, 185                                           | Icm426xxDefs.h, 186                              |
| ICM426XX_GYRO_ACCEL_CONFIG0_GYRO_FILT_BW                      |                                                  |
| Icm426xxDefs.h, 185                                           | Icm426xxDefs.h, 187                              |
| ICM426XX_GYRO_CONFIG0_FS_SEL_1000dps                          | ICM426XX_INT_CONFIG1_ASY_RST_DISABLED            |
| Icm426xxDefs.h, 186                                           | lcm426xxDefs.h, 187                              |
| ICM426XX_GYRO_CONFIG0_FS_SEL_125dps                           | ICM426XX_INT_CONFIG1_ASY_RST_ENABLED             |
| Icm426xxDefs.h, 186                                           | Icm426xxDefs.h, 187                              |
| ICM426XX_GYRO_CONFIG0_FS_SEL_16dps                            | ICM426XX_INT_CONFIG1_ASY_RST_t                   |
| Icm426xxDefs.h, 186                                           | Icm426xxDefs.h, 187                              |
| ICM426XX_GYRO_CONFIG0_FS_SEL_2000dps                          | ICM426XX_INT_CONFIG_INT1_DRIVE_CIRCUIT_OD        |
| Icm426xxDefs.h, 186                                           | Icm426xxDefs.h, 187                              |
| ICM426XX GYRO CONFIGO FS SEL 250dps                           | ICM426XX INT CONFIG INT1 DRIVE CIRCUIT PP        |
| Icm426xxDefs.h, 186                                           | Icm426xxDefs.h, 187                              |
| ICM426XX_GYRO_CONFIG0_FS_SEL_31dps                            | ICM426XX_INT_CONFIG_INT1_DRIVE_CIRCUIT_t         |
| lcm426xxDefs.h, 186                                           | Icm426xxDefs.h, 187                              |
| ICM426XX_GYRO_CONFIG0_FS_SEL_500dps                           | ICM426XX_INT_CONFIG_INT1_POLARITY_HIGH           |
| Icm426xxDefs.h, 186                                           | Icm426xxDefs.h, 187                              |
| ICM426XX_GYRO_CONFIG0_FS_SEL_62dps                            | ICM426XX_INT_CONFIG_INT1_POLARITY_LOW            |
| Icm426xxDefs.h, 186                                           | Icm426xxDefs.h, 187                              |
| ICM426XX_GYRO_CONFIG0_FS_SEL_t                                | ICM426XX_INT_CONFIG_INT1_POLARITY_t              |
| Icm426xxDefs.h, 185                                           | Icm426xxDefs.h, 187                              |
| ICM426XX_GYRO_CONFIG0_ODR_100_HZ                              | ICM426XX_INT_CONFIG_INT2_DRIVE_CIRCUIT_OD        |
| Icm426xxDefs.h, 186                                           | Icm426xxDefs.h, 188                              |
| - ····, ·                                                     |                                                  |

| ICM426XX_INT_CONFIG_INT2_DRIVE_CIRCUIT_PP   | ICM426XX_INTF_CONFIG1_ACCEL_LP_CLK_RCOSC     |
|---------------------------------------------|----------------------------------------------|
| Icm426xxDefs.h, 188                         | Icm426xxDefs.h, 190                          |
| ICM426XX_INT_CONFIG_INT2_DRIVE_CIRCUIT_t    | ICM426XX_INTF_CONFIG1_ACCEL_LP_CLK_t         |
| Icm426xxDefs.h, 187                         | Icm426xxDefs.h, 190                          |
| ICM426XX_INT_CONFIG_INT2_POLARITY_HIGH      | ICM426XX_INTF_CONFIG1_ACCEL_LP_CLK_WUOSC     |
| Icm426xxDefs.h, 188                         | Icm426xxDefs.h, 190                          |
| ICM426XX_INT_CONFIG_INT2_POLARITY_LOW       | ICM426XX_INTF_CONFIG1_RTC_MODE_DIS           |
| lcm426xxDefs.h, 188                         | Icm426xxDefs.h, 190                          |
| ICM426XX_INT_CONFIG_INT2_POLARITY_t         | ICM426XX_INTF_CONFIG1_RTC_MODE_EN            |
| lcm426xxDefs.h, 188                         | Icm426xxDefs.h, 190                          |
| ICM426XX_INT_TDEASSERT_DISABLED             | ICM426XX_INTF_CONFIG1_RTC_MODE_t             |
| Icm426xxDefs.h, 188                         | Icm426xxDefs.h, 190                          |
| ICM426XX_INT_TDEASSERT_ENABLED              | ICM426XX_INTF_CONFIG4_AP_SPI3W               |
| Icm426xxDefs.h, 188                         | Icm426xxDefs.h, 191                          |
| ICM426XX_INT_TDEASSERT_t                    | ICM426XX_INTF_CONFIG4_AP_SPI4W               |
| lcm426xxDefs.h, 188                         | Icm426xxDefs.h, 191                          |
| ICM426XX_INT_TPULSE_DURATION_100_US         | ICM426XX_INTF_CONFIG4_AP_SPI_t               |
| lcm426xxDefs.h, 188                         | Icm426xxDefs.h, 190                          |
| ICM426XX_INT_TPULSE_DURATION_8_US           | ICM426XX_INTF_CONFIG4_AUX1_SPI3W             |
| lcm426xxDefs.h, 188                         | Icm426xxDefs.h, 191                          |
| ICM426XX_INT_TPULSE_DURATION_t              | ICM426XX_INTF_CONFIG4_AUX1_SPI4W             |
| lcm426xxDefs.h, 188                         | Icm426xxDefs.h, 191                          |
| ICM426XX_INTF_CONFIG0_DATA_BIG_ENDIAN       | ICM426XX_INTF_CONFIG4_AUX1_SPI_t             |
| lcm426xxDefs.h, 189                         | Icm426xxDefs.h, 191                          |
| ICM426XX_INTF_CONFIG0_DATA_ENDIAN_t         | ICM426XX_OIS1_CONFIG1_ACCEL_DIS              |
| Icm426xxDefs.h, 188                         | Icm426xxDefs.h, 191                          |
| ICM426XX_INTF_CONFIG0_DATA_LITTLE_ENDIAN    | ICM426XX_OIS1_CONFIG1_ACCEL_EN               |
| lcm426xxDefs.h, 189                         | Icm426xxDefs.h, 191                          |
| ICM426XX_INTF_CONFIG0_FIFO_COUNT_BIG_ENDIA  |                                              |
| Icm426xxDefs.h, 189                         | Icm426xxDefs.h, 191                          |
|                                             | ICM426XX_OIS1_CONFIG1_ACCEL_LP_CLK_SEL_RCOSC |
| Icm426xxDefs.h, 189                         | lcm426xxDefs.h, 191                          |
| ICM426XX_INTF_CONFIG0_FIFO_COUNT_LITTLE_ENI |                                              |
| Icm426xxDefs.h, 189                         | Icm426xxDefs.h, 191                          |
|                                             | ICM426XX_OIS1_CONFIG1_ACCEL_LP_CLK_SEL_WUOSC |
| Icm426xxDefs.h, 189                         | lcm426xxDefs.h, 191                          |
| ICM426XX_INTF_CONFIG0_FIFO_COUNT_REC_RECO   | , , , , , , , , , , , , , , , , , , ,        |
| Icm426xxDefs.h, 189                         | Icm426xxDefs.h, 192                          |
| ICM426XX_INTF_CONFIG0_FIFO_COUNT_REC_t      | ICM426XX_OIS1_CONFIG1_DEC_16                 |
| Icm426xxDefs.h, 189                         | Icm426xxDefs.h, 192                          |
| ICM426XX_INTF_CONFIG0_FIFO_SREG_INVALID_IND |                                              |
| Icm426xxDefs.h, 189                         | Icm426xxDefs.h, 192                          |
| ICM426XX_INTF_CONFIG0_FIFO_SREG_INVALID_IND |                                              |
| Icm426xxDefs.h, 189                         | Icm426xxDefs.h, 192                          |
| ICM426XX_INTF_CONFIG0_FIFO_SREG_INVALID_IND |                                              |
| lcm426xxDefs.h, 189                         | lcm426xxDefs.h, 192                          |
| ICM426XX_INTF_CONFIG0_SPI_MODE_OIS1_0_3     | ICM426XX_OIS1_CONFIG1_DEC_8                  |
| lcm426xx_INTF_CONFIGU_SFI_MODE_OIST_0_S     |                                              |
|                                             | Icm426xxDefs.h, 192                          |
| ICM426XX_INTF_CONFIG0_SPI_MODE_OIS1_1_2     | ICM426XX_OIS1_CONFIG1_DEC_t                  |
| Icm426xxDefs.h, 190                         | Icm426xxDefs.h, 191                          |
| ICM426XX_INTF_CONFIG0_SPI_MODE_OIS1_t       | ICM426XX_OIS1_CONFIG1_GYRO_DIS               |
| Icm426xxDefs.h, 189                         | Icm426xxDefs.h, 192                          |
| ICM426XX_INTF_CONFIG0_SPI_MODE_OIS2_0_3     | ICM426XX_OIS1_CONFIG1_GYRO_EN                |
| Icm426xxDefs.h, 190                         | Icm426xxDefs.h, 192                          |
| ICM426XX_INTF_CONFIG0_SPI_MODE_OIS2_1_2     | ICM426XX_OIS1_CONFIG1_GYRO_EN_t              |
| Icm426xxDefs.h, 190                         | Icm426xxDefs.h, 192                          |
| ICM426XX_INTF_CONFIG0_SPI_MODE_OIS2_t       | ICM426XX_OIS1_CONFIG2_ACCEL_FS_SEL_16g       |
| lcm426xxDefs.h. 190                         | Icm426xxDefs.h. 192                          |

| Lom428xX Delsh, 192                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ICM426XX_OIS1_CONFIG2_ACCEL_FS_SEL_2g     | ICM426XX OIS2 CONFIG1 GYRO EN t        |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|----------------------------------------|
| ICMA26XX OIS1_CONFIG2_ACCEL_FS_SEL_4g   ICMA26XX OIS2_CONFIG2_ACCEL_FS_SEL_8g   ICMA26XX OIS1_CONFIG2_ACCEL_FS_SEL_8g   ICMA26XX OIS2_CONFIG2_ACCEL_FS_SEL_8g   ICMA26XX OIS2_CONFIG2_ACCEL_FS_SEL_4g   ICMA26XX OIS2_CONFIG2_ACCEL_FS_SEL_4g   ICMA26XX OIS1_CONFIG2_ACCEL_FS_SEL_1GMA26XX OIS2_CONFIG2_ACCEL_FS_SEL_4g   ICMA26XX OIS1_CONFIG2_ACCEL_FS_SEL_1GMA26XX OIS2_CONFIG2_ACCEL_FS_SEL_4g   ICMA26XX OIS2_CONFIG2_ACCEL_FS_SEL_4g   ICMA26XX OIS2_CONFIG2_ACCEL_FS_SEL_8g   ICMA26XX OIS2_CONFIG2_ACCEL_FS_SEL_8g   ICMA26XX OIS1_CONFIG2_GYRO_FS_SEL_1000dps   ICMA26XX OIS1_CONFIG2_GYRO_FS_SEL_125dps   ICMA26XX OIS1_CONFIG2_GYRO_FS_SEL_2000dps   ICMA26XX OIS1_CONFIG2_GYRO_FS_SEL_2000dps   ICMA26XX OIS1_CONFIG2_GYRO_FS_SEL_2000dps   ICMA26XX OIS1_CONFIG2_GYRO_FS_SEL_2000dps   ICMA26XX OIS1_CONFIG2_GYRO_FS_SEL_30dps   ICMA26XX OIS1_CONFIG2_GYRO_FS_SEL_30dps   ICMA26XX OIS1_CONFIG2_GYRO_FS_SEL_500dps   ICMA26XX OIS1_CONFIG2_GYRO_FS_SEL_500dps   ICMA26XX OIS2_CONFIG1_GYRO_FS_SEL_500dps   ICMA26XX OIS2_CONFIG1_GYRO_FS_SEL_500dps   ICMA26XX OIS2_CONFIG1_ACCEL_BN   ICMA26XX OIS2_CONFIG1_BCC_1   ICMA26XX OIS2_CO |                                           |                                        |
| Icm426xDefs.h, 192                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                           |                                        |
| Icm426xxDefs.h, 192                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                           | <del>-</del>                           |
| ICM426XX OIS1_CONFIG2_ACCEL_FS_SEL_1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ICM426XX_OIS1_CONFIG2_ACCEL_FS_SEL_8g     | ICM426XX_OIS2_CONFIG2_ACCEL_FS_SEL_2g  |
| Icm426xxDefs.h, 192                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Icm426xxDefs.h, 192                       | lcm426xxDefs.h, 195                    |
| ICM426XX_OIS1_CONFIG2_ACCEL_FS_SEL_19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ICM426XX_OIS1_CONFIG2_ACCEL_FS_SEL_RESER\ | /BDM426XX_OIS2_CONFIG2_ACCEL_FS_SEL_4g |
| Icm426xXDefsh, 192                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Icm426xxDefs.h, 192                       | Icm426xxDefs.h, 195                    |
| ICM426XX OIS1_CONFIG2_GYRO_FS_SEL_1000dps   ICM426XX OIS1_CONFIG2_GYRO_FS_SEL_125dps   ICM426XX OIS1_CONFIG2_GYRO_FS_SEL_125dps   ICM426XX OIS1_CONFIG2_GYRO_FS_SEL_16dps   ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_2000dps   ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_250dps   ICM426XX_OIS2_CONFIG2_GYRO_FS_SEL_250dps   ICM426XX_OIS2_CONFIG2_ |                                           | <del>-</del>                           |
| Icm426xXDefsh, 1,94                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | •                                         |                                        |
| ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_125dps   ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_16dps   ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_2000dps   ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_2000dps   ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_250dps   ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_250dps   ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_250dps   ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_250dps   ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_250dps   ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_250dps   ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_31dps   ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_500dps   ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_500dps   ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_62dps   ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_31dps   ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_62dps   ICM426XX, OIS2_CONFIG2_GYRO_FS_SEL_31dps   ICM426XX, OIS2_CONFIG1_ACCEL_DIS   ICM426XX, OIS2_CONFIG1_ACCEL_DIS   ICM426XX, OIS2_CONFIG1_ACCEL_EN   ICM426XX, OIS2_CONFIG1_ACCEL_EN   ICM426XX, OIS2_CONFIG1_ACCEL_EN_I   ICM426XX, OIS2_CONFIG1_ACCEL_EN_I   ICM426XX, OIS2_CONFIG1_ACCEL_EN_I   ICM426XX, OIS2_CONFIG1_ACCEL_EN_I   ICM426XX, OIS2_CONFIG1_ACCEL_EN_I   ICM426XX, OIS2_CONFIG1_ACCEL_PCLK_SEL_1   ICM426XX, OIS2_CONFIG1_DEC_1   ICM426XX, OIS2_CONFIG1_DEC_2   ICM426XX, OIS2_CONFIG1_DEC_3   ICM426XX, OIS2_CONFIG1_DEC_1   ICM426XX, OIS2_CONFIG1_DEC_3   ICM426XX, OIS2_CONFIG1_DEC_5   ICM426XX, OIS2_CONFIG1_DEC_5   ICM426XX, OIS2_CONFIG1_DEC_5   ICM426XX, OIS2_CONFIG1_DEC_5   ICM426 | ·                                         |                                        |
| Icm#26xxDefsh, 194                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                           |                                        |
| CM426XX_OIS1_CONFIG2_GYRO_FS_SEL_16dps   ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_2000dps   Icm426XXDefs.h. 194   ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_250dps   Icm426XXDefs.h. 194   ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_31dps   Icm426XXDefs.h. 194   ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_31dps   Icm426XXDefs.h. 194   ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_31dps   Icm426XXDefs.h. 194   ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_500dps   Icm426XXDefs.h. 194   ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_500dps   Icm426XXDefs.h. 194   Icm426XXDefs.h. 196   Icm426XXDe | ·                                         |                                        |
| Icm#26xxDefsh, 195                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                           |                                        |
| ICM426XX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                           |                                        |
| Icm#26xxDefs.h, 194                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                           |                                        |
| ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_250dps   ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_31dps   ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_31dps   ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_500dps   ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_500dps   ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_500dps   ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_500dps   ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_500dps   ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_50dps   ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_50dps   ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_1   ICM426XX, OIS1_CONFIG1_ACCEL_DIS   ICM426XX, OIS2_CONFIG1_ACCEL_EN   ICM426XX, OIS2_CONFIG1_ACCEL_EN   ICM426XX, OIS2_CONFIG1_ACCEL_EN_1   ICM426XX, OIS2_CONFIG1_ACCEL_EN_1   ICM426XX, OIS2_CONFIG1_ACCEL_EN_1   ICM426XX, OIS2_CONFIG1_ACCEL_EN_1   ICM426XX, OIS2_CONFIG1_ACCEL_EN_1   ICM426XX, OIS2_CONFIG1_ACCEL_EN_1   ICM426XX, OIS2_CONFIG1_ACCEL_P_CLK_SEL_T   ICM426XX, OIS2_CONFIG1_ACCEL_P_CLK_SEL_T   ICM426XX, OIS2_CONFIG1_ACCEL_P_CLK_SEL_T   ICM426XX, OIS2_CONFIG1_ACCEL_P_CLK_SEL_T   ICM426XX, OIS2_CONFIG1_ACCEL_P_CLK_SEL_T   ICM426XX, OIS2_CONFIG1_ACCEL_P_CLK_SEL_T   ICM426XX, OIS2_CONFIG1_BCC_1   ICM426XX, OIS2_CONFIG1_DEC_1   ICM426XX, OIS2_CONFIG1_DEC_2   ICM426XX, OIS2_CONFIG1_DEC_2   ICM426XX, OIS2_CONFIG1_DEC_2   ICM426XX, OIS2_CONFIG1_DEC_2   ICM426XX, OIS2_CONFIG1_DEC_2   ICM426XX, OIS2_CONFIG1_DEC_3   ICM426XX, OIS2_CONFIG1_DEC_4   ICM426XX, OIS2_CONFIG1_DEC_5    |                                           |                                        |
| Icm426xxDefs.h, 194                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                           |                                        |
| ICM426XX, OIS1_CONFIG2_GYRO_FS_SEL_31dps   ICM426XX, OIS2_CONFIG2_GYRO_FS_SEL_2500dps   Icm426xXDefs.h., 194   Icm426xXDefs.h., 195   Icm426xXDefs.h., 194   Icm426xXDefs.h., 195   Icm426xXDefs.h., 196   I |                                           |                                        |
| Icma26xxDefs.h, 194                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | •                                         | , , , , , , , , , , , , , , , , , , ,  |
| ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_500dps   Icm426xxDefs.h, 194   Icm426xX_Defs.h, 195   Icm426xX_Defs.h, 194   Icm426xX_Defs.h, 195   Icm426xX_Defs.h, 195   Icm426xX_Defs.h, 195   Icm426xX_Defs.h, 195   Icm426xX_Defs.h, 195   Icm426xX_Defs.h, 194   Icm426xX_Defs.h, 195   Icm426xX_Defs.h, 196   Icm426xX_Defs.h, 194   Icm426xX_Defs.h, 196   I |                                           |                                        |
| Icm426xxDefs.h, 194                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                           |                                        |
| ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_62dps   ICM426XX_OIS2_CONFIG2_GYRO_FS_SEL_31dps   Icm426xxDefs.h, 194   Icm426xxDefs.h, 195   Icm426xxDefs.h, 194   Icm426xxDefs.h, 196   Icm426xxDefs.h, 194   Icm426xxDefs.h, 196   Icm426xxDefs.h, 194   Icm426xxDefs.h, 196   Ic |                                           |                                        |
| Icm426xxDefs.h, 194                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                           |                                        |
| ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_t   Icm426xXDefs.h, 192   Icm426xXDefs.h, 195   Icm426xXDefs.h, 194   Icm426xXDefs.h, 196   Icm4 |                                           | ·                                      |
| Icm426xxDefs.h, 192                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                           |                                        |
| ICM426XX_OIS2_CONFIG1_ACCEL_DIS lcm426xX_Defs.h, 194 ICM426XX_OIS2_CONFIG1_ACCEL_EN lcm426xX_Defs.h, 194 ICM426XX_OIS2_CONFIG1_ACCEL_EN_t lcm426xX_Defs.h, 194 ICM426XX_OIS2_CONFIG1_ACCEL_EN_t lcm426xX_Defs.h, 194 ICM426XX_OIS2_CONFIG1_ACCEL_EN_t lcm426xX_Defs.h, 194 ICM426XX_OIS2_CONFIG1_ACCEL_LP_CLK_SEL_RCOSM426XX_PWR_MGMT_0_ACCEL_MODE_LN lcm426xX_Defs.h, 194 ICM426XX_OIS2_CONFIG1_ACCEL_LP_CLK_SEL_t lcm426xX_Defs.h, 194 ICM426XX_OIS2_CONFIG1_ACCEL_LP_CLK_SEL_UU_0SM426XX_PWR_MGMT_0_ACCEL_MODE_CF lcm426xX_Defs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_1 lcm426xX_Defs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_16 lcm426xX_Defs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_2 lcm426xX_Defs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_2 lcm426xX_Defs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_32 lcm426xX_Defs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_32 lcm426xX_Defs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_32 lcm426xX_Defs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_4 lcm426xX_Defs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_4 lcm426xX_Defs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_4 lcm426xX_Defs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_8 lcm426xX_Defs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_8 lcm426xX_Defs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_1 lcm426xX_Defs.h, 196 ICM426XX_DIS2_CONFIG1_DEC_16 lcm426xX_Defs.h, 196 ICM426XX_PWR_MGMT_0_IDLE_EN lcm426xX_Defs.h, 196 ICM426XX_PWR_MGMT_0_IDLE_EN lcm426xX_Defs.h, 196 ICM426XX_PWR_MGMT_0_IDLE_t lcm426xX_Defs.h, 196 ICM426XX_PWR_MGMT_0_IDLE_t lcm426xX_Defs.h, 196 ICM426XX_PWR_MGMT_0_TEMP_DIS lcm426xX_Defs.h, 196 ICM426XX_PWR_MGMT_0_TEMP_DIS lcm426xX_Defs.h, 196 ICM426XX_PWR_MGMT_0_TEMP_DIS lcm426xX_PWR_MGMT_0_TEMP_DIS lcm426xX_PWR_MGMT_0_TEMP_EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                           |                                        |
| Icm426xxDefs.h, 194                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                           |                                        |
| Icm426xxDefs.h, 194                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                           | ·                                      |
| ICM426XX_OIS2_CONFIG1_ACCEL_EN_t   ICM426XX_PWR_MGMT_0_ACCEL_MODE_LN   Icm426xxDefs.h, 194   Icm426xxDefs.h, 196   ICM426XX_OIS2_CONFIG1_ACCEL_LP_CLK_SEL_RCOIS001426XX_PWR_MGMT_0_ACCEL_MODE_LP   Icm426xxDefs.h, 194   Icm426xxDefs.h, 196   ICM426XX_OIS2_CONFIG1_ACCEL_LP_CLK_SEL_t   Icm426xxDefs.h, 196   ICM426XX_OIS2_CONFIG1_ACCEL_LP_CLK_SEL_WU00S01426XX_PWR_MGMT_0_ACCEL_MODE_OFF   Icm426xxDefs.h, 194   Icm426xxDefs.h, 195   Icm426xxDefs.h, 196   ICM426XX_OIS2_CONFIG1_DEC_1   Icm426xxDefs.h, 196   Ic | ICM426XX_OIS2_CONFIG1_ACCEL_EN            | ICM426XX_OIS2_CONFIG2_GYRO_FS_SEL_t    |
| Icm426xxDefs.h, 194                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Icm426xxDefs.h, 194                       | Icm426xxDefs.h, 195                    |
| ICM426XX_OIS2_CONFIG1_ACCEL_LP_CLK_SEL_RCOISM426XX_PWR_MGMT_0_ACCEL_MODE_LP   Icm426xxDefs.h, 194   Icm426xxDefs.h, 196   ICM426XX_OIS2_CONFIG1_ACCEL_LP_CLK_SEL_t   Icm426xxDefs.h, 196   ICM426XX_Defs.h, 194   Icm426xxDefs.h, 196   ICM426XX_OIS2_CONFIG1_ACCEL_LP_CLK_SEL_WUOSM2426XX_PWR_MGMT_0_ACCEL_MODE_t   Icm426xxDefs.h, 195   ICM426xX_OIS2_CONFIG1_DEC_1   Icm426xxDefs.h, 195   ICM426xX_OIS2_CONFIG1_DEC_1   Icm426xxDefs.h, 196   ICM426xX_OIS2_CONFIG1_DEC_16   Icm426xxDefs.h, 196   ICM426xX_OIS2_CONFIG1_DEC_2   Icm426xxDefs.h, 196   ICM426XX_OIS2_CONFIG1_DEC_2   Icm426xxDefs.h, 196   ICM426XX_OIS2_CONFIG1_DEC_2   Icm426xxDefs.h, 196   ICM426xX_OIS2_CONFIG1_DEC_32   Icm426xxDefs.h, 196   ICM426xX_OIS2_CONFIG1_DEC_32   Icm426xxDefs.h, 196   ICM426xX_OIS2_CONFIG1_DEC_4   Icm426xxDefs.h, 196   ICM426xX_OIS2_CONFIG1_DEC_4   Icm426xxDefs.h, 196   ICM426xX_OIS2_CONFIG1_DEC_5   Icm426xxDefs.h, 196   ICM426xX_OIS2_CONFIG1_GYRO_DIS   Icm426xX_OIS2_CONFIG1_GYRO_DIS   Icm426xxDefs.h, 196   ICM426xX_OIS2_CONFIG1_GYRO_DIS   Icm426xxDefs.h, 196   ICM426xX_OIS2_CONFIG1_GYRO |                                           |                                        |
| Icm426xxDefs.h, 194                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                           |                                        |
| ICM426XX_OIS2_CONFIG1_ACCEL_LP_CLK_SEL_t Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_ACCEL_LP_CLK_SEL_WUOSM426XX_PWR_MGMT_0_ACCEL_MODE_t Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_1 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_16 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_16 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_2 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_2 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_32 ICM426xX_OIS2_CONFIG1_DEC_32 ICM426xX_OIS2_CONFIG1_DEC_32 ICM426xX_OIS2_CONFIG1_DEC_4 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_4 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_5 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_8 ICM426XX_OIS2_CONFIG1_DEC_8 ICM426XX_OIS2_CONFIG1_DEC_8 ICM426XX_OIS2_CONFIG1_DEC_16 Icm426xxDefs.h, 196 ICM426XX_PWR_MGMT_0_IDLE_EN Icm426xxDefs.h, 196 ICM426XX_PWR_MGMT_0_IDLE_t Icm426xxDefs.h, 196 ICM426XX_PWR_MGMT_0_TEMP_DIS Icm426xxDefs.h, 196                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                           |                                        |
| Icm426xxDefs.h, 194                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | •                                         |                                        |
| ICM426XX_OIS2_CONFIG1_ACCEL_LP_CLK_SEL_WUOSM426XX_PWR_MGMT_0_ACCEL_MODE_t Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_1 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_16 Icm426xXDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_16 Icm426xxDefs.h, 194 ICM426XX_PWR_MGMT_0_GYRO_MODE_OFF Icm426xxDefs.h, 194 ICM426XX_PWR_MGMT_0_GYRO_MODE_STANDBY Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_22 Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_322 Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_322 Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_432 Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_44426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_45426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_85426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_85426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_15426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_15426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_15426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_GYRO_DIS Icm426xxDefs.h, 196 ICM426XX_PWR_MGMT_0_TEMP_DIS Icm426xxDefs.h, 196                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                           |                                        |
| Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_1 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_16 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_16 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_2 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_22 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_32 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_32 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_4 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_4 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_8 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_8 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_1 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_1 Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_1 Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_GYRO_DIS Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_GYRO_DIS Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_GYRO_DIS Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_GYRO_EN ICM426XX_PWR_MGMT_0_TEMP_DIS Icm426xxDefs.h, 196 ICM426XX_PWR_MGMT_0_TEMP_DIS Icm426xxDefs.h, 196 ICM426XX_PWR_MGMT_0_TEMP_DIS Icm426xxDefs.h, 196                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                           |                                        |
| ICM426XX_OIS2_CONFIG1_DEC_1 Icm426xXDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_16 Icm426xXDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_16 Icm426xX_OIS2_CONFIG1_DEC_2 Icm426xX_OIS2_CONFIG1_DEC_2 Icm426xX_OIS2_CONFIG1_DEC_32 Icm426xX_OIS2_CONFIG1_DEC_32 Icm426xX_OIS2_CONFIG1_DEC_4 Icm426xX_OIS2_CONFIG1_DEC_4 Icm426xX_OIS2_CONFIG1_DEC_4 Icm426xX_OIS2_CONFIG1_DEC_4 Icm426xX_OIS2_CONFIG1_DEC_8 Icm426xX_OIS2_CONFIG1_DEC_8 Icm426xX_OIS2_CONFIG1_DEC_8 Icm426xX_OIS2_CONFIG1_DEC_1 Icm426xX_OIS2_CONFIG1_DEC_1 Icm426xX_OIS2_CONFIG1_DEC_1 Icm426xX_OIS2_CONFIG1_DEC_1 Icm426xX_OIS2_CONFIG1_DEC_1 Icm426xX_OIS2_CONFIG1_DEC_1 Icm426xX_OIS2_CONFIG1_DEC_1 Icm426xX_OIS2_CONFIG1_DEC_1 Icm426xX_OIS2_CONFIG1_GYRO_DIS Icm426xX_OIS2_CONFIG1_GYRO_DIS Icm426xX_OIS2_CONFIG1_GYRO_EN ICM426XX_PWR_MGMT_0_TEMP_DIS Icm426xX_OIS2_CONFIG1_GYRO_EN ICM426XX_PWR_MGMT_0_TEMP_EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                           |                                        |
| Icm426xxDefs.h, 194                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                           | , , , , , , , , , , , , , , , , , , ,  |
| ICM426XX_OIS2_CONFIG1_DEC_16     Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_2     Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_2     Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_32     Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_32     Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_4     Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_4     Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_8     Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_8     Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_1     Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_1     Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_GYRO_DIS     Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_GYRO_DIS     Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_GYRO_EN ICM426XX_PWR_MGMT_0_TEMP_DIS     Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_GYRO_EN ICM426XX_PWR_MGMT_0_TEMP_DIS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                           |                                        |
| Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_2 Icm426xxDefs.h, 194 ICM426XX_PWR_MGMT_0_GYRO_MODE_STANDBY Icm426xxDefs.h, 194 ICM426XX_PWR_MGMT_0_GYRO_MODE_t Icm426xxDefs.h, 196 ICM426xxDefs.h, 194 Icm426xxDefs.h, 196                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                           |                                        |
| ICM426XX_OIS2_CONFIG1_DEC_2 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_32 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_32 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_4 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_4 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_8 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_8 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_1 Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_t Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_GYRO_DIS Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_GYRO_DIS Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_GYRO_DIS Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_GYRO_EN ICM426XX_PWR_MGMT_0_TEMP_DIS Icm426xxDefs.h, 196 ICM426XX_PWR_MGMT_0_TEMP_DIS Icm426xxDefs.h, 196                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                           |                                        |
| Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_32 Icm426xxDefs.h, 194 Icm426xxDefs.h, 194 Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_4 Icm426xxDefs.h, 194 Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_8 Icm426xxDefs.h, 194 Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_8 Icm426xxDefs.h, 194 Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_t Icm426xxDefs.h, 196 ICM426XX_PWR_MGMT_0_IDLE_EN Icm426xxDefs.h, 196 ICM426XX_PWR_MGMT_0_IDLE_t Icm426xxDefs.h, 196 ICM426XX_PWR_MGMT_0_TEMP_DIS Icm426xxDefs.h, 195 Icm426xxDefs.h, 196 ICM426XX_PWR_MGMT_0_TEMP_DIS Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_GYRO_EN ICM426XX_PWR_MGMT_0_TEMP_DIS Icm426xxDefs.h, 196 ICM426XX_PWR_MGMT_0_TEMP_EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                           |                                        |
| ICM426XX_OIS2_CONFIG1_DEC_32 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_4 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_4 Icm426xxDefs.h, 194 ICM426XX_PWR_MGMT_0_IDLE_DIS Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_8 Icm426xxDefs.h, 194 Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_t Icm426xxDefs.h, 194 ICM426XX_PWR_MGMT_0_IDLE_EN Icm426xxDefs.h, 196 ICM426XX_PWR_MGMT_0_IDLE_t Icm426xxDefs.h, 196 ICM426XX_PWR_MGMT_0_TEMP_DIS Icm426xxDefs.h, 195 ICM426XX_PWR_MGMT_0_TEMP_DIS Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_GYRO_EN ICM426XX_PWR_MGMT_0_TEMP_DIS Icm426xxDefs.h, 196                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                           |                                        |
| Icm426xxDefs.h, 194 IcM426XX_OIS2_CONFIG1_DEC_4 Icm426xxDefs.h, 194 Icm426xxDefs.h, 194 Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_8 Icm426xxDefs.h, 194 Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_t Icm426xxDefs.h, 194 Icm426xxDefs.h, 194 Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_GYRO_DIS Icm426xxDefs.h, 195 Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_GYRO_EN ICM426XX_PWR_MGMT_0_TEMP_DIS Icm426xxDefs.h, 196 ICM426XX_PWR_MGMT_0_TEMP_DIS Icm426xxDefs.h, 196 ICM426XX_PWR_MGMT_0_TEMP_DIS Icm426xxDefs.h, 196                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ,                                         |                                        |
| ICM426XX_OIS2_CONFIG1_DEC_4 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_8 ICM426XX_Defs.h, 196 ICM426XX_Defs.h, 194 Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_DEC_t Icm426xxDefs.h, 194 ICM426XX_PWR_MGMT_0_IDLE_t Icm426xxDefs.h, 194 ICM426XX_PWR_MGMT_0_IDLE_t Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_GYRO_DIS Icm426xxDefs.h, 195 ICM426XX_PWR_MGMT_0_TEMP_DIS Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_GYRO_EN ICM426XX_PWR_MGMT_0_TEMP_DIS Icm426xxDefs.h, 196                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                           |                                        |
| Icm426xxDefs.h, 194Icm426xxDefs.h, 196ICM426XX_OIS2_CONFIG1_DEC_8ICM426XX_PWR_MGMT_0_IDLE_ENIcm426xxDefs.h, 194Icm426xxDefs.h, 196ICM426XX_OIS2_CONFIG1_DEC_tICM426XX_PWR_MGMT_0_IDLE_tIcm426xxDefs.h, 194Icm426xxDefs.h, 196ICM426XX_OIS2_CONFIG1_GYRO_DISICM426XX_PWR_MGMT_0_TEMP_DISIcm426xxDefs.h, 195Icm426xxDefs.h, 196ICM426XX_OIS2_CONFIG1_GYRO_ENICM426XX_PWR_MGMT_0_TEMP_EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                           |                                        |
| ICM426XX_OIS2_CONFIG1_DEC_8 Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_DEC_t Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_GYRO_DIS Icm426xxDefs.h, 195 ICM426XX_OIS2_CONFIG1_GYRO_EN ICM426XX_OIS2_CONFIG1_GYRO_EN ICM426XX_OIS2_CONFIG1_GYRO_EN ICM426XX_PWR_MGMT_0_TEMP_DIS Icm426xxDefs.h, 196 ICM426XX_PWR_MGMT_0_TEMP_EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                           |                                        |
| Icm426xxDefs.h, 194Icm426xxDefs.h, 196ICM426XX_OIS2_CONFIG1_DEC_tICM426XX_PWR_MGMT_0_IDLE_tIcm426xxDefs.h, 194Icm426xxDefs.h, 196ICM426XX_OIS2_CONFIG1_GYRO_DISICM426XX_PWR_MGMT_0_TEMP_DISIcm426xxDefs.h, 195Icm426xxDefs.h, 196ICM426XX_OIS2_CONFIG1_GYRO_ENICM426XX_PWR_MGMT_0_TEMP_EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                           |                                        |
| ICM426XX_OIS2_CONFIG1_DEC_t Icm426xxDefs.h, 194 ICM426XX_OIS2_CONFIG1_GYRO_DIS Icm426xxDefs.h, 195 ICM426XX_OIS2_CONFIG1_GYRO_EN ICM426XX_OIS2_CONFIG1_GYRO_EN ICM426XX_PWR_MGMT_0_TEMP_DIS Icm426xxDefs.h, 196 ICM426XX_PWR_MGMT_0_TEMP_EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                           |                                        |
| Icm426xxDefs.h, 194Icm426xxDefs.h, 196ICM426XX_OIS2_CONFIG1_GYRO_DISICM426XX_PWR_MGMT_0_TEMP_DISIcm426xxDefs.h, 195Icm426xxDefs.h, 196ICM426XX_OIS2_CONFIG1_GYRO_ENICM426XX_PWR_MGMT_0_TEMP_EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                           |                                        |
| ICM426XX_OIS2_CONFIG1_GYRO_DIS Icm426xxDefs.h, 195 ICM426XX_PWR_MGMT_0_TEMP_DIS Icm426xxDefs.h, 196 ICM426XX_OIS2_CONFIG1_GYRO_EN ICM426XX_PWR_MGMT_0_TEMP_EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                           |                                        |
| Icm426xxDefs.h, 195Icm426xxDefs.h, 196ICM426XX_OIS2_CONFIG1_GYRO_ENICM426XX_PWR_MGMT_0_TEMP_EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                           |                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                           |                                        |
| Icm426xxDefs.h, 195 Icm426xxDefs.h, 196                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ICM426XX_OIS2_CONFIG1_GYRO_EN             | ICM426XX_PWR_MGMT_0_TEMP_EN            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Icm426xxDefs.h, 195                       | Icm426xxDefs.h, 196                    |

| ICM426XX_PWR_MGMT_0_TEMP_t                | ICM426XX_TMST_CONFIG_RESOL_16us           |
|-------------------------------------------|-------------------------------------------|
| lcm426xxDefs.h, 196                       | Icm426xxDefs.h, 199                       |
| ICM426XX_SENSOR_CONFIG2_OIS_MODE_32KHZ    | ICM426XX_TMST_CONFIG_RESOL_1us            |
| lcm426xxDefs.h, 197                       | Icm426xxDefs.h, 199                       |
| ICM426XX_SENSOR_CONFIG2_OIS_MODE_8KHZ     | ICM426XX_TMST_CONFIG_RESOL_t              |
| lcm426xxDefs.h, 197                       | Icm426xxDefs.h, 198                       |
| ICM426XX_SENSOR_CONFIG2_OIS_MODE_DIS      | ICM426XX_TMST_CONFIG_TMST_DIS             |
| lcm426xxDefs.h, 197                       | Icm426xxDefs.h, 199                       |
| ICM426XX_SENSOR_CONFIG2_OIS_MODE_t        | ICM426XX_TMST_CONFIG_TMST_EN              |
| lcm426xxDefs.h, 196                       | Icm426xxDefs.h, 199                       |
| ICM426XX_SERIAL_IF_TYPE_t                 | ICM426XX_TMST_CONFIG_TMST_EN_t            |
| Transport, 52                             | Icm426xxDefs.h, 199                       |
| ICM426XX_SIGNAL_PATH_RESET_DMP_INIT_DIS   | ICM426XX_TMST_CONFIG_TMST_FSYNC_DIS       |
| lcm426xxDefs.h, 197                       | Icm426xxDefs.h, 199                       |
| ICM426XX_SIGNAL_PATH_RESET_DMP_INIT_EN    | ICM426XX_TMST_CONFIG_TMST_FSYNC_EN        |
| lcm426xxDefs.h, 197                       | Icm426xxDefs.h, 199                       |
| ICM426XX_SIGNAL_PATH_RESET_DMP_INIT_t     | ICM426XX_TMST_CONFIG_TMST_FSYNC_EN_t      |
| lcm426xxDefs.h, 197                       | Icm426xxDefs.h, 199                       |
| ICM426XX_SIGNAL_PATH_RESET_DMP_MEM_RESET_ | _IDI9426XX_TMST_CONFIG_TMST_TO_REGS_DIS   |
| lcm426xxDefs.h, 197                       | Icm426xxDefs.h, 199                       |
| ICM426XX_SIGNAL_PATH_RESET_DMP_MEM_RESET_ | _IEM426XX_TMST_CONFIG_TMST_TO_REGS_EN     |
| lcm426xxDefs.h, 197                       | Icm426xxDefs.h, 199                       |
| ICM426XX_SIGNAL_PATH_RESET_DMP_MEM_RESET_ | _tCM426XX_TMST_CONFIG_TMST_TO_REGS_EN_t   |
| lcm426xxDefs.h, 197                       | Icm426xxDefs.h, 199                       |
| ICM426XX_SIGNAL_PATH_RESET_FIFO_FLUSH_DIS | ICM426XX_UI_I2C                           |
| lcm426xxDefs.h, 197                       | Transport, 51                             |
| ICM426XX_SIGNAL_PATH_RESET_FIFO_FLUSH_EN  | ICM426XX_UI_I3C                           |
| Icm426xxDefs.h, 197                       | Transport, 51                             |
| ICM426XX_SIGNAL_PATH_RESET_FIFO_FLUSH_t   | ICM426XX_UI_SPI4                          |
| Icm426xxDefs.h, 197                       | Transport, 51                             |
| ICM426XX_SIGNAL_PATH_RESET_TMST_STROBE_DI | •                                         |
| lcm426xxDefs.h, 198                       | ACCEL_DATA_SIZE, 98                       |
| ICM426XX_SIGNAL_PATH_RESET_TMST_STROBE_EN |                                           |
| Icm426xxDefs.h, 198                       | BIT_ACCEL_AAF_BITSHIFT_POS, 98            |
| ICM426XX_SIGNAL_PATH_RESET_TMST_STROBE_t  | BIT_ACCEL_AAF_DELT_MASK, 99               |
| Icm426xxDefs.h, 197                       | BIT ACCEL AAF DELT POS, 99                |
| ICM426XX_SMD_CONFIG_SMD_MODE_DISABLED     | BIT_ACCEL_AAF_DELTSQR_MASK_HI, 99         |
| Icm426xxDefs.h, 198                       | BIT_ACCEL_AAF_DELTSQR_MASK_LO, 99         |
| ICM426XX_SMD_CONFIG_SMD_MODE_LONG         | BIT_ACCEL_AAF_DELTSQR_POS_HI, 99          |
| Icm426xxDefs.h, 198                       | BIT_ACCEL_AAF_DELTSQR_POS_LO, 99          |
| ICM426XX_SMD_CONFIG_SMD_MODE_SHORT        | BIT_ACCEL_AAF_DIS_MASK, 99                |
| lcm426xxDefs.h, 198                       | BIT_ACCEL_AAF_DIS_POS, 99                 |
| ICM426XX_SMD_CONFIG_SMD_MODE_t            | BIT_ACCEL_CONFIGO_FS_SEL_MASK, 100        |
| Icm426xxDefs.h, 198                       | BIT_ACCEL_CONFIG0_FS_SEL_POS, 100         |
| ICM426XX_SMD_CONFIG_SMD_MODE_WOM          | BIT_ACCEL_CONFIG0_ODR_MASK, 100           |
| Icm426xxDefs.h, 198                       | BIT_ACCEL_CONFIGO_ODR_POS, 100            |
| ICM426XX_SMD_CONFIG_WOM_INT_MODE_ANDED    | BIT_ACCEL_CONFIG1_ACCEL_DEC2_M2_ORD_MASK, |
| Icm426xxDefs.h, 198                       | 100                                       |
| ICM426XX_SMD_CONFIG_WOM_INT_MODE_ORED     | BIT_ACCEL_CONFIG1_ACCEL_DEC2_M2_ORD_POS,  |
| Icm426xxDefs.h, 198                       | 100                                       |
| ICM426XX_SMD_CONFIG_WOM_INT_MODE_t        | BIT_ACCEL_CONFIG1_ACCEL_UI_FILT_ORD_MASK, |
| Icm426xxDefs.h, 198                       | 100                                       |
| ICM426XX_SMD_CONFIG_WOM_MODE_CMP_INIT     | BIT_ACCEL_CONFIG1_ACCEL_UI_FILT_ORD_POS,  |
| Icm426xxDefs.h, 198                       | 100                                       |
| ICM426XX_SMD_CONFIG_WOM_MODE_CMP_PREV     | BIT_ACCEL_LP_CLK_SEL_MASK, 101            |
| Icm426xxDefs.h, 198                       |                                           |
|                                           | BIT_ACCEL_LP_CLK_SEL_POS, 101             |
| ICM426XX_SMD_CONFIG_WOM_MODE_t            |                                           |

```
BIT_ACCEL_X_OFFUSER_POS_HI, 101
                                               106
BIT ACCEL X OFFUSER POS LO, 101
                                           BIT_APEX_CONFIG4_TILT_WAIT_TIME_MASK,
BIT_ACCEL_X_ST_EN, 101
                                               106
BIT_ACCEL_Y_OFFUSER_MASK_HI, 101
                                           BIT_APEX_CONFIG4_TILT_WAIT_TIME_POS,
BIT ACCEL Y OFFUSER MASK LO, 102
BIT ACCEL Y OFFUSER POS HI, 102
                                           BIT APEX CONFIG5 R2W MOUNTING MATRIX MASK,
BIT ACCEL Y OFFUSER POS LO, 102
                                               106
BIT ACCEL Y ST EN, 102
                                           BIT APEX CONFIG5 R2W MOUNTING MATRIX POS,
BIT ACCEL Z OFFUSER MASK HI, 102
BIT ACCEL Z OFFUSER MASK LO, 102
                                           BIT APEX CONFIG6 R2W SLEEP GEST DELAY MASK,
BIT_ACCEL_Z_OFFUSER_POS HI, 102
                                               107
BIT_ACCEL_Z_OFFUSER_POS_LO, 102
                                           BIT_APEX_CONFIG6_R2W_SLEEP_GEST_DELAY_POS,
BIT_ACCEL_Z_ST_EN, 103
BIT APEX CONFIGO DMP ODR MASK, 103
                                           BIT_APEX_CONFIG7_TAP_MAX_PEAK_TOL_MASK,
BIT_APEX_CONFIG0_DMP_ODR_POS, 103
                                               107
BIT_APEX_CONFIG0_DMP_POWER_SAVE_MASK,
                                           BIT_APEX_CONFIG7_TAP_MAX_PEAK_TOL_POS,
BIT_APEX_CONFIG0_DMP_POWER_SAVE_POS,
                                           BIT_APEX_CONFIG7_TAP_MIN_JERK_THR_MASK,
   103
                                               107
BIT APEX CONFIGO PEDO EN MASK, 103
                                           BIT_APEX_CONFIG7_TAP_MIN_JERK_THR_POS,
BIT APEX CONFIGO PEDO EN POS, 103
BIT APEX CONFIGO R2W EN MASK, 103
                                           BIT APEX CONFIG8 TAP TAVG MASK, 107
BIT_APEX_CONFIG0_R2W_EN_POS, 104
                                           BIT_APEX_CONFIG8_TAP_TAVG_POS, 108
                                           BIT_APEX_CONFIG8_TAP_TMAX_MASK, 108
BIT_APEX_CONFIGO_TAP_ENABLE_MASK, 104
BIT APEX CONFIGO TAP ENABLE POS, 104
                                           BIT APEX CONFIG8 TAP TMAX POS, 108
BIT_APEX_CONFIG0_TILT_EN_MASK, 104
                                           BIT_APEX_CONFIG8_TAP_TMIN_MASK, 108
                                           BIT_APEX_CONFIG8_TAP_TMIN_POS, 108
BIT_APEX_CONFIG0_TILT_EN_POS, 104
BIT APEX CONFIG1 DMP POWER SAVE TIME SEL BUTSAKPEX CONFIG9 SENSITIVITY MODE MASK,
                                               108
BIT_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_PROSAPEX_CONFIG9_SENSITIVITY_MODE_POS,
   104
                                               108
BIT_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_MBSIK_APEX_DATA3_ACTIVITY_CLASS_MASK,
   104
BIT_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_POST, APEX_DATA3_ACTIVITY_CLASS_POS, 109
   105
                                           BIT_APEX_DATA3_DMP_IDLE_MASK, 109
BIT_APEX_CONFIG2_PEDO_AMP_TH_MASK,
                                           BIT_APEX_DATA3_DMP_IDLE_POS, 109
                                           BIT APEX DATA4 TAP AXIS MASK, 109
   105
                                           BIT_APEX_DATA4_TAP_AXIS_POS, 109
BIT_APEX_CONFIG2_PEDO_AMP_TH_POS,
                                           BIT APEX DATA4 TAP DIR MASK, 109
BIT APEX CONFIG2 PEDO STEP CNT TH MASK,
                                           BIT APEX DATA4 TAP DIR POS, 109
                                           BIT_APEX_DATA4_TAP_NUM_MASK, 109
   105
                                           BIT_APEX_DATA4_TAP_NUM_POS, 110
BIT_APEX_CONFIG2_PEDO_STEP_CNT_TH_POS,
   105
                                           BIT_APEX_DATA5_DOUBLE_TAP_TIMING_MASK,
BIT APEX CONFIG3 PEDO HI ENRGY TH MASK,
                                               110
                                           BIT_APEX_DATA5_DOUBLE_TAP_TIMING_POS,
   105
BIT_APEX_CONFIG3_PEDO_HI_ENRGY_TH_POS,
                                               110
                                           BIT_CHIP_CONFIG_RESET_MASK, 110
   105
                                           BIT CHIP CONFIG RESET POS, 110
BIT_APEX_CONFIG3_PEDO_SB_TIMER_TH_MASK,
   105
                                           BIT CHIP CONFIG SPI MODE MASK, 110
BIT_APEX_CONFIG3_PEDO_SB_TIMER_TH_POS,
                                           BIT_CHIP_CONFIG_SPI_MODE_POS, 110
   106
                                           BIT DATA ENDIAN MASK, 111
BIT APEX CONFIG3 PEDO STEP DET TH MASK,
                                           BIT DATA ENDIAN POS, 111
                                           BIT DEVICE CONFIG RESET MASK, 111
   106
BIT_APEX_CONFIG3_PEDO_STEP_DET_TH_POS,
                                           BIT_DEVICE_CONFIG_RESET_POS, 111
                                           BIT_DEVICE_CONFIG_SPI_MODE_MASK, 111
BIT_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_MASK, BIT_DEVICE_CONFIG_SPI_MODE_POS, 111
                                           BIT_DMP_MEM_ACCESS_EN, 111
   106
BIT_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_POS, BIT_FDR_CONFIG_FDR_SEL_MASK, 111
```

| BIT_FDR_CONFIG_FDR_SEL_POS, 112                        | BIT_GYRO_CONFIG1_GYRO_UI_FILT_ORD_POS,  |
|--------------------------------------------------------|-----------------------------------------|
| BIT_FIFO_CONFIG1_ACCEL_MASK, 112                       | 118                                     |
| BIT_FIFO_CONFIG1_ACCEL_POS, 112                        | BIT_GYRO_CONFIG1_TEMP_FILT_BW_MASK,     |
| BIT_FIFO_CONFIG1_GYRO_MASK, 112                        | 118                                     |
| BIT_FIFO_CONFIG1_GYRO_POS, 112                         | BIT_GYRO_CONFIG1_TEMP_FILT_BW_POS,      |
| BIT_FIFO_CONFIG1_HIRES_MASK, 112                       | 118                                     |
| BIT_FIFO_CONFIG1_HIRES_POS, 112                        | BIT_GYRO_NF_DIS_MASK, 118               |
| BIT_FIFO_CONFIG1_RESUME_PARTIAL_RD_MASK,               | BIT_GYRO_NF_DIS_POS, 118                |
| 112                                                    | BIT_GYRO_X_OFFUSER_MASK_HI, 118         |
| BIT_FIFO_CONFIG1_RESUME_PARTIAL_RD_POS,                | BIT_GYRO_X_OFFUSER_MASK_LO, 118         |
| 113                                                    | BIT GYRO X OFFUSER POS HI, 118          |
| BIT_FIFO_CONFIG1_TEMP_MASK, 113                        | BIT_GYRO_X_OFFUSER_POS_LO, 119          |
| BIT_FIFO_CONFIG1_TEMP_POS, 113                         | BIT_GYRO_X_ST_EN, 119                   |
| BIT_FIFO_CONFIG1_TMST_FSYNC_MASK, 113                  | BIT_GYRO_Y_OFFUSER_MASK_HI, 119         |
| BIT_FIFO_CONFIG1_TMST_FSYNC_POS, 113                   | BIT_GYRO_Y_OFFUSER_MASK_LO, 119         |
| BIT_FIFO_CONFIG1_WM_GT_TH_MASK, 113                    | BIT_GYRO_Y_OFFUSER_POS_HI, 119          |
| BIT_FIFO_CONFIG1_WM_GT_TH_POS, 113                     | BIT_GYRO_Y_OFFUSER_POS_LO, 119          |
| BIT_FIFO_CONFIG_MODE_MASK, 113                         | BIT_GYRO_Y_ST_EN, 119                   |
| BIT_FIFO_CONFIG_MODE_POS, 114                          | BIT_GYRO_Z_OFFUSER_MASK_HI, 119         |
| BIT FIFO COUNT ENDIAN MASK, 114                        | BIT_GYRO_Z_OFFUSER_MASK_LO, 120         |
| BIT FIFO COUNT ENDIAN POS, 114                         | BIT_GYRO_Z_OFFUSER_POS_HI, 120          |
| BIT_FIFO_COUNT_REC_MASK, 114                           | BIT_GYRO_Z_OFFUSER_POS_LO, 120          |
| BIT_FIFO_COUNT_REC_POS, 114                            | BIT_GYRO_Z_ST_EN, 120                   |
| BIT_FIFO_MEM_RD_SYS, 114                               | BIT_INT_CONFIG1_ASY_RST_MASK, 120       |
| BIT_FIFO_MEM_WR_SER, 114                               | BIT_INT_CONFIG1_ASY_RST_POS, 120        |
| BIT_FIFO_SREG_INVALID_IND_MASK, 114                    | BIT_INT_CONFIG_INT1_DRIVE_CIRCUIT_MASK, |
| BIT_FIFO_SREG_INVALID_IND_POS, 115                     | 120                                     |
| BIT_FSYNC_CONFIG_UI_SEL_MASK, 115                      | BIT_INT_CONFIG_INT1_DRIVE_CIRCUIT_POS,  |
| BIT_FSYNC_CONFIG_UI_SEL_POS, 115                       | 120                                     |
| BIT_GYRO_AAF_BITSHIFT_MASK, 115                        | BIT_INT_CONFIG_INT1_POLARITY_MASK, 121  |
| BIT_GYRO_AAF_BITSHIFT_POS, 115                         | BIT_INT_CONFIG_INT1_POLARITY_POS, 121   |
| BIT_GYRO_AAF_DELT_MASK, 115                            | BIT_INT_CONFIG_INT2_DRIVE_CIRCUIT_MASK, |
| BIT_GYRO_AAF_DELT_POS, 115                             | 121                                     |
| BIT_GYRO_AAF_DELTSQR_MASK_HI, 115                      | BIT_INT_CONFIG_INT2_DRIVE_CIRCUIT_POS,  |
| BIT_GYRO_AAF_DELTSQR_MASK_LO, 116                      | 121                                     |
| BIT_GYRO_AAF_DELTSQR_POS_HI, 116                       | BIT_INT_CONFIG_INT2_POLARITY_MASK, 121  |
| BIT_GYRO_AAF_DELTSQR_POS_LO, 116                       | BIT_INT_CONFIG_INT2_POLARITY_POS, 121   |
| BIT_GYRO_AAF_DIS_MASK, 116                             | BIT_INT_FIFO_FULL_IBI_EN_POS, 121       |
| BIT_GYRO_AAF_DIS_POS, 116                              | BIT_INT_FIFO_FULL_INT_EN_POS, 121       |
| BIT_GYRO_ACCEL_CONFIG0_ACCEL_FILT_MASK,                | BIT_INT_FIFO_THS_IBI_EN_POS, 122        |
| 116                                                    | BIT_INT_FIFO_THS_INT_EN_POS, 122        |
| BIT_GYRO_ACCEL_CONFIG0_ACCEL_FILT_POS,                 | BIT_INT_OIS1_DRDY_IBI_EN_POS, 122       |
| 116                                                    | BIT_INT_PLL_RDY_IBI_EN_POS, 122         |
| BIT_GYRO_ACCEL_CONFIG0_GYRO_FILT_MASK,                 | BIT_INT_PLL_RDY_INT_EN_POS, 122         |
| 116                                                    | BIT_INT_RESET_DONE_INT_EN_POS, 122      |
| BIT_GYRO_ACCEL_CONFIG0_GYRO_FILT_POS,                  | BIT_INT_SLEEP_DET_IBI_EN_POS, 122       |
| 117                                                    | BIT_INT_SLEEP_DET_INT_EN_POS, 122       |
| BIT_GYRO_CONFIG0_FS_SEL_MASK, 117                      | BIT_INT_SMD_IBI_EN_POS, 123             |
| BIT_GYRO_CONFIG0_FS_SEL_POS, 117                       | BIT_INT_SMD_INT_EN_POS, 123             |
| BIT_GYRO_CONFIG0_ODR_MASK, 117                         | BIT_INT_SOURCE0_FIFO_FULL_INT1_EN, 123  |
| BIT_GYRO_CONFIG0_ODR_POS, 117                          | BIT_INT_SOURCE0_FIFO_THS_INT1_EN, 123   |
| ${\tt BIT\_GYRO\_CONFIG1\_GYRO\_DEC2\_M2\_ORD\_MASK},$ | BIT_INT_SOURCE0_PLL_RDY_INT1_EN, 123    |
| 117                                                    | BIT_INT_SOURCE0_RESET_DONE_INT1_EN,     |
| BIT_GYRO_CONFIG1_GYRO_DEC2_M2_ORD_POS,                 | 123                                     |
| 117                                                    | BIT_INT_SOURCE0_UI_AGC_RDY_INT1_EN,     |
| BIT_GYRO_CONFIG1_GYRO_UI_FILT_ORD_MASK,                | 123                                     |
| 117                                                    | BIT_INT_SOURCE0_UI_DRDY_INT1_EN, 123    |
|                                                        | BIT_INT_SOURCE0_UI_FSYNC_INT1_EN, 124   |

| BIT_INT_SOURCE10_SLEEP_DET_IBI_EN, 124 BIT_INT_SOURCE10_STEP_CNT_OVFL_IBI_EN, 124 |
|-----------------------------------------------------------------------------------|
| BIT_INT_SOURCE10_STEP_DET_IBI_EN, 124 BIT_INT_SOURCE10_TAP_DET_IBI_EN, 124        |
| BIT_INT_SOURCE10_TILT_DET_IBI_EN, 124                                             |
| BIT_INT_SOURCE10_WAKE_DET_IBI_EN, 124                                             |
| BIT_INT_SOURCE1_SMD_INT1_EN, 124                                                  |
| BIT_INT_SOURCE1_WOM_X_INT1_EN, 125                                                |
| BIT_INT_SOURCE1_WOM_Y_INT1_EN, 125                                                |
| BIT_INT_SOURCE1_WOM_Z_INT1_EN, 125                                                |
| BIT_INT_SOURCE2_OIS1_AGC_RDY_INT1_EN,                                             |
| 125                                                                               |
| BIT_INT_SOURCE2_OIS1_DRDY_INT1_EN, 125                                            |
| BIT_INT_SOURCE2_OIS1_FSYNC_INT1_EN,                                               |
| 125                                                                               |
| BIT_INT_SOURCE2_OIS2_AGC_RDY_INT1_EN, 125                                         |
| BIT INT SOURCE2 OIS2 DRDY INT1 EN, 125                                            |
| BIT_INT_SOURCE2_OIS2_FSYNC_INT1_EN,                                               |
| 126                                                                               |
| BIT_INT_SOURCE3_FIFO_FULL_INT2_EN, 126                                            |
| BIT_INT_SOURCE3_FIFO_THS_INT2_EN, 126                                             |
| BIT_INT_SOURCE3_PLL_RDY_INT2_EN, 126                                              |
| BIT_INT_SOURCE3_RESET_DONE_INT2_EN,                                               |
| 126                                                                               |
| BIT_INT_SOURCE3_UI_AGC_RDY_INT2_EN,                                               |
| 126                                                                               |
| BIT_INT_SOURCE3_UI_DRDY_INT2_EN, 126                                              |
| BIT_INT_SOURCE3_UI_FSYNC_INT2_EN, 126                                             |
| BIT_INT_SOURCE4_SMD_INT2_EN, 127                                                  |
| BIT_INT_SOURCE4_WOM_X_INT2_EN, 127                                                |
| BIT_INT_SOURCE4_WOM_Y_INT2_EN, 127                                                |
| BIT_INT_SOURCE4_WOM_Z_INT2_EN, 127                                                |
| BIT_INT_SOURCE5_OIS1_AGC_RDY_INT2_EN, 127                                         |
| BIT INT SOURCE5 OIS1 DRDY INT2 EN, 127                                            |
| BIT_INT_SOURCE5_OIS1_BRDY_INT2_EN, 127 BIT_INT_SOURCE5_OIS1_FSYNC_INT2_EN,        |
| 127                                                                               |
| BIT INT SOURCE5 OIS2 AGC RDY INT2 EN,                                             |
| 127                                                                               |
| BIT_INT_SOURCE5_OIS2_DRDY_INT2_EN, 128                                            |
| BIT_INT_SOURCE5_OIS2_FSYNC_INT2_EN,                                               |
| 128                                                                               |
| BIT_INT_SOURCE6_SLEEP_DET_INT1_EN, 128                                            |
| BIT_INT_SOURCE6_STEP_CNT_OVFL_INT1_EN,                                            |
| 128                                                                               |
| BIT_INT_SOURCE6_STEP_DET_INT1_EN, 128                                             |
| BIT_INT_SOURCE6_TAP_DET_INT1_EN, 128                                              |
| BIT_INT_SOURCE6_TILT_DET_INT1_EN, 128                                             |
| BIT_INT_SOURCE6_WAKE_DET_INT1_EN, 128                                             |
| BIT_INT_SOURCE7_SLEEP_DET_INT2_EN, 129                                            |
| BIT_INT_SOURCE7_STEP_CNT_OVFL_INT2_EN, 129                                        |
| BIT_INT_SOURCE7_STEP_DET_INT2_EN, 129                                             |
| BIT_INT_SOURCE7_TAP_DET_INT2_EN, 129                                              |
| BIT_INT_SOURCE7_TILT_DET_INT2_EN, 129                                             |
| BIT_INT_SOURCE7_WAKE_DET_INT2_EN, 129                                             |
|                                                                                   |

BIT\_INT\_SOURCE8\_FIFO\_FULL\_IBI\_EN, 129 BIT INT SOURCE8 FIFO THS IBI EN, 129 BIT\_INT\_SOURCE8\_OIS1\_DRDY\_IBI\_EN, 130 BIT\_INT\_SOURCE8\_PLL\_RDY\_IBI\_EN, 130 BIT\_INT\_SOURCE8\_UI\_AGC\_RDY\_IBI\_EN, 130 BIT INT SOURCE8 UI DRDY IBI EN, 130 BIT INT SOURCE8 UI FSYNC IBI EN, 130 BIT INT SOURCE9 SMD IBI EN, 130 BIT INT SOURCE9 WOM X IBI EN, 130 BIT\_INT\_SOURCE9\_WOM\_Y\_IBI\_EN, 130 BIT\_INT\_SOURCE9\_WOM\_Z\_IBI\_EN, 131 BIT\_INT\_STATUS2\_SMD\_INT, 131 BIT\_INT\_STATUS2\_WOM\_X\_INT, 131 BIT INT STATUS2 WOM Y INT, 131 BIT\_INT\_STATUS2\_WOM\_Z\_INT, 131 BIT\_INT\_STATUS3\_SLEEP\_DET, 131 BIT INT STATUS3 STEP CNT OVFL, 131 BIT INT STATUS3 STEP DET, 131 BIT\_INT\_STATUS3\_TAP\_DET, 132 BIT\_INT\_STATUS3\_TILT\_DET, 132 BIT INT STATUS3 WAKE DET, 132 BIT INT STATUS AGC RDY, 132 BIT\_INT\_STATUS\_DRDY, 132 BIT\_INT\_STATUS\_FIFO\_FULL, 132 BIT INT STATUS FIFO THS, 132 BIT\_INT\_STATUS\_OIS1\_AGC\_RDY, 132 BIT\_INT\_STATUS\_OIS1\_DRDY, 133 BIT INT STATUS OIS1 FSYNC, 133 BIT INT STATUS OIS2 AGC RDY, 133 BIT INT STATUS OIS2 DRDY, 133 BIT\_INT\_STATUS\_OIS2\_FSYNC, 133 BIT\_INT\_STATUS\_PLL\_RDY, 133 BIT INT STATUS RESET DONE, 133 BIT\_INT\_STATUS\_UI\_FSYNC, 133 BIT\_INT\_STEP\_CNT\_OVFL\_IBI\_EN\_POS, 134 BIT\_INT\_STEP\_CNT\_OVFL\_INT\_EN\_POS, 134 BIT INT STEP DET IBI EN POS, 134 BIT\_INT\_STEP\_DET\_INT\_EN\_POS, 134 BIT INT TAP DET IBI EN POS, 134 BIT INT TAP DET INT EN POS, 134 BIT\_INT\_TDEASSERT\_MASK, 134 BIT\_INT\_TDEASSERT\_POS, 134 BIT INT TILT DET IBI EN POS, 135 BIT INT TILT DET INT EN POS, 135 BIT INT TPULSE DURATION MASK, 135 BIT\_INT\_TPULSE\_DURATION\_POS, 135 BIT\_INT\_UI\_AGC\_RDY\_IBI\_EN\_POS, 135 BIT INT UI AGC RDY INT EN POS, 135 BIT INT UI DRDY IBI EN POS, 135 BIT\_INT\_UI\_DRDY\_INT\_EN\_POS, 135 BIT INT UI FSYNC IBI EN POS, 136 BIT INT UI FSYNC INT EN POS, 136 BIT\_INT\_WAKE\_DET\_IBI\_EN\_POS, 136 BIT\_INT\_WAKE\_DET\_INT\_EN\_POS, 136 BIT\_INT\_WOM\_X\_IBI\_EN\_POS, 136 BIT INT WOM X INT EN POS, 136 BIT\_INT\_WOM\_Y\_IBI\_EN\_POS, 136 BIT\_INT\_WOM\_Y\_INT\_EN\_POS, 136

| BIT_INT_WOM_Z_IBI_EN_POS, 137           | BIT_PWR_MGMT_0_TEMP_MASK, 142            |
|-----------------------------------------|------------------------------------------|
| BIT_INT_WOM_Z_INT_EN_POS, 137           | BIT_PWR_MGMT_0_TEMP_POS, 143             |
| BIT_INTF_CONFIG4_AP_SPI_MASK, 137       | BIT_RTC_MODE_MASK, 143                   |
| BIT_INTF_CONFIG4_AP_SPI_POS, 137        | BIT_RTC_MODE_POS, 143                    |
| BIT_INTF_CONFIG4_AUX1_SPI_MASK, 137     | BIT_SENSOR_CONFIG2_OIS_MODE_MASK,        |
| BIT_INTF_CONFIG4_AUX1_SPI_POS, 137      | 143                                      |
| BIT_INTF_CONFIG5_GPIO_PAD_SEL_MASK,     | BIT_SENSOR_CONFIG2_OIS_MODE_POS, 143     |
| 137                                     |                                          |
|                                         | BIT_SIGNAL_PATH_RESET_DMP_INIT_MASK,     |
| BIT_INTF_CONFIG5_GPIO_PAD_SEL_POS, 137  | 143                                      |
| BIT_INTF_CONFIG6_I3C_DDR_EN_MASK, 138   | BIT_SIGNAL_PATH_RESET_DMP_INIT_POS,      |
| BIT_INTF_CONFIG6_I3C_DDR_EN_POS, 138    | 143                                      |
| BIT_INTF_CONFIG6_I3C_IBI_BYTE_EN_MASK,  | BIT_SIGNAL_PATH_RESET_DMP_MEM_RESET_MASK |
| 138                                     | 143                                      |
| BIT_INTF_CONFIG6_I3C_IBI_BYTE_EN_POS,   | BIT_SIGNAL_PATH_RESET_DMP_MEM_RESET_POS, |
| 138                                     | 144                                      |
| BIT_INTF_CONFIG6_I3C_IBI_EN_MASK, 138   | BIT_SIGNAL_PATH_RESET_FIFO_FLUSH_MASK,   |
| BIT_INTF_CONFIG6_I3C_IBI_EN_POS, 138    | 144                                      |
| BIT_INTF_CONFIG6_I3C_SDR_EN_MASK, 138   | BIT_SIGNAL_PATH_RESET_FIFO_FLUSH_POS,    |
| BIT_INTF_CONFIG6_I3C_SDR_EN_POS, 138    | 144                                      |
| BIT_MEM_OTP_ACCESS_EN, 139              | BIT_SIGNAL_PATH_RESET_TMST_STROBE_MASK,  |
| BIT_OIS1_CONFIG1_ACCEL_EN_MASK, 139     | 144                                      |
| BIT_OIS1_CONFIG1_ACCEL_EN_POS, 139      | BIT_SIGNAL_PATH_RESET_TMST_STROBE_POS,   |
| BIT_OIS1_CONFIG1_ACCEL_LP_CLK_SEL_MASK, | 144                                      |
| 139                                     | BIT_SMD_CONFIG_SMD_MODE_MASK, 144        |
|                                         |                                          |
| BIT_OIS1_CONFIG1_ACCEL_LP_CLK_SEL_POS,  | BIT_SMD_CONFIG_SMD_MODE_POS, 144         |
| 139                                     | BIT_SMD_CONFIG_WOM_INT_MODE_MASK,        |
| BIT_OIS1_CONFIG1_DEC_MASK, 139          | 144                                      |
| BIT_OIS1_CONFIG1_DEC_POS, 139           | BIT_SMD_CONFIG_WOM_INT_MODE_POS, 145     |
| BIT_OIS1_CONFIG1_GYRO_EN_MASK, 139      | BIT_SMD_CONFIG_WOM_MODE_MASK, 145        |
| BIT_OIS1_CONFIG1_GYRO_EN_POS, 140       | BIT_SMD_CONFIG_WOM_MODE_POS, 145         |
| BIT_OIS1_CONFIG2_ACCEL_FS_SEL_MASK,     | BIT_SPI_MODE_OIS1_MASK, 145              |
| 140                                     | BIT_SPI_MODE_OIS1_POS, 145               |
| BIT_OIS1_CONFIG2_ACCEL_FS_SEL_POS, 140  | BIT_SPI_MODE_OIS2_MASK, 145              |
| BIT_OIS1_CONFIG2_GYRO_FS_SEL_MASK,      | BIT_SPI_MODE_OIS2_POS, 145               |
| 140                                     | BIT_ST_REGULATOR_EN, 145                 |
| BIT_OIS1_CONFIG2_GYRO_FS_SEL_POS, 140   | BIT_TMST_CONFIG_RESOL_MASK, 146          |
| BIT OIS2 CONFIG1 ACCEL EN MASK, 140     | BIT_TMST_CONFIG_RESOL_POS, 146           |
| BIT_OIS2_CONFIG1_ACCEL_EN_POS, 140      | BIT_TMST_CONFIG_TMST_EN_MASK, 146        |
| BIT_OIS2_CONFIG1_ACCEL_LP_CLK_SEL_MASK, | BIT_TMST_CONFIG_TMST_EN_POS, 146         |
| 140                                     | BIT TMST CONFIG TMST FSYNC MASK, 146     |
|                                         |                                          |
| BIT_OIS2_CONFIG1_ACCEL_LP_CLK_SEL_POS,  | BIT_TMST_CONFIG_TMST_FSYNC_POS, 146      |
| 141                                     | BIT_TMST_CONFIG_TMST_TO_REGS_EN_MASK,    |
| BIT_OIS2_CONFIG1_DEC_MASK, 141          | 146                                      |
| BIT_OIS2_CONFIG1_DEC_POS, 141           | BIT_TMST_CONFIG_TMST_TO_REGS_EN_POS,     |
| BIT_OIS2_CONFIG1_GYRO_EN_MASK, 141      | 146                                      |
| BIT_OIS2_CONFIG1_GYRO_EN_POS, 141       | FIFO_16BYTES_PACKET_SIZE, 147            |
| BIT_OIS2_CONFIG2_ACCEL_FS_SEL_MASK,     | FIFO_20BYTES_PACKET_SIZE, 147            |
| 141                                     | FIFO_ACCEL_DATA_SIZE, 147                |
| BIT_OIS2_CONFIG2_ACCEL_FS_SEL_POS, 141  | FIFO_ACCEL_GYRO_HIGH_RES_SIZE, 147       |
| BIT_OIS2_CONFIG2_GYRO_FS_SEL_MASK,      | FIFO_GYRO_DATA_SIZE, 147                 |
| 141                                     | FIFO_HEADER_ACC, 147                     |
| BIT_OIS2_CONFIG2_GYRO_FS_SEL_POS, 142   | FIFO_HEADER_FSYNC, 147                   |
| BIT_PWR_MGMT_0_ACCEL_MODE_MASK, 142     | FIFO_HEADER_GYRO, 148                    |
| BIT_PWR_MGMT_0_ACCEL_MODE_POS, 142      | FIFO_HEADER_HEADER_20, 148               |
| BIT_PWR_MGMT_0_GYRO_MODE_MASK, 142      | FIFO_HEADER_MSG, 148                     |
| BIT_PWR_MGMT_0_GYRO_MODE_POS, 142       | FIFO_HEADER_ODR_ACCEL, 148               |
|                                         |                                          |
| BIT_PWR_MGMT_0_IDLE_MASK, 142           | FIFO_HEADER_ODR_GYRO, 148                |
| BIT_PWR_MGMT_0_IDLE_POS, 142            | FIFO_HEADER_SIZE, 148                    |

| FIFO_HEADER_TMST, 148                   | ICM426XX_ACCEL_CONFIG0_ODR_6_25_HZ,                                        |
|-----------------------------------------|----------------------------------------------------------------------------|
| FIFO_TEMP_DATA_SIZE, 148                | 173                                                                        |
| FIFO_TEMP_HIGH_RES_SIZE, 149            | ICM426XX_ACCEL_CONFIG0_ODR_8_KHZ, 173                                      |
| FIFO_TS_FSYNC_SIZE, 149                 | ICM426XX_ACCEL_CONFIG0_ODR_t, 172                                          |
| GYRO_DATA_SIZE, 149                     | ICM426XX_ACCEL_CONFIG_ACCEL_UI_FILT_ORD_1ST_ORDER                          |
| I3C_IBI_PAYLOAD_ALL, 149                | 173                                                                        |
| I3C_IBI_PAYLOAD_CAT_APEX1, 149          | ICM426XX_ACCEL_CONFIG_ACCEL_UI_FILT_ORD_2ND_ORDER                          |
| I3C_IBI_PAYLOAD_CAT_APEX2, 149          | 173                                                                        |
| I3C_IBI_PAYLOAD_CAT_ERROR, 149          | ICM426XX_ACCEL_CONFIG_ACCEL_UI_FILT_ORD_3RD_ORDEF                          |
| I3C_IBI_PAYLOAD_CAT_FIFO, 149           | 173                                                                        |
| I3C_IBI_PAYLOAD_CAT_MISC, 150           | ICM426XX_ACCEL_CONFIG_ACCEL_UI_FILT_ORD_t,                                 |
| I3C_IBI_PAYLOAD_CAT_OIS1_DRDY, 150      | 173                                                                        |
| I3C_IBI_PAYLOAD_CAT_UI_DRDY, 150        | ICM426XX_APEX_CONFIG0_DMP_ODR_100Hz,                                       |
| I3C_IBI_PAYLOAD_TIMEC, 150              | 173                                                                        |
| ICM40608_WHOAMI, 150                    | ICM426XX_APEX_CONFIG0_DMP_ODR_25Hz,                                        |
| ICM42600_WHOAMI, 150                    | 173                                                                        |
| ICM42602_WHOAMI, 150                    | ICM426XX_APEX_CONFIG0_DMP_ODR_500Hz,                                       |
| ICM42605_WHOAMI, 150                    | 173                                                                        |
| ICM42608_WHOAMI, 151                    | ICM426XX_APEX_CONFIG0_DMP_ODR_50Hz,                                        |
| ICM42622 WHOAMI, 151                    | 173                                                                        |
| ICM42631 WHOAMI, 151                    | ICM426XX_APEX_CONFIG0_DMP_ODR_t, 173                                       |
| ICM42633_WHOAMI, 151                    | ICM426XX_APEX_CONFIG0_DMP_POWER_SAVE_DIS,                                  |
| ICM42686P_WHOAMI, 151                   | 174                                                                        |
| ICM42686V_WHOAMI, 151                   | ICM426XX_APEX_CONFIG0_DMP_POWER_SAVE_EN,                                   |
| ICM42688P_WHOAMI, 151                   | 174                                                                        |
| ICM42688V_WHOAMI, 151                   | ICM426XX_APEX_CONFIG0_DMP_POWER_SAVE_t,                                    |
| ICM426XX_ACCEL_AAF_DIS, 172             | 173                                                                        |
| ICM426XX_ACCEL_AAF_DIS_t, 172           | ICM426XX_APEX_CONFIG0_PEDO_EN_DIS,                                         |
| ICM426XX_ACCEL_AAF_EN, 172              | 174                                                                        |
| ICM426XX_ACCEL_CONFIG0_FS_SEL_16g, 172  | ICM426XX_APEX_CONFIG0_PEDO_EN_EN, 174                                      |
| ICM426XX_ACCEL_CONFIG0_FS_SEL_2g, 172   | ICM426XX_APEX_CONFIG0_PED0_EN_t, 174                                       |
| ICM426XX_ACCEL_CONFIG0_FS_SEL_4g, 172   | ICM426XX_APEX_CONFIG0_R2W_EN_DIS, 174                                      |
| ICM426XX_ACCEL_CONFIG0_FS_SEL_8g, 172   | ICM426XX_APEX_CONFIG0_R2W_EN_EN, 174                                       |
| ICM426XX_ACCEL_CONFIG0_FS_SEL_RESERVED, | ICM426XX_APEX_CONFIG0_R2W_EN_t, 174                                        |
| 172                                     | ICM426XX_APEX_CONFIG0_TAP_ENABLE_DIS,                                      |
| ICM426XX ACCEL CONFIG0 FS SEL t, 172    | 174                                                                        |
| ICM426XX_ACCEL_CONFIG0_ODR_100_HZ,      | ICM426XX APEX CONFIGO TAP ENABLE EN,                                       |
| 173                                     | 174                                                                        |
| ICM426XX ACCEL CONFIG0 ODR 12 5 HZ,     | ICM426XX_APEX_CONFIG0_TAP_ENABLE_t,                                        |
| 173                                     | 174                                                                        |
| ICM426XX ACCEL CONFIG0 ODR 16 KHZ,      | ICM426XX_APEX_CONFIG0_TILT_EN_DIS, 175                                     |
| 173                                     | ICM426XX_APEX_CONFIG0_TILT_EN_EN, 175                                      |
|                                         | ICM426XX_APEX_CONFIGU_TILT_EN_EN, 175 ICM426XX_APEX_CONFIGO_TILT_EN_t, 174 |
| ICM426XX_ACCEL_CONFIG0_ODR_1_5625_HZ,   |                                                                            |
| 172                                     | ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_0S                           |
| ICM426XX_ACCEL_CONFIG0_ODR_1_KHZ, 173   | 175                                                                        |
| ICM426XX_ACCEL_CONFIG0_ODR_200_HZ,      | ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_12                           |
| 173                                     | 175                                                                        |
| ICM426XX_ACCEL_CONFIG0_ODR_25_HZ, 173   | ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_16                           |
| ICM426XX_ACCEL_CONFIG0_ODR_2_KHZ, 173   | 175                                                                        |
| ICM426XX_ACCEL_CONFIG0_ODR_32_KHZ,      | ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_20                           |
| 173                                     | 175                                                                        |
| ICM426XX_ACCEL_CONFIG0_ODR_3_125_HZ,    | ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_24                           |
| 172                                     | 175                                                                        |
| ICM426XX_ACCEL_CONFIG0_ODR_4_KHZ, 173   | ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_28                           |
| ICM426XX_ACCEL_CONFIG0_ODR_500_HZ,      | 175                                                                        |
| 172                                     | ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIME_SEL_32                           |
| ICM426XX_ACCEL_CONFIG0_ODR_50_HZ, 173   | 175                                                                        |

ICM426XX\_APEX\_CONFIG1\_DMP\_POWER\_SAVE\_TIME\_SEL\_36

```
175
                                              175
ICM426XX APEX CONFIG1 DMP POWER SAVE TIMECS/12626XOS, APEX CONFIG1 LOW ENERGY AMP TH SEL 40M
                                              175
   175
ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIMECS/1826/APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_45M0
   175
                                              175
ICM426XX APEX CONFIG1 DMP POWER SAVE TIMECS/1826APEX CONFIG1 LOW ENERGY AMP TH SEL 50M
   175
                                               175
ICM426XX APEX CONFIG1 DMP POWER SAVE TIMECS/18/26XSX, APEX CONFIG1 LOW ENERGY AMP TH SEL 55M
                                               175
ICM426XX APEX CONFIG1 DMP POWER SAVE TIMECS/1826S,APEX CONFIG1 LOW ENERGY AMP TH SEL 60M
   175
                                               175
ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIMECS/1826566, APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_65M0
   175
                                              175
ICM426XX APEX CONFIG1 DMP POWER SAVE TIMECS/182680S, APEX CONFIG1 LOW ENERGY AMP TH SEL 70M
   175
                                              175
ICM426XX_APEX_CONFIG1_DMP_POWER_SAVE_TIMECSME268SX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_SEL_75Me
   175
                                              175
ICM426XX APEX CONFIG1 DMP POWER SAVE TIMECM426XX APEX CONFIG1 LOW ENERGY AMP TH SEL 80M
   175
                                              176
ICM426XX APEX CONFIG1 LOW ENERGY AMP TH SCHU426XX63ARMEX, CONFIG1 LOW ENERGY AMP TH SEL 85M
ICM426XX APEX CONFIG1 LOW ENERGY AMP TH SEN426XMCAPEX CONFIG1 LOW ENERGY AMP TH SEL 90M
   176
                                               176
ICM426XX APEX CONFIG1 LOW ENERGY AMP TH SCENU426XMCAPEX CONFIG1 LOW ENERGY AMP TH SEL 95M
ICM426XX APEX CONFIG1 LOW ENERGY AMP TH SSENU426XX4404STNEXX, CONFIG1 LOW ENERGY AMP TH t,
   152
                                              175
ICM426XX APEX CONFIG1 LOW ENERGY AMP TH SEN/42/6X2(1747REX, CONFIG2 PEDO AMP TH 1006632 MG,
   152
                                              154
ICM426XX APEX CONFIG1 LOW ENERGY AMP TH SCHW426XX9949REX, CONFIG2 PEDO AMP TH 1140850 MG,
   152
                                               154
ICM426XX APEX CONFIG1 LOW_ENERGY_AMP_TH_86PV426XX724IREX_CONFIG2_PEDO_AMP_TH_1275068_MG,
   152
ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_80EW426X5649GEREX_CONFIG2_PEDO_AMP_TH_1409286_MG,
   152
                                              154
ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_80EW426X326GRMEX_CONFIG2_PEDO_AMP_TH_1543503_MG,
                                              154
ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_86PV426XX034PREX_CONFIG2_PEDO_AMP_TH_1677721_MG,
ICM426XX APEX CONFIG1 LOW ENERGY AMP TH SCHW426XX8 YORKEX, CONFIG2 PEDO AMP TH 1811939 MG,
                                               154
ICM426XX APEX CONFIG1 LOW ENERGY AMP TH SCENU426X85582FREX, CONFIG2 PEDO AMP TH 1946157 MG,
   153
                                              154
ICM426XX APEX CONFIG1 LOW ENERGY AMP TH SCEN/426X4354REX, CONFIG2 PEDO AMP TH 2080374 MG,
   153
                                              155
ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_80EN4268221_24678023, CONFIG2_PEDO_AMP_TH_2214592_MG,
   153
                                               155
ICM426XX APEX CONFIG1 LOW ENERGY AMP TH SCENU426X9899RMCX, CONFIG2 PEDO AMP TH 2348810 MG,
   153
                                              155
ICM426XX APEX CONFIG1 LOW ENERGY AMP TH SCHW426MXG, APEX CONFIG2 PEDO AMP TH 2483027 MG,
   175
                                               155
ICM426XX APEX CONFIG1 LOW ENERGY AMP TH SCENU426XX674IREX, CONFIG2 PEDO AMP TH 2617245 MG,
   153
                                               155
ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_80EW426855445FREX_CONFIG2_PEDO_AMP_TH_2751463_MG,
   153
                                               155
ICM426XX APEX CONFIG1 LOW ENERGY AMP TH SCENU426XXX CONFIG2 PEDO AMP TH 2885681 MG,
   153
                                              155
ICM426XX_APEX_CONFIG1_LOW_ENERGY_AMP_TH_&CENUG_APEX_CONFIG2_PEDO_AMP_TH_3019898_MG,
```

```
155
                                               177
ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_30MG,
                                           ICM426XX APEX CONFIG3 PEDO SB TIMER TH 75 SAMPLES
   176
                                               177
ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_34MG,
                                           ICM426XX_APEX_CONFIG3_PEDO_SB_TIMER_TH_t,
   176
                                               176
ICM426XX APEX CONFIG2 PEDO AMP TH 38MG,
                                           ICM426XX APEX CONFIG4 R2W SLEEP TIME OUT 10 24S,
   176
                                               177
ICM426XX APEX CONFIG2 PEDO AMP TH 42MG,
                                           ICM426XX APEX CONFIG4 R2W SLEEP TIME OUT 1 28S,
   176
                                               177
ICM426XX APEX CONFIG2 PEDO AMP TH 46MG.
                                           ICM426XX APEX CONFIG4 R2W SLEEP TIME OUT 2 56S.
   176
                                               177
ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_50MG,
                                           ICM426XX_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_3_84S,
   176
                                               177
ICM426XX APEX CONFIG2 PEDO AMP TH 54MG,
                                           ICM426XX APEX CONFIG4 R2W SLEEP TIME OUT 5 12S,
   176
                                               177
ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_58MG,
                                           ICM426XX_APEX_CONFIG4_R2W_SLEEP_TIME_OUT_6_4S,
   176
                                               177
ICM426XX APEX CONFIG2 PEDO AMP TH 62MG,
                                           ICM426XX APEX CONFIG4 R2W SLEEP TIME OUT 7 68S,
   176
                                               177
ICM426XX APEX CONFIG2 PEDO AMP TH 66MG,
                                           ICM426XX APEX CONFIG4 R2W SLEEP TIME OUT 8 96S,
                                               177
ICM426XX APEX CONFIG2 PEDO AMP TH 70MG,
                                           ICM426XX APEX CONFIG4 R2W SLEEP TIME OUT t,
   176
                                               177
ICM426XX APEX CONFIG2 PEDO AMP TH 74MG,
                                           ICM426XX_APEX_CONFIG4_TILT_WAIT_TIME_0S,
                                               177
ICM426XX APEX CONFIG2 PEDO AMP TH 78MG,
                                           ICM426XX APEX CONFIG4 TILT WAIT TIME 2S,
   176
                                               177
ICM426XX APEX CONFIG2 PEDO AMP TH 82MG,
                                           ICM426XX APEX CONFIG4 TILT WAIT TIME 4S,
   176
                                               177
ICM426XX APEX CONFIG2 PEDO AMP TH 86MG,
                                           ICM426XX APEX CONFIG4 TILT WAIT TIME 6S,
   176
                                               177
                                           ICM426XX_APEX_CONFIG4_TILT_WAIT_TIME_t,
ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_90MG,
   176
                                               177
ICM426XX_APEX_CONFIG2_PEDO_AMP_TH_t,
                                           ICM426XX APEX CONFIG5 R2W MOUNTING MATRIX 0,
   176
                                               178
ICM426XX_APEX_CONFIG3_PEDO_HI_ENRGY_TH_107CM426XX_APEX_CONFIG5_R2W_MOUNTING_MATRIX_1,
                                               178
ICM426XX_APEX_CONFIG3_PEDO_HI_ENRGY_TH_136CM426XX_APEX_CONFIG5_R2W_MOUNTING_MATRIX_2,
   176
                                               178
ICM426XX APEX CONFIG3 PEDO HI ENRGY TH 159CM426XX APEX CONFIG5 R2W MOUNTING MATRIX 3,
   176
                                               178
ICM426XX APEX CONFIG3 PEDO HI ENRGY TH 90,ICM426XX APEX CONFIG5 R2W MOUNTING MATRIX 4,
   176
                                               178
ICM426XX APEX CONFIG3 PEDO HI ENRGY TH t, ICM426XX APEX CONFIG5 R2W MOUNTING MATRIX 5,
   176
                                               178
ICM426XX_APEX_CONFIG3_PEDO_SB_TIMER_TH_100C$M410FXKSAPEX_CONFIG5_R2W_MOUNTING_MATRIX_6,
   177
                                               178
ICM426XX APEX CONFIG3 PEDO SB TIMER TH 125C$MM26XXSAPEX CONFIG5 R2W MOUNTING MATRIX 7,
   177
                                               178
ICM426XX APEX CONFIG3 PEDO SB TIMER TH 150CSA426XXSAPEX CONFIG5 R2W MOUNTING MATRIX t,
   177
                                               177
ICM426XX APEX CONFIG3 PEDO SB TIMER TH 175/CS/AND/FX/ESAPEX CONFIG6 R2W SLEEP GEST DELAY 0 32S,
   177
                                               178
ICM426XX_APEX_CONFIG3_PEDO_SB_TIMER_TH_200C$M426XKSAPEX_CONFIG6_R2W_SLEEP_GEST_DELAY_0_64S,
   177
ICM426XX APEX CONFIG3 PEDO SB TIMER TH 225C$A4Q6XXESAPEX CONFIG6 R2W SLEEP GEST DELAY 0 96S,
   177
                                               178
```

ICM426XX\_APEX\_CONFIG3\_PEDO\_SB\_TIMER\_TH\_50\_ISAM1P6XEXS\_APEX\_CONFIG6\_R2W\_SLEEP\_GEST\_DELAY\_1\_28S,

```
178
                                            ICM426XX_APEX_CONFIG9_SENSITIVITY_MODE_NORMAL,
ICM426XX APEX CONFIG6 R2W SLEEP GEST DELAY 1 1653
                                            ICM426XX APEX CONFIG9 SENSITIVITY MODE RESERVED,
   178
ICM426XX_APEX_CONFIG6_R2W_SLEEP_GEST_DELAY_1_92S,
    178
                                            ICM426XX_APEX_CONFIG9_SENSITIVITY_MODE_t,
ICM426XX APEX CONFIG6 R2W SLEEP GEST DELAY 2 1246,
    178
                                            ICM426XX_APEX_DATA3_ACTIVITY_CLASS_OTHER,
ICM426XX APEX CONFIG6 R2W SLEEP GEST DELAY 2 1566S
                                            ICM426XX APEX DATA3 ACTIVITY CLASS RUN,
ICM426XX APEX CONFIG6 R2W SLEEP GEST DELAY t, 180
   178
                                            ICM426XX_APEX_DATA3_ACTIVITY_CLASS_t,
ICM426XX_APEX_CONFIG7_TAP_MAX_PEAK_TOL_12,
                                                180
    178
                                            ICM426XX_APEX_DATA3_ACTIVITY_CLASS_WALK,
ICM426XX_APEX_CONFIG7_TAP_MAX_PEAK_TOL_25
                                                180
                                            ICM426XX_APEX_DATA3_DMP_IDLE_OFF, 180
   178
ICM426XX_APEX_CONFIG7_TAP_MAX_PEAK_TOL_37,ICM426XX_APEX_DATA3_DMP_IDLE_OFF_t,
   178
ICM426XX APEX CONFIG7 TAP MAX PEAK TOL 50, ICM426XX APEX DATA3 DMP IDLE ON, 180
                                            ICM426XX_APEX_DATA4_TAP_AXIS_t, 180
   178
                                            ICM426XX APEX DATA4 TAP AXIS X, 180
ICM426XX APEX CONFIG7 TAP MAX PEAK TOL t,
                                            ICM426XX APEX DATA4 TAP AXIS Y, 180
ICM426XX_APEX_CONFIG7_TAP_MIN_JERK_THR_281M006/4226FAJUAP;EX_DATA4_TAP_AXIS_Z, 180
                                            ICM426XX_APEX_DATA4_TAP_DIR_NEGATIVE,
    156
ICM426XX_APEX_CONFIG8_TAP_TAVG_1SAMPLE,
    179
                                            ICM426XX APEX DATA4 TAP DIR POSITIVE,
ICM426XX_APEX_CONFIG8_TAP_TAVG_2SAMPLE,
                                                181
                                            ICM426XX_APEX_DATA4_TAP_DIR_t, 181
   179
ICM426XX APEX CONFIG8 TAP TAVG 4SAMPLE,
                                            ICM426XX APEX DATA4 TAP NUM DOUBLE,
   179
                                                181
ICM426XX_APEX_CONFIG8_TAP_TAVG_8SAMPLE,
                                            ICM426XX APEX DATA4 TAP NUM SINGLE,
   179
                                                181
ICM426XX_APEX_CONFIG8_TAP_TAVG_t, 179
                                            ICM426XX_APEX_DATA4_TAP_NUM_t, 181
ICM426XX APEX CONFIG8 TAP TMAX 250MS,
                                            ICM426XX CHIP CONFIG RESET EN, 181
                                            ICM426XX_CHIP_CONFIG_RESET_NONE, 181
   179
                                            ICM426XX_CHIP_CONFIG_RESET_t, 181
ICM426XX_APEX_CONFIG8_TAP_TMAX_375MS,
                                            ICM426XX_CHIP_CONFIG_SPI_MODE_0_3, 181
    179
                                            ICM426XX CHIP CONFIG SPI MODE 1 2, 181
ICM426XX_APEX_CONFIG8_TAP_TMAX_500MS,
                                            ICM426XX_CHIP_CONFIG_SPI_MODE_t, 181
    179
ICM426XX APEX CONFIG8 TAP TMAX 625MS,
                                            ICM426XX DEVICE CONFIG RESET EN, 182
                                            ICM426XX DEVICE CONFIG RESET NONE,
    179
ICM426XX APEX CONFIG8 TAP TMAX t, 179
ICM426XX_APEX_CONFIG8_TAP_TMIN_125MS,
                                            ICM426XX_DEVICE_CONFIG_RESET_t, 182
    179
                                            ICM426XX DEVICE CONFIG SPI MODE 0 3,
ICM426XX APEX CONFIG8 TAP TMIN 140MS,
                                            ICM426XX_DEVICE_CONFIG_SPI_MODE_1_2,
   179
ICM426XX_APEX_CONFIG8_TAP_TMIN_156MS,
                                                182
    179
                                            ICM426XX_DEVICE_CONFIG_SPI_MODE_t, 182
ICM426XX_APEX_CONFIG8_TAP_TMIN_171MS,
                                            ICM426XX FIFO CONFIG1 ACCEL DIS, 182
   179
                                            ICM426XX FIFO CONFIG1 ACCEL EN, 182
                                            ICM426XX_FIFO_CONFIG1_ACCEL_t, 182
ICM426XX_APEX_CONFIG8_TAP_TMIN_187MS,
                                            ICM426XX FIFO CONFIG1 GYRO DIS, 182
    179
ICM426XX APEX CONFIG8 TAP TMIN 203MS,
                                            ICM426XX FIFO CONFIG1 GYRO EN, 182
                                            ICM426XX FIFO CONFIG1 GYRO t, 182
    179
ICM426XX_APEX_CONFIG8_TAP_TMIN_218MS,
                                            ICM426XX_FIFO_CONFIG1_HIRES_DIS, 183
                                            ICM426XX_FIFO_CONFIG1_HIRES_EN, 183
                                            ICM426XX FIFO CONFIG1 HIRES t, 183
ICM426XX_APEX_CONFIG8_TAP_TMIN_234MS,
   179
                                            ICM426XX_FIFO_CONFIG1_TEMP_DIS, 183
                                            ICM426XX_FIFO_CONFIG1_TEMP_EN, 183
ICM426XX_APEX_CONFIG8_TAP_TMIN_t, 179
```

| ICM426XX_FIFO_CONFIG1_TEMP_t, 183                          | 185                                                                                              |
|------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| ICM426XX_FIFO_CONFIG1_TMST_FSYNC_DIS,                      | ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BW_8,                                                     |
| 183                                                        | 185                                                                                              |
| ICM426XX_FIFO_CONFIG1_TMST_FSYNC_EN, 183                   | ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BW_t, 185                                                 |
| ICM426XX FIFO CONFIG1 TMST FSYNC t,                        | ICM426XX_GYRO_ACCEL_CONFIG0_GYRO_FILT_BW_10,                                                     |
| 183                                                        | 185                                                                                              |
| ICM426XX_FIFO_CONFIG1_WM_GT_t, 183                         | ICM426XX_GYRO_ACCEL_CONFIG0_GYRO_FILT_BW_16,                                                     |
| ICM426XX_FIFO_CONFIG1_WM_GT_TH_DIS,                        | 185                                                                                              |
| 183                                                        | ICM426XX_GYRO_ACCEL_CONFIG0_GYRO_FILT_BW_2,                                                      |
| ICM426XX_FIFO_CONFIG1_WM_GT_TH_EN, 183                     | 185                                                                                              |
| ICM426XX_FIFO_CONFIG_MODE_BYPASS, 184                      | ICM426XX_GYRO_ACCEL_CONFIG0_GYRO_FILT_BW_20, 185                                                 |
| ICM426XX_FIFO_CONFIG_MODE_SNAPSHOT,                        | ICM426XX_GYRO_ACCEL_CONFIG0_GYRO_FILT_BW_4,                                                      |
| 156                                                        | 185                                                                                              |
| ICM426XX_FIFO_CONFIG_MODE_STOP_ON_FULL,                    | ICM426XX_GYRO_ACCEL_CONFIG0_GYRO_FILT_BW_40,                                                     |
| 184                                                        | 185                                                                                              |
| ICM426XX_FIFO_CONFIG_MODE_STREAM,                          | ICM426XX_GYRO_ACCEL_CONFIG0_GYRO_FILT_BW_5,                                                      |
| 184                                                        | 185                                                                                              |
| ICM426XX_FIFO_CONFIG_MODE_t, 183                           | ICM426XX_GYRO_ACCEL_CONFIG0_GYRO_FILT_BW_8,                                                      |
| ICM426XX_FSYNC_CONFIG_UI_SEL_ACCEL_X, 184                  | 185 ICM426XX_GYRO_ACCEL_CONFIG0_GYRO_FILT_BW_t,                                                  |
| ICM426XX_FSYNC_CONFIG_UI_SEL_ACCEL_Y,                      | 185                                                                                              |
| 184                                                        | ICM426XX_GYRO_CONFIG0_FS_SEL_1000dps,                                                            |
| ICM426XX_FSYNC_CONFIG_UI_SEL_ACCEL_Z,                      | 186                                                                                              |
| 184                                                        | ICM426XX_GYRO_CONFIG0_FS_SEL_125dps,                                                             |
| ICM426XX_FSYNC_CONFIG_UI_SEL_GYRO_X,                       | 186                                                                                              |
| 184                                                        | ICM426XX_GYRO_CONFIG0_FS_SEL_16dps,                                                              |
| ICM426XX_FSYNC_CONFIG_UI_SEL_GYRO_Y,                       | 186                                                                                              |
| 184 ICM426XX_FSYNC_CONFIG_UI_SEL_GYRO_Z,                   | ICM426XX_GYRO_CONFIG0_FS_SEL_2000dps,                                                            |
| 184                                                        | ICM426XX_GYRO_CONFIG0_FS_SEL_250dps,                                                             |
| ICM426XX_FSYNC_CONFIG_UI_SEL_NO, 184                       | 186                                                                                              |
| ICM426XX_FSYNC_CONFIG_UI_SEL_t, 184                        | ICM426XX_GYRO_CONFIG0_FS_SEL_31dps,                                                              |
| ICM426XX_FSYNC_CONFIG_UI_SEL_TEMP,                         | 186                                                                                              |
| 184                                                        | ICM426XX_GYRO_CONFIG0_FS_SEL_500dps,                                                             |
| ICM426XX_GYRO_AAF_DIS, 184<br>ICM426XX_GYRO_AAF_DIS_t, 184 | 186 ICM426XX_GYRO_CONFIG0_FS_SEL_62dps,                                                          |
| ICM426XX GYRO AAF EN, 184                                  | 186                                                                                              |
| ICM426XX GYRO ACCEL CONFIGO ACCEL FILT AV                  |                                                                                                  |
| 185                                                        | ICM426XX_GYRO_CONFIG0_ODR_100_HZ, 186                                                            |
| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_AV                  | GCM6426XX_GYRO_CONFIG0_ODR_12_5_HZ,                                                              |
| 185                                                        | 186                                                                                              |
| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_AV                  |                                                                                                  |
| 184                                                        | ICM426XX_GYRO_CONFIGO_ODR_1_KHZ, 186                                                             |
| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BW<br>185           | ICM426XX GYRO CONFIGO ODR 25 HZ, 186                                                             |
| ICM426XX GYRO ACCEL CONFIGO ACCEL FILT BW                  |                                                                                                  |
| 185                                                        | ICM426XX GYRO CONFIGO ODR 32 KHZ, 186                                                            |
| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BV                  |                                                                                                  |
| 185                                                        | ICM426XX_GYRO_CONFIG0_ODR_500_HZ, 186                                                            |
| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BV                  |                                                                                                  |
| 185                                                        | ICM426XX_GYRO_CONFIG0_ODR_8_KHZ, 186                                                             |
| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BW<br>185           | V <u>I</u> &M426XX_GYRO_CONFIG0_ODR_t, 186<br>- ICM426XX_GYRO_CONFIG_GYRO_UI_FILT_ORD_1ST_ORDER, |
| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BW                  |                                                                                                  |
| 185                                                        | V_+0, 100<br>ICM426XX_GYRO_CONFIG_GYRO_UI_FILT_ORD_2ND_ORDER,                                    |
| ICM426XX_GYRO_ACCEL_CONFIG0_ACCEL_FILT_BV                  |                                                                                                  |

```
ICM426XX_GYRO_CONFIG_GYRO_UI_FILT_ORD_3RD_ORDBR,
                                             ICM426XX_INTF_CONFIG0_FIFO_COUNT_REC_t,
ICM426XX GYRO CONFIG GYRO UI FILT ORD t,
                                                189
                                            ICM426XX_INTF_CONFIG0_FIFO_SREG_INVALID_IND_DIS,
   186
ICM426XX_GYRO_NF_DIS, 187
                                                189
ICM426XX GYRO NF DIS t, 186
                                             ICM426XX INTF CONFIGO FIFO SREG INVALID IND EN,
ICM426XX GYRO NF EN, 187
                                                189
ICM426XX INT CONFIG1 ASY RST DISABLED,
                                            ICM426XX INTF CONFIG0 FIFO SREG INVALID IND t,
ICM426XX INT CONFIG1 ASY RST ENABLED,
                                            ICM426XX INTF CONFIG0 SPI MODE OIS1 0 3,
    187
                                                190
ICM426XX_INT_CONFIG1_ASY_RST_t, 187
                                            ICM426XX_INTF_CONFIG0_SPI_MODE_OIS1_1_2,
ICM426XX_INT_CONFIG_INT1_DRIVE_CIRCUIT_OD,
                                                190
                                             ICM426XX INTF CONFIG0 SPI MODE OIS1 t,
ICM426XX_INT_CONFIG_INT1_DRIVE_CIRCUIT_PP,
                                                189
                                            ICM426XX_INTF_CONFIG0_SPI_MODE_OIS2_0_3,
   187
ICM426XX INT CONFIG INT1 DRIVE CIRCUIT t,
   187
                                            ICM426XX INTF CONFIG0 SPI MODE OIS2 1 2,
ICM426XX_INT_CONFIG_INT1_POLARITY_HIGH,
                                                190
                                            ICM426XX INTF CONFIG0 SPI MODE OIS2 t,
    187
ICM426XX INT CONFIG INT1 POLARITY LOW,
    187
                                            ICM426XX INTF CONFIG1 ACCEL LP CLK RCOSC,
ICM426XX_INT_CONFIG_INT1_POLARITY_t,
                                                190
                                            ICM426XX_INTF_CONFIG1_ACCEL_LP_CLK_t,
ICM426XX INT CONFIG INT2 DRIVE CIRCUIT OD,
                                            ICM426XX_INTF_CONFIG1_ACCEL_LP_CLK_WUOSC,
    188
ICM426XX_INT_CONFIG_INT2_DRIVE_CIRCUIT_PP,
                                                190
    188
                                            ICM426XX INTF CONFIG1 RTC MODE DIS,
ICM426XX INT CONFIG INT2 DRIVE CIRCUIT t,
                                                190
                                             ICM426XX INTF CONFIG1 RTC MODE EN,
   187
ICM426XX_INT_CONFIG_INT2_POLARITY_HIGH,
                                                190
                                            ICM426XX_INTF_CONFIG1_RTC_MODE_t, 190
    188
ICM426XX INT CONFIG INT2 POLARITY LOW,
                                            ICM426XX INTF CONFIG4 AP SPI3W, 191
                                            ICM426XX_INTF_CONFIG4_AP_SPI4W, 191
   188
ICM426XX_INT_CONFIG_INT2_POLARITY_t,
                                            ICM426XX_INTF_CONFIG4_AP_SPI_t, 190
    188
                                            ICM426XX_INTF_CONFIG4_AUX1_SPI3W, 191
ICM426XX INT TDEASSERT DISABLED, 188
                                            ICM426XX INTF CONFIG4 AUX1 SPI4W, 191
ICM426XX_INT_TDEASSERT_ENABLED, 188
                                            ICM426XX_INTF_CONFIG4_AUX1_SPI_t, 191
ICM426XX INT TDEASSERT t, 188
                                            ICM426XX OIS1 CONFIG1 ACCEL DIS, 191
ICM426XX INT TPULSE DURATION 100 US,
                                            ICM426XX OIS1 CONFIG1 ACCEL EN, 191
                                            ICM426XX OIS1 CONFIG1 ACCEL EN t, 191
ICM426XX INT TPULSE DURATION 8 US, 188
                                            ICM426XX_OIS1_CONFIG1_ACCEL_LP_CLK_SEL_RCOSC,
ICM426XX INT TPULSE DURATION t, 188
                                                191
ICM426XX INTF CONFIGO DATA BIG ENDIAN,
                                             ICM426XX OIS1 CONFIG1 ACCEL LP CLK SEL t,
                                                191
   189
ICM426XX_INTF_CONFIG0_DATA_ENDIAN_t,
                                            ICM426XX_OIS1_CONFIG1_ACCEL_LP_CLK_SEL_WUOSC,
    188
                                                191
ICM426XX INTF CONFIGO DATA LITTLE ENDIAN,
                                            ICM426XX OIS1 CONFIG1 DEC 1, 192
   189
                                             ICM426XX OIS1 CONFIG1 DEC 16, 192
ICM426XX INTF_CONFIG0_FIFO_COUNT_BIG_ENDIANCM426XX_OIS1_CONFIG1_DEC_2, 192
                                             ICM426XX OIS1 CONFIG1 DEC 32, 192
ICM426XX INTF CONFIGO FIFO COUNT ENDIAN t,
                                            ICM426XX OIS1 CONFIG1 DEC 4, 192
                                             ICM426XX OIS1 CONFIG1 DEC 8, 192
    189
ICM426XX_INTF_CONFIG0_FIFO_COUNT_LITTLE_ENDIGM426XX_OIS1_CONFIG1_DEC_t, 191
                                             ICM426XX_OIS1_CONFIG1_GYRO_DIS, 192
ICM426XX INTF CONFIG0 FIFO COUNT REC BYTE, ICM426XX OIS1 CONFIG1 GYRO EN, 192
    189
                                             ICM426XX_OIS1_CONFIG1_GYRO_EN_t, 192
ICM426XX_INTF_CONFIG0_FIFO_COUNT_REC_RECORDM426XX_OIS1_CONFIG2_ACCEL_FS_SEL_16g,
```

```
192
                                            ICM426XX_OIS2_CONFIG2_ACCEL_FS_SEL_t,
ICM426XX OIS1 CONFIG2 ACCEL FS SEL 2g,
                                                195
                                            ICM426XX_OIS2_CONFIG2_GYRO_FS_SEL_1000dps,
    192
ICM426XX_OIS1_CONFIG2_ACCEL_FS_SEL_4g,
                                                195
                                            ICM426XX_OIS2_CONFIG2_GYRO_FS_SEL_125dps,
    192
ICM426XX OIS1 CONFIG2 ACCEL FS SEL 8g,
                                                195
    192
                                            ICM426XX_OIS2_CONFIG2_GYRO_FS_SEL_16dps,
ICM426XX OIS1 CONFIG2 ACCEL FS SEL RESERVED, 195
                                            ICM426XX OIS2 CONFIG2 GYRO FS SEL 2000dps,
ICM426XX OIS1 CONFIG2 ACCEL FS SEL t,
                                                195
    192
                                            ICM426XX_OIS2_CONFIG2_GYRO_FS_SEL_250dps,
ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_1000dps,
                                                195
                                            ICM426XX_OIS2_CONFIG2_GYRO_FS_SEL_31dps,
    194
ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_125dps,
                                                195
                                            ICM426XX_OIS2_CONFIG2_GYRO_FS_SEL_500dps,
   194
ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_16dps,
                                                195
    194
                                            ICM426XX OIS2 CONFIG2 GYRO FS SEL 62dps,
ICM426XX OIS1 CONFIG2 GYRO FS SEL 2000dps,
                                                195
                                            ICM426XX_OIS2_CONFIG2_GYRO_FS_SEL_t,
    194
ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_250dps,
                                                195
                                            ICM426XX PWR MGMT 0 ACCEL MODE LN,
ICM426XX OIS1 CONFIG2 GYRO FS SEL 31dps,
                                                196
                                            ICM426XX_PWR_MGMT_0_ACCEL_MODE_LP,
    194
ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_500dps,
                                            ICM426XX PWR MGMT 0 ACCEL MODE OFF,
ICM426XX_OIS1_CONFIG2_GYRO_FS_SEL_62dps,
                                                196
    194
                                            ICM426XX_PWR_MGMT_0_ACCEL_MODE_t,
ICM426XX OIS1 CONFIG2 GYRO FS SEL t,
                                                195
                                            ICM426XX PWR MGMT 0 GYRO MODE LN.
   192
ICM426XX OIS2 CONFIG1 ACCEL DIS, 194
                                                196
ICM426XX_OIS2_CONFIG1_ACCEL_EN, 194
                                            ICM426XX_PWR_MGMT_0_GYRO_MODE_OFF,
ICM426XX_OIS2_CONFIG1_ACCEL_EN_t, 194
                                                196
ICM426XX OIS2 CONFIG1 ACCEL LP CLK SEL RCOISSM426XX PWR MGMT 0 GYRO MODE STANDBY,
   194
                                                196
ICM426XX_OIS2_CONFIG1_ACCEL_LP_CLK_SEL_t,
                                            ICM426XX_PWR_MGMT_0_GYRO_MODE_t, 196
                                            ICM426XX_PWR_MGMT_0_IDLE_DIS, 196
ICM426XX_OIS2_CONFIG1_ACCEL_LP_CLK_SEL_WU0SM2426XX_PWR_MGMT_0_IDLE_EN, 196
                                            ICM426XX_PWR_MGMT_0_IDLE_t, 196
    194
ICM426XX OIS2 CONFIG1 DEC 1, 194
                                            ICM426XX PWR MGMT 0 TEMP DIS, 196
ICM426XX OIS2 CONFIG1 DEC 16, 194
                                            ICM426XX PWR MGMT 0 TEMP EN, 196
                                            ICM426XX PWR MGMT 0 TEMP t, 196
ICM426XX OIS2 CONFIG1 DEC 2, 194
ICM426XX_OIS2_CONFIG1_DEC_32, 194
                                            ICM426XX SENSOR CONFIG2 OIS MODE 32KHZ,
ICM426XX OIS2 CONFIG1 DEC 4, 194
                                                197
ICM426XX OIS2 CONFIG1 DEC 8, 194
                                            ICM426XX SENSOR CONFIG2 OIS MODE 8KHZ,
ICM426XX OIS2 CONFIG1 DEC t, 194
                                                197
ICM426XX_OIS2_CONFIG1_GYRO_DIS, 195
                                            ICM426XX_SENSOR_CONFIG2_OIS_MODE_DIS,
ICM426XX_OIS2_CONFIG1_GYRO_EN, 195
                                                197
ICM426XX OIS2 CONFIG1 GYRO EN t, 195
                                            ICM426XX_SENSOR_CONFIG2_OIS_MODE_t,
ICM426XX OIS2 CONFIG2 ACCEL FS SEL 16g,
                                                196
                                            ICM426XX_SIGNAL_PATH_RESET_DMP_INIT_DIS,
   195
ICM426XX_OIS2_CONFIG2_ACCEL_FS_SEL_2g,
                                                197
                                            ICM426XX SIGNAL PATH RESET DMP INIT EN,
ICM426XX_OIS2_CONFIG2_ACCEL_FS_SEL_4g,
                                                197
    195
                                            ICM426XX_SIGNAL_PATH_RESET_DMP_INIT_t,
ICM426XX_OIS2_CONFIG2_ACCEL_FS_SEL_8g,
                                            ICM426XX_SIGNAL_PATH_RESET_DMP_MEM_RESET_DIS,
ICM426XX_OIS2_CONFIG2_ACCEL_FS_SEL_RESERVED, 197
    195
                                            ICM426XX_SIGNAL_PATH_RESET_DMP_MEM_RESET_EN,
```

| 197                                                   | MPUREG_ACCEL_CONFIG_STATIC0_B2, 157  |
|-------------------------------------------------------|--------------------------------------|
| ICM426XX_SIGNAL_PATH_RESET_DMP_MEM_RESET              | _MPUREG_ACCEL_CONFIG_STATIC2_B2, 157 |
| 197                                                   | MPUREG_ACCEL_CONFIG_STATIC3_B2, 157  |
| <pre>ICM426XX_SIGNAL_PATH_RESET_FIFO_FLUSH_DIS,</pre> | MPUREG_ACCEL_CONFIG_STATIC4_B2, 157  |
| 197                                                   | MPUREG_ACCEL_DATA_X0_OIS1_B2, 157    |
| ICM426XX_SIGNAL_PATH_RESET_FIFO_FLUSH_EN,             | MPUREG_ACCEL_DATA_X0_OIS2_B2, 157    |
| 197                                                   | MPUREG_ACCEL_DATA_X0_UI, 157         |
| ICM426XX_SIGNAL_PATH_RESET_FIFO_FLUSH_t,              | MPUREG_ACCEL_GYRO_CONFIG0, 157       |
| 197                                                   | MPUREG_ACCEL_WOM_X_THR_B4, 158       |
| ICM426XX_SIGNAL_PATH_RESET_TMST_STROBE_DI             | SMPUREG_ACCEL_WOM_Y_THR_B4, 158      |
| 198                                                   | MPUREG_ACCEL_WOM_Z_THR_B4, 158       |
| ICM426XX_SIGNAL_PATH_RESET_TMST_STROBE_EN             |                                      |
| 198                                                   | MPUREG_APEX_CONFIG10_B4, 158         |
| <pre>ICM426XX_SIGNAL_PATH_RESET_TMST_STROBE_t,</pre>  | MPUREG_APEX_CONFIG1_B4, 158          |
| 197                                                   | MPUREG_APEX_CONFIG2_B4, 158          |
| ICM426XX_SMD_CONFIG_SMD_MODE_DISABLED,                | MPUREG_APEX_CONFIG3_B4, 158          |
| 198                                                   | MPUREG_APEX_CONFIG4_B4, 159          |
| ICM426XX_SMD_CONFIG_SMD_MODE_LONG,                    | MPUREG_APEX_CONFIG5_B4, 159          |
| 198                                                   | MPUREG_APEX_CONFIG6_B4, 159          |
| ICM426XX_SMD_CONFIG_SMD_MODE_SHORT,                   | MPUREG_APEX_CONFIG7_B4, 159          |
| 198                                                   | MPUREG_APEX_CONFIG8_B4, 159          |
| ICM426XX_SMD_CONFIG_SMD_MODE_t, 198                   | MPUREG_APEX_CONFIG9_B4, 159          |
| ICM426XX_SMD_CONFIG_SMD_MODE_WOM,                     | MPUREG_APEX_DATA0, 159               |
| 198                                                   | MPUREG_APEX_DATA1, 159               |
| ICM426XX_SMD_CONFIG_WOM_INT_MODE_ANDED,               | MPUREG_APEX_DATA2, 160               |
| 198                                                   | MPUREG_APEX_DATA3, 160               |
| ICM426XX_SMD_CONFIG_WOM_INT_MODE_ORED,                | MPUREG_APEX_DATA4, 160               |
| 198                                                   | MPUREG_APEX_DATA5, 160               |
| ICM426XX_SMD_CONFIG_WOM_INT_MODE_t,                   | MPUREG_CHIP_CONFIG, 160              |
| 198                                                   | MPUREG_DEVICE_CONFIG, 160            |
| ICM426XX_SMD_CONFIG_WOM_MODE_CMP_INIT,                | MPUREG_DRIVE_CONFIG, 160             |
| 198                                                   | MPUREG_FDR_CONFIG_B4, 160            |
| ICM426XX_SMD_CONFIG_WOM_MODE_CMP_PREV,                | ·                                    |
| 198                                                   | MPUREG_FIFO_BYTE_COUNT2, 161         |
| ICM426XX_SMD_CONFIG_WOM_MODE_t, 198                   | MPUREG_FIFO_CONFIG, 161              |
| ICM426XX_TMST_CONFIG_RESOL_16us, 199                  | MPUREG_FIFO_CONFIG1, 161             |
| ICM426XX_TMST_CONFIG_RESOL_1us, 199                   | MPUREG_FIFO_CONFIG2, 161             |
| ICM426XX_TMST_CONFIG_RESOL_t, 198                     | MPUREG_FIFO_COUNTH, 161              |
| ICM426XX_TMST_CONFIG_TMST_DIS, 199                    | MPUREG_FIFO_COUNTL, 161              |
| ICM426XX_TMST_CONFIG_TMST_EN, 199                     | MPUREG_FIFO_DATA, 161                |
| ICM426XX_TMST_CONFIG_TMST_EN_t, 199                   | MPUREG_FIFO_LOST_PKT0, 162           |
| ICM426XX_TMST_CONFIG_TMST_FSYNC_DIS,                  | MPUREG_FSYNC_CONFIG, 162             |
| 199                                                   | MPUREG_GYRO_CONFIG0, 162             |
| ICM426XX_TMST_CONFIG_TMST_FSYNC_EN,                   | MPUREG_GYRO_CONFIG1, 162             |
| 199                                                   | MPUREG_GYRO_CONFIG_STATIC2_B1, 162   |
| ICM426XX_TMST_CONFIG_TMST_FSYNC_EN_t,                 | MPUREG_GYRO_CONFIG_STATIC3_B1, 162   |
| 199                                                   | MPUREG_GYRO_CONFIG_STATIC4_B1, 162   |
| ICM426XX_TMST_CONFIG_TMST_TO_REGS_DIS,                | MPUREG_GYRO_CONFIG_STATIC5_B1, 162   |
| 199                                                   | MPUREG_GYRO_DATA_X0_OIS1_B2, 163     |
| ICM426XX_TMST_CONFIG_TMST_TO_REGS_EN,                 | MPUREG_GYRO_DATA_X0_OIS2_B2, 163     |
| 199                                                   | MPUREG_GYRO_DATA_X0_UI, 163          |
| ICM426XX_TMST_CONFIG_TMST_TO_REGS_EN_t,               | MPUREG_INT_CONFIG. 163               |
| 199                                                   | MPUREG_INT_CONFIG0, 163              |
| ICM_FAMILY_BPLUS, 156                                 | MPUREG_INT_CONFIG1, 163              |
| INVALID_VALUE_FIFO, 156                               | MPUREG_INT_SOURCE0, 163              |
| INVALID_VALUE_FIFO_1B, 156                            | MPUREG_INT_SOURCE1, 163              |
| MPUREG_ACCEL_CONFIGO, 156                             | MPUREG_INT_SOURCE10_B4, 164          |
| MPUREG_ACCEL_CONFIG1, 156                             | MPUREG_INT_SOURCE2, 164              |

| MPUREG_INT_SOURCE3, 164        | MPUREG_YG_ST_DATA_B1, 171                  |
|--------------------------------|--------------------------------------------|
| MPUREG_INT_SOURCE4, 164        | MPUREG_ZA_ST_DATA_B2, 171                  |
| MPUREG_INT_SOURCE5, 164        | MPUREG_ZG_ST_DATA_B1, 171                  |
| MPUREG_INT_SOURCE6_B4, 164     | TEMP_DATA_SIZE, 171                        |
| MPUREG_INT_SOURCE7_B4, 164     | lcm426xxDriver_HL.h, 199                   |
| MPUREG_INT_SOURCE8_B4, 164     | lcm426xxDriver_HL_apex.h, 203              |
| MPUREG_INT_SOURCE9_B4, 165     | lcm426xxExtFunc.h, 205                     |
| MPUREG_INT_STATUS, 165         | lcm426xxSelfTest.h, 206                    |
| MPUREG_INT_STATUS2, 165        | lcm426xxTransport.h, 206                   |
| MPUREG INT STATUS3, 165        | ICM FAMILY BPLUS                           |
| MPUREG_INT_STATUS_OIS1_B2, 165 | Icm426xxDefs.h, 156                        |
| MPUREG_INT_STATUS_OIS2_B2, 165 | ICM_PART_DEFAULT_OIS_MODE                  |
| MPUREG_INTF_CONFIG0, 165       | Driver, 13                                 |
| MPUREG_INTF_CONFIG1, 165       | intf_cfg_1_reg                             |
| MPUREG_INTF_CONFIG3_B1, 166    | inv_icm426xx_transport::register_cache, 76 |
| MPUREG_INTF_CONFIG4_B1, 166    | inv_icm426xx, 57                           |
| MPUREG_INTF_CONFIG5_B1, 166    | acc_ln_bw, 58                              |
| MPUREG_INTF_CONFIG6_B1, 166    | acc_lp_avg, 59                             |
| MPUREG_MEM_BANK_SEL, 166       | accel_st_bias, 59                          |
| MPUREG MEM R W, 166            | accel_start_time_us, 59                    |
| MPUREG MEM START ADDR, 166     | avg_bw_setting, 59                         |
| MPUREG_OFFSET_USER_0_B4, 166   | dmp_from_sram, 59                          |
| MPUREG_OFFSET_USER_1_B4, 167   | dmp_is_on, 59                              |
| MPUREG_OFFSET_USER_2_B4, 167   | endianess_data, 60                         |
| MPUREG_OFFSET_USER_3_B4, 167   | fifo data, 60                              |
| MPUREG_OFFSET_USER_4_B4, 167   | fifo_highres_enabled, 60                   |
| MPUREG_OFFSET_USER_5_B4, 167   | fifo_is_used, 60                           |
| MPUREG_OFFSET_USER_6_B4, 167   | fsync_to_be_ignored, 60                    |
| MPUREG OFFSET USER 7 B4, 167   | gyr_ln_bw, 60                              |
| MPUREG_OFFSET_USER_8_B4, 167   | gyro_power_off_tmst, 61                    |
| MPUREG_OIS1_CONFIG1_B2, 168    | gyro_st_bias, 61                           |
| MPUREG_OIS1_CONFIG2_B2, 168    | gyro_start_time_us, 61                     |
| MPUREG_OIS1_CONFIG3_B2, 168    | reserved, 61                               |
| MPUREG_OIS2_CONFIG1_B2, 168    | sensor_event_cb, 61                        |
| MPUREG_OIS2_CONFIG2_B2, 168    | st_result, 61                              |
| MPUREG_OIS2_CONFIG3_B2, 168    | tmst_to_reg_en_cnt, 62                     |
| MPUREG_PU_PD_CONFIG1_B3, 168   | transport, 62                              |
| MPUREG_PU_PD_CONFIG2_B3, 168   | wom_enable, 62                             |
| MPUREG_PWR_MGMT_0, 169         | wom_smd_mask, 62                           |
| MPUREG_REG_BANK_SEL, 169       | wu_off_acc_odr_changes, 62                 |
| MPUREG_SCAN0, 169              | inv_icm426xx_apex_parameters, 63           |
| MPUREG_SELF_TEST_CONFIG, 169   | low_energy_amp_th, 63                      |
| MPUREG_SENSOR_CONFIG1_B1, 169  | pedo_amp_th, 63                            |
| MPUREG_SIGNAL_PATH_RESET, 169  | pedo_hi_enrgy_th, 64                       |
| MPUREG_SMD_CONFIG, 169         | pedo_sb_timer_th, 64                       |
| MPUREG_TEMP_DATA0_UI, 169      | pedo_step_cnt_th, 64                       |
| MPUREG_TMD4_B2, 170            | pedo_step_det_th, 64                       |
| MPUREG_TMD5_B2, 170            | power_save, 64                             |
| MPUREG_TMD6_B2, 170            | power_save_time, 64                        |
| MPUREG_TMD7_B2, 170            | sensitivity_mode, 65                       |
| MPUREG_TMST_CONFIG, 170        | tilt_wait_time, 65                         |
| MPUREG_TMST_FSYNC1, 170        | inv_icm426xx_apex_parameters_t             |
| MPUREG_TMST_FSYNCH, 170        | APEX driver, 36                            |
| MPUREG_TMST_VAL0_B1, 170       | inv_icm426xx_apex_step_activity, 65        |
| MPUREG_WHO_AM_I, 171           | activity_class, 66                         |
| MPUREG_XA_ST_DATA_B2, 171      | step_cadence, 66                           |
| MPUREG_XG_ST_DATA_B1, 171      | step_cnt, 66                               |
| MPUREG_YA_ST_DATA_B2, 171      | inv_icm426xx_apex_step_activity_t          |

| APEX driver, 36                             | APEX driver, 41                                   |
|---------------------------------------------|---------------------------------------------------|
| inv_icm426xx_configure_apex_parameters      | inv_icm426xx_enable_tap                           |
|                                             |                                                   |
| APEX driver, 37                             | APEX driver, 41                                   |
| inv_icm426xx_configure_fifo                 | inv_icm426xx_enable_timestamp_to_register         |
| Driver, 15                                  | Driver, 22                                        |
| inv_icm426xx_configure_fifo_wm              | inv_icm426xx_enable_wom                           |
| Driver, 16                                  | APEX driver, 42                                   |
| inv_icm426xx_configure_smd_wom              | INV_ICM426XX_FIFO_CONFIG_t                        |
| APEX driver, 37                             | Driver, 14                                        |
| inv_icm426xx_configure_tap_parameters       | INV_ICM426XX_FIFO_DISABLED                        |
| APEX driver, 38                             | Driver, 14                                        |
| inv_icm426xx_configure_timestamp_resolution | INV_ICM426XX_FIFO_ENABLED                         |
|                                             |                                                   |
| Driver, 16                                  | Driver, 14                                        |
| inv_icm426xx_convert_odr_bitfield_to_us     | INV_ICM426XX_FIFO_FULL                            |
| Driver, 16                                  | inv_icm426xx_interrupt_parameter_t, 67            |
| inv_icm426xx_device_reset                   | INV_ICM426XX_FIFO_THS                             |
| Driver, 17                                  | inv_icm426xx_interrupt_parameter_t, 67            |
| INV_ICM426XX_DISABLE                        | inv_icm426xx_force_clock_source                   |
| Driver, 15                                  | Driver, 24                                        |
| inv_icm426xx_disable_accel                  | inv_icm426xx_get_accel_fsr                        |
| Driver, 17                                  |                                                   |
| •                                           | Driver, 24                                        |
| inv_icm426xx_disable_apex_pedometer         | inv_icm426xx_get_apex_data_activity               |
| APEX driver, 38                             | APEX driver, 42                                   |
| inv_icm426xx_disable_apex_tilt              | inv_icm426xx_get_apex_parameters                  |
| APEX driver, 39                             | APEX driver, 43                                   |
| inv_icm426xx_disable_fsync                  | inv_icm426xx_get_clkin_rtc_status                 |
| Driver, 18                                  | Driver, 25                                        |
| inv_icm426xx_disable_gyro                   | inv_icm426xx_get_config_ibi                       |
| Driver, 18                                  | Driver, 25                                        |
|                                             |                                                   |
| inv_icm426xx_disable_high_resolution_fifo   | inv_icm426xx_get_config_int1                      |
| Driver, 18                                  | Driver, 25                                        |
| inv_icm426xx_disable_smd                    | inv_icm426xx_get_config_int2                      |
| APEX driver, 39                             | Driver, 26                                        |
| inv_icm426xx_disable_tap                    | inv_icm426xx_get_current_timestamp                |
| APEX driver, 39                             | Driver, 26                                        |
| inv_icm426xx_disable_timestamp_to_register  | inv_icm426xx_get_data_from_fifo                   |
| Driver, 20                                  | Driver, 27                                        |
|                                             |                                                   |
| inv_icm426xx_disable_wom                    | inv_icm426xx_get_data_from_registers              |
| APEX driver, 40                             | Driver, 27                                        |
| INV_ICM426XX_ENABLE                         | inv_icm426xx_get_fifo_timestamp_resolution_us_q24 |
| Driver, 15                                  | Driver, 27                                        |
| inv_icm426xx_enable_accel_low_noise_mode    | inv_icm426xx_get_gyro_fsr                         |
| Driver, 20                                  | Driver, 28                                        |
| inv_icm426xx_enable_accel_low_power_mode    | inv_icm426xx_get_reg_timestamp_resolution_us_q24  |
| Driver, 20                                  | Driver, 28                                        |
| inv_icm426xx_enable_apex_pedometer          | inv_icm426xx_get_st_bias                          |
| APEX driver, 40                             | Self-test, 48                                     |
|                                             |                                                   |
| inv_icm426xx_enable_apex_tilt               | inv_icm426xx_get_tap_data                         |
| APEX driver, 41                             | APEX driver, 43                                   |
| inv_icm426xx_enable_clkin_rtc               | inv_icm426xx_get_tap_parameters                   |
| Driver, 21                                  | APEX driver, 44                                   |
| inv_icm426xx_enable_fsync                   | inv_icm426xx_get_time_us                          |
| Driver, 21                                  | External functions, 47                            |
| inv_icm426xx_enable_gyro_low_noise_mode     | inv_icm426xx_get_version                          |
| Driver, 22                                  | Driver, 29                                        |
| inv_icm426xx_enable_high_resolution_fifo    | inv_icm426xx_get_who_am_i                         |
| Driver, 22                                  | Driver, 29                                        |
|                                             |                                                   |
| inv_icm426xx_enable_smd                     | inv_icm426xx_init                                 |

| Deliver 00                               | INIV IOMAGGYY CENICOD OIC              |
|------------------------------------------|----------------------------------------|
| Driver, 29                               | INV_ICM426XX_SENSOR_OIS                |
| inv_icm426xx_init_apex_parameters_struct | Driver, 15                             |
| APEX driver, 44                          | INV_ICM426XX_SENSOR_TAP                |
| inv_icm426xx_init_tap_parameters_struct  | Driver, 15                             |
| APEX driver, 44                          | INV_ICM426XX_SENSOR_TEMPERATURE        |
| inv_icm426xx_init_transport              | Driver, 15                             |
| Transport, 52                            | inv_icm426xx_serif, 70                 |
| inv_icm426xx_interrupt_parameter_t, 66   | configure, 70                          |
|                                          |                                        |
| INV_ICM426XX_FIFO_FULL, 67               | context, 70                            |
| INV_ICM426XX_FIFO_THS, 67                | max_read, 71                           |
| INV_ICM426XX_SMD, 67                     | max_write, 71                          |
| INV_ICM426XX_STEP_CNT_OVFL, 67           | read_reg, 71                           |
| INV_ICM426XX_STEP_DET, 67                | serif_type, 71                         |
| INV_ICM426XX_TAP_DET, 67                 | write_reg, 71                          |
| INV ICM426XX TILT DET, 67                | inv_icm426xx_set_accel_frequency       |
| INV_ICM426XX_UI_DRDY, 68                 | Driver, 30                             |
| INV ICM426XX UI FSYNC, 68                | inv_icm426xx_set_accel_fsr             |
| INV ICM426XX WOM X, 68                   | Driver, 30                             |
| <i>_ ·</i>                               |                                        |
| INV_ICM426XX_WOM_Y, 68                   | inv_icm426xx_set_accel_ln_bw           |
| INV_ICM426XX_WOM_Z, 68                   | Driver, 31                             |
| inv_icm426xx_interrupt_value             | inv_icm426xx_set_accel_lp_avg          |
| Driver, 14                               | Driver, 31                             |
| INV_ICM426XX_LIGHTWEIGHT_DRIVER          | inv_icm426xx_set_apex_frequency        |
| Driver, 13                               | APEX driver, 46                        |
| inv_icm426xx_load_dmp_sram_code          | inv_icm426xx_set_config_ibi            |
| APEX driver, 45                          | Driver, 32                             |
|                                          |                                        |
| inv_icm426xx_read_reg                    | inv_icm426xx_set_config_int1           |
| Transport, 52                            | Driver, 32                             |
| inv_icm426xx_reset_dmp                   | inv_icm426xx_set_config_int2           |
| APEX driver, 45                          | Driver, 32                             |
| inv_icm426xx_reset_fifo                  | inv_icm426xx_set_gyro_frequency        |
| Driver, 30                               | Driver, 33                             |
| inv_icm426xx_run_selftest                | inv_icm426xx_set_gyro_fsr              |
| Self-test, 49                            | Driver, 33                             |
| inv_icm426xx_sensor                      | inv_icm426xx_set_gyro_ln_bw            |
|                                          |                                        |
| Driver, 15                               | Driver, 33                             |
| INV_ICM426XX_SENSOR_ACCEL                | inv_icm426xx_set_reg_bank              |
| Driver, 15                               | Driver, 34                             |
| INV_ICM426XX_SENSOR_DMP_PEDOMETER_COUNT  | inv_icm426xx_set_st_bias               |
| Driver, 15                               | Self-test, 49                          |
| INV_ICM426XX_SENSOR_DMP_PEDOMETER_EVENT  | inv_icm426xx_sleep_us                  |
| Driver, 15                               | External functions, 47                 |
| INV_ICM426XX_SENSOR_DMP_TILT             | INV_ICM426XX_SMD                       |
| Driver, 15                               | inv icm426xx interrupt parameter t, 67 |
|                                          |                                        |
| inv_icm426xx_sensor_event_t, 68          | inv_icm426xx_start_dmp                 |
| accel, 69                                | APEX driver, 46                        |
| accel_high_res, 69                       | INV_ICM426XX_STEP_CNT_OVFL             |
| gyro, 69                                 | inv_icm426xx_interrupt_parameter_t, 67 |
| gyro_high_res, 69                        | INV_ICM426XX_STEP_DET                  |
| sensor_mask, 69                          | inv_icm426xx_interrupt_parameter_t, 67 |
| temperature, 69                          | inv_icm426xx_tap_data, 71              |
| timestamp_fsync, 70                      | double_tap_timing, 72                  |
| INV_ICM426XX_SENSOR_FSYNC_EVENT          | — · — ·                                |
|                                          | tap_axis, 72                           |
| Driver, 15                               | tap_dir, 72                            |
| INV_ICM426XX_SENSOR_GYRO                 | tap_num, 72                            |
| Driver, 15                               | inv_icm426xx_tap_data_t                |
| INV_ICM426XX_SENSOR_MAX                  | APEX driver, 37                        |
| Driver, 15                               | INV_ICM426XX_TAP_DET                   |
|                                          |                                        |

| inv_icm426xx_interrupt_parameter_t, 67     | MPUREG_ACCEL_DATA_X0_OIS1_B2 |
|--------------------------------------------|------------------------------|
| inv_icm426xx_tap_parameters_t, 73          | Icm426xxDefs.h, 157          |
| max_peak_tol, 73                           | MPUREG_ACCEL_DATA_X0_OIS2_B2 |
| min_jerk_thr, 73                           | Icm426xxDefs.h, 157          |
| tavg, 74                                   | MPUREG_ACCEL_DATA_X0_UI      |
| tmax, 74                                   | Icm426xxDefs.h, 157          |
| tmin, 74                                   | MPUREG_ACCEL_GYRO_CONFIG0    |
| INV_ICM426XX_TILT_DET                      | Icm426xxDefs.h, 157          |
| inv_icm426xx_interrupt_parameter_t, 67     | MPUREG ACCEL WOM X THR B4    |
| inv_icm426xx_transport, 74                 | Icm426xxDefs.h, 158          |
| register_cache, 75                         | MPUREG_ACCEL_WOM_Y_THR_B4    |
| serif, 75                                  | Icm426xxDefs.h, 158          |
| inv_icm426xx_transport::register_cache, 75 | MPUREG_ACCEL_WOM_Z_THR_B4    |
| accel_cfg_0_reg, 76                        | Icm426xxDefs.h, 158          |
| bank_sel_reg, 76                           | MPUREG_APEX_CONFIG0          |
| gyro_cfg_0_reg, 76                         | Icm426xxDefs.h, 158          |
| intf_cfg_1_reg, 76                         | MPUREG_APEX_CONFIG10_B4      |
| pwr_mngt_0_reg, 77                         | Icm426xxDefs.h, 158          |
| tmst_cfg_reg, 77                           | MPUREG_APEX_CONFIG1_B4       |
| INV ICM426XX UI DRDY                       | Icm426xxDefs.h, 158          |
| inv_icm426xx_interrupt_parameter_t, 68     | MPUREG_APEX_CONFIG2_B4       |
| INV_ICM426XX_UI_FSYNC                      | Icm426xxDefs.h, 158          |
| inv_icm426xx_interrupt_parameter_t, 68     | MPUREG APEX CONFIG3 B4       |
| INV_ICM426XX_WOM_X                         | Icm426xxDefs.h, 158          |
| inv_icm426xx_interrupt_parameter_t, 68     | MPUREG_APEX_CONFIG4_B4       |
| INV_ICM426XX_WOM_Y                         | Icm426xxDefs.h, 159          |
| inv_icm426xx_interrupt_parameter_t, 68     | MPUREG_APEX_CONFIG5_B4       |
| INV_ICM426XX_WOM_Z                         | Icm426xxDefs.h, 159          |
| inv_icm426xx_interrupt_parameter_t, 68     | MPUREG_APEX_CONFIG6_B4       |
| inv_icm426xx_write_reg                     | Icm426xxDefs.h, 159          |
| Transport, 53                              | MPUREG_APEX_CONFIG7_B4       |
| INVALID_VALUE_FIFO                         | lcm426xxDefs.h, 159          |
| Icm426xxDefs.h, 156                        | MPUREG APEX CONFIG8 B4       |
| INVALID VALUE FIFO 1B                      | lcm426xxDefs.h, 159          |
| Icm426xxDefs.h, 156                        | MPUREG_APEX_CONFIG9_B4       |
|                                            | lcm426xxDefs.h, 159          |
| low_energy_amp_th                          | MPUREG_APEX_DATA0            |
| inv_icm426xx_apex_parameters, 63           | lcm426xxDefs.h, 159          |
|                                            | MPUREG APEX DATA1            |
| max_peak_tol                               | Icm426xxDefs.h, 159          |
| inv_icm426xx_tap_parameters_t, 73          | MPUREG_APEX_DATA2            |
| max_read                                   | Icm426xxDefs.h, 160          |
| inv_icm426xx_serif, 71                     | MPUREG APEX DATA3            |
| max_write                                  | Icm426xxDefs.h, 160          |
| inv_icm426xx_serif, 71                     | MPUREG APEX DATA4            |
| min_jerk_thr                               | Icm426xxDefs.h, 160          |
| inv_icm426xx_tap_parameters_t, 73          | MPUREG APEX DATA5            |
| MPUREG_ACCEL_CONFIG0                       | Icm426xxDefs.h, 160          |
| lcm426xxDefs.h, 156                        | MPUREG_CHIP_CONFIG           |
| MPUREG_ACCEL_CONFIG1                       | Icm426xxDefs.h, 160          |
| Icm426xxDefs.h, 156                        | MPUREG_DEVICE_CONFIG         |
| MPUREG_ACCEL_CONFIG_STATIC0_B2             | Icm426xxDefs.h, 160          |
| Icm426xxDefs.h, 157                        | MPUREG_DRIVE_CONFIG          |
| MPUREG_ACCEL_CONFIG_STATIC2_B2             | lcm426xxDefs.h, 160          |
| Icm426xxDefs.h, 157                        | MPUREG_FDR_CONFIG_B4         |
| MPUREG_ACCEL_CONFIG_STATIC3_B2             | lcm426xxDefs.h, 160          |
| Icm426xxDefs.h, 157                        | MPUREG FIFO BYTE COUNT1      |
| MPUREG_ACCEL_CONFIG_STATIC4_B2             | lcm426xxDefs.h, 161          |
| Icm426xxDefs h 157                         | IOIIITEOAADOIS.II, TOT       |

| ANDURED FIELD DUTTE COLUMN    |                           |
|-------------------------------|---------------------------|
| MPUREG_FIFO_BYTE_COUNT2       | MPUREG_INT_SOURCE7_B4     |
| Icm426xxDefs.h, 161           | Icm426xxDefs.h, 164       |
| MPUREG_FIFO_CONFIG            | MPUREG_INT_SOURCE8_B4     |
| Icm426xxDefs.h, 161           | Icm426xxDefs.h, 164       |
| MPUREG_FIFO_CONFIG1           | MPUREG_INT_SOURCE9_B4     |
| lcm426xxDefs.h, 161           | Icm426xxDefs.h, 165       |
| MPUREG FIFO CONFIG2           | MPUREG INT STATUS         |
| lcm426xxDefs.h, 161           | lcm426xxDefs.h, 165       |
| MPUREG FIFO COUNTH            | MPUREG INT STATUS2        |
| lcm426xxDefs.h, 161           | Icm426xxDefs.h, 165       |
|                               | •                         |
| MPUREG_FIFO_COUNTL            | MPUREG_INT_STATUS3        |
| Icm426xxDefs.h, 161           | Icm426xxDefs.h, 165       |
| MPUREG_FIFO_DATA              | MPUREG_INT_STATUS_OIS1_B2 |
| Icm426xxDefs.h, 161           | Icm426xxDefs.h, 165       |
| MPUREG_FIFO_LOST_PKT0         | MPUREG_INT_STATUS_OIS2_B2 |
| Icm426xxDefs.h, 162           | Icm426xxDefs.h, 165       |
| MPUREG_FSYNC_CONFIG           | MPUREG_INTF_CONFIG0       |
| Icm426xxDefs.h, 162           | Icm426xxDefs.h, 165       |
| MPUREG GYRO CONFIG0           | MPUREG INTF CONFIG1       |
| Icm426xxDefs.h, 162           | Icm426xxDefs.h, 165       |
| MPUREG GYRO CONFIG1           | MPUREG INTF CONFIG3 B1    |
| lcm426xxDefs.h, 162           | Icm426xxDefs.h, 166       |
| MPUREG_GYRO_CONFIG_STATIC2_B1 | MPUREG_INTF_CONFIG4_B1    |
| lcm426xxDefs.h, 162           | Icm426xxDefs.h, 166       |
| ,                             |                           |
| MPUREG_GYRO_CONFIG_STATIC3_B1 | MPUREG_INTF_CONFIG5_B1    |
| Icm426xxDefs.h, 162           | Icm426xxDefs.h, 166       |
| MPUREG_GYRO_CONFIG_STATIC4_B1 | MPUREG_INTF_CONFIG6_B1    |
| lcm426xxDefs.h, 162           | Icm426xxDefs.h, 166       |
| MPUREG_GYRO_CONFIG_STATIC5_B1 | MPUREG_MEM_BANK_SEL       |
| Icm426xxDefs.h, 162           | Icm426xxDefs.h, 166       |
| MPUREG_GYRO_DATA_X0_OIS1_B2   | MPUREG_MEM_R_W            |
| Icm426xxDefs.h, 163           | Icm426xxDefs.h, 166       |
| MPUREG_GYRO_DATA_X0_OIS2_B2   | MPUREG_MEM_START_ADDR     |
| Icm426xxDefs.h, 163           | Icm426xxDefs.h, 166       |
| MPUREG_GYRO_DATA_X0_UI        | MPUREG_OFFSET_USER_0_B4   |
| Icm426xxDefs.h, 163           | Icm426xxDefs.h, 166       |
| MPUREG_INT_CONFIG             | MPUREG OFFSET USER 1 B4   |
|                               |                           |
| lcm426xxDefs.h, 163           | Icm426xxDefs.h, 167       |
| MPUREG_INT_CONFIG0            | MPUREG_OFFSET_USER_2_B4   |
| Icm426xxDefs.h, 163           | Icm426xxDefs.h, 167       |
| MPUREG_INT_CONFIG1            | MPUREG_OFFSET_USER_3_B4   |
| Icm426xxDefs.h, 163           | Icm426xxDefs.h, 167       |
| MPUREG_INT_SOURCE0            | MPUREG_OFFSET_USER_4_B4   |
| Icm426xxDefs.h, 163           | Icm426xxDefs.h, 167       |
| MPUREG_INT_SOURCE1            | MPUREG_OFFSET_USER_5_B4   |
| Icm426xxDefs.h, 163           | Icm426xxDefs.h, 167       |
| MPUREG_INT_SOURCE10_B4        | MPUREG_OFFSET_USER_6_B4   |
| Icm426xxDefs.h, 164           | Icm426xxDefs.h, 167       |
| MPUREG INT SOURCE2            | MPUREG OFFSET USER 7 B4   |
| Icm426xxDefs.h, 164           | Icm426xxDefs.h, 167       |
| MPUREG_INT_SOURCE3            | MPUREG_OFFSET_USER_8_B4   |
|                               |                           |
| Icm426xxDefs.h, 164           | lcm426xxDefs.h, 167       |
| MPUREG_INT_SOURCE4            | MPUREG_OIS1_CONFIG1_B2    |
| Icm426xxDefs.h, 164           | Icm426xxDefs.h, 168       |
| MPUREG_INT_SOURCE5            | MPUREG_OIS1_CONFIG2_B2    |
| Icm426xxDefs.h, 164           | Icm426xxDefs.h, 168       |
| MPUREG_INT_SOURCE6_B4         | MPUREG_OIS1_CONFIG3_B2    |
| Icm426xxDefs.h, 164           | Icm426xxDefs.h, 168       |
|                               |                           |

| MPUREG_OIS2_CONFIG1_B2                    | pedo_amp_th                                |
|-------------------------------------------|--------------------------------------------|
| Icm426xxDefs.h, 168                       | inv_icm426xx_apex_parameters, 63           |
| MPUREG_OIS2_CONFIG2_B2                    | pedo_hi_enrgy_th                           |
| Icm426xxDefs.h, 168                       | inv_icm426xx_apex_parameters, 64           |
| MPUREG_OIS2_CONFIG3_B2                    | pedo_sb_timer_th                           |
| Icm426xxDefs.h, 168                       | inv_icm426xx_apex_parameters, 64           |
| MPUREG_PU_PD_CONFIG1_B3                   | pedo_step_cnt_th                           |
| Icm426xxDefs.h, 168                       | inv_icm426xx_apex_parameters, 64           |
| MPUREG_PU_PD_CONFIG2_B3                   | pedo_step_det_th                           |
| Icm426xxDefs.h, 168                       | inv_icm426xx_apex_parameters, 64           |
| MPUREG_PWR_MGMT_0                         | PLL_SCALE_FACTOR_Q24                       |
| Icm426xxDefs.h, 169                       | Driver, 14                                 |
| MPUREG_REG_BANK_SEL                       | power_save                                 |
| Icm426xxDefs.h, 169                       | inv_icm426xx_apex_parameters, 64           |
| MPUREG_SCAN0                              | power_save_time                            |
| Icm426xxDefs.h, 169                       | inv_icm426xx_apex_parameters, 64           |
| MPUREG_SELF_TEST_CONFIG                   | pwr_mngt_0_reg                             |
| Icm426xxDefs.h, 169                       | inv_icm426xx_transport::register_cache, 77 |
| MPUREG_SENSOR_CONFIG1_B1                  |                                            |
| Icm426xxDefs.h, 169                       | read_reg                                   |
| MPUREG_SIGNAL_PATH_RESET                  | inv_icm426xx_serif, 71                     |
| Icm426xxDefs.h, 169                       | register_cache                             |
| MPUREG_SMD_CONFIG                         | inv_icm426xx_transport, 75                 |
| Icm426xxDefs.h, 169                       | reserved                                   |
| MPUREG_TEMP_DATA0_UI                      | inv_icm426xx, 61                           |
| Icm426xxDefs.h, 169                       | RTC_SUPPORTED                              |
| MPUREG_TMD4_B2                            | Driver, 14                                 |
| Icm426xxDefs.h, 170                       |                                            |
| MPUREG_TMD5_B2                            | Self-test, 48                              |
| lcm426xxDefs.h, 170                       | inv_icm426xx_get_st_bias, 48               |
| MPUREG_TMD6_B2                            | inv_icm426xx_run_selftest, 49              |
| lcm426xxDefs.h, 170                       | inv_icm426xx_set_st_bias, 49               |
| MPUREG_TMD7_B2                            | sensitivity_mode                           |
| Icm426xxDefs.h, 170                       | inv_icm426xx_apex_parameters, 65           |
| MPUREG TMST CONFIG                        | sensor_event_cb                            |
|                                           | inv_icm426xx, 61                           |
| lcm426xxDefs.h, 170<br>MPUREG TMST FSYNC1 | sensor_mask                                |
| — — — — — — — — — — — — — — — — — — —     | inv_icm426xx_sensor_event_t, 69            |
| Icm426xxDefs.h, 170                       | serif                                      |
| MPUREG_TMST_FSYNCH                        | inv_icm426xx_transport, 75                 |
| Icm426xxDefs.h, 170                       | serif type                                 |
| MPUREG_TMST_VAL0_B1                       | inv icm426xx serif, 71                     |
| Icm426xxDefs.h, 170                       | st_result                                  |
| MPUREG_WHO_AM_I                           | inv icm426xx, 61                           |
| Icm426xxDefs.h, 171                       | step_cadence                               |
| MPUREG_XA_ST_DATA_B2                      | inv_icm426xx_apex_step_activity, 66        |
| Icm426xxDefs.h, 171                       |                                            |
| MPUREG_XG_ST_DATA_B1                      | step_cnt                                   |
| Icm426xxDefs.h, 171                       | inv_icm426xx_apex_step_activity, 66        |
| MPUREG_YA_ST_DATA_B2                      | tap_axis                                   |
| Icm426xxDefs.h, 171                       |                                            |
| MPUREG_YG_ST_DATA_B1                      | inv_icm426xx_tap_data, 72                  |
| Icm426xxDefs.h, 171                       | tap_dir                                    |
| MPUREG_ZA_ST_DATA_B2                      | inv_icm426xx_tap_data, 72                  |
| Icm426xxDefs.h, 171                       | tap_num                                    |
| MPUREG_ZG_ST_DATA_B1                      | inv_icm426xx_tap_data, 72                  |
| Icm426xxDefs.h, 171                       | tavg                                       |
| msg_bit                                   | inv_icm426xx_tap_parameters_t, 74          |
| fifo_header_t, 56                         | TEMP_DATA_SIZE                             |
|                                           | lcm426xxDefs.h, 171                        |

```
temperature
    inv_icm426xx_sensor_event_t, 69
tilt_wait_time
    inv_icm426xx_apex_parameters, 65
timestamp_bit
    fifo header t, 56
timestamp_fsync
    inv_icm426xx_sensor_event_t, 70
    inv_icm426xx_tap_parameters_t, 74
tmin
    inv_icm426xx_tap_parameters_t, 74
tmst_cfg_reg
    inv_icm426xx_transport::register_cache, 77
tmst_to_reg_en_cnt
    inv_icm426xx, 62
Transport, 49
    ICM426XX_AUX1_SPI3, 50
    ICM426XX_AUX1_SPI4, 51
    ICM426XX_AUX2_SPI3, 51
    ICM426XX_SERIAL_IF_TYPE_t, 52
    ICM426XX UI I2C, 51
    ICM426XX_UI_I3C, 51
    ICM426XX_UI_SPI4, 51
    inv_icm426xx_init_transport, 52
    inv_icm426xx_read_reg, 52
    inv_icm426xx_write_reg, 53
transport
    inv icm426xx, 62
twentybits_bit
    fifo_header_t, 56
wom_enable
    inv_icm426xx, 62
wom smd mask
    inv_icm426xx, 62
write_reg
    inv_icm426xx_serif, 71
wu_off_acc_odr_changes
    inv_icm426xx, 62
```