# Specification for the FIRRTL Language: Version 0.1.2 PRE-RELEASE VERSION, DO NOT DISTRIBUTE

Patrick S. Li psli@eecs.berkeley.edu Adam M. Izraelevitz adamiz@eecs.berkeley.edu

Jonathan Bachrach jrb@eecs.berkeley.edu

June 12, 2015

## Contents

| 1                  | Introduction and Philosophy |                         |    |  |  |
|--------------------|-----------------------------|-------------------------|----|--|--|
| 2 Acknowledgements |                             |                         |    |  |  |
| 3                  | FIR                         | RTL Language Definition | 5  |  |  |
|                    | 3.1                         | Abstract Syntax Tree    | 5  |  |  |
|                    | 3.2                         | Notation                | 6  |  |  |
| 4                  | Circ                        | cuits and Modules       | 7  |  |  |
| 5                  | Typ                         | Des                     | 7  |  |  |
|                    | 5.1                         | Ground Types            | 7  |  |  |
|                    |                             | Vector Types            | 8  |  |  |
|                    |                             | Bundle Types            | 8  |  |  |
| 6                  | Sta                         | tements                 | 9  |  |  |
|                    | 6.1                         | Wires                   | 6  |  |  |
|                    | 6.2                         | Registers               | Ĉ  |  |  |
|                    | 6.3                         | Memories                | Ĉ  |  |  |
|                    | 6.4                         | Nodes                   | 10 |  |  |
|                    | 6.5                         | Accessors               | 10 |  |  |
|                    | 6.6                         | Bi-Accessors            | 11 |  |  |
|                    | 6.7                         | Instances               | 11 |  |  |
|                    | 6.8                         | The Connect Statement   | 12 |  |  |

|   | 6.9            | The Bulk Connect Statement     | 12 |
|---|----------------|--------------------------------|----|
|   | 6.10           | The On-Reset Connect Statement | 12 |
|   |                | The Sub-Word Connect Statement | 13 |
|   |                | The Conditional Statement      | 13 |
|   |                | 6.12.1 Initialization Coverage | 13 |
|   |                | 6.12.2 Scoping                 | 14 |
|   | 6.13           | Statement Groups               | 14 |
|   | 0.10           | 6.13.1 Last Connect Semantics  | 14 |
|   | 6 14           | The Empty Statement            | 14 |
|   | 0.11           | The Empty Statement            |    |
| 7 | $\mathbf{Exp}$ | ressions                       | 15 |
|   | 7.1            | Unsigned Integers              | 15 |
|   | 7.2            | Signed Integers                | 15 |
|   | 7.3            | References                     | 15 |
|   | 7.4            | Subfields                      | 15 |
|   | 7.5            | Subindex                       | 15 |
|   | 7.6            | Structural Register            | 16 |
|   | 7.7            | WritePort                      | 16 |
|   | 7.8            | ReadPort                       | 16 |
|   | 7.9            | RdWrPort                       | 16 |
|   | 7.10           | Primitive Operation            | 17 |
|   |                |                                |    |
| 8 |                | nitive Operations              | 17 |
|   | 8.1            | Add Operation                  | 17 |
|   | 8.2            | Subtract Operation             | 17 |
|   | 8.3            | Multiply Operation             | 17 |
|   | 8.4            | Divide Operation               | 18 |
|   | 8.5            | Modulus Operation              | 18 |
|   | 8.6            | Quotient Operation             | 18 |
|   | 8.7            | Remainder Operation            | 18 |
|   | 8.8            | Add Wrap Operation             | 19 |
|   | 8.9            | Subtract Wrap Operation        | 19 |
|   | 8.10           | Comparison Operations          | 20 |
|   | 8.11           | Equality Comparison            | 20 |
|   | 8.12           | Not-Equality Comparison        | 20 |
|   |                | Multiplex                      | 21 |
|   |                | Padding Operation              | 21 |
|   | 8.15           | Reinterpret Bits as UInt       | 21 |
|   | 8.16           | Reinterpret Bits as SInt       | 21 |
|   |                | Shift Left Operation           | 21 |
|   |                | Shift Right Operation          | 22 |
|   |                | Dynamic Shift Left Operation   | 22 |
|   |                | Dynamic Shift Right Operation  | 22 |
|   |                | Convert to Signed              | 22 |
|   |                | Negate                         | 23 |
|   |                | Bitwise Operations             | 23 |
|   | 0.20           | P                              |    |

| Specification | for the | FIRRTL | Language |
|---------------|---------|--------|----------|

| T 7 .      | $\sim$ | -1  | $\sim$ |
|------------|--------|-----|--------|
| Version    | 11     | - 1 | ٠,     |
| V CI SIOII | v.     |     |        |

|    | 8.25<br>8.26 | Conca<br>Bit Ex | ce Bitwise Operations    | <br> |  |  | 23<br>24  |
|----|--------------|-----------------|--------------------------|------|--|--|-----------|
| 9  | FIR          | RTL I           |                          |      |  |  | 24        |
|    | 9.1          | Resolv          | ved Circuit              |      |  |  | 24        |
|    | 9.2          | Lower           | red Circuit              |      |  |  | 24        |
|    |              | 9.2.1           | No Nested Expressions    |      |  |  | 25        |
|    |              | 9.2.2           | No Composite Types       |      |  |  | 25        |
|    |              | 9.2.3           | Single Connect           |      |  |  | 25        |
|    | 9.3          |                 | d Lowering Form          |      |  |  |           |
| 10 | Con          | crete           | Syntax                   |      |  |  | <b>25</b> |
| 11 | Futi         | ure FI          | RRTL Specification Plans |      |  |  | 29        |

# 1 Introduction and Philosophy

This is our philosophy placeholder.

# 2 Acknowledgements

The FIRRTL language could not have been developed without the help of many of the faculty and students in the ASPIRE lab, including but not limited to Andrew Waterman, Stephen Twigg, Palmer Dabbelt, Eric Love, Scott Beamer, Chris Celio, Krste Asanovic, and many many others. We'd also like to thank our sponsors XXXX, and the UC Berkeley University.

## 3 FIRRTL Language Definition

## 3.1 Abstract Syntax Tree

```
circuit id : (module*)
                                                                                                                                          Circuit
          circuit
                                         [info] module id : (port* stmt)
         module
                                                                                                                                          Module
                                                                                                                                         External Module
                                         [info] exmodule id: (port^*)
                port
                                        [info] dir id: type
                                                                                                                                         Port
                                        input|output|clk
                                                                                                                                         Input/Output
                  dir
                                        UInt<width>
                                                                                                                                          Unsigned Integer
                type
                                        SInt < width >
                                                                                                                                          Signed Integer
                                         \{field*\}
                                                                                                                                         Bundle
                                         type[int]
                                                                                                                                          Vector
                                         orientation id: type
                                                                                                                                         Bundle Field
               field
orientation
                                         default|reverse
                                                                                                                                          Orientation
            width
                                                                                                                                         Known Integer Width
                                        int
                                                                                                                                          Unknown Width
                                                                                                                                          Wire Declaration
               stmt
                                         [info] wire id : type
                                         [info] reg id: type, id, exp
                                                                                                                                          Register Declaration
                                         [info] smem id : type, id
                                                                                                                                          Sequential Memory Declaration
                                         [info] cmem id : type, id
                                                                                                                                          Combinational Memory Declaration
                                         [info] inst id : id
                                                                                                                                         Instance Declaration
                                                                                                                                          Node Declaration
                                         [info] node id = exp
                                         [info] accessor id = exp[exp]
                                                                                                                                          Accessor Declaration
                                         [info] bi-accessor id = exp[exp]
                                                                                                                                          Bi-Accessor Declaration
                                         [info] exp := exp
                                                                                                                                          Connect
                                                                                                                                          On-Reset Connect
                                         [info] onreset exp := exp
                                                                                                                                         Bulk Connect
                                          [info] exp <> exp
                                         [info] when exp: stmt else: stmt
                                                                                                                                          Conditional
                                         [info] exp[int through int] := exp[int] 
                                                                                                                                          Sub-Word Assignment
                                         [info] assert exp
                                                                                                                                          Assert Statement
                                         [info] skip
                                                                                                                                          Empty Statement
                                         [info] (stmt*)
                                                                                                                                          Statement Group
                 exp
                                         [info] UInt < width > (ints)
                                                                                                                                         Literal Unsigned Integer
                                         [info] SInt < width > (ints)
                                                                                                                                         Literal Signed Integer
                                         [info] id
                                                                                                                                          Reference
                                         [info] exp.id
                                                                                                                                          Subfield
                                         [info] exp[int]
                                                                                                                                         Subindex
                                          [info] Register(exp, exp, id)
                                                                                                                                          Structural Register
                                         [info] WritePort(exp, exp, exp)
                                                                                                                                          Write Port
                                         [info] ReadPort(exp, exp, exp)
                                                                                                                                         Read Port
                                                                                                                                         Read/Write Port
                                         [info] \mathbf{RdWrPort}(exp, exp, exp, exp, exp, exp)
                                                                                                                                         Primitive Operation
                                         [info] primop(exp^*, int^*)
                                         filename: line.col
                                                                                                                                         File Location
                info
                                         noinfo
                                                                                                                                         No File Location
```

| primop | =                             |                                              |
|--------|-------------------------------|----------------------------------------------|
|        | $\operatorname{add}$          | Unsigned/Signed Add                          |
|        | $\operatorname{\mathbf{sub}}$ | Unsigned/Signed Subtract                     |
| ĺ      | addw                          | Unsigned/Signed Add Wrap                     |
| ĺ      | $\mathbf{subw}$               | Unsigned/Signed Subtract Wrap                |
|        | $\mathbf{mul}$                | Unsigned/Signed Multiply                     |
|        | $\operatorname{\mathbf{div}}$ | Unsigned/Signed Divide                       |
|        | $\mathbf{rem}$                | Unsigned/Signed Remainder                    |
|        | quo                           | Unsigned/Signed Quotient                     |
|        | $\operatorname{mod}$          | Unsigned/Signed Modulo                       |
|        | $\mathbf{lt}$                 | Unsigned/Signed Less Than                    |
|        | $\mathbf{leq}$                | Unsigned/Signed Less or Equal                |
|        | ${f gt}$                      | Unsigned/Signed Greater Than                 |
|        | $\mathbf{geq}$                | Unsigned/Signed Greater or Equal             |
|        | $\mathbf{e}\mathbf{q}$        | Unsigned/Signed Equal                        |
|        | $\mathbf{neq}$                | Unsigned/Signed Not-Equal                    |
|        | mux                           | Unsigned/Signed Multiplex                    |
|        | pad                           | Unsigned/Signed Pad to Length                |
|        | asUInt                        | Unsigned/Signed Reinterpret Bits as UInt     |
|        | asSInt                        | Unsigned/Signed Reinterpret Bits as SInt     |
|        | $\operatorname{shl}$          | Unsigned/Signed Shift Left                   |
|        | $\operatorname{\mathbf{shr}}$ | Unsigned/Signed Shift Right                  |
|        | $\operatorname{dshl}$         | Unsigned/Signed Dynamic Shift Left           |
|        | $\operatorname{dshr}$         | Unsigned/Signed Dynamic Shift Right          |
|        | $\mathbf{cvt}$                | Unsigned/Signed to Signed Logical Conversion |
|        | $\mathbf{neg}$                | Unsigned/Signed Negate                       |
|        | $\mathbf{not}$                | Unsigned Not                                 |
|        | and                           | Unsigned And                                 |
|        | $\mathbf{or}$                 | Unsigned Or                                  |
|        | xor                           | Unsigned Xor                                 |
|        | andr                          | Unsigned And Reduce                          |
|        | orr                           | Unsigned Or Reduce                           |
|        | xorr                          | Unsigned Xor Reduce                          |
|        | $\operatorname{cat}$          | Unsigned Concatenation                       |
|        | $\mathbf{bit}$                | Single Bit Extraction                        |
|        | $\mathbf{bits}$               | Multiple Bit Extraction                      |

## 3.2 Notation

The above definition specifies the structure of the abstract syntax tree corresponding to a FIRRTL circuit. Nodes in the abstract syntax tree are *italicized*. Keywords are shown in **bold**. The special productions, id and int, indicates an identifier and an integer literal respectively. Tokens followed by an asterisk, e.g.  $field^*$ , indicates a list formed from repeated occurences of the token.

Keep in the mind that the above definition is only the *abstract* syntax tree, and is a representation of the in-memory FIRRTL datastructure. Readers and writers are provided for converting a FIRRTL datastructure into a purely textual representation, and is defined in section 10.

## 4 Circuits and Modules

All FIRRTL circuits are comprised of a flat list of modules, each representing one hardware block. Each module has a given name, a list of ports, and a statement representing the circuit connections within the module. Externally defined modules consist of a given name, and a list of ports, whose types must match the types defined in the associated Verilog. Module names exist in their own namespace, and all modules must have a unique name. The name of the top-level module must be specified for a circuit.

A module port is specified by a direction, which may be input or output or clock, a name, and the data type for the port. The port names exist in the identifier namespace for the module, and must be unique. In addition, all references within a module must be unique.

The clock port direction is special, in that it has the same conceptual direction as an input port, but cannot be used to connect to any element in the circuit except to other clock ports of declared instances. In addition, can be referenced in the **reg**, **cmem**, **smem** declarations, as explained in section 6.

# 5 Types

## 5.1 Ground Types

```
type = UInt < width > 
| SInt < width > 
width = int 
| ?
```

There are only two ground types in FIRRTL, an unsigned and a signed integer type. Both of these types require a given bitwidth, which may be some known integer width, which must be non-negative and greater than zero, or an unknown width. Unknown widths are a declaration for the width to be computed by the FIRRTL width inferencer, instead of manually given by the programmer. Zero-valued widths are currently not supported, but future versions will likely support them.

## 5.2 Vector Types

```
type = type[int]
```

Vector types in FIRRTL indicate a structure consisting of multiple elements of some given type. This is akin to array types in the C programming language. Note that the number of elements must be known, and non-negative.

As an example, the type **UInt**<16>[10] indicates a ten element vector of 16-bit unsigned integers. The type **UInt**<?>[10] indicates a ten element vector of unsigned integers, with unknown but the same bitwidths.

Vector types may be nested ad infinitum. The type  $\mathbf{UInt} < 16 > [10][5]$  indicates a five element vector of ten element vectors of 16-bit unsigned integers.

## 5.3 Bundle Types

```
type = \{field^*\}

field = orientation name : type

orientation = default|reverse
```

Bundle types in FIRRTL are composite types formed from an ordered sequence of named, nested types. All fields in a bundle must have a given direction, name, and type. The following is an example of a possible type for representing a complex number.

```
{default real : SInt<10>, default imag : SInt<10>}
```

It has two fields, real, and imag, both 10-bit signed integers. Here is an example of a possible type for a decoupled port.

```
{default data : UInt<10>,
default valid : UInt<1>,
reverse ready : UInt<1>}
```

It has a data field that is specified to be a 10-bit unsigned integer, a valid signal that must be a 1-bit unsigned integer, and a flipped ready signal that must be a 1-bit unsigned integer.

By convention, we specify the directions within a bundle type with their relative orientation. For this reason, the real and imag fields for the complex number bundle type are both specified to be *default*. Similarly, if a module were to output a value using a decoupled protocol, we would declare the module to have an output port, data, which would contain the value itself, a non-flipped field, valid, which would indicate when the value is valid, and accept an *reverse* field, ready, from the receiving component, which would indicate when the component is ready to receive the value.

Note that all field names within a bundle type must be unique.

As in the case of vector types, bundle types may also be nested ad infinitum. I.e., the types of the fields themselves may also be bundle types, which will in turn contain more fields, etc.

## 6 Statements

FIRRTL circuit components are instantiated and connected together using  $\it statements$ .

#### 6.1 Wires

A wire is a named combinational circuit element that can be connected to using the connect statement. A wire with a given name and type can be instantiated with the following statement.

wire name: type

Declared wires are *bidirectional*, which means that they can be used as both an input (by being on the left-hand side of a connect statement), or as an output (by being on the right-hand side of a connect statement).

## 6.2 Registers

A register is a named stateful circuit element. A register with a given name, type, clock port name, and reset reference, can be instantiated with the following statement.

reg name: type, clk, reset

Like wires, registers are also *bidirectional*, which means that they can be used as both an input (by being on the left-hand side of a connect statement), or as an output (by being on the right-hand side of a connect statement).

The statement *onreset* is used to specify the initialization value for a register, which is assigned to the register when the declared *reset* signal is asserted.

#### 6.3 Memories

A memory is a stateful circuit element containing multiple elements. Unlike registers, memories can *only* be read from or written to through *accessors*. Memories always have a synchronous write, but can either be declared to be read combinatorially or synchronously. A synchronously read memory with a given name, type and clock port name can be instantiated with the following statement.

**smem** name : type, clk

A combinatorially read memory with a given name, type and clock port name can be instantiated with the following statement.

cmem name: type, clk

Note that, by definition, memories contain multiple elements, and hence *must* be declared with a vector type. It is an error to specify any other type for a memory. However, the internal type to the vector type may be a non-ground

type, with the caveat that the internal type, if a bundle type, cannot contain any reverse fields. Additionally, the type for a memory must be completely specified and cannot contain any unknown widths.

#### 6.4 Nodes

A node is simply a named intermediate value in a circuit, and is akin to a pointer in the C programming language. A node with a given name and value can be instantiated with the following statement.

```
node name = exp
```

Unlike wires, nodes can only be used in *output* directions. They can be connected from, but not connected to. Consequentially, their expression cannot be a bundle type with any flipped fields.

#### 6.5 Accessors

Accessors are used for either connecting to or from a vector-typed expression, from some *variable* index. An accessor can be instantiated with the following statement.

```
accessor name = exp[index]
```

Given a name, an expression to access, and the index at which to access, the above statement creates an accessor that may be used for connecting to or from the expression. The expression must have a vector type, and the index must be an variable of UInt type.

An accessor is conceptually one-way; it must be consistently used to connect to, or to connect from, but not both.

The following example demonstrates using accessors to read and write to a memory. The accessor, *reader*, acts as a memory read port that reads from the index specified by the wire *i*. The accessor, *writer*, acts as a memory write port that writes 42 to the index specified by wire *j*.

```
wire i: UInt<5>
wire j: UInt<5>
mem m: UInt<10>[10]
accessor reader = m[i]
accessor writer = m[j]
writer := UInt<?>(42)
node temp = reader
```

As mentioned previously, the only way to read from or write to a memory is through an accessor. However, accessors are not restricted to accessing memories. They can be used to access any vector-valued type.

#### 6.6 Bi-Accessors

Bi-accessors are used for connecting to and from a vector-typed expression, from some *variable* index. A bi-accessor can be instantiated with the following statement.

```
bi-accessor name = exp[index]
```

Given a name, an expression to access, and the index at which to access, the above statement creates a bi-accessor that may be used for connecting to or from the expression. The expression must have a vector type, and the index must be a variable with a UInt type.

A bi-accessor is conceptually two-way; it can be used to connect to, to connect from, or both, *but not on the same cycle*. If it is written to and read from on the same cycle, its behavior is undefined.

The following example demonstrates using bi-accessors to read and write to a memory. The bi-accessor, readwrite, acts as a memory read and write port that read/writes from the index specified by the wire i.

```
wire i: UInt < 5>
wire value: UInt < 10>
mem m: UInt < 10>[10]
bi-accessor readwrite = m[j]
when p:
readwrite := UInt < ? > (42)
else :
value := readwrite
```

Bi-accessors are not restricted to accessing memories. They can be used to access any vector-valued type.

#### 6.7 Instances

An instance refers to a particular instantiation of a FIRRTL module. An instance with some given name, of a given module can be created using the following statement.

#### inst name of module

The ports of an instance may be accessed using the subfield expression. The output ports of an instance may only be used in output positions, e.g. the right-hand side of a connect statement, and the input ports of an instance may only be used in input positions, e.g. the left-hand side of a connect statement.

An instance may be directly connected to a value. However, it can only be used as an input, or on the right side of a connect.

There are restrictions upon which modules the user is allowed to instantiate, so as not to create infinitely recursive hardware. We define a module with no instances as a  $level\ \theta$  module. A module containing only instances of  $level\ \theta$ 

modules is a *level 1* module, and a module containing only instances of *level 1* or below modules is a *level 2* module. In general, a *level n* module is only allowed to contain instances of modules of level n-1 or below.

#### 6.8 The Connect Statement

The connect statement is used to specify a physical wired connection between one hardware component to another, and is the most important statement in FIRRTL. The following statement is used to connect the output of some component, to the input of another component.

For a connection to be legal, the types of the two expressions must match exactly, including all field orientations if the elements contain bundle types. The component on the right-hand side must be able to be used as an output, and the component on the left-hand side must be able to be used as an input.

#### 6.9 The Bulk Connect Statement

The bulk connect statement is a connect statement that does not require both expressions to be the same type. During the lowering pass, the bulk connect will expand to some number of connect statements, possibly zero statements. The following statement is used to connect the output of some component, to the input of another component.

For a bulk connect between two components of a bundle-type, fields that are of the same type, orientation, and name will be connected. Fields that do not match will not be connected. For a bulk connect between two components of a vector-type, the number of connected elements will be equal to the length of the shorter vector. A bulk connect between two components of the same ground type is equivalent to a normal connect statement. All other combinations of types will not error, but will not generate any connect statements.

#### 6.10 The On-Reset Connect Statement

The on-reset connect statement is used to specify the default value for a **reg** element.

$$onreset r := output$$

For a connection to be legal, the types of the two expressions must match exactly, including all field orientations if the elements contain bundle types. The component on the right-hand side must be able to be used as an output, and the component on the left-hand side must be a **reg** element. Memories cannot be initialized with this construct.

By default, a **reg** will not have a initialization value and will maintain their current value under the reset signal specified in their declaration. The following example demonstrates declaring a **reg**, and changing its initialization value to forty two.

reg 
$$r : UInt < 10 > (clk, reset)$$
  
onreset  $r := UInt < ? > (42)$ 

Note that structural registers, kwsRegister, cannot be assigned an initial value because they can only be used on the right side of a connect statement.

#### 6.11 The Sub-Word Connect Statement

The subword connect statement is used to assigned to a range of bits within a ground-typed element.

```
\exp[\operatorname{int} \operatorname{through} \operatorname{int}] := \operatorname{output}
```

The subword is always UInt type, so for a connection to be legal, the expression on the right must also be of UInt type. The expression on the right-hand side must be able to be used as an output, and the component on the left-hand side must be able to be used as an input. In addition, the expression on the left-hand side must be a ground type, although this restriction may be relaxed in future spec releases.

#### 6.12 The Conditional Statement

The conditional statement is used to specify a condition that must be asserted under which a list of statements hold. The condition must be a 1-bit unsigned integer. The following statement states that the *conseq* statements hold only when *condition* is assert high, otherwise the *alt* statements hold instead.

```
when condition: conseq else: alt
```

Notationally, for convenience, we omit the **else** branch if it is an empty statement.

#### 6.12.1 Initialization Coverage

Because of the conditional statement, it is possible for wires to be only partially connected to an expression. In the following example, the wire w is connected to 42 when enable is asserted high, but it is not specified what w is connected to when enable is low. This is an illegal FIRRTL circuit, and will throw a wire not initialized error during compilation.

wire 
$$w : UInt$$
  
when  $enable :$   
 $w := UInt  (42)$ 

#### **6.12.2** Scoping

The conditional statement creates a new *scope* within its consequent and alternative branches. It is an error to refer to any component declared within a branch after the branch has ended.

Note that there is still only a single identifier namespace in a module. Thus, there cannot be two components with identical names in the same module, *even* if they are in separate scopes. This is to facilitate writing transformational passes, by ensuring that the component name and module name is sufficient to uniquely identify a component.

#### 6.13 Statement Groups

Several statements can be grouped into one using the following construct.

$$(stmt*)$$

Ordering is important in a statement group. Later connect statements take precedence over earlier connect statements, and circuit components cannot be referred to before they are instantiated.

#### 6.13.1 Last Connect Semantics

Because of the connect statement, FIRRTL statements are *ordering* dependent. Later connections take precendence over earlier connections. In the following example, the wire w is connected to 42, not 20.

wire 
$$w : UInt$$
  
 $w := UInt (20)$   
 $w := UInt (42)$ 

By coupling the conditional statement with last connect semantics, many circuits can be expressed in a natural style. In the following example, the wire w is connected to 20 unless the enable expression is asserted high, in which case w is connected to 42.

wire 
$$w : \mathbf{UInt} < ?>$$
  
 $w := \mathbf{UInt} < ?>(20)$   
when  $enable :$   
 $w := \mathbf{UInt} < ?>(42)$ 

#### 6.14 The Empty Statement

The empty statement is specified using the following.

The empty statement does nothing and is used simply as a placeholder where a statement is expected. It is typically used as the alternative branch in a conditional statement. In addition, it is useful for transformation pass writers.

## 7 Expressions

FIRRTL expressions are used for creating values corresponding to the ground types, for referring to a declared circuit component, for accessing a nested element within a component, and for performing primitive operations.

## 7.1 Unsigned Integers

A value of type **UInt** can be directly created using the following expression.

The given value must be non-negative, and the given width, if known, must be large enough to hold the value. If the width is specified as unknown, then FIRRTL infers the minimum possible width necessary to hold the value.

## 7.2 Signed Integers

A value of type **SInt** can be directly created using the following expression.

The given width, if known, must be large enough to hold the given value in two's complement format. If the width is specified as unknown, then FIRRTL infers the minimum possible width necessary to hold the value.

## 7.3 References

name

A reference is simply a name that refers to some declared circuit component. A reference may refer to a port, a node, a wire, a register, an instance, a memory, a node, or a structural register.

#### 7.4 Subfields

exp.name

The subfield expression may be used for one of three purposes:

- 1. To refer to a specific port of an instance, using instance-name.port-name.
- 2. To refer to a specific field within a bundle-typed expression.

#### 7.5 Subindex

exp[index]

The subindex expression is used for referring to a specific element within a vector-valued expression. It is legal to use the subindex expression on any vector-valued expression, except for memories.

## 7.6 Structural Register

#### Register(value, enable, clk)

A structural register is an unnamed register specified by the input value for the register, the enable signal for the register, and the clock port for the register. The type of the input must be a ground type and the enable signal must be a 1-bit unsigned integer.

#### 7.7 WritePort

#### WritePort(mem, index, enable)

A write port is specified given the memory it accesses, the index into the memory, and the enable signal determining when to write the value. The index must be an expression with an unsigned integer type and the enable signal must be a 1-bit unsigned integer. The type of the WritePort is the inside type of the memory's vector type. A WritePort can only be used as an output (on the left side of a connect statement).

#### 7.8 ReadPort

#### ReadPort(mem, index, enable)

A read port is specified given the memory it accesses, the index into the memory, and the enable signal determining when to read the value. The index must be an expression with an unsigned integer type and the enable signal must be a 1-bit unsigned integer. The type of the ReadPort is the inside type of the memory's vector type. A ReadPort can only be used as an input (on the right side of a connect statement). A ReadPort's value when the enable signal is not asserted is undefined.

#### 7.9 RdWrPort

#### RdWrPort(mem, index, wenable, wdata, renable)

A read/write port is specified given the memory it accesses, the index into the memory, the write-enable signal determining when to write the write-data, the write-data, and the read-enable signal determining when to read the value. The index must be an expression with an unsigned integer type and both enable signals must be a 1-bit unsigned integer. The type of the RdWrPort is the inside type of the memory's vector type. A RdWrPort can only be used as an input (on the right side of a connect statement). A RdWrPort's value is undefined when the renable signal is not asserted, or when both the renable and wenable are asserted.

## 7.10 Primitive Operation

```
primop(exp*, int*)
```

There are a number of different primitive operations supported by FIRRTL. Each operation takes some number of expressions, along with some number of integer literals. Section 8 will describe the format and semantics of each operation.

## 8 Primitive Operations

All primitive operations expression operands must be ground types. In addition, some allow all permutations of operand ground types, while others on allow subsets. When well defined, input arguments are allowed to be differing widths.

FAQ: Why have generic operations instead of explicit types (e.g. add-uu, where the two inputs are unsigned) FAQ: Why allow operations to allow inputs of differing widths?

## 8.1 Add Operation

# $\begin{array}{ccccc} \textbf{Input Types} & \textbf{Resultant Type} & \textbf{Resultant Width} \\ \textbf{add}(op1:UInt,op2:UInt) & UInt & max(width(op1),width(op2)) + 1 \\ \textbf{add}(op1:UInt,op2:SInt) & SInt & max(width(op1),width(op2)) + 1 \\ \textbf{add}(op1:SInt,op2:UInt) & SInt & max(width(op1),width(op2)) + 1 \\ \textbf{add}(op1:SInt,op2:SInt) & SInt & max(width(op1),width(op2)) + 1 \\ \end{array}$

The resultant's value is 1-bit larger than the wider of the two operands and has a signed type if either operand is signed (otherwise is unsigned).

## 8.2 Subtract Operation

| primop                                              | Resultant Type | Resultant Width                 |
|-----------------------------------------------------|----------------|---------------------------------|
| $\mathbf{sub}(\mathit{op1}:UInt,\mathit{op2}:UInt)$ | SInt           | max(width(op1), width(op2)) + 1 |
| $\mathbf{sub}(\mathit{op1}:UInt,\mathit{op2}:SInt)$ | SInt           | max(width(op1), width(op2)) + 1 |
| $\mathbf{sub}(\mathit{op1}:SInt,\mathit{op2}:UInt)$ | SInt           | max(width(op1), width(op2)) + 1 |
| $\mathbf{sub}(\mathit{op1}:SInt,\mathit{op2}:SInt)$ | SInt           | max(width(op1), width(op2)) + 1 |

The subtraction operation works similarly to the add operation, but always returns a signed integer with a width that is 1-bit wider than the max of the widths of the two operands.

## 8.3 Multiply Operation

| primop                                              | Resultant Type | Resultant Width         |
|-----------------------------------------------------|----------------|-------------------------|
| $\mathbf{mul}(\mathit{op1}:UInt,\mathit{op2}:UInt)$ | UInt           | width(op1) + width(op2) |
| $\mathbf{mul}(\mathit{op1}:UInt,\mathit{op2}:SInt)$ | SInt           | width(op1) + width(op2) |
| $\mathbf{mul}(\mathit{op1}:SInt,\mathit{op2}:UInt)$ | SInt           | width(op1) + width(op2) |
| $\mathbf{mul}(\mathit{op1}:SInt,\mathit{op2}:SInt)$ | SInt           | width(op1) + width(op2) |

The resultant value has width equal to the sum of the widths of its two operands.

## 8.4 Divide Operation

| primop                                              | Resultant Type | Resultant Width |
|-----------------------------------------------------|----------------|-----------------|
| $\mathbf{div}(\mathit{op1}:UInt,\mathit{op2}:UInt)$ | UInt           | width(op1)      |
| $\mathbf{div}(\mathit{op1}:UInt,\mathit{op2}:SInt)$ | SInt           | width(op1) + 1  |
| $\mathbf{div}(op1:SInt,op2:UInt)$                   | SInt           | width(op1)      |
| $\mathbf{div}(\mathit{op1}:SInt,\mathit{op2}:SInt)$ | SInt           | width(op1) + 1  |

The first argument is the dividend, the second argument is the divisor. The resultant width of a divide operation is equal to the width of the dividend, plus one if the divisor is an SInt. The resultant value follows the following formula:  $\operatorname{div}(a,b) = \operatorname{round-towards-zero}(a/b) + \operatorname{mod}(a,b)$ 

### 8.5 Modulus Operation

| primop                                              | Resultant Type | Resultant Width |
|-----------------------------------------------------|----------------|-----------------|
| $\mathbf{mod}(\mathit{op1}:UInt,\mathit{op2}:UInt)$ | UInt           | width(op2)      |
| $\mathbf{mod}(\mathit{op1}:UInt,\mathit{op2}:SInt)$ | UInt           | width(op2)      |
| $\mathbf{mod}(op1: SInt, op2: UInt)$                | SInt           | width(op2) + 1  |
| $\mathbf{mod}(op1: SInt, op2: SInt)$                | SInt           | width(op2)      |

The first argument is the dividend, the second argument is the divisor. The resultant width of a modulus operation is equal to the width of the divisor, except when the modulus is positive and the result can be negative. The resultant value follows the following formula :  $\operatorname{div}(a,b) = \operatorname{round-towards-zero}(a/b) + \operatorname{mod}(a,b)$ 

## 8.6 Quotient Operation

| primop                                              | Resultant Type | Resultant Width |
|-----------------------------------------------------|----------------|-----------------|
| $\mathbf{quo}(\mathit{op1}:UInt,\mathit{op2}:UInt)$ | UInt           | width(op1) + 1  |
| $\mathbf{quo}(\mathit{op1}:UInt,\mathit{op2}:SInt)$ | SInt           | width(op1)      |
| $\mathbf{quo}(\mathit{op1}:SInt,\mathit{op2}:UInt)$ | SInt           | width(op1) + 1  |
| $\mathbf{quo}(op1:SInt,op2:SInt)$                   | SInt           | width(op1)      |

The first argument is the dividend, the second argument is the divisor. The resultant width of a quotient operation is equal to the width of the dividend, plus one if the divisor is an SInt. The resultant value follows the following formula: quo(a,b) = floor(a/b) + rem(a,b)

## 8.7 Remainder Operation

| primop                                              | Resultant Type | Resultant Width |
|-----------------------------------------------------|----------------|-----------------|
| $\mathbf{rem}(\mathit{op1}:UInt,\mathit{op2}:UInt)$ | UInt           | width(op2)      |
| $\mathbf{rem}(\mathit{op1}:UInt,\mathit{op2}:SInt)$ | SInt           | width(op2)      |
| $\mathbf{rem}(op1: SInt, op2: UInt)$                | UInt           | width(op2) + 1  |
| $\mathbf{rem}(\mathit{op1}:SInt,\mathit{op2}:SInt)$ | SInt           | width(op2)      |

The first argument is the dividend, the second argument is the divisor. The resultant width of a modulus operation is equal to the width of the divisor, except when the divisor is positive and the result can be negative. The resultant value follows the following formula: quo(a,b) = floor(a/b) + rem(a,b)

## 8.8 Add Wrap Operation

| primop                             | Resultant Type | Resultant Width               |
|------------------------------------|----------------|-------------------------------|
| add-wrap $(op1:UInt,op2:UInt)$     | UInt           | max(width(op1), width(op2))   |
| add-wrap $(op1:UInt,op2:SInt)$     | SInt           | $\max(width(op1),width(op2))$ |
| add-wrap $(op1: SInt, op2: UInt)$  | SInt           | max(width(op1), width(op2))   |
| add-wrap( $op1: SInt, op2: SInt$ ) | SInt           | max(width(op1), width(op2))   |

The add wrap operation works identically to the normal add operation except that the resultant width is the maximum of the width of the two operands, instead of 1 bit greater than the maximum. In the case of overflow, the result silently rolls over.

## 8.9 Subtract Wrap Operation

| primop                                                          | Resultant Type | Resultant Width             |
|-----------------------------------------------------------------|----------------|-----------------------------|
| $\mathbf{sub\text{-}wrap}(\mathit{op1}:UInt,\mathit{op2}:UInt)$ | UInt           | max(width(op1), width(op2)) |
| $\mathbf{sub\text{-}wrap}(\mathit{op1}:UInt,\mathit{op2}:SInt)$ | SInt           | max(width(op1), width(op2)) |
| $\mathbf{sub\text{-}wrap}(\mathit{op1}:SInt,\mathit{op2}:UInt)$ | SInt           | max(width(op1), width(op2)) |
| $\mathbf{sub\text{-}wrap}(op1:SInt,op2:SInt)$                   | SInt           | max(width(op1), width(op2)) |

Similarly to the add wrap operation, the subtract wrap operation works identically to the normal subtract operation except that the resultant width is the maximum of the width of the two operands. In the case of overflow, the result silently rolls over.

## 8.10 Comparison Operations

| primop                                              | Resultant Type | Resultant Width |
|-----------------------------------------------------|----------------|-----------------|
| $\mathbf{lt}(\mathit{op1}:UInt,\mathit{op2}:UInt)$  | UInt           | 1               |
| $\mathbf{lt}(\mathit{op1}:UInt,\mathit{op2}:SInt)$  | UInt           | 1               |
| $\mathbf{lt}(\mathit{op1}:SInt,\mathit{op2}:UInt)$  | UInt           | 1               |
| $\mathbf{lt}(\mathit{op1}:SInt,\mathit{op2}:SInt)$  | UInt           | 1               |
| $\mathbf{leq}(\mathit{op1}:UInt,\mathit{op2}:UInt)$ | UInt           | 1               |
| $\mathbf{leq}(\mathit{op1}:UInt,\mathit{op2}:SInt)$ | UInt           | 1               |
| $\mathbf{leq}(\mathit{op1}:SInt,\mathit{op2}:UInt)$ | UInt           | 1               |
| $\mathbf{leq}(\mathit{op1}:SInt,\mathit{op2}:SInt)$ | UInt           | 1               |
| $\mathbf{gt}(\mathit{op1}:UInt,\mathit{op2}:UInt)$  | UInt           | 1               |
| $\mathbf{gt}(\mathit{op1}:UInt,\mathit{op2}:SInt)$  | UInt           | 1               |
| $\mathbf{gt}(\mathit{op1}:SInt,\mathit{op2}:UInt)$  | UInt           | 1               |
| $\mathbf{gt}(\mathit{op1}:SInt,\mathit{op2}:SInt)$  | UInt           | 1               |
| $\mathbf{geq}(\mathit{op1}:UInt,\mathit{op2}:UInt)$ | UInt           | 1               |
| $\mathbf{geq}(\mathit{op1}:UInt,\mathit{op2}:SInt)$ | UInt           | 1               |
| $\mathbf{geq}(\mathit{op1}:SInt,\mathit{op2}:UInt)$ | UInt           | 1               |
| $\mathbf{geq}(\mathit{op1}:SInt,\mathit{op2}:SInt)$ | UInt           | 1               |

Each operation accept any combination of SInt or UInt input arguments, and always returns a single-bit unsigned integer.

## 8.11 Equality Comparison

| primop                                             | Resultant Type | Resultant Width |
|----------------------------------------------------|----------------|-----------------|
| $\mathbf{eq}(\mathit{op1}:UInt,\mathit{op2}:UInt)$ | UInt           | 1               |
| eq(op1: SInt, op2: SInt)                           | UInt           | 1               |

The equality comparison operator accepts either two unsigned or two signed integers and checks whether they are bitwise equivalent. The resulting value is a 1-bit unsigned integer.

If an arithmetic equals between a signed and unsigned integer is desired, one must first use convert on the unsigned integer, then use the equal primop.

## 8.12 Not-Equality Comparison

| primop                                              | Resultant Type | Resultant Width |
|-----------------------------------------------------|----------------|-----------------|
| $\mathbf{neq}(\mathit{op1}:UInt,\mathit{op2}:UInt)$ | UInt           | 1               |
| $\mathbf{neq}(op1: SInt, op2: SInt)$                | UInt           | 1               |

The not-equality comparison operator accepts either two unsigned or two signed integers and checks whether they are not bitwise equivalent. The resulting value is a 1-bit unsigned integer.

If an arithmetic not-equals between a signed and unsigned integer is desired, one must first use convert on the unsigned integer, then use the not-equal primop.

## 8.13 Multiplex

| primop                   | Resultant Type | Resultant Width |
|--------------------------|----------------|-----------------|
| mux(condition, op1, op2) | UInt           | width(op1)      |
| mux(condition, op1, op2) | SInt           | width(op1)      |

The multiplex operation accepts three signals, a 1-bit unsigned integer for the condition expression, followed by either two unsigned integers, or two signed integers. If the condition is high, then the result is equal to the first of the two following operands. If the condition is low, then the result is the second of the two following operands.

The output is of the same width as the max width of the inputs.

## 8.14 Padding Operation

| primop                                        | Resultant Type | Resultant Width |
|-----------------------------------------------|----------------|-----------------|
| $\mathbf{pad}(\mathit{op}:UInt,\mathrm{num})$ | UInt           | num             |
| pad(op : SInt.num)                            | SInt           | num             |

A pad operation is provided which either zero-extends or sign-extends an expression to a specified width. The given width must be equal to or greater than the existing width of the expression.

## 8.15 Reinterpret Bits as UInt

| primop                               | Resultant Type | Resultant Width |
|--------------------------------------|----------------|-----------------|
| $\mathbf{asUInt}(\mathit{op1}:UInt)$ | UInt           | width(op1)      |
| $\mathbf{asUInt}(op1:SInt)$          | UInt           | width(op1)      |

Regardless of input type, primop returns a UInt with the same width as the operand.

## 8.16 Reinterpret Bits as SInt

| primop           | Resultant Type | Resultant Width |
|------------------|----------------|-----------------|
| asSInt(op1:UInt) | SInt           | width(op1)      |
| asSInt(op1:SInt) | SInt           | width(op1)      |

Regardless of input type, primop returns a SInt with the same width as the operand.

#### 8.17 Shift Left Operation

| primop                                        | Resultant Type | Resultant Width |
|-----------------------------------------------|----------------|-----------------|
| $\mathbf{shl}(\mathit{op}:UInt,\mathrm{num})$ | UInt           | width(op) + num |
| $\mathbf{shl}(\mathit{op}:SInt,\mathrm{num})$ | SInt           | width(op) + num |

The shift left operation accepts either an unsigned or a signed integer, plus a non-negative integer literal specifying the number of bits to shift. The resultant value has the same type as the operand. The output of a shift left operation

is equal to the original signal concatenated with n zeros at the end, where n is the shift amount.

## 8.18 Shift Right Operation

| primop                                        | Resultant Type | Resultant Width |
|-----------------------------------------------|----------------|-----------------|
| $\mathbf{shr}(\mathit{op}:UInt,\mathrm{num})$ | UInt           | width(op) - num |
| $\mathbf{shr}(\mathit{op}:SInt,\mathit{num})$ | SInt           | width(op) - num |

The shift right operation accepts either an unsigned or a signed integer, plus a non-negative integer literal specifying the number of bits to shift. The resultant value has the same type as the operand. The shift amount must be less than or equal to the width of the operand. The output of a shift right operation is equal to the original signal with the least significant num bits truncated, where num is the shift amount.

## 8.19 Dynamic Shift Left Operation

| primop                                               | Resultant Type | Resultant Width                 |
|------------------------------------------------------|----------------|---------------------------------|
| $\mathbf{dshl}(\mathit{op1}:UInt,\mathit{op2}:UInt)$ | UInt           | width(op1) + pow(2, width(op2)) |
| $\mathbf{dshl}(\mathit{op1}:SInt,\mathit{op2}:UInt)$ | SInt           | width(op1) + pow(2, width(op2)) |

The dynamic shift left operation accepts either an unsigned or a signed integer, plus an unsigned integer dynamically specifying the number of bits to shift. The resultant value has the same type as the operand. The output of a dynamic shift left operation is equal to the original signal concatenated with n zeros at the end, where n is the dynamic shift amount. The output width of a dynamic shift left operation is the width of the original signal plus 2 raised to the width of the dynamic shift amount.

## 8.20 Dynamic Shift Right Operation

| primop                                              | Resultant Type | Resultant Width |
|-----------------------------------------------------|----------------|-----------------|
| $\mathbf{dshr}(\mathit{op}:UInt,\mathit{op2}:UInt)$ | UInt           | width(op)       |
| $\mathbf{dshr}(\mathit{op}:SInt,\mathit{op2}:UInt)$ | SInt           | width(op)       |

The shift right operation accepts either an unsigned or a signed integer, plus a non-negative integer literal specifying the number of bits to shift. The resultant value has the same type as the operand. The shift amount must be less than or equal to the width of the operand. The output of a shift right operation is equal to the original signal with the least significant n bits truncated, where n is the dynamic shift amount. The output width of a dynamic shift right operation is the width of the original signal.

#### 8.21 Convert to Signed

| primop                               | Resultant Type | Resultant Width |
|--------------------------------------|----------------|-----------------|
| $\mathbf{convert}(\mathit{op}:UInt)$ | SInt           | width(op) + 1   |
| $\mathbf{convert}(op:SInt)$          | SInt           | width(op)       |

The convert operation accepts either an unsigned or a signed integer. The resultant value is always a signed integer. The output of a convert operation will be the same arithmetic value as the input value. The output width is the same as the input width if the input is signed, and increased by one if the input is unsigned.

## 8.22 Negate

| primop                            | Resultant Type | Resultant Width |
|-----------------------------------|----------------|-----------------|
| $\mathbf{neg}(\mathit{op1}:UInt)$ | SInt           | width(op1) + 1  |
| $\mathbf{neg}(\mathit{op1}:SInt)$ | SInt           | width(op1)      |

If the input type is UInt, primop returns the negative value as an SInt with the width of the operand plus one. If the input type is SInt, primop returns -1  $^*$  input value, as an SInt with the same width of the operand.

## 8.23 Bitwise Operations

| primop                                                                    | Resultant Type | Resultant Width             |
|---------------------------------------------------------------------------|----------------|-----------------------------|
| $\mathbf{not}(\mathit{op1:UInt})$                                         | UInt           | width(op1)                  |
| $\mathbf{and}(\mathit{op1}{:}\mathit{UInt},\mathit{op2}{:}\mathit{UInt})$ | UInt           | max(width(op1), width(op2)) |
| $\mathbf{or}(\mathit{op1}{:}UInt,\mathit{op2}{:}UInt)$                    | UInt           | max(width(op1), width(op2)) |
| $\mathbf{xor}(op1:UInt, op2:UInt)$                                        | UInt           | max(width(op1), width(op2)) |

The above operations correspond to bitwise not, and, or, and exclusive or respectively. The operands must be unsigned integers, and the resultant width is equal to the width of the wider of the two operands.

#### 8.24 Reduce Bitwise Operations

| primop                            | Resultant Type | Resultant Width |
|-----------------------------------|----------------|-----------------|
| <pre>andr(op:UInt*)</pre>         | UInt           | max(width(op)*) |
| $\mathbf{orr}(\mathit{op:UInt*})$ | UInt           | max(width(op)*) |
| <pre>xorr(op:UInt*)</pre>         | UInt           | max(width(op)*) |

The above operations correspond to bitwise not, and, or, and exclusive or respectively, reduced over a list of unsigned integers. The resultant width is equal to the width of the widest operand.

#### 8.25 Concatenation

```
\begin{array}{ccc} \mathbf{primop} & \mathbf{Resultant} \ \mathbf{Type} & \mathbf{Resultant} \ \mathbf{Width} \\ \mathbf{cat}(op1:UInt,op2:UInt) & UInt & width(op1) + width(op2) \end{array}
```

The concatenation operator accepts two unsigned integers and returns the bitwise concatenation of the two values as an unsigned integer. The resultant width is the sum of the widths of the two operands.

## 8.26 Bit Extraction Operation

| primop                                          | Resultant Type | Resultant Width |
|-------------------------------------------------|----------------|-----------------|
| $\mathbf{bit}(\mathit{op}:UInt,\mathrm{index})$ | UInt           | 1               |
| $\mathbf{bit}(\mathit{op}:SInt,\mathrm{index})$ | UInt           | 1               |

The bit extraction operation accepts either an unsigned or a signed integer, plus an integer literal specifying the index of the bit to extract. The resultant value is a 1-bit unsigned integer. The index must be non-negative and less than the width of the operand. An index of zero indicates the least significant bit in the operand, and an index of one less than the width the operand indicates the most significant bit in the operand.

### 8.27 Bit Range Extraction Operation

| primop                                                       | Resultant Type | Resultant Width |
|--------------------------------------------------------------|----------------|-----------------|
| $\mathbf{bits}(\mathit{op}:UInt,\mathrm{high},\mathrm{low})$ | UInt           | high-low        |
| $\mathbf{bits}(op: SInt, \text{high}, \text{low})$           | UInt           | high-low        |

The bit range extraction operation accepts either an unsigned or a signed integer, plus two integer literals that specify the high (inclusive) and low (inclusive) index of the bit range to extract. Regardless of the type of the operand, the resultant value is a n-bit unsigned integer, where n = high - low + 1.

#### 9 FIRRTL Forms

To simplify the writing of transformation passes, FIRRTL provides a *resolving* pass, which resolves all types, widths, and checks the legality of the circuit, and a *lowering* pass, which rewrites any FIRRTL circuit into an equivalent *lowered* form.

## 9.1 Resolved Circuit

The resolved form is guaranteed to be well-formed, meaning all restrictions to a FIRRTL circuit have been checked. In addition, all unknown widths have been resolved.

#### 9.2 Lowered Circuit

The lowered form has the advantage of not having any high-level constructs or composite types, and hence is a minimal representation that is convenient for low-level transforms.

In lowered form, every module has exactly the following form:

#### module name:

```
port...
declarations | connections...
```

The body of the module must consist of a list of wire, node, memory and instance declarations, as well as a series of connect statements. The following restrictions also hold for modules in lowered form.

#### 9.2.1 No Nested Expressions

In the declaration of the structural elements, the only nested expressions allowed are references, and unsigned and signed literals. All other nested expressions must be lifted to a named node, and referred to through a reference.

#### 9.2.2 No Composite Types

No module port or wire may be declared with a bundle or vector type. The lowering pass will recursively expand ports into its constituent elements until all ports are declared with ground types.

## 9.2.3 Single Connect

Every wire declared can only be assigned to once within a module.

## 9.3 Inlined Lowering Form

A further (and optional) pass provided by FIRRTL is the inlining pass, which recursively inlines all instances in the top-level module until the top-level module is the only remaining module in the circuit. Inlined lowered form is essentially a flat netlist which specifies every component used in a circuit and their input connections.

# 10 Concrete Syntax

This section describes the text format for FIRRTL that is supported by the provided readers and writers.

## General Principles

FIRRTL's text format is human-readable and uses indentation to indicate block structuring. The following characters are allowed in identifiers: upper and lower case letters, digits, as well as the punctuation characters ~!@#\$%^\*-\_+=?/. Identifiers cannot begin with a digit.

Comments begin with a semicolon and extend until the end of the line. Commas are treated as whitespace, and may be used by the user for clarity if desired.

Statements are grouped into statement groups using parenthesis, however a colon at the end of a line will automatically surround the next indented region with parenthesis. This mechanism is used for indicating block structuring.

#### Circuits and Modules

```
A circuit is specified the following way.

circuit name: (modules ...)

Or by taking advantage of indentation structuring:

circuit name:

modules ...

A module is specified the following way.

module name: (ports ... stmts ...)
```

The module body consists of a sequence of ports followed immediately by a sequence of statements. If there is more than one statement they are grouped into a statement group by the parser. By using indentation structuring:

```
module name :
    ports ...
    stmts ...

The following shows an example of a simple module.
module mymodule :
    input a: UInt<1>
    output b: UInt<1>
    clock clk: UInt<1>
    b := a
```

## **Types**

The unsigned and signed integer types are specified the following way. The following examples demonstrate a unsigned integer with known bitwidth, signed integer with known bitwidth, and signed integer with unknown bitwidth.

```
UInt<42>
SInt<42>
UInt<?>
SInt<?>
```

The bundle type consists of a number of fields surrounded with parenthesis. The following shows an example of a decoupled bundle type. Note that the commas are for clarity only and are not necessary.

```
{default data: UInt<10>,
  default valid: UInt<1>,
  reverse ready: UInt<1>}
```

The vector type is specified by immediately postfixing a type with a bracketed integer literal. The following example demonstrates a ten-element vector of 16-bit unsigned integers.

UInt<16>[10]

#### **Statements**

The following examples demonstrate declaring wires, registers, memories, nodes, instances, accessors and bi-accessors.

```
wire mywire : UInt<10>
reg myreg : UInt<10>, clk, reset
mem mymem : UInt<10>[16], clk2
inst myinst : MyModule
accessor myaccessor = e[i]
bi-accessor myaccessor = e[i]
```

The connect statement is specified using the := operator.

```
x := y
```

The on-reset connect statement is specified using the onreset keyword and the := operator.

```
onreset x := y
```

The bulk connect statement is specified using the <> operator.

```
x <> y
```

The subword connect statement is specified with [] brackets after the expression on the left of the := operator. Within the brackets is the high bit index, followed by the keyword through, followed by the low bit index.

```
x[3 through 0] := y
```

The conditional statement is specified with the when keyword.

```
when x : x := y else : x := z
```

Or by using indentation structuring:

```
when x :
    x := y
else :
    x := z
```

If there is no alternative branch specified, the parser will automatically insert an empty statement.

```
when x : x := y
```

Finally, for convenience when expressing nested conditional statements, the colon following the else keyword may be elided if the next statement is another conditional statement.

```
when x :
    x := y
else when y :
    x := z
else :
    x := w
```

#### Expressions

The UInt and SInt constructors create literal integers from a given value and bitwidth. The following examples demonstrate creating literal integers of both known and unknown bitwidth.

```
UInt<4>(42)
SInt<4>(-42)
UInt<?>(42)
SInt<?>(-42)
```

References are specified with a identifier.

X

Subfields are expressed using the dot operator.

#### x.data

Subindicies are expressed using the [] operator.

x[10]

Structural registers are expressed using the Register constructor.

```
ReadPort(m, index, enable, clk)
```

Read ports are expressed using the ReadPort constructor.

```
ReadPort(m, index, enable)
```

Write ports are expressed using the WritePort constructor.

```
WritePort(m, index, enable)
```

Read/Write ports are expressed using the RdWrPort constructor.

```
RdWrPort(m, index, wenable, wdata, renable)
```

Primitive operations are expressed by following the name of the primitive with a list containing the operands.

```
add(x, y)
add(x, add(x, y))
sh1(x, 42)
```

# 11 Future FIRRTL Specification Plans

Some choices were made during the design of this specification which were intentionally conservative, so that future versions could lift the restrictions if suitable semantics and implementations are determined. By restricting this version and potentially lifting them in future versions, all existing FIRRTL circuits will remain valid.

The follow design decisions could potentially be changed in future spec revisions:

- $1. \ \ Disallowing \ subword \ assignments \ to \ non-ground-typed \ elements.$
- 2. Disallowing zero-width types
- 3. Always expanding memories into smaller memories (if the type within the vector type is a non-ground-type)
- 4. Not including a **printf** node
- 5. Not including a **ROM** node