**BELLEK PERFORMASI** 

# 5. HAFTA

### Introduction

- Programmers want unlimited amounts of memory with low latency
- Fast memory technology is more expensive per bit than slower memory
- Solution: organize memory system into a hierarchy
  - Entire addressable memory space available in largest, slowest memory
  - Incrementally smaller and faster memories, each containing a subset of the memory below it, proceed in steps up toward the processor
- Temporal and spatial locality insures that nearly all references can be found in smaller memories
  - Gives the allusion of a large, fast memory being presented to the processor

# **Memory Hierarchy**



| Level                     | 1                                       | 2                    | 3                | 4                         |  |
|---------------------------|-----------------------------------------|----------------------|------------------|---------------------------|--|
| Name                      | Registers                               | Cache                | Main memory      | Disk storage              |  |
| Typical size              | <4 KiB                                  | 32 KiB to 8 MiB      | <1 TB            | >1 TB                     |  |
| Implementation technology | Custom memory with multiple ports, CMOS | On-chip CMOS<br>SRAM | CMOS DRAM        | Magnetic disk<br>or FLASH |  |
| Access time (ns)          | 0.1-0.2                                 | 0.5-10               | 30-150           | 5,000,000                 |  |
| Bandwidth (MiB/sec)       | 1,000,000-10,000,000                    | 20,000-50,000        | 10,000-30,000    | 100-1000                  |  |
| Managed by                | Compiler                                | Hardware             | Operating system | Operating system          |  |
| Backed by                 | Cache                                   | Main memory          | Disk or FLASH    | Other disks<br>and DVD    |  |

# **Memory Performance Gap**



# **Memory Hierarchy Design**

- Memory hierarchy design becomes more crucial with recent multi-core processors:
  - Aggregate peak bandwidth grows with # cores:
    - Intel Core i7 can generate two references per core per clock
    - Four cores and 3.2 GHz clock
      - 25.6 billion 64-bit data references/second +
      - 12.8 billion 128-bit instruction references
      - = 409.6 GB/s!
    - DRAM bandwidth is only 6% of this (25 GB/s)
    - Requires:
      - Multi-port, pipelined caches
      - Two levels of cache per core
      - Shared third-level cache on chip

### **Performance and Power**

- High-end microprocessors have >10 MB on-chip cache
  - Consumes large amount of area and power budget

- When a word is not found in the cache, a miss occurs:
  - Fetch word from lower level in hierarchy, requiring a higher latency reference
  - Lower level may be another cache or the main memory
  - Also fetch the other words contained within the block
    - Takes advantage of spatial locality
  - Place block into cache in any location within its set, determined by address
    - block address MOD number of sets

- n sets => n-way set associative
  - Direct-mapped cache => one block per set
  - Fully associative => one set
- Writing to cache: two strategies
  - Write-through
    - Immediately update lower levels of hierarchy
  - Write-back
    - Only update lower levels of hierarchy when an updated block is replaced
  - Both strategies use write buffer to make writes asynchronous

- Miss rate
  - Fraction of cache access that result in a miss
- Causes of misses
  - Compulsory
    - First reference to a block
  - Capacity
    - Blocks discarded and later retrieved
  - Conflict
    - Program makes repeated references to multiple addresses from different blocks that map to the same location in the cache

$$\frac{\text{Misses}}{\text{Instruction}} = \frac{\text{Miss rate} \times \text{Memory accesses}}{\text{Instruction count}} = \text{Miss rate} \times \frac{\text{Memory accesses}}{\text{Instruction}}$$

Average memory access time = Hit time + Miss rate  $\times$  Miss penalty

- Note that speculative and multithreaded processors may execute other instructions during a miss
  - Reduces performance impact of misses

- Six basic cache optimizations:
  - Larger block size
    - Reduces compulsory misses
    - Increases capacity and conflict misses, increases miss penalty
  - Larger total cache capacity to reduce miss rate
    - Increases hit time, increases power consumption
  - Higher associativity
    - Reduces conflict misses
    - Increases hit time, increases power consumption
  - Higher number of cache levels
    - Reduces overall memory access time
  - Giving priority to read misses over writes
    - Reduces miss penalty
  - Avoiding address translation in cache indexing
    - Reduces hit time

### **Cache Performance**

CPU execution time =  $(CPU \operatorname{clock} \operatorname{cycles} + \operatorname{Memory} \operatorname{stall} \operatorname{cycles}) \times \operatorname{Clock} \operatorname{cycle} \operatorname{time}$ 

Memory stall cycles = Number of misses 
$$\times$$
 Miss penalty
$$= IC \times \frac{\text{Misses}}{\text{Instruction}} \times \text{Miss penalty}$$

$$= IC \times \frac{\text{Memory accesses}}{\text{Instruction}} \times \text{Miss rate} \times \text{Miss penalty}$$

Memory stall clock cycles =  $IC \times Reads per instruction \times Read miss rate \times Read miss penalty$ +  $IC \times Writes per instruction \times Write miss rate \times Write miss penalty$ 

Memory stall clock cycles = 
$$IC \times \frac{Memory\ accesses}{Instruction} \times Miss\ rate \times Miss\ penalty$$

#### Example

Assume we have a computer where the cycles per instruction (CPI) is 1.0 when all memory accesses hit in the cache. The only data accesses are loads and stores, and these total 50% of the instructions. If the miss penalty is 50 clock cycles and the miss rate is 1%, how much faster would the computer be if all instructions were cache hits?

**Answer** First compute the performance for the computer that always hits:

CPU execution time = (CPU clock cycles + Memory stall cycles) × Clock cycle  
= 
$$(IC \times CPI + 0) \times Clock$$
 cycle  
=  $IC \times 1.0 \times Clock$  cycle

Now for the computer with the real cache, first we compute memory stall cycles:

Memory stall cycles = IC 
$$\times \frac{\text{Memory accesses}}{\text{Instruction}} \times \text{Miss rate} \times \text{Miss penalty}$$
  
= IC  $\times (1 + 0.5) \times 0.01 \times 50$   
= IC  $\times 0.75$ 

where the middle term (1+0.5) represents one instruction access and 0.5 data accesses per instruction. The total performance is thus

CPU execution time<sub>cache</sub> = 
$$(IC \times 1.0 + IC \times 0.75) \times Clock$$
 cycle  
=  $1.75 \times IC \times Clock$  cycle

The performance ratio is the inverse of the execution times:

$$\frac{\text{CPU execution time}_{\text{cache}}}{\text{CPU execution time}} = \frac{1.75 \times \text{IC} \times \text{Clock cycle}}{1.0 \times \text{IC} \times \text{Clock cycle}}$$
$$= 1.75$$

The computer with no cache misses is 1.75 times faster.

#### Example

Let's use an in-order execution computer for the first example. Assume that the cache miss penalty is 200 clock cycles, and all instructions usually take 1.0 clock cycles (ignoring memory stalls). Assume that the average miss rate is 2%, there is an average of 1.5 memory references per instruction, and the average number of cache misses per 1000 instructions is 30. What is the impact on performance when behavior of the cache is included? Calculate the impact using both misses per instruction and miss rate.

Example

Let's use an in-order execution computer for the first example. Assume that the cache miss penalty is 200 clock cycles, and all instructions usually take 1.0 clock cycles (ignoring memory stalls). Assume that the average miss rate is 2%, there is an average of 1.5 memory references per instruction, and the average number of cache misses per 1000 instructions is 30. What is the impact on performance when behavior of the cache is included? Calculate the impact using both misses per instruction and miss rate.

**Answer** 

CPU time = IC × 
$$\left( \text{CPI}_{\text{execution}} + \frac{\text{Memory stall clock cycles}}{\text{Instruction}} \right) \times \text{Clock cycle time}$$

The performance, including cache misses, is

CPU time<sub>with cache</sub> = IC × 
$$[1.0 + (30/1000 \times 200)]$$
 × Clock cycle time  
= IC ×  $7.00$  × Clock cycle time

Now calculating performance using miss rate:

CPU time = IC × 
$$\left(\text{CPI}_{\text{execution}} + \text{Miss rate} \times \frac{\text{Memory accesses}}{\text{Instruction}} \times \text{Miss penalty}\right) \times \text{Clock cycle time}$$

$$\text{CPU time}_{\text{with cache}} = \text{IC} \times \left[1.0 + (1.5 \times 2\% \times 200)\right] \times \text{Clock cycle time}$$

$$= \text{IC} \times 7.00 \times \text{Clock cycle time}$$

The clock cycle time and instruction count are the same, with or without a cache. Thus, CPU time increases sevenfold, with CPI from 1.00 for a "perfect cache" to 7.00 with a cache that can miss. Without any memory hierarchy at all the CPI would increase again to  $1.0+200\times1.5$  or 301—a factor of more than 40 times longer than a system with a cache!

# **Ten Advanced Optimizations**

- Small and simple first level caches
  - Critical timing path:
    - addressing tag memory, then
    - comparing tags, then
    - selecting correct set
  - Direct-mapped caches can overlap tag compare and transmission of data
  - Lower associativity reduces power because fewer cache lines are accessed

## L1 Size and Associativity



Access time vs. size and associativity

### L1 Size and Associativity



Energy per read vs. size and associativity

#### Example

Using the data in Figure B.8 in Appendix B and Figure 2.8, determine whether a 32 KiB four-way set associative L1 cache has a faster memory access time than a 32 KiB two-way set associative L1 cache. Assume the miss penalty to L2 is 15 times the access time for the faster L1 cache. Ignore misses beyond L2. Which has the faster average memory access time?



**Figure 2.8** Relative access times generally increase as cache size and associativity are increased. These data come from the CACTI model 6.5 by Tarjan et al. (2005). The data assume typical embedded SRAM technology, a single bank, and 64-byte blocks. The assumptions about cache layout and the complex trade-offs between interconnect delays (that depend on the size of a cache block being accessed) and the cost of tag checks and multiplexing lead to results that are occasionally surprising, such as the lower access time for a 64 KiB with two-way set associativity versus direct mapping. Similarly, the results with eight-way set associativity generate unusual behavior as cache size is increased. Because such observations are highly dependent on technology and detailed design assumptions, tools such as CACTI serve to reduce the search space. These results are relative; nonetheless, they are likely to shift as we move to more recent and denser semiconductor technologies.

|                  | Dagge                 | Total miss | Miss rate components (relative percent)<br>(sum = 100% of total miss rate) |      |          |      |          |     |
|------------------|-----------------------|------------|----------------------------------------------------------------------------|------|----------|------|----------|-----|
| Cache size (KiB) | Degree<br>associative |            | Compulsory                                                                 |      | Capacity |      | Conflict |     |
|                  | 1-way                 | 0.098      | 0.0001                                                                     | 0.1% | 0.070    | 72%  | 0.027    | 28% |
| 4                | 2-way                 | 0.076      | 0.0001                                                                     | 0.1% | 0.070    | 93%  | 0.005    | 7%  |
| 4                | 4-way                 | 0.071      | 0.0001                                                                     | 0.1% | 0.070    | 99%  | 0.001    | 1%  |
| 4                | 8-way                 | 0.071      | 0.0001                                                                     | 0.1% | 0.070    | 100% | 0.000    | 0%  |
| 8                | 1-way                 | 0.068      | 0.0001                                                                     | 0.1% | 0.044    | 65%  | 0.024    | 35% |
| 8                | 2-way                 | 0.049      | 0.0001                                                                     | 0.1% | 0.044    | 90%  | 0.005    | 10% |
| 8                | 4-way                 | 0.044      | 0.0001                                                                     | 0.1% | 0.044    | 99%  | 0.000    | 1%  |
| 8                | 8-way                 | 0.044      | 0.0001                                                                     | 0.1% | 0.044    | 100% | 0.000    | 0%  |
| 16               | 1-way                 | 0.049      | 0.0001                                                                     | 0.1% | 0.040    | 82%  | 0.009    | 17% |
| 16               | 2-way                 | 0.041      | 0.0001                                                                     | 0.2% | 0.040    | 98%  | 0.001    | 2%  |
| 16               | 4-way                 | 0.041      | 0.0001                                                                     | 0.2% | 0.040    | 99%  | 0.000    | 0%  |
| 16               | 8-way                 | 0.041      | 0.0001                                                                     | 0.2% | 0.040    | 100% | 0.000    | 0%  |
| 32               | 1-way                 | 0.042      | 0.0001                                                                     | 0.2% | 0.037    | 89%  | 0.005    | 11% |
| 32               | 2-way                 | 0.038      | 0.0001                                                                     | 0.2% | 0.037    | 99%  | 0.000    | 0%  |
| 32               | 4-way                 | 0.037      | 0.0001                                                                     | 0.2% | 0.037    | 100% | 0.000    | 0%  |
| 32               | 8-way                 | 0.037      | 0.0001                                                                     | 0.2% | 0.037    | 100% | 0.000    | 0%  |
| 64               | 1-way                 | 0.037      | 0.0001                                                                     | 0.2% | 0.028    | 77%  | 0.008    | 23% |
| 64               | 2-way                 | 0.031      | 0.0001                                                                     | 0.2% | 0.028    | 91%  | 0.003    | 9%  |
| 64               | 4-way                 | 0.030      | 0.0001                                                                     | 0.2% | 0.028    | 95%  | 0.001    | 4%  |
| 64               | 8-way                 | 0.029      | 0.0001                                                                     | 0.2% | 0.028    | 97%  | 0.001    | 2%  |
| 128              | 1-way                 | 0.021      | 0.0001                                                                     | 0.3% | 0.019    | 91%  | 0.002    | 8%  |
| 128              | 2-way                 | 0.019      | 0.0001                                                                     | 0.3% | 0.019    | 100% | 0.000    | 0%  |
| 128              | 4-way                 | 0.019      | 0.0001                                                                     | 0.3% | 0.019    | 100% | 0.000    | 0%  |
| 128              | 8-way                 | 0.019      | 0.0001                                                                     | 0.3% | 0.019    | 100% | 0.000    | 0%  |
| 256              | 1-way                 | 0.013      | 0.0001                                                                     | 0.5% | 0.012    | 94%  | 0.001    | 6%  |
| 256              | 2-way                 | 0.012      | 0.0001                                                                     | 0.5% | 0.012    | 99%  | 0.000    | 0%  |
| 256              | 4-way                 | 0.012      | 0.0001                                                                     | 0.5% | 0.012    | 99%  | 0.000    | 0%  |
| 256              | 8-way                 | 0.012      | 0.0001                                                                     | 0.5% | 0.012    | 99%  | 0.000    | 0%  |
| 512              | 1-way                 | 0.008      | 0.0001                                                                     | 0.8% | 0.005    | 66%  | 0.003    | 33% |
| 512              | 2-way                 | 0.007      | 0.0001                                                                     | 0.9% | 0.005    | 71%  | 0.002    | 28% |
| 512              | 4-way                 | 0.006      | 0.0001                                                                     | 1.1% | 0.005    | 91%  | 0.000    | 8%  |
| 512              | 8-way                 | 0.006      | 0.0001                                                                     | 1.1% | 0.005    | 95%  | 0.000    | 4%  |

Figure B.8 Total miss rate for each size cache and percentage of each according to the three C's. Compulsory misses are independent of cache size, while capacity misses decrease as capacity increases, and conflict misses decrease as associativity increases. Figure B.9 shows the same information graphically. Note that a direct-mapped cache of size N has about the same miss rate as a two-way set-associative cache of size N/2 up through 128 K. Caches larger than 128 KiB do not prove that rule. Note that the Capacity column is also the fully associative miss rate. Data were collected as in Figure B.4 using LRU replacement.

Answer

Let the access time for the two-way set associative cache be 1. Then, for the two-way cache,

Average memory access time<sub>2-way</sub> = Hit time + Miss rate × Miss penalty  
= 
$$1 + 0.038 \times 15 = 1.38$$

For the four-way cache, the access time is 1.4 times longer. The elapsed time of the miss penalty is 15/1.4 = 10.1. Assume 10 for simplicity:

Average memory access time<sub>4-way</sub> = Hit time<sub>2-way</sub> 
$$\times$$
 1.4 + Miss rate  $\times$  Miss penalty = 1.4 + 0.037  $\times$  10 = 1.77

Clearly, the higher associativity looks like a bad trade-off; however, because cache access in modern processors is often pipelined, the exact impact on the clock cycle time is difficult to assess.

## **Way Prediction**

- To improve hit time, predict the way to pre-set mux
  - Mis-prediction gives longer hit time
  - Prediction accuracy
    - > 90% for two-way
    - > 80% for four-way
    - I-cache has better accuracy than D-cache
  - First used on MIPS R10000 in mid-90s
  - Used on ARM Cortex-A8
- Extend to predict block as well
  - "Way selection"
  - Increases mis-prediction penalty

#### Example

Assume that there are half as many D-cache accesses as I-cache accesses and that the I-cache and D-cache are responsible for 25% and 15% of the processor's power consumption in a normal four-way set associative implementation. Determine if way selection improves performance per watt based on the estimates from the preceding study.

#### Example

Assume that there are half as many D-cache accesses as I-cache accesses and that the I-cache and D-cache are responsible for 25% and 15% of the processor's power consumption in a normal four-way set associative implementation. Determine if way selection improves performance per watt based on the estimates from the preceding study.

#### Answer

For the I-cache, the savings in power is  $25 \times 0.28 = 0.07$  of the total power, while for the D-cache it is  $15 \times 0.35 = 0.05$  for a total savings of 0.12. The way prediction version requires 0.88 of the power requirement of the standard four-way cache. The increase in cache access time is the increase in I-cache average access time plus one-half the increase in D-cache access time, or  $1.04 + 0.5 \times 0.13 = 1.11$  times longer. This result means that way selection has 0.90 of the performance of a standard four-way cache. Thus way selection improves performance per joule very slightly by a ratio of 0.90/0.88 = 1.02. This optimization is best used where power rather than performance is the key objective.

### Pipelining Cache

- Pipeline cache access to improve bandwidth
  - Examples:
    - Pentium: 1 cycle
    - Pentium Pro Pentium III: 2 cycles
    - Pentium 4 Core i7: 4 cycles
- Increases branch mis-prediction penalty
- Makes it easier to increase associativity

### **Nonblocking Caches**

- Allow hits before previous misses complete
  - "Hit under miss"
  - "Hit under multiple miss"
- L2 must support this
- In general, processors can hide L1 miss penalty but not L2 miss penalty



### **Multibanked Caches**

- Organize cache as independent banks to support simultaneous access
  - ARM Cortex-A8 supports 1-4 banks for L2
  - Intel i7 supports 4 banks for L1 and 8 banks for L2
- Interleave banks according to block address



**Figure 2.6** Four-way interleaved cache banks using block addressing. Assuming 64 bytes per blocks, each of these addresses would be multiplied by 64 to get byte addressing.

# **Critical Word First, Early Restart**

- Critical word first
  - Request missed word from memory first
  - Send it to the processor as soon as it arrives
- Early restart
  - Request words in normal order
  - Send missed work to the processor as soon as it arrives
- Effectiveness of these strategies depends on block size and likelihood of another access to the portion of the block that has not yet been fetched

### **Merging Write Buffer**

- When storing to a block that is already pending in the write buffer, update write buffer
- Reduces stalls due to full write buffer
- Do not apply to I/O addresses



No write buffering



Write buffering

### **Compiler Optimizations**

- Loop Interchange
  - Swap nested loops to access memory in sequential order
- Blocking
  - Instead of accessing entire rows or columns, subdivide matrices into blocks
  - Requires more memory accesses but improves locality of accesses

### **Hardware Prefetching**

 Fetch two blocks on miss (include next sequential block)



Pentium 4 Pre-fetching

# **Compiler Prefetching**

- Insert prefetch instructions before data is needed
- Non-faulting: prefetch doesn't cause exceptions
- Register prefetch
  - Loads data into register
- Cache prefetch
  - Loads data into cache
- Combine with loop unrolling and software pipelining

### **Summary**

| Technique                                     | Hit<br>time | Band-<br>width |   | Miss<br>rate | Power consumption | Hardware cost/<br>complexity | Comment                                                                                                              |
|-----------------------------------------------|-------------|----------------|---|--------------|-------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------|
| Small and simple caches                       | +           |                |   | -            | +                 | 0                            | Trivial; widely used                                                                                                 |
| Way-predicting caches                         | +           |                |   |              | +                 | 1                            | Used in Pentium 4                                                                                                    |
| Pipelined cache access                        | _           | +              |   |              |                   | 1                            | Widely used                                                                                                          |
| Nonblocking caches                            |             | +              | + |              |                   | 3                            | Widely used                                                                                                          |
| Banked caches                                 |             | +              |   |              | +                 | 1                            | Used in L2 of both i7 and<br>Cortex-A8                                                                               |
| Critical word first and early restart         |             |                | + |              |                   | 2                            | Widely used                                                                                                          |
| Merging write buffer                          |             |                | + |              |                   | 1                            | Widely used with write through                                                                                       |
| Compiler techniques to reduce cache misses    |             |                |   | +            |                   | 0                            | Software is a challenge, but<br>many compilers handle<br>common linear algebra<br>calculations                       |
| Hardware prefetching of instructions and data |             |                | + | +            | -                 | 2 instr.,<br>3 data          | Most provide prefetch<br>instructions; modern high-<br>end processors also<br>automatically prefetch in<br>hardware. |
| Compiler-controlled prefetching               |             |                | + | +            |                   | 3                            | Needs nonblocking cache;<br>possible instruction overhead;<br>in many CPUs                                           |

**Figure 2.11** Summary of 10 advanced cache optimizations showing impact on cache performance, power consumption, and complexity. Although generally a technique helps only one factor, prefetching can reduce misses if done sufficiently early; if not, it can reduce miss penalty. + means that the technique improves the factor, – means it hurts that factor, and blank means it has no impact. The complexity measure is subjective, with 0 being the easiest and 3 being a challenge.

## **Memory Technology**

- Performance metrics
  - Latency is concern of cache
  - Bandwidth is concern of multiprocessors and I/O
  - Access time
    - Time between read request and when desired word arrives
  - Cycle time
    - Minimum time between unrelated requests to memory
- DRAM used for main memory, SRAM used for cache

## **Memory Technology**

#### SRAM

- Requires low power to retain bit
- Requires 6 transistors/bit

#### DRAM

- Must be re-written after being read
- Must also be periodically refeshed
  - Every ~ 8 ms
  - Each row can be refreshed simultaneously
- One transistor/bit
- Address lines are multiplexed:
  - Upper half of address: row access strobe (RAS)
  - Lower half of address: column access strobe (CAS)

## **Memory Technology**

#### Amdahl:

- Memory capacity should grow linearly with processor speed
- Unfortunately, memory capacity and speed has not kept pace with processors

#### Some optimizations:

- Multiple accesses to same row
- Synchronous DRAM
  - Added clock to DRAM interface
  - Burst mode with critical word first
- Wider interfaces
- Double data rate (DDR)
- Multiple banks on each DRAM device

|                 |           |           | Row access strobe (RAS) |                      |                                                        |                    |
|-----------------|-----------|-----------|-------------------------|----------------------|--------------------------------------------------------|--------------------|
| Production year | Chip size | DRAM Type | Slowest<br>DRAM (ns)    | Fastest<br>DRAM (ns) | Column access strobe (CAS)/<br>data transfer time (ns) | Cycle<br>time (ns) |
| 1980            | 64K bit   | DRAM      | 180                     | 150                  | 75                                                     | 250                |
| 1983            | 256K bit  | DRAM      | 150                     | 120                  | 50                                                     | 220                |
| 1986            | 1M bit    | DRAM      | 120                     | 100                  | 25                                                     | 190                |
| 1989            | 4M bit    | DRAM      | 100                     | 80                   | 20                                                     | 165                |
| 1992            | 16M bit   | DRAM      | 80                      | 60                   | 15                                                     | 120                |
| 1996            | 64M bit   | SDRAM     | 70                      | 50                   | 12                                                     | 110                |
| 1998            | 128M bit  | SDRAM     | 70                      | 50                   | 10                                                     | 100                |
| 2000            | 256M bit  | DDR1      | 65                      | 45                   | 7                                                      | 90                 |
| 2002            | 512M bit  | DDR1      | 60                      | 40                   | 5                                                      | 80                 |
| 2004            | 1G bit    | DDR2      | 55                      | 35                   | 5                                                      | 70                 |
| 2006            | 2G bit    | DDR2      | 50                      | 30                   | 2.5                                                    | 60                 |
| 2010            | 4G bit    | DDR3      | 36                      | 28                   | 1                                                      | 37                 |
| 2012            | 8G bit    | DDR3      | 30                      | 24                   | 0.5                                                    | 31                 |

**Figure 2.13** Times of fast and slow DRAMs vary with each generation. (Cycle time is defined on page 95.) Performance improvement of row access time is about 5% per year. The improvement by a factor of 2 in column access in 1986 accompanied the switch from NMOS DRAMs to CMOS DRAMs. The introduction of various burst transfer modes in the mid-1990s and SDRAMs in the late 1990s has significantly complicated the calculation of access time for blocks of data; we discuss this later in this section when we talk about SDRAM access time and power. The DDR4 designs are due for introduction in mid- to late 2012. We discuss these various forms of DRAMs in the next few pages.

| Standard | Clock rate (MHz) | M transfers per second | DRAM name | MB/sec/DIMM   | DIMM name |
|----------|------------------|------------------------|-----------|---------------|-----------|
| DDR      | 133              | 266                    | DDR266    | 2128          | PC2100    |
| DDR      | 150              | 300                    | DDR300    | 2400          | PC2400    |
| DDR      | 200              | 400                    | DDR400    | 3200          | PC3200    |
| DDR2     | 266              | 533                    | DDR2-533  | 4264          | PC4300    |
| DDR2     | 333              | 667                    | DDR2-667  | 5336          | PC5300    |
| DDR2     | 400              | 800                    | DDR2-800  | 6400          | PC6400    |
| DDR3     | 533              | 1066                   | DDR3-1066 | 8528          | PC8500    |
| DDR3     | 666              | 1333                   | DDR3-1333 | 10,664        | PC10700   |
| DDR3     | 800              | 1600                   | DDR3-1600 | 12,800        | PC12800   |
| DDR4     | 1066–1600        | 2133–3200              | DDR4-3200 | 17,056–25,600 | PC25600   |

Figure 2.14 Clock rates, bandwidth, and names of DDR DRAMS and DIMMs in 2010. Note the numerical relationship between the columns. The third column is twice the second, and the fourth uses the number from the third column in the name of the DRAM chip. The fifth column is eight times the third column, and a rounded version of this number is used in the name of the DIMM. Although not shown in this figure, DDRs also specify latency in clock cycles as four numbers, which are specified by the DDR standard. For example, DDR3-2000 CL 9 has latencies of 9-9-9-28. What does this mean? With a 1 ns clock (clock cycle is one-half the transfer rate), this indicate 9 ns for row to columns address (RAS time), 9 ns for column access to data (CAS time), and a minimum read time of 28 ns. Closing the row takes 9 ns for precharge but happens only when the reads from that row are finished. In burst mode, transfers occur on every clock on both edges, when the first RAS and CAS times have elapsed. Furthermore, the precharge in not needed until the entire row is read. DDR4 will be produced in 2012 and is expected to reach clock rates of 1600 MHz in 2014, when DDR5 is expected to take over. The exercises explore these details further.

- DDR:
  - DDR2
    - Lower power (2.5 V -> 1.8 V)
    - Higher clock rates (266 MHz, 333 MHz, 400 MHz)
  - DDR3
    - 1.5 V
    - 800 MHz
  - DDR4
    - 1-1.2 V
    - 1600 MHz
- GDDR5 is graphics memory based on DDR3

- Graphics memory:
  - Achieve 2-5 X bandwidth per DRAM vs. DDR3
    - Wider interfaces (32 vs. 16 bit)
    - Higher clock rate
      - Possible because they are attached via soldering instead of socketted DIMM modules
- Reducing power in SDRAMs:
  - Lower voltage
  - Low power mode (ignores clock, continues to refresh)

### **Memory Power Consumption**



## Flash Memory

- Type of EEPROM
- Must be erased (in blocks) before being overwritten
- Non volatile
- Limited number of write cycles
- Cheaper than SDRAM, more expensive than disk
- Slower than SRAM, faster than disk

## **Memory Dependability**

- Memory is susceptible to cosmic rays
- Soft errors: dynamic errors
  - Detected and fixed by error correcting codes (ECC)
- Hard errors: permanent errors
  - Use sparse rows to replace defective rows
- Chipkill: a RAID-like error recovery technique

## **Virtual Memory**

- Protection via virtual memory
  - Keeps processes in their own memory space
- Role of architecture:
  - Provide user mode and supervisor mode
  - Protect certain aspects of CPU state
  - Provide mechanisms for switching between user mode and supervisor mode
  - Provide mechanisms to limit memory accesses
  - Provide TLB to translate addresses

#### **Virtual Machines**

- Supports isolation and security
- Sharing a computer among many unrelated users
- Enabled by raw speed of processors, making the overhead more acceptable
- Allows different ISAs and operating systems to be presented to user programs
  - "System Virtual Machines"
  - SVM software is called "virtual machine monitor" or "hypervisor"
  - Individual virtual machines run under the monitor are called "guest VMs"

# **Impact of VMs on Virtual Memory**

- Each guest OS maintains its own set of page tables
  - VMM adds a level of memory between physical and virtual memory called "real memory"
  - VMM maintains shadow page table that maps guest virtual addresses to physical addresses
    - Requires VMM to detect guest's changes to its own page table
    - Occurs naturally if accessing the page table pointer is a privileged operation