#### **ECE 351**

#### Verilog and FPGA Design

Week 3\_2: Parameters
SystemVerilog packages
User-defined types

Roy Kravitz Electrical and Computer Engineering Department Maseeh College of Engineering and Computer Science



2

1

Write-up: ..\..\assignments\hw1\ece351s21 hw1 release R1 0\ece351 hw1.pdf

Homework #1

Question 1: ..\..\assignments\hw1\ece351sp1 hw1a.txt

Stimulus: ..\..\assignments\hw1\ece351s21 hw1 release R1 0\hdl\stimulus.sv

Testbench: ..\..\assignments\hw1\ece351s21 hw1 release R1 0\hdl\tb CLA4Bit.sv



3

#### Ex: RTL model of 1-bit full adder

```
// single bit adder cell. No carry out generated because the
// carry circuitry is implemented separately. Almost too simple
// to make into a module but suggested for modularity

module cla_fa_1bit (
   input logic A, B,
   input logic CI,
   output logic S
);

assign S = A ^ B ^ CI;
endmodule: cla_fa_1bit
```

ECE 351 Verilog and FPGA Design



3

# **Parameters**

Source material drawn from:

- · Mark F. And Roy K. ECE 571 lecture slides
- Roy's ECE 351 and Verilog workshop lecture slides
- SystemVerilog for Design, 2<sup>nd</sup> Edition by Stuart Sutherland
- RTL Modeling with SystemVerilog by Stuart Sutherland
- Logic Design and Verification Using SystemVerilog by Donald Thomas

#### **Parameters**

5

- Assigns a value to a symbolic name
- ☐ Used to parameterize modules
- Used as default values when module is instantiated
- ☐ Can be redefined at elaboration time
- Can be changed when module is instantiated
- □ Redefined also with defparam

```
module parity (y, in);
  parameter size = 8;
  input [size-1:0] in;
  output y;
```

```
assign y = ^in;
endmodule
```

```
module top();
logic [15:0] data;
```

```
// instantiate parity
parity #(16) i0 (y, data);
```

ECE 351 Verilog and FPGA Design



5

#### Parameters (cont'd)

6

- □ Parameters included in module port list: module adder #(parameter MSB = 32, LSB = 0) (output logic [MSB:LSB] sum; output logic co; input wire [MSB:LSB] a, b; input wire ci;
- □ Parameters can (and should be) be sized and typed

```
parameter [31:0] A; // unsigned 32-bit parameter parameter signed [63:0] B; // signed 64-bit parameter
```



#### Local parameters

7

- □ True constant
  - Cannot be redefined at elaboration time
  - Cannot be redefined outside the module

```
module paramram(d, a, wr, q);
    parameter D_WIDTH = 8, A_WIDTH = 8;
    localparam DEPTH = (2**A_WIDTH)-1;
    input [D_WIDTH-1:0] d;
    input [A_WIDTH-1:0] a;
    input wr;
    output wire [D_WIDTH-1:0] q;

logic [D_WIDTH-1:0] mem [DEPTH:0]; // declare memory array
    always @(wr) mem[a] = d; // write
    assign q = mem[a]; //read
    endmodule
ECE 351 Verilog and FPGA Design
```

7

#### `define

8

- ☐ `define
  - defines a global text substitution
  - Fixed at elaboration time cannot be redefined

```
`define size 8
Logic [`size - 1:0] a, b;
always @(posedge clk)
  a <= b;</pre>
```

This is NOT the same as a parameter...if you're familiar w/ C it'd be better to think this way:

- parameter <-> const
- define <-> #define





# SystemVerilog Packages

Source material drawn from:

- Mark Faust and Roy Kravitz ECE 571 lecture slides
- SystemVerilog for Design, 2<sup>nd</sup> Edition by Stuart Sutherland

9

## **Declaration spaces**

10

Limitations of Verilog 2001:

- □ Variables, nets, tasks, functions must be declared in a module
  - Modeling: must be used only within the module where declared
  - Verification: can use hierarchical references into other modules
    - Don't represent hardware behavior
    - □ Aren't synthesizable
- □ No place for global declarations (ex: global functions and tasks)
  - Declarations used in multiple blocks must be declared in each block
  - Results in redundancy (and therefore source of errors when changes made)
  - include files only a partial solution

SystemVerilog specification includes packages:

- Concept borrowed from VHDL (Java, OOP languages, ...)
- package..endpackage keywords



**Packages** 

11

- A SystemVerilog package can include the following synthesizable constructs:
  - parameter and localparam constant definitions
  - const variable definitions
  - typedef user-defined types
  - Fully automatic task and function definitions
  - import statements from other packages
  - Operator overload definitions

```
package definitions;
parameter VERSION = "1.1";
typedef enum {ADD, SUB, MUL} opcodes_t;
typedef struct {
  logic [31:0] a, b;
  opcodes_t opcode;
} instruction_t;
function automatic [31:0] multiplier (input [31:0] a, b);
  // code for a custom 32-bit multiplier goes here
  return a * b; // abstract multiplier (no error detection)
  endfunction
endpackage
```

ECE 351 Verilog and FPGA Design



11

## Referencing package contents

12

- Modules and interfaces can reference definitions and declarations in a package
  - Direct reference using a scope resolution operator
  - Import specific package items into the module or interface
  - Wildcard import package items into the module or interface

```
package definitions;
   module ALU
    (input definitions::instruction_t IW,
  input logic close
                                                    clock.
     output logic [31:0]
                                                    result
                                                                          function automatic [31:0] multiplier (input [31:0] a, b);

// code for a custom 32-bit multiplier goes here
return a * b; // abstract multiplier (no error detection)
      always_ff @(posedge clock) begin
          case (IW.opcode)
                                                                          endfunction
             definitions::ADD : result = IW.a + IW.b;
             definitions::SUB : result = IW.a - IW.b;
            definitions::MUL : result = definitions::
                                                           multiplier(IW.a, IW.b);
          endcase
       end
     endmodule
                                                                                                 Portland State
ECE 351 Verilog and FPGA Design
```

#### 13 Importing SystemVerilog packages parameter VERSION = "1.1"; typedef enum {ADD, SUB, MUL} opcodes t; module ALU typedef struct { logic [31:0] a, b; opcodes\_t opcode } instruction\_t; (input definitions::instruction\_t IW, input logic clock, output logic [31:0] result function automatic [31:0] multiplier (input [31:0] a, b); // code for a custom 32-bit multiplier goes here return a \* b; // abstract multiplier (no error detection) endfunction endfunction import definitions::ADD; import definitions::SUB; import definitions::MUL; import definitions::multiplier, always\_comb begin case (IW.opcode) ADD : result = IW.a + IW.b; SUB : result = IW.a - IW.b; MUL : result = multiplier(IW.a, IW.b); endcase end endmodule Caution: Importing an enumerated type definition doesn't import the labels used in the definition Portland State ECE 351 Verilog and FPGA Design

13

```
14
Importing SystemVerilog packages(cont'd)
                                                            parameter VERSION = "1.1";
      Why?
                                                            typedef struct {
  logic [31:0] a, b;
  opcodes_t opcod
} instruction_t;
   module ALU
   input definitions::instruction t IW,
                                                            function automatic [31:0] multiplier (input [31:0] a, b);
// code for a custom 32-bit multiplier goes here
return a * b; // abstract multiplier (no error detecti
endfunction
    input logic
                                                  clock
    output logic [31:0]
                                                  result endrunce
     always_comb begin
                                     imports all definitions
        case (IW.opcode)
          ADD : result = IW.a + IW.b;
           SUB : result = IW.a - IW.b;
          MUL : result = multiplier(IW.a, IW.b);
        endcase
      end
   endmodule
                                                                          Portland State
ECE 351 Verilog and FPGA Design
```

#### 15 Importing SystemVerilog packages(cont'd) ...Employ C Programming trick `ifndef DEFS\_DONE // if the already-compiled flag is not set... `define DEFS\_DONE // set the flag package definitions; parameter VERSION = "1.1"; typedef enum {ADD, SUB, MUL} opcodes t; typedef struct { logic [31:0] a, b; opcodes\_t opcode; } instruction\_t; function automatic [31:0] multiplier (input [31:0] a, b); // code for a custom 32-bit multiplier goes here return a \* b; // abstract multiplier (no error detection) endfunction endpackage import definitions::\*; // import package into \$unit endif 'include "definitions.pkg" Portland State ECE 351 Verilog and FPGA Design

15

```
16
 Importing SystemVerilog packages(cont'd)
`include "definitions.pkg" // compile the package file
module ALU
(input instruction_t IW,
  input logic clo
                       clock,
 output logic [31:0] result
 always_comb begin
    case (IW.opcode)
     ADD : result = IW.a + IW.b;
SUB : result = IW.a - IW.b;
                                        'include "definitions.pkg" // compile the package file
                                       module test;
      MUL : result = multiplier(IW.a,
                                          instruction_t test_word;
    endcase
                                         logic [31:0] alu_out;
                                         logic
                                                      clock = 0;
endmodule
                                         ALU dut (.IW(test_word), .result(alu_out), .clock(clock));
                                         always #10 clock = ~clock;
                                         initial begin
                                           @ (negedge clock)
                                           test_word.a = 5;
test_word.b = 7;
                                           test_word.opcode = ADD;
                                           @ (negedge clock)
                                            $display("alu_out = %d (expected 12)", alu_out);
                                           $finish;
                                         end
                                        endmodule
                                                                        Portland State
 ECE 351 Verilog and FPGA Design
```

## SystemVerilog package "gotchas"

17

- Variables in packages
  - In simulation, value of variable will be shared among all modules importing the variable
  - Not synthesizable (must use module ports to communicate)
- ☐ To be synthesizable, all tasks and functions must be declared automatic and not contain static variables
  - Storage for automatics allocated at time called
  - Each module referencing a task/function's sees unique copy
     No sharing of storage
  - Tasks and functions defined in a package will be duplicated and treated as though defined in any module that references them

ECE 351 Verilog and FPGA Design



17

# User defined types - Typedefs

Source material drawn from:

- · Mark F. and Roy K. ECE 571 lecture slides
- RTL Modeling with SystemVerilog by Stuart Sutherland
- Logic Design and Verification Using SystemVerilog by Donald Thomas

Typedef

- SystemVerilog permits the user to create new types as in C using the keyword typedef
- Usual scope rules apply...types can be defined:
  - locally (in module)
  - in packages
  - externally (in compilation units)
- Naming conventions:
  - Can be any legal identifier but should use a naming convention because the typedef and declarations of that typedef can be separated by a lot of code
  - A typedef could be confusing if the typedef name is similar to a module or variable name
  - Suggestion: add \_t as a suffix to the user-defined name

ECE 351 Verilog and FPGA Design



19

# Typedef example

20

19



Sharing types

21

To share a user-defined type put the typedef in a package

ECE 351 Verilog and FPGA Design



21

# User Defined Types - Enumerated Types

Source material drawn from:

- · Mark F. and Roy K. ECE 571 lecture slides
- RTL Modeling with SystemVerilog by Stuart Sutherland
- Logic Design and Verification Using SystemVerilog by Donald Thomas

23

#### Enumerated types

- □ Verilog 2001 required use of `define or parameter (no error checking on assignments) to name states, opcodes, etc.
- SystemVerilog allows you to declare a type with an explicit list of valid values: enum {red, green, blue} RGB;

```
'define FETCH 3'h0
                                                        always @(posedge clock, negedge resetN)
                                                         'define WRITE 3'h1
 define ADD 3'h2
`define SUB 3'h3
`define MULT 3'h4
                                                        always @(State) begin
`define DIV 3'h5
                                                           WAITE: NextState = LOAD;
define SHIFT 3'h6
define NOP 3'h7
                                                           LOAD: NextState = STORE;
                                                           STORE: NextState = WAITE;
module controller (output reg
                                    read, write,
                                                          endcase
                   input wire [2:0] instruction,
                  input wire
                                    clock, resetN);
                                                        always @(State, instruction) begin
 parameter WAITE = 0,
                                                         read = 0; write = 0;
if (State == LOAD && instruction == `FETCH)
           LOAD = 1.
           STORE = 2;
                                                         else if (State == STORE && instruction == `WRITE)
 reg [1:0] State, NextState;
                                                           write = 1;
                                                      endmodule
```

ECE 351 Verilog and FPGA Design

Portland State

23

```
24
Enumerated types (cont'd)
package chip types;
 typedef enum {FETCH, WRITE, ADD, SUB,
             MULT, DIV, SHIFT, NOP } instr_t;
endpackage
module controller (output logic
                            read, write,
                input instr_tinstruction,
               input wire clock, resetN);
 enum {WAITE, LOAD, STORE} State, NextState. Imports definition and type labels
 always_ff @(posedge clock, negedge resetN)
   always_comb begin
    WAITE: NextState = LOAD;
    LOAD: NextState = STORE;
     STORE: NextState = WAITE;
   endcase
 end
 always_comb begin
   read = 0; write = 0;

if (State == LOAD && instruction == FETCH)
   else if (State == STORE && instruction == WRITE)
                                                      Portland State
    write = 1;
 end
endmodule
```

## Enumerated types (cont'd)

26

☐ SystemVerilog provides shorthand for specifying ranges of labels

```
enum {RESET, S[5], W[6:9]} state; Creates an enumerated list with the labels RESET, S0..S4, W6..W9
```

□ Labels must be unique within their scope (e.g. module, begin…end block, compilation unit, interfaces…)

```
module FSM (...);
...
always @(posedge clock)
begin: fsml
enum (STOP, GO) fsml_state;
...
end
always @(posedge clock)
begin: fsm2
enum (WAITE, GO, DONE) fsm2_state;
...
end
...
Same label, same scope
different scope
begin: fsm2
enum (WAITE, GO, DONE) fsm2_state;
...
end
...
```

ECE 351 Verilog and FPGA Design



26

## Enumerated type values

27

- SystemVerilog by default represents values for enumerated types as **int** with first label represented by value of 0, second label with value of 1, etc.
  - User can override (e.g. to map values to specific hardware one-hot, Gray code, etc)
  - Not required to specify all values
    - □ Unspecified values continue numbering from previous value

```
enum \{\text{ONE} = 1, \\ \text{FIVE} = 5, \\ \text{TEN} = 10 \} \text{ state;} enum \{\text{A=1, B, C, X=24, Y, Z}\} \text{ list1;} enum \{\text{A=1, B, C, D=3}\} \text{ list2;} // ERROR
```

- SystemVerilog permits an explicit base type (with size)
  - Values must be compatible.



Enumerated type values (cont'd)

28

#### Legal or not?

```
enum {WAITE = 3'b001,
                                     Illegal: default base type
      LOAD = 3'b010,
                                     is int not a 3-bit value
       READY = 3'b100} state;
enum logic {ON=1'b1, OFF=1'bz} out;
                                     Legal: logic is a four-state type
                                     Illegal: What is value of LOAD (xx +1)!
enum logic [1:0]
  {WAITE, ERR=2'bxx, LOAD, READY} state;
enum logic {A=1'b0, B, C} list5;
                                      Illegal: Can only represent
                                      two things with one bit
                                                             Portland State
```

28

ECE 351 Verilog and FPGA Design

## Enumerated types (cont'd)

29

 Creating a typedef allows creation of multiple variables of same enumerated type in different places

```
typedef enum {WAITE, LOAD, READY} states_t;
states t state, next state;
```

- ☐ Enumerated types are semi-strongly and can only be assigned:
  - A label from its enumerated type list
  - Another enumerated type of the same type (declared with same typedef definition)
  - A value cast to the **typedef** type of the enumerated type



Enumerated types (cont'd)

30

ECE 351 Verilog and FPGA Design



30

# System tasks & methods for enumerated types<sup>31</sup>

SystemVerilog provides several special system functions called methods to iterate through the values in an enumerated type list

```
// Return value of first member in enumerated
<enum_var>.first
                      // list of var
                      // Return value of last member in enumerated
<enum_var>.last
                      // list of var
<enum var>.next(<N>) // Return value of next member in enumerated
                      // list. If N provided return Nth next member
<enum_var>.prev(<N>)
                     // Return value of previous member in enumerated
                      // list.If N provided return Nth previous member
                      // Return the number of labels in the enumerated
<enum_var>.num
                      // list of var
                     // Return string representation of label for
<enum_var>.name
                      // value
```



adder #(.dtype(logic signed [31:0])) i2 (c, d, r2); // 32-bit signed adder

32

endmodule

# Next Time Topics:

- User-defined types (wrap-up)
- RTL expression operators
- ☐ You should:

ECE 351 Verilog and FPGA Design

- Read Sutherland Ch 5
- ☐ Homework, projects and quizzes
  - Homework #1 has been posted. Should be submitted to D2L by 10:00 PM on Mon, 26-Apr
    - □ No late assignments accepted after Noon on Thu, 30-Apr
  - Next in-class exercise currently scheduled for Thu, 22-Apr

ECE 351 Verilog and FPGA Design



Portland State