# IPC TRAINING

**Processor Communication Link** 

11/13/2014

Version 2.21



This work is licensed under a Creative Commons Attribution-ShareAlike 4.0 International License.



# Agenda

- Overview
- IPC Modules
- Configuration
- Scalability
- Optimization
- Footnotes

- Inter-Processor Communication (IPC)
  - Communication between processors
  - Synchronization between processors
- Two modes
  - Peer-to-peer
    - All cores running TI-RTOS
  - Master-slave
    - Master core running HLOS (e.g. Linux, QNX, Android)
    - Slave cores running TI-RTOS



- Rich device support
  - Homogeneous devices
    - C6472, C6678, ...
  - Heterogeneous devices
    - OMAP5, DRA7XX, TCI6638K2X, OMAP-L138, F28M35, ...



- Flexible design supports many use cases
  - Many thread combinations (Task, Swi, Hwi)
  - Two types of messaging: notification, message queuing
  - Multi- or uni-processor environments
- Hardware abstraction
  - Device-specific support for hardware spinlocks, inter-processor mailbox
  - IPC APIs are same across devices (e.g. GateMP implemented with hardware spinlock or software Peterson algorithm as needed)
- OS-agnostic
  - Same APIs on all operating systems



#### Overview - Architecture





Top-level modules, used by application







#### Overview - create/open

- Create/open model used to share instances of IPC modules
- Shared objects are "created" by the owner and "opened" by the user(s)
  - Some objects may be opened multiple times (e.g. MessageQ, GateMP).
  - Objects must have system-wide unique names
- Delete/close methods are used to finalize objects
  - Owner should not delete until all users have closed



#### Cache Management

- Cache coherency operations are performed by the module when shared state is accessed/modified
- Shared data is padded to prevent sharing cache line with other data

#### Data Protection

 Shared data is protected by a multi-processor gate when accessed/modified

(cc) BY-SA

# Agenda

- Overview
- IPC MODULES
  - Lab 1 ex01\_hello
- Configuration
- Scalability
- Optimization
- Footnotes



#### **IPC** Modules

- Ipc IPC Manager
- MessageQ send and receive messages
- NameServer distributed name/value database
- Notify send and receive event notifications
- MultiProc processor identification
- SharedRegion shared memory address translation
- GateMP protect a critical section
- HeapMemMP, HeapBufMP multi-processor memory allocator



### Ipc Module

- Ipc IPC Manager
  - Used to initialize IPC and synchronize with other processors.
  - Application must call Ipc start and Ipc attach.
- Two startup protocols
  - Ipc.ProcSync ALL all processors start at same time
  - Ipc.ProcSync\_PAIR host processor starts first
- Configuration
  - Ipc.procSync configures startup protocol
  - When using Ipc.ProcSync\_ALL, Ipc\_attach is called internally from Ipc\_start. Application does not call Ipc\_attach.



# lpc Module - Ipc.ProcSync\_ALL

app.cfg var Ipc = xdc.useModule('ti.sdo.ipc.Ipc'); Ipc.procSync = Ipc.ProcSync ALL; var MultiProc = xdc.useModule('ti.sdo.utils.MultiProc'); MultiProc.setConfig(proc, ["HOST", "IPU1", "DSP1"]); SR 0 Reserved Header host is owner of SR 0 Flags HOST Ipc start() — Log print("IPC ready") handshake completes Heap IPU1 Ipc start() -Log print("IPC ready") DSP1 Ipc start() -Log print("IPC ready")



## IPC Module - Ipc.ProcSync PAIR



### Ipc Module

- Topology
  - Topology expresses which processors communicate with IPC
- Transport created between two processors when they attach
  - In previous example, HOST attached to IPU1 and DSP1.
  - If IPU1 and DSP1 need to communicate with IPC, they must also attach to each other.
- Using Ipc.ProcSync\_ALL creates transports between all processors.



(cc) BY-SA



## Ipc Module

- Why have two modes?
  - Because some applications are static and some are dynamic.

#### Static System

- In a static system all processors are started at the same time. Once the processor is loaded, same application runs forever. IPC startup is part of device boot phase. This is typical for homogeneous devices.
- Base station, telecommunication, single purpose application.

#### Dynamic System

- In a dynamic system, host processor boots first. Slave processors are booted later depending on application. Slave is shut down when application terminates. Slave reloaded many times, possibly with different executable.
- Consumer electronics, cell phone.



### Ipc Module - API

#### API Summary

- Ipc\_start reserve memory, create default gate and heap
- Ipc\_stop release all resources
- Ipc\_attach setup transport between two processors
- Ipc\_detach finalize transport



## Ipc Module - ROV

ROV screen shot



(cc) BY-SA

## MessageQ

- MessageQ send and receive messages
- A message queue receives messages
  - Single reader, multiple writers on same message queue
- Message queue instance created by reader, opened by writers





### MessageQ — transport

- Transport-independent API, works with local memory, shared memory, copy based transport (SRIO)
- Default transport offers zero-copy transfers via shared memory





## MessageQ

- Message structure
  - Every message contains an embedded message queue header followed by the payload. Application is responsible for the header allocation.
  - Message size must include header and payload sizes.
    - Actual message size is typically padded

```
typedef struct {
                                             Bits32 reserved0; /* reserved for List.elem->next */
      MessageQ MsgHeader
                                             Bits32 reserved1; /* reserved for List.elem->prev */
                                             Bits32 msqSize;
                                                               /* message size
                                             Bits16 flags;
                                                              /* bitmask of different flags
                                             Bits16 msqId;
                                                              /* message id
            Payload
                                             Bits16 dstId;
                                                              /* destination queue id
                                                               /* destination processor id
                                             Bits16 dstProc;
                                                                                               */
                                             Bits16 replyId;
                                                              /* reply id
                                                                                               */
                                             Bits16 replyProc; /* reply processor
                                                                                               */
                                                               /* source processor
                                             Bits16 srcProc;
                                                                                               * /
                                             Bits16 heapId;
                                                               /* heap id
message
                                                               /* sequence number
                                             Bits16 seqNum;
  size
                                             Bits16 reserved;
                                                               /* reserved
                                                                                               */
                                          MessageQ MsgHeader
typedef struct {
```

} App Msg;



MessageQ MsgHeader reserved;

char payload[50];

### MessageQ

- Message types
  - MessageQ\_MsgHeader is structure type definition.

```
typedef struct {
    ...
} MessageQ_MsgHeader;
```

MessageQ\_Msg is pointer to structure type definition.

```
typedef MessageQ MsgHeader *MessageQ Msg;
```

- Message Allocation
  - Message allocation must be large enough to hold the embedded message queue header and your payload. See <u>Message structure</u>.



- IPU → DSP
  - Send a message from IPU to DSP (one-way message)
  - Both processors register a heap with MessageQ module
  - Receiving processor creates a message queue (DSP)
  - Sending processor opens the message queue (IPU)
- Sending processor will...
  - allocate a message
  - write the payload
  - send message
- Receiving processor will...
  - get message
  - read the payload
  - free the message





• IPU → DSP





#### IPU (writer)

```
#include <xdc/std.h>
#include <ti/ipc/MessageQ.h>
#include <ti/ipc/SharedRegion.h>
#define HEAP ID 2
#define MSG SZ sizeof(MessageQ MsgHeader) + 50
Ptr heap;
MessageQ Msq msq;
MessageQ QueueId qid;
heap = SharedRegion getHeap(0);
MessageQ registerHeap(HEAP ID, heap);
do {
    status = MessageQ open("DSP1.workq", &qid);
    Task sleep(1);
} while (status == MessageQ E NOTFOUND);
while (running) {
    msg = MessageQ alloc(HEAP ID, SIZE)
    /* write payload */
    MessageQ put(qid, msg)
```



#### DSP (reader)

```
#include <xdc/std.h>
#include <ti/ipc/MessageQ.h>
#include <ti/ipc/SharedRegion.h>
#define HEAP ID 2
Ptr heap;
MessageQ Handle que;
MessageQ Msg msg;
heap = SharedRegion getHeap(0);
MessageQ registerHeap(HEAP ID, heap);
que = MessageQ create("DSP1.workq", NULL);
while (running) {
    MessageQ get(que, &msg, MessageQ FOREVER);
    /* read payload */
    MessageQ free(msg);
```



- IPU → DSP → IPU
  - Send a message from IPU to DSP and back again (round trip message)
  - Both processors create a message queue

#### IPU processor will...

- allocate a message
- write the payload
- send message
- wait for return message
- read payload
- free the message

#### DSP processor will...

- wait for message
- read the payload
- write new payload
- send message





27

· IPU → DSP → IPU





#### IPU (client)

```
#include <xdc/std.h>
#include <xdc/runtime/IHeap.h>
#include <xdc/runtime/Memory.h>
#include <ti/ipc/MessageQ.h>
#include <ti/ipc/SharedRegion.h>
#define MSG SZ sizeof(MessageQ MsgHeader) + 50
IHeap Handle heap;
MessageQ Handle ipuQ;
MessageQ Msg msg;
MessageQ QueueId dspQ;
heap = (IHeap Handle)SharedRegion getHeap(0);
ipuQ = MessageQ create(NULL, NULL);
do {
    status = MessageQ open("DSP.workq", &dspQ);
} while (status == MessageQ E NOTFOUND);
msg = Memory alloc(heap, SIZE, 0, NULL);
MessageQ staticMsgInit(msg, SIZE);
MessageQ setReplyQueue(ipuQ, msg);
/* write payload */
MessageQ put(dspQ, msg);
MessageQ get(ipuQ, &msg, MessageQ FOREVER);
/* read payload */
Memory free(heap, msg, SIZE);
```

#### DSP (server)

```
#include <xdc/std.h>
#include <ti/ipc/MessageQ.h>
#include <ti/ipc/SharedRegion.h>

MessageQ_Handle dspQ;
MessageQ_QueueId qid;
MessageQ_Msg msg;

dspQ = MessageQ_create("DSP.workq", NULL);

while (running) {
    MessageQ_get(dspQ, &msg, MessageQ_FOREVER);
    /* process payload */
    qid = MessageQ_getReplyQueue(msg);
    MessageQ_put(qid, msg);
}
```



### MessageQ

- MessageQ works with any SYS/BIOS threading model:
  - Hwi: hardware interrrupts
  - Swi: software interrupts
  - Task: threads that can block and yield
- Variable size messages
- Timeouts are allowed when a Task receives messages
- Message Ownership Rules
  - Acquire ownership with MessageQ\_alloc, MessageQ\_get
  - Loose ownership with MessageQ\_free, MessageQ\_put
  - Do not dereference a message when you don't have ownership



### MessageQ

- Uses an IHeap heap implementation to support MessageQ\_alloc and MessageQ\_free.
- Heaps are coordinated across processors by a common index which is registered using MessageQ\_registerHeap API
- Heap ID is stored in message header



#### MessageQ - API

#### API Summary

- MessageQ\_create create a new message queue
- MessageQ open open an existing message queue
- MessageQ alloc allocate a message from the pool
- MessageQ\_free return message to the pool
- MessageQ put send a message
- MessageQ get receive a message
- MessageQ\_registerHeap register a heap with MessageQ



33

### MessageQ - ROV

ROV screen shot



(cc) BY-SA

## Lab – ex01\_hello

 Please open the PowerPoint slide named IPC\_Lab\_1\_Hello



#### NameServer Module

- NameServer distributed name/value database
  - Manages name/value pairs
  - Used for registering data which can be looked up by other processors
- API Summary
  - NameServer\_create create a new database instance
  - NameServer\_add add a name/value entry into database
  - NameServer get retrieve value for given name



36

### NameServer

- IPU create NameServer instance
- DSP query IPU for name/value pair



IPC 3.30



### NameServer

- IPU create NameServer instance
- DSP query IPU for name/value pair

### **IPU**

```
#include <string.h>
#include <xdc/std.h>
#include <ti/ipc/NameServer.h>

NameServer_Handle ns;
Char buf[];
Int len;

ns = NameServer_create("email", NULL);

strcpy(buf, "johndoe@mm.com");
Int len = strlen(buf);

NameServer_add(ns, "JohnDoe", buf, len);
```

#### DSP

```
#include <xdc/std.h>
#include <ti/ipc/NameServer.h>

NameServer_Handle ns;
Char buf[32];
Int len;

ns = NameServer_create("email", NULL);

NameServer_get(ns, "JohnDoe", buf, &len, NULL);
```



### NameServer Module

ROV screen shot



(cc) BY-SA

## **Notify Module**

- Notify send and receive event notifications
  - Inter-processor notifications
  - Multiplex 32 events using single interrupt line
  - Some events are used by IPC
  - Notification is point-to-point

#### Callback functions

- Register for a specific procld + lineId + eventId triplet
- Callback can be reused (use procld and lineId to de-multiplex)
- Callbacks can be chained (all callbacks are invoked)
- Callback function receives procld, eventld, arg, payload

### API Summary

- Notify sendEvent raise an event
- Notify\_registerEvent register a callback for an event
- Notify\_registerEventSingle register for exclusive use of event
- Notify FnNotifyCbck callback function type definition





40

- · IPU → DSP
  - IPU sends a notification to the DSP
- IPU processor will...
  - Send a NOP event to test the connection (optional)
  - Send periodic event to the DSP
- DSP processor will...
  - Create a semaphore to synchronize between callback and task
  - Register for event notification
  - Notify callback will post the semaphore
  - Task will run



· IPU → DSP





#### **IPU**

```
#include <xdc/std.h>
#include <ti/ipc/MultiProc.h>
#include <ti/ipc/Notify.h>
#define EVT 12
#define NOP 0
UInt16 dsp = MultiProc getId("DSP");
UInt32 payload;
do {
    s = Notify sendEvent(dsp, 0, EVT, NOP, TRUE);
    if (s == Notify E EVTNOTREGISTERED) {
        Task sleep(1);
} while (s == Notify E EVTNOTREGISTERED);
do {
    /* work */
    payload = ...;
    Notify sendEvent(dsp, 0, EVT, payload, TRUE);
} until(done);
```



### DSP

```
#include <xdc/std.h>
#include <ti/sysbios/knl/Semaphore.h.
#include <ti/ipc/MultiProc.h>
#include <ti/ipc/Notify.h>

#define EVT 12
#define NOP 0

UInt16 IPU = MultiProc_getId("IPU");

Semaphore_Handle sem;
sem = Semaphore_create(0, NULL, NULL);

Notify_registerEvent(IPU, 0, EVT, notifyCB, (UArg)sem);

do {
    Semaphore_pend(sem, BIOS_WAIT_FOREVER);
    /* work */
} until(done);
```

```
Void notifyCB(UInt16 procId, UInt16 lineId,
        UInt32 eventId, UArg arg, UInt32 payload)
{
    Semaphore_Handle sem = (Semaphore_Handle)arg;
    if (payload != NOP) {
        Semaphore_post(sem);
    }
}
```



# Notify Module

ROV screen shot







### MultiProc Module

- MultiProc processor identification
  - Stores processor ID of all processors in the multi-core application
  - Stores processor name
- Processor ID is a number from 0 (n-1)
- Processor name is defined by IPC
  - IPC Release Notes > Package Reference Guide
    - > ti.sdo.utils.MultiProc > Configuration Settings
    - > MultiProc.setConfig
  - Click on Table of Valid Names for Each Device
- API Summary
  - MultiProc\_getSelf return your own processor ID
  - MultiProc\_getId return processor ID for given name
  - MultiProc\_getName return processor name





46

## SharedRegion Module

- SharedRegion shared memory address translation
  - Manages shared memory and its cache configuration
  - Manages shared memory using a memory allocator
  - SRPtr is a portable pointer type
- Multiple shared regions are supported
- Each shared region has optional HeapMemMP instance
  - Memory is allocated and freed using this HeapMemMP instance
  - HeapMemMP\_create/open and managed internally at IPC initialization
  - SharedRegion getHeap API to get this heap handle



47

## SharedRegion Module

- SharedRegion #0 is special
  - Always contains a heap
  - Contains global state that all cores need to access (reserved header)
  - Must be placed in memory that is accessible by all BIOS cores in the system
- API Summary
  - SharedRegion\_getHeap return the heap handle
  - SharedRegion getId return region ID for given address
  - SharedRegion getPtr translate SRPtr into local address
  - SharedRegion getSRPtr translate local address into SRPtr





## SharedRegion Module

ROV screen shot





## SharedRegion

- Sometimes, shared memory has different address on different processors.
  - Use SharedRegion to translate addresses.





## SharedRegion

### ipu.cfg

```
var SharedRegion = xdc.useModule('ti.sdo.ipc.SharedRegion');
var sr2 = new SharedRegion.Entry(
        name:
                        "SR 2",
                       0xA0000000,
       base:
                       0x400000,
        len:
       ownerProcId:
                      0,
       isValid:
                      true,
        cacheEnable:
                      false
    };
SharedRegion.setEntryMeta(2, sr2);
```

### dsp.cfg



## SharedRegion

### **IPU**

```
#include <xdc/std.h>
#include <ti/ipc/SharedRegion.h>

Ptr ptr = 0xA0004000;
SRPtr srptr = SharedRegion_getSRPtr(ptr, 2);

/* Write SRPtr into message payload
  * and send message to DSP.
  */
msg->srptr = srptr;
MessageQ_put(q, msg);
```

#### DSP

```
#include <xdc/std.h>
#include <ti/ipc/SharedRegion.h>

/* Receive message, translate
  * embedded SRPtr into local pointer.
  */
MessageQ_get(q, &msg);

SRPtr srptr = msg->srptr;
Ptr ptr = SharedRegion_getPtr(srptr);

/* ptr = 0x80004000 */
```



### GateMP Module

- GateMP protect a critical section
  - Multiple processor gate that provides context protection against threads on both local and remote processors
- API Summary
  - GateMP create create a new instance
  - GateMP\_open open an existing instance
  - GateMP\_enter acquire the gate
  - GateMP leave release the gate



### **GateMP**

- Use GateMP instance to protect buffer from concurrent access
- IPU processor will...
  - create a GateMP instance
  - enter the gate
  - modify shared memory
  - leave the gate
- DSP processor will...
  - open the GateMP instance
  - enter the gate
  - modify shared memory
  - leave the gate



### **GateMP**





### GateMP Module

#### **IPU**

```
#include <xdc/std.h>
#include <ti/ipc/GateMP.h>

GateMP_Params params;
GateMP_Handle gate;

GateMP_Params_init(&params);
params.name = "BufGate";
params.localProtect = GateMP_LocalProtect_NONE;
params.remoteProtect = GateMP_RemoteProtect_SYSTEM;

gate = GateMP_create(params);

GateMP_enter(gate);
/* modify buffer */
GateMP_leave(gate);
```

#### DSP

```
#include <xdc/std.h>
#include <ti/ipc/GateMP.h>

GateMP_Handle gate;

GateMP_open("BufGate", &gate);

GateMP_enter(gate);
/* modify buffer */
GateMP_leave(gate);
```



## HeapMemMP HeapBufMP Modules

- HeapMemMP, HeapBufMP multi-processor memory allocator
  - Shared memory allocators that can be used by multiple processors
  - HeapMemMP variable size allocations
  - HeapBufMP fixed size allocations, deterministic, ideal for MessageQ
- IPC's versions of HeapBuf, adds GateMP and cache coherency to the version provided by SYS/BIOS.
- All allocations are aligned on cache line size.
  - Warning: Small allocations will occupy full cache line.
- Uses GateMP to protect shared state across cores.
- HeapBufMP. All buffers are same size (per instance)
- Every SharedRegion uses a HeapMemMP instance to manage the shared memory

(cc) BY-SA

57

## HeapMemMP HeapBufMP Modules

### API Summary

- HeapMemMP\_create create a heap instance
- HeapMemMP\_delete delete a heap instance
- HeapMemMP open open a heap instance
- HeapMemMP\_close close a heap instance
- HeapMemMP\_alloc allocate a block of memory
- HeapMemMP\_free return a block of memory to the pool
- HeapBufMP\_create create a heap instance
- HeapBufMP\_delete delete a heap instance
- HeapBufMP open open a heap instance
- HeapBufMP\_close close a heap instance
- HeapBufMP alloc allocate a block of memory
- HeapBufMP free return a block of memory to the pool





58

## HeapMemMP Module

ROV screen shot



(cc) BY-SA

## HeapMemMP

- Create a heap and share it between IPU and DSP
- IPU processor will...
  - Creates a heap instance
  - Use Memory module to allocate memory
- DSP processor will...
  - Open the heap instance
  - Use Memory module to allocate memory



# HeapMemMP Module



IPC 3.30

(cc) BY-SA



## HeapMemMP Module

 Casting the heap handle is one of the few places you need to call an IPC Package API.

#### **IPU**

```
#include <xdc/std.h>
#include <xdc/runtime/IHeap.h>
#include <xdc/runtime/Memory.h>
#include <ti/ipc/HeapMemMP.h>
#include <ti/sdo/ipc/heaps/HeapMemMP.h>
HeapMemMP Params params;
HeapMemMP Params init(&params);
params.name = "DataHeap";
params.regionId = 0;
params.sharedBufSize = 0x100000;
HeapMemMP Handle handle;
handle = HeapMemMP create(&params);
IHeap Handle heap;
heap = HeapMemMP Handle upCast(handle);
ptr = Memory alloc(heap, size, align, NULL);
```

#### **DSP**

```
#include <xdc/std.h>
#include <xdc/runtime/IHeap.h>
#include <xdc/runtime/Memory.h>
#include <ti/ipc/HeapMemMP.h>
#include <ti/sdo/ipc/heaps/HeapMemMP.h>

HeapMemMP_Handle handle;
HeapMemMP_open("DataHeap", &handle);

IHeap_Handle heap;
heap = HeapMemMP_Handle_upCast(handle);

ptr = Memory_alloc(heap, size, align, NULL);
```



# Agenda

- Overview
- IPC Modules
- CONFIGURATION
- Scalability
- Optimization
- Footnotes



## **IPC** Configuration

- The RTSC configuration phase is when components are integrated. Each component uses its configuration parameters to express its system requirement.
- The application configuration script is the starting point. It defines which components are needed by the application and configures those components depending on its needs.







- Navigate to the IPC product folder
  - C:\Products\ipc 3 30 pp bb
- Open the release notes
  - ipc 3 30 pp bb release notes.html
- Scroll down to the documentation section
  - Click on Package Reference Guide (cdoc)
  - Tip: the Package Reference Guide is also available in CCS Help.
  - Tip: the Package Reference Guide is also available <u>on-line</u>.
- Open 'all modules' section
- Click on a module (e.g. MessageQ)
- Click on Configuration settings link

module ti.sdo.ipc.MessageQ

65

Message-passing with queuing

↓ C synopsis
 Individual elements
 Configuration settings
 Individual elements





IPC 3.30

- The documentation shows how to include the module in the application configuration script.
- Scroll down to the 'module-wide config parameters' for a list of all configuration parameters.

```
Configuration settings
                                                                sourced in ti/sdo/ipc/MessageQ.xdc
 var MessageO = xdc.useModule('ti.sdo.ipc.MessageO')
 local proxy modules
     MessageQ.SetupTransportProxy = ITransportSetup.Module null
         MessageO.SetupTransportProxv.delegate$ = ITransportSetup.Module null
 module-wide constants & types
     const MessageO.ANY = ~(0);
     const MessageQ.HIGHPRI = 1;
     const MessageQ.NORMALPRI = 0;
     const MessageQ.RESERVEDPRI = 2;
     const MessageO URGENTPRI = 3;
 module-wide config parameters
     MessageO.A cannotFreeStaticMsg = Assert.Desc {
         msg: "A cannotFreeStaticMsg: Cannot call MessageQ free with static msg"
     };
```



- When a config param has a default value, it will be indicated after the type.
- If the config param does not have a default value, this is indicated by the keyword undefined. Sometimes default values are computed during the configuration phase.

```
MessageQ.freeHookFxn = Void(*) (Bits16, Bits16) null;
MessageQ.maxNameLen = UInt 32;
MessageQ.maxRuntimeEntries = UInt NameServer.ALLOWGROWTH;
MessageQ.nameTableGate = IGateProvider.Handle null;
MessageQ.numHeaps = UInt16 8;
MessageQ.numReservedEntries = UInt 0;
MessageQ.traceFlag = Bool false,

MessageQ.traceFlag = Types.Common$ undefined;
MessageQ.tableSection = String null;
```

 Scroll down to the 'module-wide functions' section. Sometimes you will need to use these to set a config param.

```
module-wide functions

Ipc.addUserFxn(Ipc.UserFxn fxn, UArg arg) returns Void

Ipc.setEntryMeta(Ipc.Entry entry) returns Void
```





- Instance Configuration Parameters
  - Some config params are specified when creating an instance. These are listed in the 'per-instance config parameters' section.

```
per-instance config parameters

var params = new NameServer.Params;
    params.checkExisting = Bool true;
    params.maxNameLen = UInt 16;
    params.maxRuntimeEntries = UInt NameServer.ALLOWGROWTH;
    params.maxValueLen = UInt 0;
```

- However, IPC modules only support instance creation at run-time. You will need to find the equivalent create parameter in the IPC API Reference Guide.
  - Open the release notes
    - ipc\_3\_30\_pp\_bb\_release\_notes.html
  - Scroll down to the documentation section.
    - Click on IPC Application Programming Interface (API) Reference Guide (HTML)
    - Tip: the IPC API Reference Guide is also available in CCS Help.
    - Tip: the IPC API Reference Guide is also available on-line.





68

## Ipc Module Configuration

IPC configuration requires the following modules

```
ti.sdo.ipc.Ipcti.sdo.utils.MultiProcti.sdo.ipc.SharedRegion
```

- Define lpc startup protocol
  - Ipc.procSync controls attach behavior
    - Ipc.ProcSync ALL Attach to all processors simultaneously.
    - Ipc.ProcSync PAIR Attach to remote processor one-by-one.
- All processors must use the same startup protocol.

```
var Ipc = xdc.useModule('ti.sdo.ipc.Ipc');
Ipc.procSync = Ipc.ProcSync PAIR;
```



## Ipc Module Configuration

- SharedRegion #0 Memory Setup
  - On some systems, the SR\_0 memory may not be available at boot time.
     Host processor might map the memory into the slaves MMU. This configuration flag is used to block the slave until the memory is available.
     Ipc\_start will spin until this flag is set true by host.
  - Ipc.sr0MemorySetup = true;
    - Ipc\_start will access SR\_0 memory immediately.
  - Ipc.sr0MemorySetup = false;
    - Ipc\_start will spin until host sets flag to true. Requires symbol address access from host.



70

## Ipc Module Configuration

- Attach and detach hooks
  - You can register hook functions to be called during each attach and detach call. Use the hook function to perform application specific tasks.

```
var Ipc = xdc.useModule('ti.sdo.ipc.Ipc');
var fxn = new Ipc.UserFxn;
fxn.attach = '&userAttachFxn';
fxn.detach = '&userDetachFxn';
Ipc.addUserFxn(fxn, arg);
```

The hook functions have the following type definitions.

```
Int (*attach)(UArg arg, UInt16 procId);
Int (*detach)(UArg arg, UInt16 procId);
```



## MultiProc Configuration

- Define the processors in the IPC application.
  - This example defines three processors: CORE0, CORE1, CORE2.
  - Name order defines MultiProc ID (zero based counting number)
  - CORE0 configuration

```
var procNameAry = ["COREO", "CORE1", "CORE2"];
var MultiProc = xdc.useModule('ti.sdo.utils.MultiProc');
MultiProc.setConfig("COREO", procNameAry);
```

CORE1 configuration

```
var procNameAry = ["COREO", "CORE1", "CORE2"];
var MultiProc = xdc.useModule('ti.sdo.utils.MultiProc');
MultiProc.setConfig("CORE1", procNameAry);
```

CORE2 configuration

```
var procNameAry = ["COREO", "CORE1", "CORE2"];
var MultiProc = xdc.useModule('ti.sdo.utils.MultiProc');
MultiProc.setConfig("CORE2", procNameAry);
```





- Define number of shared regions in the system.
  - This config param must be the same across all processors in the system.
     Increasing the number of regions reduces the maximum size of each region.

```
var SharedRegion = xdc.useModule('ti.sdo.ipc.SharedRegion');
SharedRegion.numEntries = 8;
```



- Define number of shared regions in the system.
  - This config param must be the same across all processors in the system.
     Increasing the number of regions reduces the maximum size of each region.

```
var SharedRegion = xdc.useModule('ti.sdo.ipc.SharedRegion');
SharedRegion.numEntries = 8;
```

#### Cache Line Size

 This value is used to align items on a cache line boundary. For example, memory allocations from the shared region heap will be aligned and sized on this boundary. It must be the same value for all processors using the shared region. It must be the worst case value

```
SharedRegion.cacheLineSize = 128;
```



- Define SharedRegion #0
  - The shared region base and size are defined in the platform memory map.

```
config.bld
Build.platformTable["ti.platforms.evm6678:core0"] = {
    ...
    externalMemoryMap: [
        ["SR_0", {
        name: "SR_0", space: "data", access: "RW",
        base: 0x84000000, len: 0x200000,
        comment: "SR#0 Memory (2 MB)"
    }],
```

Reference the memory map from platform to configure SR\_0

```
app.cfq
var SR0Mem = Program.cpu.memoryMap["SR 0"];
SharedRegion.setEntryMeta(0,
    new SharedRegion.Entry({
                         "SR 0",
        name:
        base:
                         SR0Mem.base,
        len:
                         SR0Mem.len,
        ownerProcId:
                         0,
        isValid:
                         true,
        cacheEnable:
                        true
    })
```



- Cache setting for a shared region.
  - Reports memory cache setting
    - This config param does not control the cache behavior, it reflects the cache behavior. In other words, if the shared memory is eligible for caching, then this parameter must be set true.
  - Controls IPC cache operations
    - When set to true, IPC will perform the necessary cache operations.
  - Processor relative
    - It may be different on each processor using the same shared region.
       This comes about because each processor defines its cache behavior.



## **Build Configuration**

Build module used to configure library type.

```
var Build = xdc.useModule('ti.sdo.ipc.Build');
Build.LibType = Build.LibType NonInstrumented;
```

- Build.LibType
  - Build.LibType\_Instrumented Prebuild library supplied in IPC product.
     Optimized with logging and asserts enabled.
  - Build.libType\_NonInstrumented Prebuilt library supplied in IPC product. Optimized without instrumentation.
  - Build.libType\_Custom Rebuilds IPC libraries from source for each executable. Optimized by default. Use Build.customCCOpts to modify compiler options.
  - Build.libType\_Debug Rebuilds IPC libraries from source for each executable. Non-optimized, useful for debugging IPC sources.



## **Build Configuration**

Build module used to configure library type.

```
var Build = xdc.useModule('ti.sdo.ipc.Build');
Build.LibType = Build.LibType NonInstrumented;
```

#### Build.LibType

- Build.LibType\_Instrumented Prebuild library supplied in IPC product.
   Optimized with logging and asserts enabled.
- Build.libType\_NonInstrumented Prebuilt library supplied in IPC product. Optimized without instrumentation.
- Build.libType\_Custom Rebuilds IPC libraries from source for each executable. Optimized by default. Use Build.customCCOpts to modify compiler options.
- Build.libType\_Debug Rebuilds IPC libraries from source for each executable.
   Non-optimized, useful for debugging IPC sources.
- Build.libType\_PkgLib Links with package libraries in the IPC product. These libraries to not ship with the product. You must rebuild the IPC product to generate the package libraries. Useful for development and sharing custom libraries.



#### MessageQ Configuration

- Message Queue Name Length
  - The maximum length of a message queue name is set at configuration time.

```
var MessageQ = xdc.useModule('ti.sdo.ipc.MessageQ');
MessageQ.maxNameLen = 48;
```

- Number of message queue heaps
  - The MessageQ module maintains a table of registered heap handles. The size of this table is set at configuration time. The heapId field in the message queue header is used to index into this table. The heapId must be system wide unique. For example, if ProcA and ProcB share a heap, it might be registered with heapId = 0. If ProcC and ProcD share a different heap, their registered heapId cannot be 0. Keep this in mind when configuring the size of the heap table.

```
MessageQ.numHeaps = 12;
```



## **Notify Configuration**

- Number of events supported by Notify
  - By default, the Notify module will support the maximum number of possible events. You can reduce this to conserver on memory footprint.

```
var Notify = xdc.useModule('ti.sdo.ipc.Notify');
Notify.numEvents = 16;
```

- Number of reserved events
  - Use this config param to reserve events for middleware modules. IPC already reserves some number, so do not reduce this value. You can increase the value to reserve additional events for your middleware.

```
Notify.reservedEvents = 8;
```



## **Notify Configuration**

- Number of events supported by Notify
  - By default, the Notify module will support the maximum number of possible events. You can reduce this to conserver on memory footprint.

```
var Notify = xdc.useModule('ti.sdo.ipc.Notify');
Notify.numEvents = 16;
```



- Maximum Name Length
  - The maximum name length for a GateMP instance is controlled by this config param. Although this is a module-wide config parameter, it is used by the GateMP module when creating its private NameServer instance.

```
var GateMP = xdc.useModule('ti.sdo.ipc.GateMP');
GateMP.maxNameLen = 48;
```

- Device-specific gate delegates offer hardware locking to GateMP
  - GateHWSpinlock for OMAP4, OMAP5, TI81XX, Vayu
  - GateHWSem for C6474, C66x
  - GateAAMonitor for C6472
  - GatePeterson, GatePetersonN for devices that don't have HW locks



GateMP has three proxies

```
RemoteSystemProxy
RemoteCustom1Proxy
RemoteCustom2Proxy
```

 Each proxy is assigned a delegate module. The delegate is the one which actually implements the gate. Typically, the system delegate will use hardware support if available and the custom delegates are software implementations.

```
GateMP.RemoteSystemProxy = xdc.useModule('ti.sdo.ipc.gates.GateHWSpinlock');
GateMP.RemoteCustom1Proxy = xdc.useModule('ti.sdo.ipc.gates.GatePeterson');
GateMP.RemoteCustom2Proxy = xdc.useModule('ti.sdo.ipc.gates.GateMPSupportNull');
```

 Note: GatePeterson works for only two clients. Use GatePetersonN for three or more clients.

(cc) BY-SA

- The hardware spinlocks are reused as GateMP instances are deleted and re-created.
- When creating a GateMP instance, the remoteProtect create parameter specifies which proxy to use.

```
#include <ti/ipc/GateMP.h>

GateMP_Params params;
GateM_Handle gate;
GateMP_Params_init(&params);
params.name = "BufGate";
params.remoteProtect = GateMP_RemoteProtect_CUSTOM1;
gate = GateMP_create(&params);
```



On Vayu, GateHWSpinlock is the default remote system delegate. It
has a config parameter for specifying the base address of the
hardware spin locks. It does not have a default value because it is set
internally based on the device. You can override the default by setting
it in your config script.

```
var GateHWSpinlock = xdc.useModule('ti.sdo.ipc.gates.GateHWSpinlock');
GateHWSpinlock.baseAddr = 0x4A0F6800;
```

 The number of hardware spinlocks to use is set by an internal config parameter (look at the xdc file to see this). This is also set internally based on the device. However, it is possible to override this in your config script. Warning: this is not a common practice.

```
GateHWSpinlock.numLocks = 64;
```



## Agenda

- Overview
- IPC Modules
- Configuration
- SCALABILITY
- Optimization
- Footnotes



## Scalability

- IPC scalability allows you to include as little or as many modules as you need.
- Scalability allows you to manage the IPC footprint (data and code) contributed to your executable.
- Scalability options
  - Utilities only
  - Notify only
  - IPC full



## Scalability — Utilities only

- Application provides its own IPC framework. The <u>utilities</u> package provides foundational support.
- The application uses only the MultiProc module. Do not use the Ipc module.

```
var MultiProc = xdc.useModule('ti.sdo.utils.MultiProc');
```

 To use the NameServer module, application must provide an INameServerRemote impementation. (Advanced topic.)

```
ti.sdo.utils.INameServerRemote
```



## Scalability — Notify only

- At this scalability level, the Notify and MultiProc modules are the only IPC modules used by the application.
- Do not use the Ipc module. No calls to Ipc\_start or Ipc\_attach.
- Call Notify\_attach per transport to enable notify. After this
  call, the processor is able to receive notify events.
- If needed, the application is responsible to "handshake" between sender and listener.
- Only supported with notify mailbox driver.



## Scalability — Notify only

Notify only configuration

```
var MultiProc = xdc.useModule('ti.sdo.utils.MultiProc');
var Notify = xdc.useModule('ti.sdo.ipc.Notify');
```

Notify attach example

```
#include <ti/sdo/ipc/Notify.h>
#include <ti/sdo/utils/MultiProc.h>
Int procId;

procId = MultiProc_getId("EVE1");
Notify_attach(procId, 0);
```



## Scalability — IPC full

- This is the default scalability level
- Must configure the following modules

```
ti.sdo.ipc.Ipc
ti.sdo.ipc.SharedRegion
ti.sdo.utils.MultiProc
```

Application is entitled to use all IPC modules.



## Lab – ex13\_notifypeer

 Please open the PowerPoint slide named IPC\_Lab\_3\_Sclability



## Agenda

- Overview
- IPC Modules
- Configuration
- Scalability
- OPTIMIZATION
- Footnotes



93

## IPC Optimization — wiki page

- Through configuration parameters, IPC can be optimized for a given application. There is a good wiki topic on this.
  - http://processors.wiki.ti.com/index.php/IPC\_Users\_Guide/Optimizing\_IPC\_Applications
- Using dedicated GateMP instances can reduce runtime contention.
- There are a few transports available. They have different restrictions and runtime performance.



- Heaps will use the default gate. When creating two independent heap instances, there would be unnecessary contention for the same gate. To reduce contention for this gate, use a dedicated GateMP instance for your heap.
  - Create the GateMP instance
  - Assign gate instance in heap create parameter
  - Create the heap
  - The dedicated gate is used automatically



95

 When using the default gate, two independent heaps will contend for the same gate.



(cc) BY-SA

 When using a dedicated gate for each heap, there is no contention for the gate (between the heaps).





 This example creates a heap to be used by MessageQ. A dedicated GateMP instance is used for the heap.

```
#include <xdc/std.h>
#include <ti/ipc/GateMP.h>
#include <ti/ipc/HeapBufMP.h>

HeapBufMP params;
HeapBufMP_Params_init(&params);
params.name = "HeapA";
params.blockSize = 128;
params.numBlocks = 32;
params.gate = GateMP_create(NULL);

HeapBufMP_Handle heap;
heap = HeapBufMP_create(params);
MessageQ_registerHeap(0, heap);
```

No need to specify a name for the gate. The default protection will be used.



#### IPC Optimization — message transport

- The MessageQ module uses a transport for actual message delivery.
   There are three available transports, each with different runtime performance characteristics.
  - TransportShm slowest, largest data footprint, most robust (default)
  - TransportShmCirc medium, fixed length transport buffer
  - TransportShmNotify fastest, may cause sender to busy wait
- Each transport has a corresponding setup module. To use a given transport, configure the MessageQ module with the transport's setup module.
  - TransportShmSetup the setup module
  - TransportShmCircSetup the setup module
  - TransportShmNotifySetup the setup module
- Message transport are in the following folder.
  - ipc\_3\_xx\_pp\_bb/packages/ti/sdo/ipc/transports
- All MessageQ modules must be configured to use the same transport.





99

#### IPC Optimization — message transport

Example configuration



## IPC Optimization — notify driver

- The Notify module uses a low-level driver to implement the actual signaling between processors. Each driver has a corresponding setup module. To use a given driver, configure the Notify module with the driver's setup module.
- Generic (i.e. software) notify drivers are in the following folder.

```
ipc_3_xx_pp_bb/packages/ti/sdo/ipc/notifyDrivers
NotifyDriverShm - (default)
NotifyDriverCirc
```

Device specific (i.e. hardware) notify drivers are in the family folder.

```
ipc_3_xx_pp_bb/packages/ti/sdo/ipc/family
ti81xx/NotifyDriverMbx
vayu/NotifyDriverMbx
```

- All Notify modules must be configured to use the same driver.
- Notify driver list is constantly changing as we add new device support.



## IPC Optimization — notify driver

 The setup modules are always device specific, even when using a generic driver. Look in the family folder to see which setup modules are available for your device.

```
ipc_3_xx_pp_bb/packages/ti/sdo/ipc/family
```

Here is an example for the C647x device.

```
ipc_3_xx_pp_bb/packages/ti/sdo/ipc/family/c647x
NotifySetup.xdc - (default)
NotifyCircSetup.xdc
```

Here is an example for ti81xx device.

```
ipc_3_xx_pp_bb/packages/ti/sdo/ipc/family/ti81xx
NotifySetup.xdc - (default)
NotifyCircSetup.xdc
NotifyMbxSetup.xdc
```



## IPC Optimization — notify driver

Example configuration for C647x

```
var Notify = xdc.useModule('ti.sdo.ipc.Notify');
Notify.SetupProxy = xdc.useModule('ti.sdo.ipc.family.c647x.NotifyMbxSetup');
```



#### IPC Optimization — Vayu notify driver

- Vayu notify driver configuration is different!
- There is only one notify setup module for Vayu.

```
ti.sdo.ipc.family.vayu.NotifySetup
```

Available notify drivers on Vayu.

```
ti.sdo.ipc.notifyDrivers.NotifyDriverShm - (default)
ti.sdo.ipc.family.vayu.NotifyDriverMbx
```

Notify driver configuration is specified for each connection.



#### IPC Optimization — Vayu notify driver

Example configuration for Vayu (on DSP1)

```
var NotifySetup = xdc.useModule('ti.sdo.ipc.family.vayu.NotifySetup');
NotifySetup.connections.$add(
    new NotifySetup.Connection({
        procName: "EVE1",
        driver: NotifySetup.Driver_MAILBOX
    })
);
NotifySetup.connections.$add(
    new NotifySetup.Connection({
        procName: "DSP2",
        driver: NotifySetup.Driver_SHAREDMEMORY
    })
);
```



# Agenda

- Overview
- IPC Modules
- Configuration
- Scalability
- Optimization
- FOOTNOTES



## Footnotes — Examples

- Examples are provided in the following location.
  - ipc\_3\_xx\_pp\_bb/examples/<platform>
- Examples are platform and OS-specific. Not all examples are provided for all environments.
  - Makefile-based, demonstrating multicore-friendly build model
  - Developed independent of specific SDKs, so memory maps don't always align.
- Use DRA7xx\_bios\_elf for Vayu platform
  - DRA7xx = platform
  - bios = host operating system (i.e. SYS/BIOS on all processors)
  - elf = ELF tool chain



#### Footnotes - Error Handling

 Many of the IPC APIs return an integer as a status code. All error values are negative; all success values are zero or positive. You can use a simple test to check for error.

```
Int status;
status = MessageQ_get(...);
if (status < 0) {
    /* error */
}</pre>
```

Some APIs return a handle. If the handle is NULL, an error has occurred.

```
MessageQ_Handle queue;
queue = MessageQ_create(...);
if (queue == NULL) {
    /* error */
}
```

 IPC status codes come in two groups: success and error. The 'S' and 'E' in the status code tells you if it is success or error.

```
MessageQ_S_ALREADYSETUP
MessageQ E NOTFOUND
```



#### Footnotes - Online Resources

- IPC Documentation
  - IPC API Reference (Doxygen) <u>latest release</u>
  - IPC Configuration Reference (Cdoc) <u>latest release</u>
- External wiki articles that will continue to evolve:
  - Overview <a href="http://processors.wiki.ti.com/index.php/IPC\_3.x">http://processors.wiki.ti.com/index.php/IPC\_3.x</a>
  - Users Guide <a href="http://processors.wiki.ti.com/index.php/IPC\_Users\_Guide">http://processors.wiki.ti.com/index.php/IPC\_Users\_Guide</a>
  - Migration <a href="http://processors.wiki.ti.com/index.php/IPC\_3.x\_Migration\_Guide">http://processors.wiki.ti.com/index.php/IPC\_3.x\_Migration\_Guide</a>
- Development Repo/products:
  - Development Repository <a href="http://git.ti.com/cgit/cgit.cgi/ipc/ipcdev.git/">http://git.ti.com/cgit/cgit.cgi/ipc/ipcdev.git/</a>
  - Development Flow <a href="http://git.ti.com/ipc/pages/Home">http://git.ti.com/ipc/pages/Home</a>
- Product download
  - http://software-dl.ti.com/dsps/dsps\_public\_sw/sdo\_sb/targetcontent/ipc/index.html



## Thank You!

