Milestone 3

CSCE 3301 - Computer Architecture - F'22

Abdelaaty Rehab Rana El Gahawy



## Pipelined RISC-V Processor

Milestone 3

by

## Abdelaaty Rehab Rana El Gahawy

| Student Name | Student ID |  |  |  |  |  |  |
|--------------|------------|--|--|--|--|--|--|
| Rehab        | 900204245  |  |  |  |  |  |  |
| Elgahawy     | 900202822  |  |  |  |  |  |  |

Faculty: School of Science and Engineering, AUC Instructor: Dr. Cherif Salama | Fall 2022



## **Preface**

This report includes a survey of simple implementation of a RISC-V 5-staged pipelined processor supporting the rv32i user instruction sets (40 instructions).

Abdelaaty Rehab Rana El Gahawy November 2022

## Summary

A further enhancement was done on the project done in the previous milestone where the single cycle implementation was modified to be a 5-staged pipelined one to maximize the throughput of the processor. The processor supports the full RISC-V integer instruction set without hazard detection. More enhancements are to be done in the next milestone.

## Contents

| Pr | eface                                                                                                                                    | 2<br>2<br>2<br>2 |
|----|------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| Sι | ımmary                                                                                                                                   | ii               |
| 1  | Overview 1.1 Technical Summary                                                                                                           |                  |
| 2  | Data paths2.1 $R$ , $I$ instruction type2.2 $U$ instruction type2.3 $J$ instruction type2.4 $S$ instruction type2.5 $B$ instruction type | 2 2 2            |
| 3  | CPU Module Description                                                                                                                   | 3                |
| 4  | Simulation Testing and Results                                                                                                           | 5                |
| 5  | Conclusion                                                                                                                               | 7                |

### Overview

#### 1.1. Technical Summary

Within this project, we used the pipelined implementation which was done in the lab attaching to it a few modifications as follows:

- Dividing the data path to five separate stages introducing a pipeline register between every two consecutive stages.
- Transmitting the needed signals in the later stages along the pipeline keeping in mind that the unneeded signals shall not be transmitted to minimize the memory cost.
- Merging the data memory and the instruction memory in a single ported memory that is accessed depending on the fed control signals coming from the Control unit.

## Data paths

We can note that the data paths of the different instruction types did not change except that a pipeline register was added between each two consecutive stages to ensure that the control signals of the instruction are not lost during execution in a pipelined implementation.

#### **2.1.** R, I instruction type

The data path for this kind of instruction are similar where the instruction is fetched, decoded and then pass by the ALU which calculates the result according to the given instruction. Finally, the result of the ALU is used to update the register file with the corresponding values.

#### 2.2. U instruction type

This type includes LUI and AUIPC whose datapath does not pass by the ALU for simplicity. The LUI depends on forwarding the output of the immediate generator to the register file directly. Similarly, the AUIPC adds the generator output to the PC for further storage in the register file.

#### 2.3. J instruction type

The datapath for this kind of instruction required the introduction of a new control signal JUMP which determines whether it is a branch or a jump instruction. This kind of instruction calculates the target address from the ALU result storing the value linked to the program counter to the register file and then jumping to the corresponding target address by updating the program counter.

#### 2.4. ${\it S}$ instruction type

This type depended on the data memory for storing data. It also requested to store bytes, words and half words in the memory using different modes (signed and unsigned). This was fixed by doing logical or arithmetic extension when loading values from the data memory.

#### 2.5. B instruction type

This type of instruction includes different variations of the branch analogy. This was implemented using different flags that were determined as outputs from the ALU. Those flags were used as selection lines to determine what kind of branch to be done yet used to calculate the target address. The datapath depended on the result of the ALU which was used to select whether to add 4 to the program counter or add the offset generated by the immediate value generator.

## **CPU Module Description**

This is the main description of the top module of the project. The other verilog codes are attached within the compressed file.

```
1 'timescale 1ns / 1ps
        module rv32_CPU(input wire clk, rst);
               ule rv32_CPU(input wire clk, rst);
wire [31:0] data_out;
wire Branch, MemRead, RegWrite, MemWrite, ALUSrc, Jump, Branchflag;
wire [2:0] WhitchReg;
wire [1:0] ALUOp;
reg [31:0] WriteData; //from mux
wire [31:0] ReadData1, ReadData2;
wire [31:0] gen_out, ALUResult;
wire [31:0] ALU_Sel;
wire [31:0] MUX_ALU;
wire [31:0] PC;
wire [31:0] PC, IF_ID_Inst;
wire [31:0] IF_ID_PC, IF_ID_Inst;
wire [31:0] next_PC;
10 11 12 13 14 15 16 17 18 19 20 12 22 23 24 52 62 72 82 93 33 33 34 53 66 67 68 69 60 77 17 27 37 47 5
                 reg [31:0] next_PC;
reg [12:0] SSD;
              Fetching Stage */
wire JB;
wire [31:0] MEM_WB_PC_SUM, MEM_WB_RegR1;
                alrays 0.00 hogin
if (-((data_out[6:0] == 7'bii10011)&&(data_out[20] == 1'bi)))
    case(JB)
                                        se(JB)
2'b00: begin
if ((data_out[6:0] == 7'b0001111) || ((data_out[6:0] == 7'b1110011)& (data_out[20] == 1'b0)))
next_PC = 0;
else
                                         end
2'b01: next_PC = (Branchflag) ? MEM_WB_PC_SUM : Add4;
2'b10: next_PC = (data_out[3]) ? MEM_WB_PC_SUM : MEM_WB_PC_SUM + MEM_WB_RegR1;
                always@(posedge clk or posedge rst) begin
if (rst) PC = 0;
else PC = next_PC;
                 n_bit_register #(64) IF_ID_REG ({data_out, {PC}}, rst, 1'b1, clk, {IF_ID_Inst, IF_ID_PC});
              Decoding Stage */
wire [31:0] ID_EX_PC, ID_EX_RegR1, ID_EX_RegR2, ID_EX_Imm;
wire [31:0] ID_EX_Ctrl;
wire [31:0] ID_EX_Func;
wire [31:0] ID_EX_Rs1, ID_EX_Rs2, ID_EX_Rd;
                Control_Unit CU (IF_ID_Inst [6:2], Branch, MemRead, WhichReg, MemWrite, ALUSrc, RegWrite, Jump, ALUOp);
                 registerFile #(32) RF (-clk, rst , RegWrite, IF_ID_Inst [19:15], IF_ID_Inst [24:20], IF_ID_Inst [11:7], WriteData, ReadData1, ReadData2);
                 rv32_ImmGen IG (IF_ID_Inst, gen_out);
                n_bit_register #(288) ID_EX_REG ({IF_ID_PC, {{27{1'b0}}, IF_ID_Inst[11:7]}, {ALUSrc, ALUOp, {21{1'b0}}, Jump, WhichReg, MemRead, MemWrite, RegWrite, Branch}, ReadData1, ReadData2, {{27{1'b0}}, IF_ID_Inst[19:15]}, {{27{1'b0}}}, IF_ID_Inst[24:20]}, (IF_ID_Inst[30], {28{1'b0}}, IF_ID_Inst[41:12]}, gen_out}, rst, 1'b1, clk, {ID_EX_PC, ID_EX_Rd, ID_EX_Ctrl, ID_EX_RegR1, ID_EX_RegR2, ID_EX_Rs1, ID_EX_Rs2, ID_EX_Func, ID_EX_Imm});
                Execution Stage */
wire [31:0] EX_MEM_Ctrl, EX_MEM_ALU_out, EX_MEM_RegR1, EX_MEM_RegR2, EX_MEM_Imm, EX_MEM_PC_SUM;
wire [31:0] EX_MEM_Rd;
wire [31:0] EX_MEM_Flags;
wire [31:0] EX_MEM_Flunc;
ALU_ControlUnit ACU (ID_EX_Func[31], ID_EX_Ctrl[30:29], ID_EX_Func[2:0], ALU_Sel);
                assign MUX_ALU = (ALUSrc)? ID_EX_Imm : ID_EX_Rs2;
prv32_ALU ALU(ID_EX_Rs1, MUX_ALU, ALU_Se1, ALUResult, zf, cf, vf, sf);
                ID_EX_Reg1ster #(260) EX_MEM ({ID_EX_RegR1, ID_EX_Func, ID_EX_Imm, {zf, cf, vf, sf}, ID_EX_Ctrl, PC_SUM, ALUResult, ID_EX_Rs2, ID_EX_Rd}, rst, 1'b1, clk, {EX_MEM_RegR1, EX_MEM_Func, EX_MEM_Imm, EX_MEM_Flags, EX_MEM_Ctrl, EX_MEM_PC_SUM,
```

## Simulation Testing and Results

The program was tested using the following simple code and was found to be functioning as expected. The program was found to have some control signal issues which are to be inspected in the upcoming milestone.

```
1 add x0, x0, x0
2 la x1, 0(x0)
3 la x2, x0, x0
5 add x0, x0, x0
6 add x0, x0, x0
7 add x0, x0, x0
8 add x0,
```

Note that NOP instructions were added to avoid the hazards which were not handled in this implementation. The results were shown to be as follows:

|                          |                 |          |        |        |           |        |       | 659.041   | ns          |              |              |            |               |               |             |
|--------------------------|-----------------|----------|--------|--------|-----------|--------|-------|-----------|-------------|--------------|--------------|------------|---------------|---------------|-------------|
| Name                     | Value           | 0 ns     |        |        |           | 500 1  | ns    |           |             | 1,000 ns     |              | 1,5        | 00 ns         |               | 2,000 ns    |
| > W EX_MEM_RegR2[31:0]   | 0               |          |        |        |           |        |       | (         | )           |              |              |            | X 4           | Χ             | 0           |
| > ₩ EX_MEM_Imm[31:0]     | 0               |          |        |        |           |        |       | (         | )           |              |              |            | 4             | X             | 0           |
| > ₩ EX_MEM_PC_SUM[31:0]  | 8               |          | 0      |        | -χ        | 4      | χ     | 8         | 12          | 16           | 20           | 24         | _X            | 32            | 36          |
| > W EX_MEM_Rd(31:0)      | 0               |          |        |        | 0         |        |       |           | 1           |              | 0            |            | χ 2           | Χ             | 0           |
| > W EX_MEM_Flags[3:0]    | 6               | 0        | X      |        |           |        |       |           | 6           |              |              |            | 2             | X             | 6           |
| > W EX_MEM_Func(31:0)    | 0               |          |        |        | 0         |        |       |           | 2           | <b>*</b>     | 0            |            | χ 2           | Χ             | 0           |
| > W MEM_WB_Mem_out(31:0) | 17              | 0        |        | 51     | χ ,       | 3323   | χ     | 17        | 51          | 17           | 4202755      | Χ          | 51            | У 9           | 8397187     |
| > W MEM_WB_ALU_out[31:0] | 0               |          |        |        |           |        |       |           | 0           |              |              |            |               | X 4           | 0           |
| > W MEM_WB_Ctrl[31:0]    | 2147483674      |          |        | 0      |           |        | X21   | 7483674   | 1073741826  | 2147483674   | 3758096386   | 107374182  | 6 3758096386  | 2147483674    | 1073741826  |
| > W MEM_WB_Imm[31:0]     | 0               |          |        |        |           |        |       |           | 0           |              |              |            |               | X 4           | 0           |
| > W MEM_WB_Rd[31:0]      | 0               |          |        |        |           | 0      |       |           |             | 1            | Χ            | 0          |               | 2             | 0           |
| IDM                      |                 |          |        |        |           |        |       |           |             |              |              |            |               |               |             |
| ₩ clk                    | 1               |          |        |        |           |        |       |           |             |              |              |            |               |               |             |
| MemRead                  | 0               |          |        |        |           |        |       |           |             |              |              |            |               |               |             |
| MemWrite                 | 0               |          |        |        |           |        |       |           |             |              |              |            |               |               |             |
| > 👹 addr[7:0]            | 12              | 0        | =      | 4      | $\propto$ | 0      | X     | 12        | 0           | 20           | 24           | 28         | 4             | 36            | 40          |
| > 👑 fun[2:0]             | 0               |          |        |        | 0         |        |       |           | 2           |              | 0            |            | 2             | Χ             | 0           |
| > W data_in[31:0]        | 0               |          |        |        |           |        |       | (         | )           |              |              |            | 4             | X             | 0           |
| > W data_out[31:0]       | 51              | 51       | X      | 8323   | X         | 17     | X     | 51        | 17          | 4202755      | 5            | 1          | 9             | 8397187       | 51          |
| > W IM[0:63][31:0]       | 51,8323,51,51,5 | 51,8323, | 51,51, | 51,420 | 2755,51   | ,51,51 | ,8397 | 187,51,51 | ,51,2155059 | ,51,51,51,36 | 831331,51,51 | ,51,213035 | 5,51,51,51,21 | 96147,51,51,5 | 1,5252643,0 |
|                          |                 |          |        |        |           |        |       |           |             |              |              |            |               |               |             |
|                          |                 |          |        |        |           |        |       |           |             |              |              |            |               |               |             |

# 5

## Conclusion

This report represented a quick survey of a trial to implement a pipelined RISC-V processor that supported the full unprivileged instruction set. More enhancements are to be done on this implementation in the upcoming milestones so that it supports the compressed instruction set as well as correcting some signals issues along with handling hazards and enabling data forwarding.