# EE446 LAB 4 & 5 Preliminary Work

#### **Custom 16-bit ISA**

- This custom 16-bit ISA is inspired by the 32-bit ARM instruction set.
- Suitable hardware for this ISA contains:
  - Von-Neumann architecture memory of 64 words, each word is of W=8 bits (byte-addressable memory)
    - 6 bits are required for addressing the memory
  - o 8 general purpose registers of size 8 bits
    - 3 bits are required for addressing the general-purpose registers
  - o PC (R7) and LR (R6) of size 8 bits and are inside the general-purpose registers

|      | Haifiad Data       | 0xC4 | Some data   |
|------|--------------------|------|-------------|
|      | Unified Data       |      |             |
|      | and                | 0xB2 | In other #4 |
| 0x02 | Instruction Memory | 0x01 | Instr #1    |
| 0x01 |                    | 0x03 | In a tra #O |
| 0x00 |                    | 0x71 | Instr #0    |

| R7=PC | 0x00 |
|-------|------|
| R6=LR | 0x06 |
| R5    | 0x05 |
| R4    | 0x04 |
| R3    | 0x03 |
| R2    | 0x02 |
| R1    | 0x01 |
| R0    | 0x00 |

# OP = 00 (Arithmetic operations)

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7   | 6 | 5      | 4    | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|---|-----|---|--------|------|---|---|---|---|
| 0  | )P | CI | ИD | I  |    | Rd |   |     |   |        |      |   |   |   |   |
| 0  | 0  | CI | ИD | 0  |    | Rd |   | Rn  |   | X X Rm |      |   |   |   |   |
| 0  | 0  | CI | ИD | 1  |    | Rd |   | rot |   |        | imm5 |   |   |   |   |

| CMD | function | pseudo instruction                     |
|-----|----------|----------------------------------------|
| 00  | ADD      | Rd $\leftarrow$ Rn CMD Rm if I = 0     |
| 01  | SUB      | Rd ← Rd CMD (extimm5 ROL rot) if I = 1 |
| 10  | CMP      | $X \leftarrow Rn SUB Rm if I = 0$      |
|     |          | X ← Rd SUB (extimm5 ROL rot) if I = 1  |
| 11  | MOV      | Rd ← (extimm5 ROL rot) and I = 1       |

| Example possible instructions (Represented in ARM assembly mnemonic) |
|----------------------------------------------------------------------|
| CMD R5,R3,R0                                                         |
| CMD R4,#20 (imm5=20, rot=0)                                          |
| CMD R2,#80 (imm5=20, rot=2)                                          |

# OP = 01 (Logic operations and shifting)

| 15 | 14 | 13 | 12  | 11 | 10 | 9  | 8 | 7   | 6  | 5 | 4    | 3      | 2 | 1 | 0 |  |
|----|----|----|-----|----|----|----|---|-----|----|---|------|--------|---|---|---|--|
| 0  | P  |    | CMD | )  |    | Rd |   |     |    |   |      |        |   |   |   |  |
| 0  | 1  |    | CMD | )  |    | Rd |   |     | Rn |   |      | X X Rm |   |   |   |  |
| 0  | 1  |    | CMD | )  | Rd |    |   | rot |    |   | imm5 |        |   |   |   |  |

| CMD | function | pseudo instruction    |  |  |  |  |  |  |  |
|-----|----------|-----------------------|--|--|--|--|--|--|--|
| 000 | AND      |                       |  |  |  |  |  |  |  |
| 001 | OR       | Rd ← Rn CMD Rm        |  |  |  |  |  |  |  |
| 010 | XOR      | -                     |  |  |  |  |  |  |  |
| 011 | ROL      |                       |  |  |  |  |  |  |  |
| 100 | ROR      |                       |  |  |  |  |  |  |  |
| 101 | LSL      | Rd ← Rd CMD (extimm5) |  |  |  |  |  |  |  |
| 110 | LSR      |                       |  |  |  |  |  |  |  |
| 111 | ASR      |                       |  |  |  |  |  |  |  |

• 3-bit shamt (0-7) can move the extended 5-bit immediate value to all possible locations in the 8-bit register. ROR is handled by ROL. (ROR(x) = ROL(8-x))

| Example possible instructions          |  |  |  |  |  |  |  |  |  |  |
|----------------------------------------|--|--|--|--|--|--|--|--|--|--|
| (Represented in ARM assembly mnemonic) |  |  |  |  |  |  |  |  |  |  |
| AND R5,R3,R0                           |  |  |  |  |  |  |  |  |  |  |
| LSL R4, #2 (rot = X, imm5 = 2)         |  |  |  |  |  |  |  |  |  |  |
| ROL R3, #6                             |  |  |  |  |  |  |  |  |  |  |
| ROR R3, #2 (imm5 = 8-2 = 6)            |  |  |  |  |  |  |  |  |  |  |

# OP = 10 (Memory operations)

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4             | 3 | 2 | 1 | 0 |  |
|----|----|----|----|----|----|----|---|---|----|---|---------------|---|---|---|---|--|
| 0  | Р  | L  |    | Н  |    | Rd |   |   | Rn |   | addr5/offset5 |   |   |   |   |  |

| L | function | pseudo instruction                               |
|---|----------|--------------------------------------------------|
| 1 | LDR      | Rd $\leftarrow$ MEM[Rn + {H, offset5}] if I = 0  |
| ı | LDK      | Rd $\leftarrow$ MEM[{H, addr5}] if I = 1         |
| 0 | STR      | Rd $\rightarrow$ MEM[Rn + {H, offset5}] if I = 0 |
| U | SIK      | Rd $\rightarrow$ MEM[{H, addr5}] if I = 1        |

- H determines which half of the memory to be addressed. Normally, addr/offset bits should take 6 bits. However, to keep the bit positions of Rn & Rd in the same place for all instruction types, immediate value is considered to have 5 bits. Most significant bit is H.
- H is handled in extender as the most significant bit.

| Example possible instructions          |  |  |  |  |  |  |  |  |  |
|----------------------------------------|--|--|--|--|--|--|--|--|--|
| (Represented in ARM assembly mnemonic) |  |  |  |  |  |  |  |  |  |
| LDR R0, [R1,#3]                        |  |  |  |  |  |  |  |  |  |
| LDR R0, #63 (offset5=31, H=1)          |  |  |  |  |  |  |  |  |  |
| STR R1, [R0]                           |  |  |  |  |  |  |  |  |  |
| STR R0, #2                             |  |  |  |  |  |  |  |  |  |

# OP = 11 (Branching)

| 15 | 14 | 13   | 12 | 11   | 10 | 9 | 8 | 7 | 6 | 5     | 4     | 3 | 2 | 1 | 0 |  |
|----|----|------|----|------|----|---|---|---|---|-------|-------|---|---|---|---|--|
| 0  | P  | type |    | flag |    | Χ | Χ | Χ | Χ | addr6 |       |   |   |   |   |  |
| 1  | 1  | 00   | )  | X    | XX |   | Χ | Χ | Χ |       | addr6 |   |   |   |   |  |
| 1  | 1  | 10   | )  | Х    | XX |   | Χ | Χ | Χ | addr6 |       |   |   |   |   |  |
| 1  | 1  | 0′   | 1  | Χ    | 1  | 1 | 0 | Χ | Χ | addr6 |       |   |   |   |   |  |

| type | flag | function | explanation         | pseudo instruction       |
|------|------|----------|---------------------|--------------------------|
| 00   | Χ    | В        | branch              | PC + 2 ← addr6           |
| 01   | Χ    | BL       | branch with link    | LR(R6) ← PC              |
|      |      |          |                     | PC + 2 ← addr6           |
| 10   | Х    | BI       | branch indirect     | PC + 2 ← MEM[addr6]      |
| 11   | 00   | BEQ      | branch if zero      |                          |
| 11   | 01   | BNE      | branch if not zero  | B if condition satisfied |
| 11   | 10   | BHS/BCS  | branch if carry     | b ii condition satistied |
| 11   | 11   | BLO/BCC  | branch if not carry |                          |

- Each instruction is 2 bytes. The memory is byte addressable. Due to the architecture's 3-stage pipeline, branch target address is loaded to PC + (2 instructions ahead) = PC + (2\*1) = PC + (2).
- Rd=R6 needs to be set for BL, hence Instr[10:8] = 3'b110.

#### **Datapath Design**

Harris & Harris' multicycle ARM datapath design is modified.



New datapath. Blue numbers show the datapath length.

- Datapath length is changed to accommodate 16-bit ISA. Instruction length is 16 bits and data length is 8 bits.
- RegSrc0 MUX is extended to accommodate new inputs. Register file's R7 input and RegSrc0[1]=immediate 7 are not used, however.
- For shifting and rotations, a shifter is placed after the extender. Rotation amount is Instr[7:5]=rot.
- To sum with 0, ALUSrcA is extended with immediate 0 input.
- ALU is modified to handle shifting and rotating operations inherently.
- For PC+(2 instructions), ALUSrcB[10] = immediate 2.

# **Controller Design**

- An FSM in Verilog is written for the controller.
- It is worthy to note that some states can be combined or eliminated completely, since this state
  machine is not minimal.



# Subroutines for Validation of Operation of ISA, Datapath and Controller

 Verifying all ISA operations are done within below subroutines. No additional tests are done for verifying all possible operations explicitly.

#### 1. Test of BI and BL

• Initially, Rn = #n and PC = 0.

| Address | Instruction      | Explanation    |
|---------|------------------|----------------|
| 0       | STR R2,M[20]     | M[20] = 2      |
| 2       | ADD R0,R0,1      |                |
| 4       | CMP R0,2         |                |
| 6       | BEQ 10           |                |
| 8       | BI 20            | B M[20]=2      |
| 10      | BL 0             | B 0, R6(LR)←12 |
| 12      | Next instruction |                |

# 2. 2's complement of K

- Initially, Rn = #n and PC = 0.
- 2's complement of K = ~K + 1 = K XOR 111111111 + 1 = K XOR (0-1) + 1
- R1 is the result.

| Address | Instruction  |  |
|---------|--------------|--|
| 0       | SUB R0,R0,1  |  |
| 2       | MOV R1,K     |  |
| 4       | XOR R1,R1,R0 |  |
| 6       | ADD R1,R1,1  |  |

#### 3. Sum of an array of 5 elements

- Initially, Rn = #n and PC = 0.
- baseAdr = 26, offset=0, R0=0. Store 0→M[26], 2→M[27], 4→M[28], 6→M[29], 8→M[30]. When R0=10 and R1=31, break the loop. Load written data back into R2 and accumulate to R3. When R1=0, break the loop. R3 is the sum of 5 elements.

| Address | Instruction           |  |
|---------|-----------------------|--|
| 0       | MOV R1, offset        |  |
| 2       | MOV R3, 0             |  |
| 4       | STR R0, M[R1+baseAdr] |  |
| 6       | ADD R1,R1,1           |  |
| 8       | ADD R0,R0,2           |  |
| 10      | CMP R0,10             |  |
| 12      | BNE 2                 |  |
| 14      | SUB R1,R1,1           |  |
| 16      | LDR R2, M[R1+baseAdr] |  |
| 18      | ADD R3,R2,R3          |  |
| 20      | CMP R1,0              |  |
| 22      | BNE 14                |  |
| 24      | DONE                  |  |

#### 4. Evenness/oddity detection

• Initially, Rn = #n, PC = 0, number =  $n_7n_6n_5n_4n_3n_2n_1n_0$ .

| Address | Instruction    | Explanation                                                                                                                 |
|---------|----------------|-----------------------------------------------------------------------------------------------------------------------------|
| 0       | MOV R0, number | R0: n <sub>7</sub> n <sub>6</sub> n <sub>5</sub> n <sub>4</sub> n <sub>3</sub> n <sub>2</sub> n <sub>1</sub> n <sub>0</sub> |
| 2       | MOV R2, number | R2: n <sub>7</sub> n <sub>6</sub> n <sub>5</sub> n <sub>4</sub> n <sub>3</sub> n <sub>2</sub> n <sub>1</sub> n <sub>0</sub> |
| 4       | AND R3,R1,R0   | R3: 0000000n <sub>0</sub>                                                                                                   |
| 6       | SUB R2,R2,R3   | R2: n <sub>7</sub> n <sub>6</sub> n <sub>5</sub> n <sub>4</sub> n <sub>3</sub> n <sub>2</sub> n <sub>1</sub> 0              |
| 8       | CMP R3,0       |                                                                                                                             |
| 10      | BNE 20         | If branches, odd                                                                                                            |
| 12      | MOV R3, 30     | R3: 00011110                                                                                                                |
| 14      | AND R2,R2,R3   | R2: 000n <sub>4</sub> n <sub>3</sub> n <sub>2</sub> n <sub>1</sub> 0                                                        |
| 16      | SHL R2,2       | R2: 0n <sub>4</sub> n <sub>3</sub> n <sub>2</sub> n <sub>1</sub> 000                                                        |
| 18      | B 22           |                                                                                                                             |
| 20      | ROL R2,3       | R2: n₄n₃n₂n₁0n <sub>7</sub> n <sub>6</sub> n₅                                                                               |
| 22      | DONE           |                                                                                                                             |

# **Simulation Tests**

• Tests are done with waveforms instead of ModelSim due to ModelSim causing a lot of performance issues on my personal computer.



Test of BI and BL.



2's complement operation.



Sum of array elements. Store R0 to M[R1+26], where R0 += 1 and R0 += 2 until R0==10.



R0==10, R1==5. R1 -= 1 so that it becomes 4. Then, load R2 with M[R1+26], where R1 -= 1 and R3 += R2, until R1 == 0.



R3 calculated the sum of array elements. When R1==0, BNE 14 will not branch and program will continue.



Oddity/evenness detection.



Oddity/evenness detection.