# Report IRGPU

## Nathan Cabasso, Ferdinand Mom

#### 16 mai 2022

# Table des matières

| 1 Goal |     |           |                                              | 1 |
|--------|-----|-----------|----------------------------------------------|---|
|        | 1.1 | CPU in    | mplementation                                | 1 |
|        | 1.2 | GPU i     | mplementation                                | 2 |
| 2      | Ben | Benchmark |                                              |   |
|        | 2.1 | Bottler   | neck optimization                            | 3 |
|        |     | 2.1.1     | Morphological operation arithmetic precision | 3 |
|        |     |           | Number of filters for morphology             |   |
|        |     | 2.1.3     | Horizontal + Vertical filters for morphology | 4 |
|        |     |           | Tiled convolution                            |   |
|        |     | 2.1.5     | Early free (fail)                            | 6 |
|        | 2.2 |           | summary                                      |   |
|        |     |           | r improvement                                |   |

# 1 Goal

The Harris corner detector is a corner detection filter that is commonly used in computer vision algorithms to extract corners and infer features of an image.

Corners are the junction of two edges, where an edge is a sudden change in image brightness. They are the important features in the image and generally termed as interest points which are invariant to translation, rotation and illumination.

Although corners are only a small percentage of the image, they contain the most important features in restoring image information, and they can be used to minimize the amount of processed data in various computer vision areas. They can also be used to compute the optical flow of a video.

#### 1.1 CPU implementation

The Harris corner detector algorithm can be decomposed in several steps:

- **Step 1**: Convert image to grayscale.
- ${f Step~2}:$  Compute harris response on the gray scale image :
  - 1. Compute a gaussian derivative (sobel) kernel.
  - 2. Compute the image derivatives  $I_x$  and  $I_y$ .
  - 3. Compute the structure tensor images  $I_x^2$ ,  $I_y^2$ , and  $I_x * I_y$
  - 4. Convolve a gaussian filter with each structure tensor images.
  - 5. Compute the determinant  $W_{det}$  and the trace  $W_{trace}$  based on previous convolution output.
  - 6. Returns the Harris cornerness response of a given image  $(\frac{W_{det}}{W_{trace}+1})$ .
- Step 3: Perform non-maximal suppression using a morphological opening on Harris corner response.
- **Step 4**: Find top K best keypoints coordinates by sorting the filtered responses.

In order to implement the C++ version, we decided to port the existing python code from previous lab project using the *Twin-it!* dataset. It is worth mentioning that the dataset contained edges that needed to be removed from the Harris response before computing the best keypoints (using morphological erosion). We kept the erosion as a way to sanity check our C++ implementation but removed it when testing on real images. To make our life easier, we decided to abstract away the complexity by creating a *Matrix* class which comes in handy when porting the CPU code to GPU.

```
struct Matrix {
      Matrix():
2
      Matrix(int height, int width);
3
      Matrix operator*(const Matrix& rhs) const;
      Matrix operator*(const double& rhs) const;
      Matrix operator+(const Matrix& rhs) const;
      Matrix operator+(const double& rhs) const;
8
      Matrix operator - (const Matrix& rhs) const;
9
      Matrix operator/(const Matrix& rhs) const;
      Matrix operator > (const double & rhs) const;
      Matrix operator == (const Matrix& rhs) const;
12
      double max() const;
13
14
      // [...]
15
16
      int height, width;
17
18
      std::vector <double > data;
19 };
```

Most of our operations are implemented sequentially (i.e. we loop over the Matrix's values and output a new Matrix as a result). We could have optimized it using multi-threading but decided otherwise, since we only wanted to use our CPU implementation as a baseline for our GPU version.

# 1.2 GPU implementation

For the GPU implementation, we decided to use **Thrust**, a parallel algorithms library which resembles the C++ Standard Template Library (STL) and embedded it into our *Matrix* class which makes porting CPU code much easier. Here is an example:

```
Matrix compute_harris_response(const Matrix &image)
2
      int size = 3;
3
4
      auto img_x = gauss_derivative(image, size, 1);
5
      auto img_y = gauss_derivative(image, size, 0);
      auto gauss = gauss_filter(size);
8
9
      auto W_xx = convolution_2D(img_x * img_x, gauss, size);
10
11
      auto W_xy = convolution_2D(img_x * img_y, gauss, size);
      auto W_yy = convolution_2D(img_y * img_y, gauss, size);
13
14
      auto W_det = (W_xx * W_yy) - (W_xy * W_xy);
      auto W_trace = W_xx + W_yy;
16
      return W_det / (W_trace + 1.);
17
18 }
```

Listing 1 - CPU version

```
1 MatrixGPU compute_harris_response_gpu(MatrixGPU &image)
2 {
3     int size = 3;
4     auto img_x = sobel_filter_gpu(image, size, 1);
5     auto img_y = sobel_filter_gpu(image, size, 0);
6     auto gauss = gauss_filter_gpu(size);
8     auto I_xx = img_x * img_x;
```

```
auto I_xy = img_x * img_y;
      auto I_yy = img_y * img_y;
12
      auto W_xx = convolution_2D_gpu(I_xx, gauss);
13
14
      auto W_xy = convolution_2D_gpu(I_xy, gauss);
      auto W_yy = convolution_2D_gpu(I_yy, gauss);
15
16
      auto W_det = (W_xx * W_yy) - (W_xy * W_xy);
17
      auto W_trace = W_xx + W_yy;
18
19
      return W_det / (W_trace + 1.);
20
21 }
```

Listing 2 – GPU version

Here are the kernels we implemented:

- grayscale(img) which takes an 8-bit RGBA image and outputs a floating point grayscale representation.
- $gauss\_filter(n)$  which generates a Gaussian convolution kernel of size n
- **sobel\_filter(n)** which computes the gradient of a gaussian filter of size n.
- convolution\_2D(img, kernel) which computes a basic 2D convolution of *img* with *kernel*. We implemented 3 variants (naive, tiled, tiled with multiple loads per thread).
- morph\_apply\_gpu(img, kernel, mode) which computes a morphological operation to *img* with *kernel*. The parameter *mode* can be used to switch between erosion and dilatation.
- morph\_dilate\_gpu(img, kernel\_size) which performs an optimized but approximated morphological dilatation using square kernel.

The CPU code for computing the top-K best keypoints coordinates differs from the GPU one as we fully relied on 'thrust' library for ease of process.

# 2 Benchmark

To measure the performance of our algorithm, we decided to use the following tools:

- Google Benchmark: straightforward to setup and have many options to benchmark such as counting the number of maximum run of our program given a time constraint.
- **nvprof (Nvidia profiler)**: enables to see the time spent on each kernel call. Useful to identify the bottlenecks.

Unfortunately, we were not able to make NVIDIA Nsight Graphics work on our local machines. Therefore, we couldn't visualize the time spending on data transfer between different memory layers.

## 2.1 Bottleneck optimization

## 2.1.1 Morphological operation arithmetic precision

Throughout our benchmarks, we noticed that the main bottleneck was the morphological operations, especially when computing the erosion for images from the *Twin it!* dataset. Since we used a 50\*50 rounded filter, it was taking most of our compute time. First of all, since our morphological filter only consists of zeros and ones, we decided to use a *char* matrix instead of *double*. This allowed us to reduce the execution time of our kernel by half. Since GPUs are optimized for float we went ahead and replaced all our *double* with *float*. This also reduced the execution time by more than half.

Here are the execution time of our kernels with different arithmetic precision:



#### 2.1.2 Number of filters for morphology

Instead of performing convolution using only one filter of size 25\*25, we decided to approximate this process by splitting into 2 successive convolutions with 2 filters of size 13\*13. We even went further by splitting into 3 successive convolutions with 3 filters of size 9\*9.



Despite the 3 filters (9\*9) strategy resulting in faster execution time among the three, it is not worth to pick it because of the increase of *cudaMalloc* calls which results in slower overall execution. That is why the second option 2 filters (13\*13) looks more appealing.

#### 2.1.3 Horizontal + Vertical filters for morphology

We finally tried a last approach to optimize the morphology operation. Instead of computing the morphology in one go, we decided to split into 2 morphology operations with only horizontal and vertical. This means our kernel is now square instead of round, which is an approximation as we can see below.



Here are the result, the Horizontal + Vertical implementation is faster so we decided to go with it.



## 2.1.4 Tiled convolution

After trying to optimize our morphological operation, we decided to take a look to our convolution, which was taking 12.79% of our execution time.

We decided to try to compute our convolution using tiles which mean dealing with our image as a bunch of patches where convolution is actually performed on instead of the whole image. This allows us to load each patch on our shared memory, allowing faster memory access thus faster computing.

2 versions of it were implemented:

- 1. 1 thread  $\rightarrow$  1 load with early return
- 2. 1 thread  $\rightarrow$  multiple loads

As you can see, the improvements are marginal but noticable.



## 2.1.5 Early free (fail)

We noticed that during the first run of our pipeline the *cudaMalloc* calls were taking most of the execution time. Then, subsequent runs would be much faster. We theorized that the reason for this was that after the first run, CUDA could reuse buffers that we just freed, since they have the same size.

#### Cold run (nvprof ./bench)

#### Hot run (nvprof ./bench -benchmark\_min\_time=5):

We thought that most of the *cudaMalloc* calls are from the abstraction we put in place for porting the code from CPU to GPU. Indeed, we are not reusing existing buffers which results in many *cudaMalloc* calls. To mitigate that, we tried to free Matrix objects as early as possible, using a C++ hack, so that CUDA could reuse buffers as much as possible inside the same run.

Thus, we attempted to "early-free" objects as follows:

```
1 // [...]
2 auto I_xx = img_x * img_x;
3 {auto _ = std::move(img_x);} // C++ hack
4 // [...]
5 }
```

As we can see, our program spend in average, 14.953ms doing *cudaMalloc* which is a negligeable improvement compared to the previous cold run (16.016ms).

```
99.49% 523.37ms
                      35 14.953ms 2.3620us 523.21ms cudaMalloc
                     13 70.664us 4.3960us 421.54us cudaDeviceSynchronize
0.17% 918.63us
0.08% 420.61us
                     54 7.7890us
                                     647ns 131.63us cudaStreamSynchronize
                                     149ns 149.55us cuDeviceGetAttribute
0.06% 320.38us
                    101 3.1720us
0.05% 259.89us
                     73 3.5600us 2.5260us 19.670us cudaLaunchKernel
0.04%
      201.67us
                     41 4.9180us 1.8180us 59.146us
                                                     cudaFree
```

At the end, our intuition was not good so we reverted that change as it made our code less readable. Also, we noticed that the *cudaMalloc* call that was taking most of the total time was the first one, so it may be caused by the initialization of CUDA which make our approach pointless.

# 2.2 Results summary



# 2.3 Further improvement

For futher improvements, when computing the top-K best keypoints coordinate, we notice that we can stop the sorting after the K elements.

We also think that because of our extensive use of Thrust's device vectors, we could reduce the number of memory allocations by using more specialized kernels.